Linux Audio

Check our new training course

Loading...
v4.6
 
  1/*
  2 * Copyright (C) 2008, 2009 Provigent Ltd.
  3 *
  4 * This program is free software; you can redistribute it and/or modify
  5 * it under the terms of the GNU General Public License version 2 as
  6 * published by the Free Software Foundation.
  7 *
  8 * Driver for the ARM PrimeCell(tm) General Purpose Input/Output (PL061)
  9 *
 10 * Data sheet: ARM DDI 0190B, September 2000
 11 */
 12#include <linux/spinlock.h>
 13#include <linux/errno.h>
 14#include <linux/module.h>
 15#include <linux/io.h>
 16#include <linux/ioport.h>
 17#include <linux/interrupt.h>
 18#include <linux/irq.h>
 19#include <linux/irqchip/chained_irq.h>
 20#include <linux/bitops.h>
 21#include <linux/gpio.h>
 22#include <linux/device.h>
 23#include <linux/amba/bus.h>
 24#include <linux/amba/pl061.h>
 25#include <linux/slab.h>
 26#include <linux/pinctrl/consumer.h>
 27#include <linux/pm.h>
 28
 29#define GPIODIR 0x400
 30#define GPIOIS  0x404
 31#define GPIOIBE 0x408
 32#define GPIOIEV 0x40C
 33#define GPIOIE  0x410
 34#define GPIORIS 0x414
 35#define GPIOMIS 0x418
 36#define GPIOIC  0x41C
 37
 38#define PL061_GPIO_NR	8
 39
 40#ifdef CONFIG_PM
 41struct pl061_context_save_regs {
 42	u8 gpio_data;
 43	u8 gpio_dir;
 44	u8 gpio_is;
 45	u8 gpio_ibe;
 46	u8 gpio_iev;
 47	u8 gpio_ie;
 48};
 49#endif
 50
 51struct pl061_gpio {
 52	spinlock_t		lock;
 53
 54	void __iomem		*base;
 55	struct gpio_chip	gc;
 
 
 56
 57#ifdef CONFIG_PM
 58	struct pl061_context_save_regs csave_regs;
 59#endif
 60};
 61
 
 
 
 
 
 
 
 62static int pl061_direction_input(struct gpio_chip *gc, unsigned offset)
 63{
 64	struct pl061_gpio *chip = gpiochip_get_data(gc);
 65	unsigned long flags;
 66	unsigned char gpiodir;
 67
 68	if (offset >= gc->ngpio)
 69		return -EINVAL;
 70
 71	spin_lock_irqsave(&chip->lock, flags);
 72	gpiodir = readb(chip->base + GPIODIR);
 73	gpiodir &= ~(BIT(offset));
 74	writeb(gpiodir, chip->base + GPIODIR);
 75	spin_unlock_irqrestore(&chip->lock, flags);
 76
 77	return 0;
 78}
 79
 80static int pl061_direction_output(struct gpio_chip *gc, unsigned offset,
 81		int value)
 82{
 83	struct pl061_gpio *chip = gpiochip_get_data(gc);
 84	unsigned long flags;
 85	unsigned char gpiodir;
 86
 87	if (offset >= gc->ngpio)
 88		return -EINVAL;
 89
 90	spin_lock_irqsave(&chip->lock, flags);
 91	writeb(!!value << offset, chip->base + (BIT(offset + 2)));
 92	gpiodir = readb(chip->base + GPIODIR);
 93	gpiodir |= BIT(offset);
 94	writeb(gpiodir, chip->base + GPIODIR);
 95
 96	/*
 97	 * gpio value is set again, because pl061 doesn't allow to set value of
 98	 * a gpio pin before configuring it in OUT mode.
 99	 */
100	writeb(!!value << offset, chip->base + (BIT(offset + 2)));
101	spin_unlock_irqrestore(&chip->lock, flags);
102
103	return 0;
104}
105
106static int pl061_get_value(struct gpio_chip *gc, unsigned offset)
107{
108	struct pl061_gpio *chip = gpiochip_get_data(gc);
109
110	return !!readb(chip->base + (BIT(offset + 2)));
111}
112
113static void pl061_set_value(struct gpio_chip *gc, unsigned offset, int value)
114{
115	struct pl061_gpio *chip = gpiochip_get_data(gc);
116
117	writeb(!!value << offset, chip->base + (BIT(offset + 2)));
118}
119
120static int pl061_irq_type(struct irq_data *d, unsigned trigger)
121{
122	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
123	struct pl061_gpio *chip = gpiochip_get_data(gc);
124	int offset = irqd_to_hwirq(d);
125	unsigned long flags;
126	u8 gpiois, gpioibe, gpioiev;
127	u8 bit = BIT(offset);
128
129	if (offset < 0 || offset >= PL061_GPIO_NR)
130		return -EINVAL;
131
132	if ((trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) &&
133	    (trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)))
134	{
135		dev_err(gc->parent,
136			"trying to configure line %d for both level and edge "
137			"detection, choose one!\n",
138			offset);
139		return -EINVAL;
140	}
141
142
143	spin_lock_irqsave(&chip->lock, flags);
144
145	gpioiev = readb(chip->base + GPIOIEV);
146	gpiois = readb(chip->base + GPIOIS);
147	gpioibe = readb(chip->base + GPIOIBE);
148
149	if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
150		bool polarity = trigger & IRQ_TYPE_LEVEL_HIGH;
151
152		/* Disable edge detection */
153		gpioibe &= ~bit;
154		/* Enable level detection */
155		gpiois |= bit;
156		/* Select polarity */
157		if (polarity)
158			gpioiev |= bit;
159		else
160			gpioiev &= ~bit;
161		irq_set_handler_locked(d, handle_level_irq);
162		dev_dbg(gc->parent, "line %d: IRQ on %s level\n",
163			offset,
164			polarity ? "HIGH" : "LOW");
165	} else if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
166		/* Disable level detection */
167		gpiois &= ~bit;
168		/* Select both edges, setting this makes GPIOEV be ignored */
169		gpioibe |= bit;
170		irq_set_handler_locked(d, handle_edge_irq);
171		dev_dbg(gc->parent, "line %d: IRQ on both edges\n", offset);
172	} else if ((trigger & IRQ_TYPE_EDGE_RISING) ||
173		   (trigger & IRQ_TYPE_EDGE_FALLING)) {
174		bool rising = trigger & IRQ_TYPE_EDGE_RISING;
175
176		/* Disable level detection */
177		gpiois &= ~bit;
178		/* Clear detection on both edges */
179		gpioibe &= ~bit;
180		/* Select edge */
181		if (rising)
182			gpioiev |= bit;
183		else
184			gpioiev &= ~bit;
185		irq_set_handler_locked(d, handle_edge_irq);
186		dev_dbg(gc->parent, "line %d: IRQ on %s edge\n",
187			offset,
188			rising ? "RISING" : "FALLING");
189	} else {
190		/* No trigger: disable everything */
191		gpiois &= ~bit;
192		gpioibe &= ~bit;
193		gpioiev &= ~bit;
194		irq_set_handler_locked(d, handle_bad_irq);
195		dev_warn(gc->parent, "no trigger selected for line %d\n",
196			 offset);
197	}
198
199	writeb(gpiois, chip->base + GPIOIS);
200	writeb(gpioibe, chip->base + GPIOIBE);
201	writeb(gpioiev, chip->base + GPIOIEV);
202
203	spin_unlock_irqrestore(&chip->lock, flags);
204
205	return 0;
206}
207
208static void pl061_irq_handler(struct irq_desc *desc)
209{
210	unsigned long pending;
211	int offset;
212	struct gpio_chip *gc = irq_desc_get_handler_data(desc);
213	struct pl061_gpio *chip = gpiochip_get_data(gc);
214	struct irq_chip *irqchip = irq_desc_get_chip(desc);
215
216	chained_irq_enter(irqchip, desc);
217
218	pending = readb(chip->base + GPIOMIS);
219	if (pending) {
220		for_each_set_bit(offset, &pending, PL061_GPIO_NR)
221			generic_handle_irq(irq_find_mapping(gc->irqdomain,
222							    offset));
223	}
224
225	chained_irq_exit(irqchip, desc);
226}
227
228static void pl061_irq_mask(struct irq_data *d)
229{
230	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
231	struct pl061_gpio *chip = gpiochip_get_data(gc);
232	u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
233	u8 gpioie;
234
235	spin_lock(&chip->lock);
236	gpioie = readb(chip->base + GPIOIE) & ~mask;
237	writeb(gpioie, chip->base + GPIOIE);
238	spin_unlock(&chip->lock);
239}
240
241static void pl061_irq_unmask(struct irq_data *d)
242{
243	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
244	struct pl061_gpio *chip = gpiochip_get_data(gc);
245	u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
246	u8 gpioie;
247
248	spin_lock(&chip->lock);
249	gpioie = readb(chip->base + GPIOIE) | mask;
250	writeb(gpioie, chip->base + GPIOIE);
251	spin_unlock(&chip->lock);
252}
253
254/**
255 * pl061_irq_ack() - ACK an edge IRQ
256 * @d: IRQ data for this IRQ
257 *
258 * This gets called from the edge IRQ handler to ACK the edge IRQ
259 * in the GPIOIC (interrupt-clear) register. For level IRQs this is
260 * not needed: these go away when the level signal goes away.
261 */
262static void pl061_irq_ack(struct irq_data *d)
263{
264	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
265	struct pl061_gpio *chip = gpiochip_get_data(gc);
266	u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
267
268	spin_lock(&chip->lock);
269	writeb(mask, chip->base + GPIOIC);
270	spin_unlock(&chip->lock);
271}
272
273static int pl061_irq_set_wake(struct irq_data *d, unsigned int state)
274{
275	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
 
276
277	return irq_set_irq_wake(gc->irq_parent, state);
278}
279
280static struct irq_chip pl061_irqchip = {
281	.name		= "pl061",
282	.irq_ack	= pl061_irq_ack,
283	.irq_mask	= pl061_irq_mask,
284	.irq_unmask	= pl061_irq_unmask,
285	.irq_set_type	= pl061_irq_type,
286	.irq_set_wake	= pl061_irq_set_wake,
287};
288
289static int pl061_probe(struct amba_device *adev, const struct amba_id *id)
290{
291	struct device *dev = &adev->dev;
292	struct pl061_platform_data *pdata = dev_get_platdata(dev);
293	struct pl061_gpio *chip;
294	int ret, irq, i, irq_base;
295
296	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
297	if (chip == NULL)
298		return -ENOMEM;
299
300	if (pdata) {
301		chip->gc.base = pdata->gpio_base;
302		irq_base = pdata->irq_base;
303		if (irq_base <= 0) {
304			dev_err(&adev->dev, "invalid IRQ base in pdata\n");
305			return -ENODEV;
306		}
307	} else {
308		chip->gc.base = -1;
309		irq_base = 0;
310	}
311
312	chip->base = devm_ioremap_resource(dev, &adev->res);
313	if (IS_ERR(chip->base))
314		return PTR_ERR(chip->base);
315
316	spin_lock_init(&chip->lock);
317	if (of_property_read_bool(dev->of_node, "gpio-ranges")) {
318		chip->gc.request = gpiochip_generic_request;
319		chip->gc.free = gpiochip_generic_free;
320	}
321
322	chip->gc.direction_input = pl061_direction_input;
323	chip->gc.direction_output = pl061_direction_output;
324	chip->gc.get = pl061_get_value;
325	chip->gc.set = pl061_set_value;
326	chip->gc.ngpio = PL061_GPIO_NR;
327	chip->gc.label = dev_name(dev);
328	chip->gc.parent = dev;
329	chip->gc.owner = THIS_MODULE;
330
331	ret = gpiochip_add_data(&chip->gc, chip);
332	if (ret)
333		return ret;
334
335	/*
336	 * irq_chip support
337	 */
338	writeb(0, chip->base + GPIOIE); /* disable irqs */
 
 
 
 
 
 
 
339	irq = adev->irq[0];
340	if (irq < 0) {
341		dev_err(&adev->dev, "invalid IRQ\n");
342		return -ENODEV;
343	}
 
344
345	ret = gpiochip_irqchip_add(&chip->gc, &pl061_irqchip,
346				   irq_base, handle_bad_irq,
347				   IRQ_TYPE_NONE);
348	if (ret) {
349		dev_info(&adev->dev, "could not add irqchip\n");
350		return ret;
351	}
352	gpiochip_set_chained_irqchip(&chip->gc, &pl061_irqchip,
353				     irq, pl061_irq_handler);
 
 
354
355	for (i = 0; i < PL061_GPIO_NR; i++) {
356		if (pdata) {
357			if (pdata->directions & (BIT(i)))
358				pl061_direction_output(&chip->gc, i,
359						pdata->values & (BIT(i)));
360			else
361				pl061_direction_input(&chip->gc, i);
362		}
363	}
364
365	amba_set_drvdata(adev, chip);
366	dev_info(&adev->dev, "PL061 GPIO chip @%pa registered\n",
367		 &adev->res.start);
368
369	return 0;
370}
371
372#ifdef CONFIG_PM
373static int pl061_suspend(struct device *dev)
374{
375	struct pl061_gpio *chip = dev_get_drvdata(dev);
376	int offset;
377
378	chip->csave_regs.gpio_data = 0;
379	chip->csave_regs.gpio_dir = readb(chip->base + GPIODIR);
380	chip->csave_regs.gpio_is = readb(chip->base + GPIOIS);
381	chip->csave_regs.gpio_ibe = readb(chip->base + GPIOIBE);
382	chip->csave_regs.gpio_iev = readb(chip->base + GPIOIEV);
383	chip->csave_regs.gpio_ie = readb(chip->base + GPIOIE);
384
385	for (offset = 0; offset < PL061_GPIO_NR; offset++) {
386		if (chip->csave_regs.gpio_dir & (BIT(offset)))
387			chip->csave_regs.gpio_data |=
388				pl061_get_value(&chip->gc, offset) << offset;
389	}
390
391	return 0;
392}
393
394static int pl061_resume(struct device *dev)
395{
396	struct pl061_gpio *chip = dev_get_drvdata(dev);
397	int offset;
398
399	for (offset = 0; offset < PL061_GPIO_NR; offset++) {
400		if (chip->csave_regs.gpio_dir & (BIT(offset)))
401			pl061_direction_output(&chip->gc, offset,
402					chip->csave_regs.gpio_data &
403					(BIT(offset)));
404		else
405			pl061_direction_input(&chip->gc, offset);
406	}
407
408	writeb(chip->csave_regs.gpio_is, chip->base + GPIOIS);
409	writeb(chip->csave_regs.gpio_ibe, chip->base + GPIOIBE);
410	writeb(chip->csave_regs.gpio_iev, chip->base + GPIOIEV);
411	writeb(chip->csave_regs.gpio_ie, chip->base + GPIOIE);
412
413	return 0;
414}
415
416static const struct dev_pm_ops pl061_dev_pm_ops = {
417	.suspend = pl061_suspend,
418	.resume = pl061_resume,
419	.freeze = pl061_suspend,
420	.restore = pl061_resume,
421};
422#endif
423
424static struct amba_id pl061_ids[] = {
425	{
426		.id	= 0x00041061,
427		.mask	= 0x000fffff,
428	},
429	{ 0, 0 },
430};
431
432MODULE_DEVICE_TABLE(amba, pl061_ids);
433
434static struct amba_driver pl061_gpio_driver = {
435	.drv = {
436		.name	= "pl061_gpio",
437#ifdef CONFIG_PM
438		.pm	= &pl061_dev_pm_ops,
439#endif
440	},
441	.id_table	= pl061_ids,
442	.probe		= pl061_probe,
443};
444
445static int __init pl061_gpio_init(void)
446{
447	return amba_driver_register(&pl061_gpio_driver);
448}
449module_init(pl061_gpio_init);
450
451MODULE_AUTHOR("Baruch Siach <baruch@tkos.co.il>");
452MODULE_DESCRIPTION("PL061 GPIO driver");
453MODULE_LICENSE("GPL");
v5.4
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * Copyright (C) 2008, 2009 Provigent Ltd.
  4 *
  5 * Author: Baruch Siach <baruch@tkos.co.il>
 
 
  6 *
  7 * Driver for the ARM PrimeCell(tm) General Purpose Input/Output (PL061)
  8 *
  9 * Data sheet: ARM DDI 0190B, September 2000
 10 */
 11#include <linux/spinlock.h>
 12#include <linux/errno.h>
 13#include <linux/init.h>
 14#include <linux/io.h>
 15#include <linux/ioport.h>
 16#include <linux/interrupt.h>
 17#include <linux/irq.h>
 18#include <linux/irqchip/chained_irq.h>
 19#include <linux/bitops.h>
 20#include <linux/gpio/driver.h>
 21#include <linux/device.h>
 22#include <linux/amba/bus.h>
 
 23#include <linux/slab.h>
 24#include <linux/pinctrl/consumer.h>
 25#include <linux/pm.h>
 26
 27#define GPIODIR 0x400
 28#define GPIOIS  0x404
 29#define GPIOIBE 0x408
 30#define GPIOIEV 0x40C
 31#define GPIOIE  0x410
 32#define GPIORIS 0x414
 33#define GPIOMIS 0x418
 34#define GPIOIC  0x41C
 35
 36#define PL061_GPIO_NR	8
 37
 38#ifdef CONFIG_PM
 39struct pl061_context_save_regs {
 40	u8 gpio_data;
 41	u8 gpio_dir;
 42	u8 gpio_is;
 43	u8 gpio_ibe;
 44	u8 gpio_iev;
 45	u8 gpio_ie;
 46};
 47#endif
 48
 49struct pl061 {
 50	raw_spinlock_t		lock;
 51
 52	void __iomem		*base;
 53	struct gpio_chip	gc;
 54	struct irq_chip		irq_chip;
 55	int			parent_irq;
 56
 57#ifdef CONFIG_PM
 58	struct pl061_context_save_regs csave_regs;
 59#endif
 60};
 61
 62static int pl061_get_direction(struct gpio_chip *gc, unsigned offset)
 63{
 64	struct pl061 *pl061 = gpiochip_get_data(gc);
 65
 66	return !(readb(pl061->base + GPIODIR) & BIT(offset));
 67}
 68
 69static int pl061_direction_input(struct gpio_chip *gc, unsigned offset)
 70{
 71	struct pl061 *pl061 = gpiochip_get_data(gc);
 72	unsigned long flags;
 73	unsigned char gpiodir;
 74
 75	raw_spin_lock_irqsave(&pl061->lock, flags);
 76	gpiodir = readb(pl061->base + GPIODIR);
 
 
 
 77	gpiodir &= ~(BIT(offset));
 78	writeb(gpiodir, pl061->base + GPIODIR);
 79	raw_spin_unlock_irqrestore(&pl061->lock, flags);
 80
 81	return 0;
 82}
 83
 84static int pl061_direction_output(struct gpio_chip *gc, unsigned offset,
 85		int value)
 86{
 87	struct pl061 *pl061 = gpiochip_get_data(gc);
 88	unsigned long flags;
 89	unsigned char gpiodir;
 90
 91	raw_spin_lock_irqsave(&pl061->lock, flags);
 92	writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
 93	gpiodir = readb(pl061->base + GPIODIR);
 
 
 
 94	gpiodir |= BIT(offset);
 95	writeb(gpiodir, pl061->base + GPIODIR);
 96
 97	/*
 98	 * gpio value is set again, because pl061 doesn't allow to set value of
 99	 * a gpio pin before configuring it in OUT mode.
100	 */
101	writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
102	raw_spin_unlock_irqrestore(&pl061->lock, flags);
103
104	return 0;
105}
106
107static int pl061_get_value(struct gpio_chip *gc, unsigned offset)
108{
109	struct pl061 *pl061 = gpiochip_get_data(gc);
110
111	return !!readb(pl061->base + (BIT(offset + 2)));
112}
113
114static void pl061_set_value(struct gpio_chip *gc, unsigned offset, int value)
115{
116	struct pl061 *pl061 = gpiochip_get_data(gc);
117
118	writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
119}
120
121static int pl061_irq_type(struct irq_data *d, unsigned trigger)
122{
123	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
124	struct pl061 *pl061 = gpiochip_get_data(gc);
125	int offset = irqd_to_hwirq(d);
126	unsigned long flags;
127	u8 gpiois, gpioibe, gpioiev;
128	u8 bit = BIT(offset);
129
130	if (offset < 0 || offset >= PL061_GPIO_NR)
131		return -EINVAL;
132
133	if ((trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) &&
134	    (trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)))
135	{
136		dev_err(gc->parent,
137			"trying to configure line %d for both level and edge "
138			"detection, choose one!\n",
139			offset);
140		return -EINVAL;
141	}
142
143
144	raw_spin_lock_irqsave(&pl061->lock, flags);
145
146	gpioiev = readb(pl061->base + GPIOIEV);
147	gpiois = readb(pl061->base + GPIOIS);
148	gpioibe = readb(pl061->base + GPIOIBE);
149
150	if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
151		bool polarity = trigger & IRQ_TYPE_LEVEL_HIGH;
152
153		/* Disable edge detection */
154		gpioibe &= ~bit;
155		/* Enable level detection */
156		gpiois |= bit;
157		/* Select polarity */
158		if (polarity)
159			gpioiev |= bit;
160		else
161			gpioiev &= ~bit;
162		irq_set_handler_locked(d, handle_level_irq);
163		dev_dbg(gc->parent, "line %d: IRQ on %s level\n",
164			offset,
165			polarity ? "HIGH" : "LOW");
166	} else if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
167		/* Disable level detection */
168		gpiois &= ~bit;
169		/* Select both edges, setting this makes GPIOEV be ignored */
170		gpioibe |= bit;
171		irq_set_handler_locked(d, handle_edge_irq);
172		dev_dbg(gc->parent, "line %d: IRQ on both edges\n", offset);
173	} else if ((trigger & IRQ_TYPE_EDGE_RISING) ||
174		   (trigger & IRQ_TYPE_EDGE_FALLING)) {
175		bool rising = trigger & IRQ_TYPE_EDGE_RISING;
176
177		/* Disable level detection */
178		gpiois &= ~bit;
179		/* Clear detection on both edges */
180		gpioibe &= ~bit;
181		/* Select edge */
182		if (rising)
183			gpioiev |= bit;
184		else
185			gpioiev &= ~bit;
186		irq_set_handler_locked(d, handle_edge_irq);
187		dev_dbg(gc->parent, "line %d: IRQ on %s edge\n",
188			offset,
189			rising ? "RISING" : "FALLING");
190	} else {
191		/* No trigger: disable everything */
192		gpiois &= ~bit;
193		gpioibe &= ~bit;
194		gpioiev &= ~bit;
195		irq_set_handler_locked(d, handle_bad_irq);
196		dev_warn(gc->parent, "no trigger selected for line %d\n",
197			 offset);
198	}
199
200	writeb(gpiois, pl061->base + GPIOIS);
201	writeb(gpioibe, pl061->base + GPIOIBE);
202	writeb(gpioiev, pl061->base + GPIOIEV);
203
204	raw_spin_unlock_irqrestore(&pl061->lock, flags);
205
206	return 0;
207}
208
209static void pl061_irq_handler(struct irq_desc *desc)
210{
211	unsigned long pending;
212	int offset;
213	struct gpio_chip *gc = irq_desc_get_handler_data(desc);
214	struct pl061 *pl061 = gpiochip_get_data(gc);
215	struct irq_chip *irqchip = irq_desc_get_chip(desc);
216
217	chained_irq_enter(irqchip, desc);
218
219	pending = readb(pl061->base + GPIOMIS);
220	if (pending) {
221		for_each_set_bit(offset, &pending, PL061_GPIO_NR)
222			generic_handle_irq(irq_find_mapping(gc->irq.domain,
223							    offset));
224	}
225
226	chained_irq_exit(irqchip, desc);
227}
228
229static void pl061_irq_mask(struct irq_data *d)
230{
231	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
232	struct pl061 *pl061 = gpiochip_get_data(gc);
233	u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
234	u8 gpioie;
235
236	raw_spin_lock(&pl061->lock);
237	gpioie = readb(pl061->base + GPIOIE) & ~mask;
238	writeb(gpioie, pl061->base + GPIOIE);
239	raw_spin_unlock(&pl061->lock);
240}
241
242static void pl061_irq_unmask(struct irq_data *d)
243{
244	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
245	struct pl061 *pl061 = gpiochip_get_data(gc);
246	u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
247	u8 gpioie;
248
249	raw_spin_lock(&pl061->lock);
250	gpioie = readb(pl061->base + GPIOIE) | mask;
251	writeb(gpioie, pl061->base + GPIOIE);
252	raw_spin_unlock(&pl061->lock);
253}
254
255/**
256 * pl061_irq_ack() - ACK an edge IRQ
257 * @d: IRQ data for this IRQ
258 *
259 * This gets called from the edge IRQ handler to ACK the edge IRQ
260 * in the GPIOIC (interrupt-clear) register. For level IRQs this is
261 * not needed: these go away when the level signal goes away.
262 */
263static void pl061_irq_ack(struct irq_data *d)
264{
265	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
266	struct pl061 *pl061 = gpiochip_get_data(gc);
267	u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
268
269	raw_spin_lock(&pl061->lock);
270	writeb(mask, pl061->base + GPIOIC);
271	raw_spin_unlock(&pl061->lock);
272}
273
274static int pl061_irq_set_wake(struct irq_data *d, unsigned int state)
275{
276	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
277	struct pl061 *pl061 = gpiochip_get_data(gc);
278
279	return irq_set_irq_wake(pl061->parent_irq, state);
280}
281
 
 
 
 
 
 
 
 
 
282static int pl061_probe(struct amba_device *adev, const struct amba_id *id)
283{
284	struct device *dev = &adev->dev;
285	struct pl061 *pl061;
286	struct gpio_irq_chip *girq;
287	int ret, irq;
288
289	pl061 = devm_kzalloc(dev, sizeof(*pl061), GFP_KERNEL);
290	if (pl061 == NULL)
291		return -ENOMEM;
292
293	pl061->base = devm_ioremap_resource(dev, &adev->res);
294	if (IS_ERR(pl061->base))
295		return PTR_ERR(pl061->base);
 
 
 
 
 
 
 
 
 
 
 
 
296
297	raw_spin_lock_init(&pl061->lock);
298	if (of_property_read_bool(dev->of_node, "gpio-ranges")) {
299		pl061->gc.request = gpiochip_generic_request;
300		pl061->gc.free = gpiochip_generic_free;
301	}
302
303	pl061->gc.base = -1;
304	pl061->gc.get_direction = pl061_get_direction;
305	pl061->gc.direction_input = pl061_direction_input;
306	pl061->gc.direction_output = pl061_direction_output;
307	pl061->gc.get = pl061_get_value;
308	pl061->gc.set = pl061_set_value;
309	pl061->gc.ngpio = PL061_GPIO_NR;
310	pl061->gc.label = dev_name(dev);
311	pl061->gc.parent = dev;
312	pl061->gc.owner = THIS_MODULE;
 
 
313
314	/*
315	 * irq_chip support
316	 */
317	pl061->irq_chip.name = dev_name(dev);
318	pl061->irq_chip.irq_ack	= pl061_irq_ack;
319	pl061->irq_chip.irq_mask = pl061_irq_mask;
320	pl061->irq_chip.irq_unmask = pl061_irq_unmask;
321	pl061->irq_chip.irq_set_type = pl061_irq_type;
322	pl061->irq_chip.irq_set_wake = pl061_irq_set_wake;
323
324	writeb(0, pl061->base + GPIOIE); /* disable irqs */
325	irq = adev->irq[0];
326	if (irq < 0) {
327		dev_err(&adev->dev, "invalid IRQ\n");
328		return -ENODEV;
329	}
330	pl061->parent_irq = irq;
331
332	girq = &pl061->gc.irq;
333	girq->chip = &pl061->irq_chip;
334	girq->parent_handler = pl061_irq_handler;
335	girq->num_parents = 1;
336	girq->parents = devm_kcalloc(dev, 1, sizeof(*girq->parents),
337				     GFP_KERNEL);
338	if (!girq->parents)
339		return -ENOMEM;
340	girq->parents[0] = irq;
341	girq->default_type = IRQ_TYPE_NONE;
342	girq->handler = handle_bad_irq;
343
344	ret = devm_gpiochip_add_data(dev, &pl061->gc, pl061);
345	if (ret)
346		return ret;
 
 
 
 
 
 
347
348	amba_set_drvdata(adev, pl061);
349	dev_info(dev, "PL061 GPIO chip registered\n");
 
350
351	return 0;
352}
353
354#ifdef CONFIG_PM
355static int pl061_suspend(struct device *dev)
356{
357	struct pl061 *pl061 = dev_get_drvdata(dev);
358	int offset;
359
360	pl061->csave_regs.gpio_data = 0;
361	pl061->csave_regs.gpio_dir = readb(pl061->base + GPIODIR);
362	pl061->csave_regs.gpio_is = readb(pl061->base + GPIOIS);
363	pl061->csave_regs.gpio_ibe = readb(pl061->base + GPIOIBE);
364	pl061->csave_regs.gpio_iev = readb(pl061->base + GPIOIEV);
365	pl061->csave_regs.gpio_ie = readb(pl061->base + GPIOIE);
366
367	for (offset = 0; offset < PL061_GPIO_NR; offset++) {
368		if (pl061->csave_regs.gpio_dir & (BIT(offset)))
369			pl061->csave_regs.gpio_data |=
370				pl061_get_value(&pl061->gc, offset) << offset;
371	}
372
373	return 0;
374}
375
376static int pl061_resume(struct device *dev)
377{
378	struct pl061 *pl061 = dev_get_drvdata(dev);
379	int offset;
380
381	for (offset = 0; offset < PL061_GPIO_NR; offset++) {
382		if (pl061->csave_regs.gpio_dir & (BIT(offset)))
383			pl061_direction_output(&pl061->gc, offset,
384					pl061->csave_regs.gpio_data &
385					(BIT(offset)));
386		else
387			pl061_direction_input(&pl061->gc, offset);
388	}
389
390	writeb(pl061->csave_regs.gpio_is, pl061->base + GPIOIS);
391	writeb(pl061->csave_regs.gpio_ibe, pl061->base + GPIOIBE);
392	writeb(pl061->csave_regs.gpio_iev, pl061->base + GPIOIEV);
393	writeb(pl061->csave_regs.gpio_ie, pl061->base + GPIOIE);
394
395	return 0;
396}
397
398static const struct dev_pm_ops pl061_dev_pm_ops = {
399	.suspend = pl061_suspend,
400	.resume = pl061_resume,
401	.freeze = pl061_suspend,
402	.restore = pl061_resume,
403};
404#endif
405
406static const struct amba_id pl061_ids[] = {
407	{
408		.id	= 0x00041061,
409		.mask	= 0x000fffff,
410	},
411	{ 0, 0 },
412};
413
 
 
414static struct amba_driver pl061_gpio_driver = {
415	.drv = {
416		.name	= "pl061_gpio",
417#ifdef CONFIG_PM
418		.pm	= &pl061_dev_pm_ops,
419#endif
420	},
421	.id_table	= pl061_ids,
422	.probe		= pl061_probe,
423};
424
425static int __init pl061_gpio_init(void)
426{
427	return amba_driver_register(&pl061_gpio_driver);
428}
429device_initcall(pl061_gpio_init);