Loading...
1/*
2 * Copyright (C) 2015 Red Hat, Inc.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining
6 * a copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sublicense, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial
15 * portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
18 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
20 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
21 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
22 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
23 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 */
25
26#ifndef VIRTIO_DRV_H
27#define VIRTIO_DRV_H
28
29#include <linux/virtio.h>
30#include <linux/virtio_ids.h>
31#include <linux/virtio_config.h>
32#include <linux/virtio_gpu.h>
33
34#include <drm/drmP.h>
35#include <drm/drm_gem.h>
36#include <drm/drm_crtc_helper.h>
37#include <ttm/ttm_bo_api.h>
38#include <ttm/ttm_bo_driver.h>
39#include <ttm/ttm_placement.h>
40#include <ttm/ttm_module.h>
41
42#define DRIVER_NAME "virtio_gpu"
43#define DRIVER_DESC "virtio GPU"
44#define DRIVER_DATE "0"
45
46#define DRIVER_MAJOR 0
47#define DRIVER_MINOR 0
48#define DRIVER_PATCHLEVEL 1
49
50/* virtgpu_drm_bus.c */
51int drm_virtio_set_busid(struct drm_device *dev, struct drm_master *master);
52int drm_virtio_init(struct drm_driver *driver, struct virtio_device *vdev);
53
54struct virtio_gpu_object {
55 struct drm_gem_object gem_base;
56 uint32_t hw_res_handle;
57
58 struct sg_table *pages;
59 void *vmap;
60 bool dumb;
61 struct ttm_place placement_code;
62 struct ttm_placement placement;
63 struct ttm_buffer_object tbo;
64 struct ttm_bo_kmap_obj kmap;
65};
66#define gem_to_virtio_gpu_obj(gobj) \
67 container_of((gobj), struct virtio_gpu_object, gem_base)
68
69struct virtio_gpu_vbuffer;
70struct virtio_gpu_device;
71
72typedef void (*virtio_gpu_resp_cb)(struct virtio_gpu_device *vgdev,
73 struct virtio_gpu_vbuffer *vbuf);
74
75struct virtio_gpu_fence_driver {
76 atomic64_t last_seq;
77 uint64_t sync_seq;
78 struct list_head fences;
79 spinlock_t lock;
80};
81
82struct virtio_gpu_fence {
83 struct fence f;
84 struct virtio_gpu_fence_driver *drv;
85 struct list_head node;
86 uint64_t seq;
87};
88#define to_virtio_fence(x) \
89 container_of(x, struct virtio_gpu_fence, f)
90
91struct virtio_gpu_vbuffer {
92 char *buf;
93 int size;
94
95 void *data_buf;
96 uint32_t data_size;
97
98 char *resp_buf;
99 int resp_size;
100
101 virtio_gpu_resp_cb resp_cb;
102
103 struct list_head list;
104};
105
106struct virtio_gpu_output {
107 int index;
108 struct drm_crtc crtc;
109 struct drm_connector conn;
110 struct drm_encoder enc;
111 struct virtio_gpu_display_one info;
112 struct virtio_gpu_update_cursor cursor;
113 int cur_x;
114 int cur_y;
115};
116#define drm_crtc_to_virtio_gpu_output(x) \
117 container_of(x, struct virtio_gpu_output, crtc)
118#define drm_connector_to_virtio_gpu_output(x) \
119 container_of(x, struct virtio_gpu_output, conn)
120#define drm_encoder_to_virtio_gpu_output(x) \
121 container_of(x, struct virtio_gpu_output, enc)
122
123struct virtio_gpu_framebuffer {
124 struct drm_framebuffer base;
125 struct drm_gem_object *obj;
126 int x1, y1, x2, y2; /* dirty rect */
127 spinlock_t dirty_lock;
128 uint32_t hw_res_handle;
129};
130#define to_virtio_gpu_framebuffer(x) \
131 container_of(x, struct virtio_gpu_framebuffer, base)
132
133struct virtio_gpu_mman {
134 struct ttm_bo_global_ref bo_global_ref;
135 struct drm_global_reference mem_global_ref;
136 bool mem_global_referenced;
137 struct ttm_bo_device bdev;
138};
139
140struct virtio_gpu_fbdev;
141
142struct virtio_gpu_queue {
143 struct virtqueue *vq;
144 spinlock_t qlock;
145 wait_queue_head_t ack_queue;
146 struct work_struct dequeue_work;
147};
148
149struct virtio_gpu_drv_capset {
150 uint32_t id;
151 uint32_t max_version;
152 uint32_t max_size;
153};
154
155struct virtio_gpu_drv_cap_cache {
156 struct list_head head;
157 void *caps_cache;
158 uint32_t id;
159 uint32_t version;
160 uint32_t size;
161 atomic_t is_valid;
162};
163
164struct virtio_gpu_device {
165 struct device *dev;
166 struct drm_device *ddev;
167
168 struct virtio_device *vdev;
169
170 struct virtio_gpu_mman mman;
171
172 /* pointer to fbdev info structure */
173 struct virtio_gpu_fbdev *vgfbdev;
174 struct virtio_gpu_output outputs[VIRTIO_GPU_MAX_SCANOUTS];
175 uint32_t num_scanouts;
176
177 struct virtio_gpu_queue ctrlq;
178 struct virtio_gpu_queue cursorq;
179 struct list_head free_vbufs;
180 spinlock_t free_vbufs_lock;
181 void *vbufs;
182 bool vqs_ready;
183
184 struct idr resource_idr;
185 spinlock_t resource_idr_lock;
186
187 wait_queue_head_t resp_wq;
188 /* current display info */
189 spinlock_t display_info_lock;
190 bool display_info_pending;
191
192 struct virtio_gpu_fence_driver fence_drv;
193
194 struct idr ctx_id_idr;
195 spinlock_t ctx_id_idr_lock;
196
197 bool has_virgl_3d;
198
199 struct work_struct config_changed_work;
200
201 struct virtio_gpu_drv_capset *capsets;
202 uint32_t num_capsets;
203 struct list_head cap_cache;
204};
205
206struct virtio_gpu_fpriv {
207 uint32_t ctx_id;
208};
209
210/* virtio_ioctl.c */
211#define DRM_VIRTIO_NUM_IOCTLS 10
212extern struct drm_ioctl_desc virtio_gpu_ioctls[DRM_VIRTIO_NUM_IOCTLS];
213
214/* virtio_kms.c */
215int virtio_gpu_driver_load(struct drm_device *dev, unsigned long flags);
216int virtio_gpu_driver_unload(struct drm_device *dev);
217int virtio_gpu_driver_open(struct drm_device *dev, struct drm_file *file);
218void virtio_gpu_driver_postclose(struct drm_device *dev, struct drm_file *file);
219
220/* virtio_gem.c */
221void virtio_gpu_gem_free_object(struct drm_gem_object *gem_obj);
222int virtio_gpu_gem_init(struct virtio_gpu_device *vgdev);
223void virtio_gpu_gem_fini(struct virtio_gpu_device *vgdev);
224int virtio_gpu_gem_create(struct drm_file *file,
225 struct drm_device *dev,
226 uint64_t size,
227 struct drm_gem_object **obj_p,
228 uint32_t *handle_p);
229int virtio_gpu_gem_object_open(struct drm_gem_object *obj,
230 struct drm_file *file);
231void virtio_gpu_gem_object_close(struct drm_gem_object *obj,
232 struct drm_file *file);
233struct virtio_gpu_object *virtio_gpu_alloc_object(struct drm_device *dev,
234 size_t size, bool kernel,
235 bool pinned);
236int virtio_gpu_mode_dumb_create(struct drm_file *file_priv,
237 struct drm_device *dev,
238 struct drm_mode_create_dumb *args);
239int virtio_gpu_mode_dumb_destroy(struct drm_file *file_priv,
240 struct drm_device *dev,
241 uint32_t handle);
242int virtio_gpu_mode_dumb_mmap(struct drm_file *file_priv,
243 struct drm_device *dev,
244 uint32_t handle, uint64_t *offset_p);
245
246/* virtio_fb */
247#define VIRTIO_GPUFB_CONN_LIMIT 1
248int virtio_gpu_fbdev_init(struct virtio_gpu_device *vgdev);
249void virtio_gpu_fbdev_fini(struct virtio_gpu_device *vgdev);
250int virtio_gpu_surface_dirty(struct virtio_gpu_framebuffer *qfb,
251 struct drm_clip_rect *clips,
252 unsigned num_clips);
253/* virtio vg */
254int virtio_gpu_alloc_vbufs(struct virtio_gpu_device *vgdev);
255void virtio_gpu_free_vbufs(struct virtio_gpu_device *vgdev);
256void virtio_gpu_resource_id_get(struct virtio_gpu_device *vgdev,
257 uint32_t *resid);
258void virtio_gpu_resource_id_put(struct virtio_gpu_device *vgdev, uint32_t id);
259void virtio_gpu_cmd_create_resource(struct virtio_gpu_device *vgdev,
260 uint32_t resource_id,
261 uint32_t format,
262 uint32_t width,
263 uint32_t height);
264void virtio_gpu_cmd_unref_resource(struct virtio_gpu_device *vgdev,
265 uint32_t resource_id);
266void virtio_gpu_cmd_transfer_to_host_2d(struct virtio_gpu_device *vgdev,
267 uint32_t resource_id, uint64_t offset,
268 __le32 width, __le32 height,
269 __le32 x, __le32 y,
270 struct virtio_gpu_fence **fence);
271void virtio_gpu_cmd_resource_flush(struct virtio_gpu_device *vgdev,
272 uint32_t resource_id,
273 uint32_t x, uint32_t y,
274 uint32_t width, uint32_t height);
275void virtio_gpu_cmd_set_scanout(struct virtio_gpu_device *vgdev,
276 uint32_t scanout_id, uint32_t resource_id,
277 uint32_t width, uint32_t height,
278 uint32_t x, uint32_t y);
279int virtio_gpu_object_attach(struct virtio_gpu_device *vgdev,
280 struct virtio_gpu_object *obj,
281 uint32_t resource_id,
282 struct virtio_gpu_fence **fence);
283int virtio_gpu_attach_status_page(struct virtio_gpu_device *vgdev);
284int virtio_gpu_detach_status_page(struct virtio_gpu_device *vgdev);
285void virtio_gpu_cursor_ping(struct virtio_gpu_device *vgdev,
286 struct virtio_gpu_output *output);
287int virtio_gpu_cmd_get_display_info(struct virtio_gpu_device *vgdev);
288void virtio_gpu_cmd_resource_inval_backing(struct virtio_gpu_device *vgdev,
289 uint32_t resource_id);
290int virtio_gpu_cmd_get_capset_info(struct virtio_gpu_device *vgdev, int idx);
291int virtio_gpu_cmd_get_capset(struct virtio_gpu_device *vgdev,
292 int idx, int version,
293 struct virtio_gpu_drv_cap_cache **cache_p);
294void virtio_gpu_cmd_context_create(struct virtio_gpu_device *vgdev, uint32_t id,
295 uint32_t nlen, const char *name);
296void virtio_gpu_cmd_context_destroy(struct virtio_gpu_device *vgdev,
297 uint32_t id);
298void virtio_gpu_cmd_context_attach_resource(struct virtio_gpu_device *vgdev,
299 uint32_t ctx_id,
300 uint32_t resource_id);
301void virtio_gpu_cmd_context_detach_resource(struct virtio_gpu_device *vgdev,
302 uint32_t ctx_id,
303 uint32_t resource_id);
304void virtio_gpu_cmd_submit(struct virtio_gpu_device *vgdev,
305 void *data, uint32_t data_size,
306 uint32_t ctx_id, struct virtio_gpu_fence **fence);
307void virtio_gpu_cmd_transfer_from_host_3d(struct virtio_gpu_device *vgdev,
308 uint32_t resource_id, uint32_t ctx_id,
309 uint64_t offset, uint32_t level,
310 struct virtio_gpu_box *box,
311 struct virtio_gpu_fence **fence);
312void virtio_gpu_cmd_transfer_to_host_3d(struct virtio_gpu_device *vgdev,
313 uint32_t resource_id, uint32_t ctx_id,
314 uint64_t offset, uint32_t level,
315 struct virtio_gpu_box *box,
316 struct virtio_gpu_fence **fence);
317void
318virtio_gpu_cmd_resource_create_3d(struct virtio_gpu_device *vgdev,
319 struct virtio_gpu_resource_create_3d *rc_3d,
320 struct virtio_gpu_fence **fence);
321void virtio_gpu_ctrl_ack(struct virtqueue *vq);
322void virtio_gpu_cursor_ack(struct virtqueue *vq);
323void virtio_gpu_fence_ack(struct virtqueue *vq);
324void virtio_gpu_dequeue_ctrl_func(struct work_struct *work);
325void virtio_gpu_dequeue_cursor_func(struct work_struct *work);
326void virtio_gpu_dequeue_fence_func(struct work_struct *work);
327
328/* virtio_gpu_display.c */
329int virtio_gpu_framebuffer_init(struct drm_device *dev,
330 struct virtio_gpu_framebuffer *vgfb,
331 const struct drm_mode_fb_cmd2 *mode_cmd,
332 struct drm_gem_object *obj);
333int virtio_gpu_modeset_init(struct virtio_gpu_device *vgdev);
334void virtio_gpu_modeset_fini(struct virtio_gpu_device *vgdev);
335
336/* virtio_gpu_plane.c */
337struct drm_plane *virtio_gpu_plane_init(struct virtio_gpu_device *vgdev,
338 int index);
339
340/* virtio_gpu_ttm.c */
341int virtio_gpu_ttm_init(struct virtio_gpu_device *vgdev);
342void virtio_gpu_ttm_fini(struct virtio_gpu_device *vgdev);
343int virtio_gpu_mmap(struct file *filp, struct vm_area_struct *vma);
344
345/* virtio_gpu_fence.c */
346int virtio_gpu_fence_emit(struct virtio_gpu_device *vgdev,
347 struct virtio_gpu_ctrl_hdr *cmd_hdr,
348 struct virtio_gpu_fence **fence);
349void virtio_gpu_fence_event_process(struct virtio_gpu_device *vdev,
350 u64 last_seq);
351
352/* virtio_gpu_object */
353int virtio_gpu_object_create(struct virtio_gpu_device *vgdev,
354 unsigned long size, bool kernel, bool pinned,
355 struct virtio_gpu_object **bo_ptr);
356int virtio_gpu_object_kmap(struct virtio_gpu_object *bo, void **ptr);
357int virtio_gpu_object_get_sg_table(struct virtio_gpu_device *qdev,
358 struct virtio_gpu_object *bo);
359void virtio_gpu_object_free_sg_table(struct virtio_gpu_object *bo);
360int virtio_gpu_object_wait(struct virtio_gpu_object *bo, bool no_wait);
361
362/* virtgpu_prime.c */
363int virtgpu_gem_prime_pin(struct drm_gem_object *obj);
364void virtgpu_gem_prime_unpin(struct drm_gem_object *obj);
365struct sg_table *virtgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
366struct drm_gem_object *virtgpu_gem_prime_import_sg_table(
367 struct drm_device *dev, struct dma_buf_attachment *attach,
368 struct sg_table *sgt);
369void *virtgpu_gem_prime_vmap(struct drm_gem_object *obj);
370void virtgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
371int virtgpu_gem_prime_mmap(struct drm_gem_object *obj,
372 struct vm_area_struct *vma);
373
374static inline struct virtio_gpu_object*
375virtio_gpu_object_ref(struct virtio_gpu_object *bo)
376{
377 ttm_bo_reference(&bo->tbo);
378 return bo;
379}
380
381static inline void virtio_gpu_object_unref(struct virtio_gpu_object **bo)
382{
383 struct ttm_buffer_object *tbo;
384
385 if ((*bo) == NULL)
386 return;
387 tbo = &((*bo)->tbo);
388 ttm_bo_unref(&tbo);
389 if (tbo == NULL)
390 *bo = NULL;
391}
392
393static inline u64 virtio_gpu_object_mmap_offset(struct virtio_gpu_object *bo)
394{
395 return drm_vma_node_offset_addr(&bo->tbo.vma_node);
396}
397
398static inline int virtio_gpu_object_reserve(struct virtio_gpu_object *bo,
399 bool no_wait)
400{
401 int r;
402
403 r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, NULL);
404 if (unlikely(r != 0)) {
405 if (r != -ERESTARTSYS) {
406 struct virtio_gpu_device *qdev =
407 bo->gem_base.dev->dev_private;
408 dev_err(qdev->dev, "%p reserve failed\n", bo);
409 }
410 return r;
411 }
412 return 0;
413}
414
415static inline void virtio_gpu_object_unreserve(struct virtio_gpu_object *bo)
416{
417 ttm_bo_unreserve(&bo->tbo);
418}
419
420/* virgl debufs */
421int virtio_gpu_debugfs_init(struct drm_minor *minor);
422void virtio_gpu_debugfs_takedown(struct drm_minor *minor);
423
424#endif
1/*
2 * Copyright (C) 2015 Red Hat, Inc.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining
6 * a copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sublicense, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial
15 * portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
18 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
20 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
21 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
22 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
23 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 */
25
26#ifndef VIRTIO_DRV_H
27#define VIRTIO_DRV_H
28
29#include <linux/virtio.h>
30#include <linux/virtio_ids.h>
31#include <linux/virtio_config.h>
32#include <linux/virtio_gpu.h>
33
34#include <drm/drm_atomic.h>
35#include <drm/drm_drv.h>
36#include <drm/drm_encoder.h>
37#include <drm/drm_fb_helper.h>
38#include <drm/drm_fourcc.h>
39#include <drm/drm_gem.h>
40#include <drm/drm_gem_shmem_helper.h>
41#include <drm/drm_ioctl.h>
42#include <drm/drm_probe_helper.h>
43#include <drm/virtgpu_drm.h>
44
45#define DRIVER_NAME "virtio_gpu"
46#define DRIVER_DESC "virtio GPU"
47#define DRIVER_DATE "0"
48
49#define DRIVER_MAJOR 0
50#define DRIVER_MINOR 1
51#define DRIVER_PATCHLEVEL 0
52
53#define STATE_INITIALIZING 0
54#define STATE_OK 1
55#define STATE_ERR 2
56
57struct virtio_gpu_object_params {
58 unsigned long size;
59 bool dumb;
60 /* 3d */
61 bool virgl;
62 bool blob;
63
64 /* classic resources only */
65 uint32_t format;
66 uint32_t width;
67 uint32_t height;
68 uint32_t target;
69 uint32_t bind;
70 uint32_t depth;
71 uint32_t array_size;
72 uint32_t last_level;
73 uint32_t nr_samples;
74 uint32_t flags;
75
76 /* blob resources only */
77 uint32_t ctx_id;
78 uint32_t blob_mem;
79 uint32_t blob_flags;
80 uint64_t blob_id;
81};
82
83struct virtio_gpu_object {
84 struct drm_gem_shmem_object base;
85 uint32_t hw_res_handle;
86 bool dumb;
87 bool created;
88 bool host3d_blob, guest_blob;
89 uint32_t blob_mem, blob_flags;
90
91 int uuid_state;
92 uuid_t uuid;
93};
94#define gem_to_virtio_gpu_obj(gobj) \
95 container_of((gobj), struct virtio_gpu_object, base.base)
96
97struct virtio_gpu_object_shmem {
98 struct virtio_gpu_object base;
99 struct sg_table *pages;
100 uint32_t mapped;
101};
102
103struct virtio_gpu_object_vram {
104 struct virtio_gpu_object base;
105 uint32_t map_state;
106 uint32_t map_info;
107 struct drm_mm_node vram_node;
108};
109
110#define to_virtio_gpu_shmem(virtio_gpu_object) \
111 container_of((virtio_gpu_object), struct virtio_gpu_object_shmem, base)
112
113#define to_virtio_gpu_vram(virtio_gpu_object) \
114 container_of((virtio_gpu_object), struct virtio_gpu_object_vram, base)
115
116struct virtio_gpu_object_array {
117 struct ww_acquire_ctx ticket;
118 struct list_head next;
119 u32 nents, total;
120 struct drm_gem_object *objs[];
121};
122
123struct virtio_gpu_vbuffer;
124struct virtio_gpu_device;
125
126typedef void (*virtio_gpu_resp_cb)(struct virtio_gpu_device *vgdev,
127 struct virtio_gpu_vbuffer *vbuf);
128
129struct virtio_gpu_fence_driver {
130 atomic64_t last_fence_id;
131 uint64_t current_fence_id;
132 uint64_t context;
133 struct list_head fences;
134 spinlock_t lock;
135};
136
137struct virtio_gpu_fence {
138 struct dma_fence f;
139 uint64_t fence_id;
140 struct virtio_gpu_fence_driver *drv;
141 struct list_head node;
142};
143
144struct virtio_gpu_vbuffer {
145 char *buf;
146 int size;
147
148 void *data_buf;
149 uint32_t data_size;
150
151 char *resp_buf;
152 int resp_size;
153 virtio_gpu_resp_cb resp_cb;
154 void *resp_cb_data;
155
156 struct virtio_gpu_object_array *objs;
157 struct list_head list;
158};
159
160struct virtio_gpu_output {
161 int index;
162 struct drm_crtc crtc;
163 struct drm_connector conn;
164 struct drm_encoder enc;
165 struct virtio_gpu_display_one info;
166 struct virtio_gpu_update_cursor cursor;
167 struct edid *edid;
168 int cur_x;
169 int cur_y;
170 bool needs_modeset;
171};
172#define drm_crtc_to_virtio_gpu_output(x) \
173 container_of(x, struct virtio_gpu_output, crtc)
174
175struct virtio_gpu_framebuffer {
176 struct drm_framebuffer base;
177 struct virtio_gpu_fence *fence;
178};
179#define to_virtio_gpu_framebuffer(x) \
180 container_of(x, struct virtio_gpu_framebuffer, base)
181
182struct virtio_gpu_queue {
183 struct virtqueue *vq;
184 spinlock_t qlock;
185 wait_queue_head_t ack_queue;
186 struct work_struct dequeue_work;
187};
188
189struct virtio_gpu_drv_capset {
190 uint32_t id;
191 uint32_t max_version;
192 uint32_t max_size;
193};
194
195struct virtio_gpu_drv_cap_cache {
196 struct list_head head;
197 void *caps_cache;
198 uint32_t id;
199 uint32_t version;
200 uint32_t size;
201 atomic_t is_valid;
202};
203
204struct virtio_gpu_device {
205 struct device *dev;
206 struct drm_device *ddev;
207
208 struct virtio_device *vdev;
209
210 struct virtio_gpu_output outputs[VIRTIO_GPU_MAX_SCANOUTS];
211 uint32_t num_scanouts;
212
213 struct virtio_gpu_queue ctrlq;
214 struct virtio_gpu_queue cursorq;
215 struct kmem_cache *vbufs;
216
217 atomic_t pending_commands;
218
219 struct ida resource_ida;
220
221 wait_queue_head_t resp_wq;
222 /* current display info */
223 spinlock_t display_info_lock;
224 bool display_info_pending;
225
226 struct virtio_gpu_fence_driver fence_drv;
227
228 struct ida ctx_id_ida;
229
230 bool has_virgl_3d;
231 bool has_edid;
232 bool has_indirect;
233 bool has_resource_assign_uuid;
234 bool has_resource_blob;
235 bool has_host_visible;
236 struct virtio_shm_region host_visible_region;
237 struct drm_mm host_visible_mm;
238
239 struct work_struct config_changed_work;
240
241 struct work_struct obj_free_work;
242 spinlock_t obj_free_lock;
243 struct list_head obj_free_list;
244
245 struct virtio_gpu_drv_capset *capsets;
246 uint32_t num_capsets;
247 struct list_head cap_cache;
248
249 /* protects uuid state when exporting */
250 spinlock_t resource_export_lock;
251 /* protects map state and host_visible_mm */
252 spinlock_t host_visible_lock;
253};
254
255struct virtio_gpu_fpriv {
256 uint32_t ctx_id;
257 bool context_created;
258 struct mutex context_lock;
259};
260
261/* virtgpu_ioctl.c */
262#define DRM_VIRTIO_NUM_IOCTLS 11
263extern struct drm_ioctl_desc virtio_gpu_ioctls[DRM_VIRTIO_NUM_IOCTLS];
264void virtio_gpu_create_context(struct drm_device *dev, struct drm_file *file);
265
266/* virtgpu_kms.c */
267int virtio_gpu_init(struct drm_device *dev);
268void virtio_gpu_deinit(struct drm_device *dev);
269void virtio_gpu_release(struct drm_device *dev);
270int virtio_gpu_driver_open(struct drm_device *dev, struct drm_file *file);
271void virtio_gpu_driver_postclose(struct drm_device *dev, struct drm_file *file);
272
273/* virtgpu_gem.c */
274int virtio_gpu_gem_object_open(struct drm_gem_object *obj,
275 struct drm_file *file);
276void virtio_gpu_gem_object_close(struct drm_gem_object *obj,
277 struct drm_file *file);
278int virtio_gpu_mode_dumb_create(struct drm_file *file_priv,
279 struct drm_device *dev,
280 struct drm_mode_create_dumb *args);
281int virtio_gpu_mode_dumb_mmap(struct drm_file *file_priv,
282 struct drm_device *dev,
283 uint32_t handle, uint64_t *offset_p);
284
285struct virtio_gpu_object_array *virtio_gpu_array_alloc(u32 nents);
286struct virtio_gpu_object_array*
287virtio_gpu_array_from_handles(struct drm_file *drm_file, u32 *handles, u32 nents);
288void virtio_gpu_array_add_obj(struct virtio_gpu_object_array *objs,
289 struct drm_gem_object *obj);
290int virtio_gpu_array_lock_resv(struct virtio_gpu_object_array *objs);
291void virtio_gpu_array_unlock_resv(struct virtio_gpu_object_array *objs);
292void virtio_gpu_array_add_fence(struct virtio_gpu_object_array *objs,
293 struct dma_fence *fence);
294void virtio_gpu_array_put_free(struct virtio_gpu_object_array *objs);
295void virtio_gpu_array_put_free_delayed(struct virtio_gpu_device *vgdev,
296 struct virtio_gpu_object_array *objs);
297void virtio_gpu_array_put_free_work(struct work_struct *work);
298
299/* virtgpu_vq.c */
300int virtio_gpu_alloc_vbufs(struct virtio_gpu_device *vgdev);
301void virtio_gpu_free_vbufs(struct virtio_gpu_device *vgdev);
302void virtio_gpu_cmd_create_resource(struct virtio_gpu_device *vgdev,
303 struct virtio_gpu_object *bo,
304 struct virtio_gpu_object_params *params,
305 struct virtio_gpu_object_array *objs,
306 struct virtio_gpu_fence *fence);
307void virtio_gpu_cmd_unref_resource(struct virtio_gpu_device *vgdev,
308 struct virtio_gpu_object *bo);
309void virtio_gpu_cmd_transfer_to_host_2d(struct virtio_gpu_device *vgdev,
310 uint64_t offset,
311 uint32_t width, uint32_t height,
312 uint32_t x, uint32_t y,
313 struct virtio_gpu_object_array *objs,
314 struct virtio_gpu_fence *fence);
315void virtio_gpu_cmd_resource_flush(struct virtio_gpu_device *vgdev,
316 uint32_t resource_id,
317 uint32_t x, uint32_t y,
318 uint32_t width, uint32_t height);
319void virtio_gpu_cmd_set_scanout(struct virtio_gpu_device *vgdev,
320 uint32_t scanout_id, uint32_t resource_id,
321 uint32_t width, uint32_t height,
322 uint32_t x, uint32_t y);
323void virtio_gpu_object_attach(struct virtio_gpu_device *vgdev,
324 struct virtio_gpu_object *obj,
325 struct virtio_gpu_mem_entry *ents,
326 unsigned int nents);
327int virtio_gpu_attach_status_page(struct virtio_gpu_device *vgdev);
328int virtio_gpu_detach_status_page(struct virtio_gpu_device *vgdev);
329void virtio_gpu_cursor_ping(struct virtio_gpu_device *vgdev,
330 struct virtio_gpu_output *output);
331int virtio_gpu_cmd_get_display_info(struct virtio_gpu_device *vgdev);
332int virtio_gpu_cmd_get_capset_info(struct virtio_gpu_device *vgdev, int idx);
333int virtio_gpu_cmd_get_capset(struct virtio_gpu_device *vgdev,
334 int idx, int version,
335 struct virtio_gpu_drv_cap_cache **cache_p);
336int virtio_gpu_cmd_get_edids(struct virtio_gpu_device *vgdev);
337void virtio_gpu_cmd_context_create(struct virtio_gpu_device *vgdev, uint32_t id,
338 uint32_t nlen, const char *name);
339void virtio_gpu_cmd_context_destroy(struct virtio_gpu_device *vgdev,
340 uint32_t id);
341void virtio_gpu_cmd_context_attach_resource(struct virtio_gpu_device *vgdev,
342 uint32_t ctx_id,
343 struct virtio_gpu_object_array *objs);
344void virtio_gpu_cmd_context_detach_resource(struct virtio_gpu_device *vgdev,
345 uint32_t ctx_id,
346 struct virtio_gpu_object_array *objs);
347void virtio_gpu_cmd_submit(struct virtio_gpu_device *vgdev,
348 void *data, uint32_t data_size,
349 uint32_t ctx_id,
350 struct virtio_gpu_object_array *objs,
351 struct virtio_gpu_fence *fence);
352void virtio_gpu_cmd_transfer_from_host_3d(struct virtio_gpu_device *vgdev,
353 uint32_t ctx_id,
354 uint64_t offset, uint32_t level,
355 uint32_t stride,
356 uint32_t layer_stride,
357 struct drm_virtgpu_3d_box *box,
358 struct virtio_gpu_object_array *objs,
359 struct virtio_gpu_fence *fence);
360void virtio_gpu_cmd_transfer_to_host_3d(struct virtio_gpu_device *vgdev,
361 uint32_t ctx_id,
362 uint64_t offset, uint32_t level,
363 uint32_t stride,
364 uint32_t layer_stride,
365 struct drm_virtgpu_3d_box *box,
366 struct virtio_gpu_object_array *objs,
367 struct virtio_gpu_fence *fence);
368void
369virtio_gpu_cmd_resource_create_3d(struct virtio_gpu_device *vgdev,
370 struct virtio_gpu_object *bo,
371 struct virtio_gpu_object_params *params,
372 struct virtio_gpu_object_array *objs,
373 struct virtio_gpu_fence *fence);
374void virtio_gpu_ctrl_ack(struct virtqueue *vq);
375void virtio_gpu_cursor_ack(struct virtqueue *vq);
376void virtio_gpu_fence_ack(struct virtqueue *vq);
377void virtio_gpu_dequeue_ctrl_func(struct work_struct *work);
378void virtio_gpu_dequeue_cursor_func(struct work_struct *work);
379void virtio_gpu_dequeue_fence_func(struct work_struct *work);
380
381void virtio_gpu_notify(struct virtio_gpu_device *vgdev);
382
383int
384virtio_gpu_cmd_resource_assign_uuid(struct virtio_gpu_device *vgdev,
385 struct virtio_gpu_object_array *objs);
386
387int virtio_gpu_cmd_map(struct virtio_gpu_device *vgdev,
388 struct virtio_gpu_object_array *objs, uint64_t offset);
389
390void virtio_gpu_cmd_unmap(struct virtio_gpu_device *vgdev,
391 struct virtio_gpu_object *bo);
392
393void
394virtio_gpu_cmd_resource_create_blob(struct virtio_gpu_device *vgdev,
395 struct virtio_gpu_object *bo,
396 struct virtio_gpu_object_params *params,
397 struct virtio_gpu_mem_entry *ents,
398 uint32_t nents);
399void
400virtio_gpu_cmd_set_scanout_blob(struct virtio_gpu_device *vgdev,
401 uint32_t scanout_id,
402 struct virtio_gpu_object *bo,
403 struct drm_framebuffer *fb,
404 uint32_t width, uint32_t height,
405 uint32_t x, uint32_t y);
406
407/* virtgpu_display.c */
408int virtio_gpu_modeset_init(struct virtio_gpu_device *vgdev);
409void virtio_gpu_modeset_fini(struct virtio_gpu_device *vgdev);
410
411/* virtgpu_plane.c */
412uint32_t virtio_gpu_translate_format(uint32_t drm_fourcc);
413struct drm_plane *virtio_gpu_plane_init(struct virtio_gpu_device *vgdev,
414 enum drm_plane_type type,
415 int index);
416
417/* virtgpu_fence.c */
418struct virtio_gpu_fence *virtio_gpu_fence_alloc(
419 struct virtio_gpu_device *vgdev);
420void virtio_gpu_fence_emit(struct virtio_gpu_device *vgdev,
421 struct virtio_gpu_ctrl_hdr *cmd_hdr,
422 struct virtio_gpu_fence *fence);
423void virtio_gpu_fence_event_process(struct virtio_gpu_device *vdev,
424 u64 fence_id);
425
426/* virtgpu_object.c */
427void virtio_gpu_cleanup_object(struct virtio_gpu_object *bo);
428struct drm_gem_object *virtio_gpu_create_object(struct drm_device *dev,
429 size_t size);
430int virtio_gpu_object_create(struct virtio_gpu_device *vgdev,
431 struct virtio_gpu_object_params *params,
432 struct virtio_gpu_object **bo_ptr,
433 struct virtio_gpu_fence *fence);
434
435bool virtio_gpu_is_shmem(struct virtio_gpu_object *bo);
436
437int virtio_gpu_resource_id_get(struct virtio_gpu_device *vgdev,
438 uint32_t *resid);
439/* virtgpu_prime.c */
440int virtio_gpu_resource_assign_uuid(struct virtio_gpu_device *vgdev,
441 struct virtio_gpu_object *bo);
442struct dma_buf *virtgpu_gem_prime_export(struct drm_gem_object *obj,
443 int flags);
444struct drm_gem_object *virtgpu_gem_prime_import(struct drm_device *dev,
445 struct dma_buf *buf);
446int virtgpu_gem_prime_get_uuid(struct drm_gem_object *obj,
447 uuid_t *uuid);
448struct drm_gem_object *virtgpu_gem_prime_import_sg_table(
449 struct drm_device *dev, struct dma_buf_attachment *attach,
450 struct sg_table *sgt);
451
452/* virtgpu_debugfs.c */
453void virtio_gpu_debugfs_init(struct drm_minor *minor);
454
455/* virtgpu_vram.c */
456bool virtio_gpu_is_vram(struct virtio_gpu_object *bo);
457int virtio_gpu_vram_create(struct virtio_gpu_device *vgdev,
458 struct virtio_gpu_object_params *params,
459 struct virtio_gpu_object **bo_ptr);
460#endif