Linux Audio

Check our new training course

Loading...
v4.6
 
  1/*
  2 * PWM driver for Rockchip SoCs
  3 *
  4 * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
  5 * Copyright (C) 2014 ROCKCHIP, Inc.
  6 *
  7 * This program is free software; you can redistribute it and/or
  8 * modify it under the terms of the GNU General Public License
  9 * version 2 as published by the Free Software Foundation.
 10 */
 11
 12#include <linux/clk.h>
 13#include <linux/io.h>
 14#include <linux/module.h>
 15#include <linux/of.h>
 16#include <linux/of_device.h>
 17#include <linux/platform_device.h>
 18#include <linux/pwm.h>
 19#include <linux/time.h>
 20
 21#define PWM_CTRL_TIMER_EN	(1 << 0)
 22#define PWM_CTRL_OUTPUT_EN	(1 << 3)
 23
 24#define PWM_ENABLE		(1 << 0)
 25#define PWM_CONTINUOUS		(1 << 1)
 26#define PWM_DUTY_POSITIVE	(1 << 3)
 27#define PWM_DUTY_NEGATIVE	(0 << 3)
 28#define PWM_INACTIVE_NEGATIVE	(0 << 4)
 29#define PWM_INACTIVE_POSITIVE	(1 << 4)
 
 30#define PWM_OUTPUT_LEFT		(0 << 5)
 
 31#define PWM_LP_DISABLE		(0 << 8)
 32
 33struct rockchip_pwm_chip {
 34	struct pwm_chip chip;
 35	struct clk *clk;
 
 36	const struct rockchip_pwm_data *data;
 37	void __iomem *base;
 38};
 39
 40struct rockchip_pwm_regs {
 41	unsigned long duty;
 42	unsigned long period;
 43	unsigned long cntr;
 44	unsigned long ctrl;
 45};
 46
 47struct rockchip_pwm_data {
 48	struct rockchip_pwm_regs regs;
 49	unsigned int prescaler;
 50	const struct pwm_ops *ops;
 51
 52	void (*set_enable)(struct pwm_chip *chip,
 53			   struct pwm_device *pwm, bool enable);
 54};
 55
 56static inline struct rockchip_pwm_chip *to_rockchip_pwm_chip(struct pwm_chip *c)
 57{
 58	return container_of(c, struct rockchip_pwm_chip, chip);
 59}
 60
 61static void rockchip_pwm_set_enable_v1(struct pwm_chip *chip,
 62				       struct pwm_device *pwm, bool enable)
 
 63{
 64	struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
 65	u32 enable_conf = PWM_CTRL_OUTPUT_EN | PWM_CTRL_TIMER_EN;
 
 
 66	u32 val;
 
 67
 68	val = readl_relaxed(pc->base + pc->data->regs.ctrl);
 69
 70	if (enable)
 71		val |= enable_conf;
 72	else
 73		val &= ~enable_conf;
 74
 75	writel_relaxed(val, pc->base + pc->data->regs.ctrl);
 76}
 
 77
 78static void rockchip_pwm_set_enable_v2(struct pwm_chip *chip,
 79				       struct pwm_device *pwm, bool enable)
 80{
 81	struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
 82	u32 enable_conf = PWM_OUTPUT_LEFT | PWM_LP_DISABLE | PWM_ENABLE |
 83			  PWM_CONTINUOUS;
 84	u32 val;
 85
 86	if (pwm_get_polarity(pwm) == PWM_POLARITY_INVERSED)
 87		enable_conf |= PWM_DUTY_NEGATIVE | PWM_INACTIVE_POSITIVE;
 88	else
 89		enable_conf |= PWM_DUTY_POSITIVE | PWM_INACTIVE_NEGATIVE;
 
 
 
 90
 91	val = readl_relaxed(pc->base + pc->data->regs.ctrl);
 
 92
 93	if (enable)
 94		val |= enable_conf;
 95	else
 96		val &= ~enable_conf;
 97
 98	writel_relaxed(val, pc->base + pc->data->regs.ctrl);
 
 99}
100
101static int rockchip_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
102			       int duty_ns, int period_ns)
103{
104	struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
105	unsigned long period, duty;
106	u64 clk_rate, div;
107	int ret;
108
109	clk_rate = clk_get_rate(pc->clk);
110
111	/*
112	 * Since period and duty cycle registers have a width of 32
113	 * bits, every possible input period can be obtained using the
114	 * default prescaler value for all practical clock rate values.
115	 */
116	div = clk_rate * period_ns;
117	do_div(div, pc->data->prescaler * NSEC_PER_SEC);
118	period = div;
119
120	div = clk_rate * duty_ns;
121	do_div(div, pc->data->prescaler * NSEC_PER_SEC);
122	duty = div;
123
124	ret = clk_enable(pc->clk);
125	if (ret)
126		return ret;
 
 
 
 
 
 
 
 
 
127
128	writel(period, pc->base + pc->data->regs.period);
129	writel(duty, pc->base + pc->data->regs.duty);
130	writel(0, pc->base + pc->data->regs.cntr);
131
132	clk_disable(pc->clk);
133
134	return 0;
135}
 
 
 
 
 
136
137static int rockchip_pwm_set_polarity(struct pwm_chip *chip,
138				     struct pwm_device *pwm,
139				     enum pwm_polarity polarity)
140{
141	/*
142	 * No action needed here because pwm->polarity will be set by the core
143	 * and the core will only change polarity when the PWM is not enabled.
144	 * We'll handle things in set_enable().
145	 */
 
 
146
147	return 0;
148}
149
150static int rockchip_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
 
 
151{
152	struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
 
153	int ret;
 
154
155	ret = clk_enable(pc->clk);
156	if (ret)
157		return ret;
 
 
158
159	pc->data->set_enable(chip, pwm, true);
 
 
 
 
 
 
 
 
 
 
160
161	return 0;
162}
163
164static void rockchip_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
 
165{
166	struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
 
 
 
 
 
 
 
 
 
 
 
167
168	pc->data->set_enable(chip, pwm, false);
 
169
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
170	clk_disable(pc->clk);
171}
172
173static const struct pwm_ops rockchip_pwm_ops_v1 = {
174	.config = rockchip_pwm_config,
175	.enable = rockchip_pwm_enable,
176	.disable = rockchip_pwm_disable,
177	.owner = THIS_MODULE,
178};
179
180static const struct pwm_ops rockchip_pwm_ops_v2 = {
181	.config = rockchip_pwm_config,
182	.set_polarity = rockchip_pwm_set_polarity,
183	.enable = rockchip_pwm_enable,
184	.disable = rockchip_pwm_disable,
185	.owner = THIS_MODULE,
186};
187
188static const struct rockchip_pwm_data pwm_data_v1 = {
189	.regs = {
190		.duty = 0x04,
191		.period = 0x08,
192		.cntr = 0x00,
193		.ctrl = 0x0c,
194	},
195	.prescaler = 2,
196	.ops = &rockchip_pwm_ops_v1,
197	.set_enable = rockchip_pwm_set_enable_v1,
 
198};
199
200static const struct rockchip_pwm_data pwm_data_v2 = {
201	.regs = {
202		.duty = 0x08,
203		.period = 0x04,
204		.cntr = 0x00,
205		.ctrl = 0x0c,
206	},
207	.prescaler = 1,
208	.ops = &rockchip_pwm_ops_v2,
209	.set_enable = rockchip_pwm_set_enable_v2,
 
 
210};
211
212static const struct rockchip_pwm_data pwm_data_vop = {
213	.regs = {
214		.duty = 0x08,
215		.period = 0x04,
216		.cntr = 0x0c,
217		.ctrl = 0x00,
218	},
219	.prescaler = 1,
220	.ops = &rockchip_pwm_ops_v2,
221	.set_enable = rockchip_pwm_set_enable_v2,
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
222};
223
224static const struct of_device_id rockchip_pwm_dt_ids[] = {
225	{ .compatible = "rockchip,rk2928-pwm", .data = &pwm_data_v1},
226	{ .compatible = "rockchip,rk3288-pwm", .data = &pwm_data_v2},
227	{ .compatible = "rockchip,vop-pwm", .data = &pwm_data_vop},
 
228	{ /* sentinel */ }
229};
230MODULE_DEVICE_TABLE(of, rockchip_pwm_dt_ids);
231
232static int rockchip_pwm_probe(struct platform_device *pdev)
233{
234	const struct of_device_id *id;
235	struct rockchip_pwm_chip *pc;
236	struct resource *r;
237	int ret;
 
238
239	id = of_match_device(rockchip_pwm_dt_ids, &pdev->dev);
240	if (!id)
241		return -EINVAL;
242
243	pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
244	if (!pc)
245		return -ENOMEM;
246
247	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
248	pc->base = devm_ioremap_resource(&pdev->dev, r);
249	if (IS_ERR(pc->base))
250		return PTR_ERR(pc->base);
251
252	pc->clk = devm_clk_get(&pdev->dev, NULL);
253	if (IS_ERR(pc->clk))
254		return PTR_ERR(pc->clk);
 
 
 
 
255
256	ret = clk_prepare(pc->clk);
257	if (ret)
 
 
 
 
 
 
 
 
 
258		return ret;
 
 
 
 
 
 
 
 
 
 
 
 
 
259
260	platform_set_drvdata(pdev, pc);
261
262	pc->data = id->data;
263	pc->chip.dev = &pdev->dev;
264	pc->chip.ops = pc->data->ops;
265	pc->chip.base = -1;
266	pc->chip.npwm = 1;
267
268	if (pc->data->ops->set_polarity) {
269		pc->chip.of_xlate = of_pwm_xlate_with_flags;
270		pc->chip.of_pwm_n_cells = 3;
271	}
272
273	ret = pwmchip_add(&pc->chip);
274	if (ret < 0) {
275		clk_unprepare(pc->clk);
276		dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
 
277	}
278
 
 
 
 
 
 
 
 
 
 
 
 
 
279	return ret;
280}
281
282static int rockchip_pwm_remove(struct platform_device *pdev)
283{
284	struct rockchip_pwm_chip *pc = platform_get_drvdata(pdev);
285
 
286	clk_unprepare(pc->clk);
287
288	return pwmchip_remove(&pc->chip);
289}
290
291static struct platform_driver rockchip_pwm_driver = {
292	.driver = {
293		.name = "rockchip-pwm",
294		.of_match_table = rockchip_pwm_dt_ids,
295	},
296	.probe = rockchip_pwm_probe,
297	.remove = rockchip_pwm_remove,
298};
299module_platform_driver(rockchip_pwm_driver);
300
301MODULE_AUTHOR("Beniamino Galvani <b.galvani@gmail.com>");
302MODULE_DESCRIPTION("Rockchip SoC PWM driver");
303MODULE_LICENSE("GPL v2");
v5.14.15
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * PWM driver for Rockchip SoCs
  4 *
  5 * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
  6 * Copyright (C) 2014 ROCKCHIP, Inc.
 
 
 
 
  7 */
  8
  9#include <linux/clk.h>
 10#include <linux/io.h>
 11#include <linux/module.h>
 12#include <linux/of.h>
 13#include <linux/of_device.h>
 14#include <linux/platform_device.h>
 15#include <linux/pwm.h>
 16#include <linux/time.h>
 17
 18#define PWM_CTRL_TIMER_EN	(1 << 0)
 19#define PWM_CTRL_OUTPUT_EN	(1 << 3)
 20
 21#define PWM_ENABLE		(1 << 0)
 22#define PWM_CONTINUOUS		(1 << 1)
 23#define PWM_DUTY_POSITIVE	(1 << 3)
 24#define PWM_DUTY_NEGATIVE	(0 << 3)
 25#define PWM_INACTIVE_NEGATIVE	(0 << 4)
 26#define PWM_INACTIVE_POSITIVE	(1 << 4)
 27#define PWM_POLARITY_MASK	(PWM_DUTY_POSITIVE | PWM_INACTIVE_POSITIVE)
 28#define PWM_OUTPUT_LEFT		(0 << 5)
 29#define PWM_LOCK_EN		(1 << 6)
 30#define PWM_LP_DISABLE		(0 << 8)
 31
 32struct rockchip_pwm_chip {
 33	struct pwm_chip chip;
 34	struct clk *clk;
 35	struct clk *pclk;
 36	const struct rockchip_pwm_data *data;
 37	void __iomem *base;
 38};
 39
 40struct rockchip_pwm_regs {
 41	unsigned long duty;
 42	unsigned long period;
 43	unsigned long cntr;
 44	unsigned long ctrl;
 45};
 46
 47struct rockchip_pwm_data {
 48	struct rockchip_pwm_regs regs;
 49	unsigned int prescaler;
 50	bool supports_polarity;
 51	bool supports_lock;
 52	u32 enable_conf;
 
 53};
 54
 55static inline struct rockchip_pwm_chip *to_rockchip_pwm_chip(struct pwm_chip *c)
 56{
 57	return container_of(c, struct rockchip_pwm_chip, chip);
 58}
 59
 60static void rockchip_pwm_get_state(struct pwm_chip *chip,
 61				   struct pwm_device *pwm,
 62				   struct pwm_state *state)
 63{
 64	struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
 65	u32 enable_conf = pc->data->enable_conf;
 66	unsigned long clk_rate;
 67	u64 tmp;
 68	u32 val;
 69	int ret;
 70
 71	ret = clk_enable(pc->pclk);
 72	if (ret)
 73		return;
 
 
 
 74
 75	ret = clk_enable(pc->clk);
 76	if (ret)
 77		return;
 78
 79	clk_rate = clk_get_rate(pc->clk);
 
 
 
 
 
 
 80
 81	tmp = readl_relaxed(pc->base + pc->data->regs.period);
 82	tmp *= pc->data->prescaler * NSEC_PER_SEC;
 83	state->period = DIV_ROUND_CLOSEST_ULL(tmp, clk_rate);
 84
 85	tmp = readl_relaxed(pc->base + pc->data->regs.duty);
 86	tmp *= pc->data->prescaler * NSEC_PER_SEC;
 87	state->duty_cycle =  DIV_ROUND_CLOSEST_ULL(tmp, clk_rate);
 88
 89	val = readl_relaxed(pc->base + pc->data->regs.ctrl);
 90	state->enabled = (val & enable_conf) == enable_conf;
 91
 92	if (pc->data->supports_polarity && !(val & PWM_DUTY_POSITIVE))
 93		state->polarity = PWM_POLARITY_INVERSED;
 94	else
 95		state->polarity = PWM_POLARITY_NORMAL;
 96
 97	clk_disable(pc->clk);
 98	clk_disable(pc->pclk);
 99}
100
101static void rockchip_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
102			       const struct pwm_state *state)
103{
104	struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
105	unsigned long period, duty;
106	u64 clk_rate, div;
107	u32 ctrl;
108
109	clk_rate = clk_get_rate(pc->clk);
110
111	/*
112	 * Since period and duty cycle registers have a width of 32
113	 * bits, every possible input period can be obtained using the
114	 * default prescaler value for all practical clock rate values.
115	 */
116	div = clk_rate * state->period;
117	period = DIV_ROUND_CLOSEST_ULL(div,
118				       pc->data->prescaler * NSEC_PER_SEC);
 
 
 
 
119
120	div = clk_rate * state->duty_cycle;
121	duty = DIV_ROUND_CLOSEST_ULL(div, pc->data->prescaler * NSEC_PER_SEC);
122
123	/*
124	 * Lock the period and duty of previous configuration, then
125	 * change the duty and period, that would not be effective.
126	 */
127	ctrl = readl_relaxed(pc->base + pc->data->regs.ctrl);
128	if (pc->data->supports_lock) {
129		ctrl |= PWM_LOCK_EN;
130		writel_relaxed(ctrl, pc->base + pc->data->regs.ctrl);
131	}
132
133	writel(period, pc->base + pc->data->regs.period);
134	writel(duty, pc->base + pc->data->regs.duty);
 
 
 
135
136	if (pc->data->supports_polarity) {
137		ctrl &= ~PWM_POLARITY_MASK;
138		if (state->polarity == PWM_POLARITY_INVERSED)
139			ctrl |= PWM_DUTY_NEGATIVE | PWM_INACTIVE_POSITIVE;
140		else
141			ctrl |= PWM_DUTY_POSITIVE | PWM_INACTIVE_NEGATIVE;
142	}
143
 
 
 
 
144	/*
145	 * Unlock and set polarity at the same time,
146	 * the configuration of duty, period and polarity
147	 * would be effective together at next period.
148	 */
149	if (pc->data->supports_lock)
150		ctrl &= ~PWM_LOCK_EN;
151
152	writel(ctrl, pc->base + pc->data->regs.ctrl);
153}
154
155static int rockchip_pwm_enable(struct pwm_chip *chip,
156			       struct pwm_device *pwm,
157			       bool enable)
158{
159	struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
160	u32 enable_conf = pc->data->enable_conf;
161	int ret;
162	u32 val;
163
164	if (enable) {
165		ret = clk_enable(pc->clk);
166		if (ret)
167			return ret;
168	}
169
170	val = readl_relaxed(pc->base + pc->data->regs.ctrl);
171
172	if (enable)
173		val |= enable_conf;
174	else
175		val &= ~enable_conf;
176
177	writel_relaxed(val, pc->base + pc->data->regs.ctrl);
178
179	if (!enable)
180		clk_disable(pc->clk);
181
182	return 0;
183}
184
185static int rockchip_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
186			      const struct pwm_state *state)
187{
188	struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
189	struct pwm_state curstate;
190	bool enabled;
191	int ret = 0;
192
193	ret = clk_enable(pc->pclk);
194	if (ret)
195		return ret;
196
197	ret = clk_enable(pc->clk);
198	if (ret)
199		return ret;
200
201	pwm_get_state(pwm, &curstate);
202	enabled = curstate.enabled;
203
204	if (state->polarity != curstate.polarity && enabled &&
205	    !pc->data->supports_lock) {
206		ret = rockchip_pwm_enable(chip, pwm, false);
207		if (ret)
208			goto out;
209		enabled = false;
210	}
211
212	rockchip_pwm_config(chip, pwm, state);
213	if (state->enabled != enabled) {
214		ret = rockchip_pwm_enable(chip, pwm, state->enabled);
215		if (ret)
216			goto out;
217	}
218
219out:
220	clk_disable(pc->clk);
221	clk_disable(pc->pclk);
222
223	return ret;
224}
 
 
 
 
225
226static const struct pwm_ops rockchip_pwm_ops = {
227	.get_state = rockchip_pwm_get_state,
228	.apply = rockchip_pwm_apply,
 
 
229	.owner = THIS_MODULE,
230};
231
232static const struct rockchip_pwm_data pwm_data_v1 = {
233	.regs = {
234		.duty = 0x04,
235		.period = 0x08,
236		.cntr = 0x00,
237		.ctrl = 0x0c,
238	},
239	.prescaler = 2,
240	.supports_polarity = false,
241	.supports_lock = false,
242	.enable_conf = PWM_CTRL_OUTPUT_EN | PWM_CTRL_TIMER_EN,
243};
244
245static const struct rockchip_pwm_data pwm_data_v2 = {
246	.regs = {
247		.duty = 0x08,
248		.period = 0x04,
249		.cntr = 0x00,
250		.ctrl = 0x0c,
251	},
252	.prescaler = 1,
253	.supports_polarity = true,
254	.supports_lock = false,
255	.enable_conf = PWM_OUTPUT_LEFT | PWM_LP_DISABLE | PWM_ENABLE |
256		       PWM_CONTINUOUS,
257};
258
259static const struct rockchip_pwm_data pwm_data_vop = {
260	.regs = {
261		.duty = 0x08,
262		.period = 0x04,
263		.cntr = 0x0c,
264		.ctrl = 0x00,
265	},
266	.prescaler = 1,
267	.supports_polarity = true,
268	.supports_lock = false,
269	.enable_conf = PWM_OUTPUT_LEFT | PWM_LP_DISABLE | PWM_ENABLE |
270		       PWM_CONTINUOUS,
271};
272
273static const struct rockchip_pwm_data pwm_data_v3 = {
274	.regs = {
275		.duty = 0x08,
276		.period = 0x04,
277		.cntr = 0x00,
278		.ctrl = 0x0c,
279	},
280	.prescaler = 1,
281	.supports_polarity = true,
282	.supports_lock = true,
283	.enable_conf = PWM_OUTPUT_LEFT | PWM_LP_DISABLE | PWM_ENABLE |
284		       PWM_CONTINUOUS,
285};
286
287static const struct of_device_id rockchip_pwm_dt_ids[] = {
288	{ .compatible = "rockchip,rk2928-pwm", .data = &pwm_data_v1},
289	{ .compatible = "rockchip,rk3288-pwm", .data = &pwm_data_v2},
290	{ .compatible = "rockchip,vop-pwm", .data = &pwm_data_vop},
291	{ .compatible = "rockchip,rk3328-pwm", .data = &pwm_data_v3},
292	{ /* sentinel */ }
293};
294MODULE_DEVICE_TABLE(of, rockchip_pwm_dt_ids);
295
296static int rockchip_pwm_probe(struct platform_device *pdev)
297{
298	const struct of_device_id *id;
299	struct rockchip_pwm_chip *pc;
300	u32 enable_conf, ctrl;
301	bool enabled;
302	int ret, count;
303
304	id = of_match_device(rockchip_pwm_dt_ids, &pdev->dev);
305	if (!id)
306		return -EINVAL;
307
308	pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
309	if (!pc)
310		return -ENOMEM;
311
312	pc->base = devm_platform_ioremap_resource(pdev, 0);
 
313	if (IS_ERR(pc->base))
314		return PTR_ERR(pc->base);
315
316	pc->clk = devm_clk_get(&pdev->dev, "pwm");
317	if (IS_ERR(pc->clk)) {
318		pc->clk = devm_clk_get(&pdev->dev, NULL);
319		if (IS_ERR(pc->clk))
320			return dev_err_probe(&pdev->dev, PTR_ERR(pc->clk),
321					     "Can't get PWM clk\n");
322	}
323
324	count = of_count_phandle_with_args(pdev->dev.of_node,
325					   "clocks", "#clock-cells");
326	if (count == 2)
327		pc->pclk = devm_clk_get(&pdev->dev, "pclk");
328	else
329		pc->pclk = pc->clk;
330
331	if (IS_ERR(pc->pclk)) {
332		ret = PTR_ERR(pc->pclk);
333		if (ret != -EPROBE_DEFER)
334			dev_err(&pdev->dev, "Can't get APB clk: %d\n", ret);
335		return ret;
336	}
337
338	ret = clk_prepare_enable(pc->clk);
339	if (ret) {
340		dev_err(&pdev->dev, "Can't prepare enable PWM clk: %d\n", ret);
341		return ret;
342	}
343
344	ret = clk_prepare_enable(pc->pclk);
345	if (ret) {
346		dev_err(&pdev->dev, "Can't prepare enable APB clk: %d\n", ret);
347		goto err_clk;
348	}
349
350	platform_set_drvdata(pdev, pc);
351
352	pc->data = id->data;
353	pc->chip.dev = &pdev->dev;
354	pc->chip.ops = &rockchip_pwm_ops;
 
355	pc->chip.npwm = 1;
356
357	enable_conf = pc->data->enable_conf;
358	ctrl = readl_relaxed(pc->base + pc->data->regs.ctrl);
359	enabled = (ctrl & enable_conf) == enable_conf;
 
360
361	ret = pwmchip_add(&pc->chip);
362	if (ret < 0) {
 
363		dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
364		goto err_pclk;
365	}
366
367	/* Keep the PWM clk enabled if the PWM appears to be up and running. */
368	if (!enabled)
369		clk_disable(pc->clk);
370
371	clk_disable(pc->pclk);
372
373	return 0;
374
375err_pclk:
376	clk_disable_unprepare(pc->pclk);
377err_clk:
378	clk_disable_unprepare(pc->clk);
379
380	return ret;
381}
382
383static int rockchip_pwm_remove(struct platform_device *pdev)
384{
385	struct rockchip_pwm_chip *pc = platform_get_drvdata(pdev);
386
387	clk_unprepare(pc->pclk);
388	clk_unprepare(pc->clk);
389
390	return pwmchip_remove(&pc->chip);
391}
392
393static struct platform_driver rockchip_pwm_driver = {
394	.driver = {
395		.name = "rockchip-pwm",
396		.of_match_table = rockchip_pwm_dt_ids,
397	},
398	.probe = rockchip_pwm_probe,
399	.remove = rockchip_pwm_remove,
400};
401module_platform_driver(rockchip_pwm_driver);
402
403MODULE_AUTHOR("Beniamino Galvani <b.galvani@gmail.com>");
404MODULE_DESCRIPTION("Rockchip SoC PWM driver");
405MODULE_LICENSE("GPL v2");