Loading...
1/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include <drm/drmP.h>
27#include <drm/radeon_drm.h>
28#include "radeon.h"
29
30#include "atom.h"
31#include <asm/div64.h>
32
33#include <linux/pm_runtime.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_plane_helper.h>
36#include <drm/drm_edid.h>
37
38#include <linux/gcd.h>
39
40static void avivo_crtc_load_lut(struct drm_crtc *crtc)
41{
42 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
43 struct drm_device *dev = crtc->dev;
44 struct radeon_device *rdev = dev->dev_private;
45 int i;
46
47 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
48 WREG32(AVIVO_DC_LUTA_CONTROL + radeon_crtc->crtc_offset, 0);
49
50 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
51 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
52 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
53
54 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
55 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
56 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
57
58 WREG32(AVIVO_DC_LUT_RW_SELECT, radeon_crtc->crtc_id);
59 WREG32(AVIVO_DC_LUT_RW_MODE, 0);
60 WREG32(AVIVO_DC_LUT_WRITE_EN_MASK, 0x0000003f);
61
62 WREG8(AVIVO_DC_LUT_RW_INDEX, 0);
63 for (i = 0; i < 256; i++) {
64 WREG32(AVIVO_DC_LUT_30_COLOR,
65 (radeon_crtc->lut_r[i] << 20) |
66 (radeon_crtc->lut_g[i] << 10) |
67 (radeon_crtc->lut_b[i] << 0));
68 }
69
70 /* Only change bit 0 of LUT_SEL, other bits are set elsewhere */
71 WREG32_P(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset, radeon_crtc->crtc_id, ~1);
72}
73
74static void dce4_crtc_load_lut(struct drm_crtc *crtc)
75{
76 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
77 struct drm_device *dev = crtc->dev;
78 struct radeon_device *rdev = dev->dev_private;
79 int i;
80
81 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
82 WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
83
84 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
85 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
86 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
87
88 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
89 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
90 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
91
92 WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
93 WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
94
95 WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
96 for (i = 0; i < 256; i++) {
97 WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
98 (radeon_crtc->lut_r[i] << 20) |
99 (radeon_crtc->lut_g[i] << 10) |
100 (radeon_crtc->lut_b[i] << 0));
101 }
102}
103
104static void dce5_crtc_load_lut(struct drm_crtc *crtc)
105{
106 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
107 struct drm_device *dev = crtc->dev;
108 struct radeon_device *rdev = dev->dev_private;
109 int i;
110
111 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
112
113 WREG32(NI_INPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
114 (NI_INPUT_CSC_GRPH_MODE(NI_INPUT_CSC_BYPASS) |
115 NI_INPUT_CSC_OVL_MODE(NI_INPUT_CSC_BYPASS)));
116 WREG32(NI_PRESCALE_GRPH_CONTROL + radeon_crtc->crtc_offset,
117 NI_GRPH_PRESCALE_BYPASS);
118 WREG32(NI_PRESCALE_OVL_CONTROL + radeon_crtc->crtc_offset,
119 NI_OVL_PRESCALE_BYPASS);
120 WREG32(NI_INPUT_GAMMA_CONTROL + radeon_crtc->crtc_offset,
121 (NI_GRPH_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT) |
122 NI_OVL_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT)));
123
124 WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
125
126 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
127 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
128 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
129
130 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
131 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
132 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
133
134 WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
135 WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
136
137 WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
138 for (i = 0; i < 256; i++) {
139 WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
140 (radeon_crtc->lut_r[i] << 20) |
141 (radeon_crtc->lut_g[i] << 10) |
142 (radeon_crtc->lut_b[i] << 0));
143 }
144
145 WREG32(NI_DEGAMMA_CONTROL + radeon_crtc->crtc_offset,
146 (NI_GRPH_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
147 NI_OVL_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
148 NI_ICON_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
149 NI_CURSOR_DEGAMMA_MODE(NI_DEGAMMA_BYPASS)));
150 WREG32(NI_GAMUT_REMAP_CONTROL + radeon_crtc->crtc_offset,
151 (NI_GRPH_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS) |
152 NI_OVL_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS)));
153 WREG32(NI_REGAMMA_CONTROL + radeon_crtc->crtc_offset,
154 (NI_GRPH_REGAMMA_MODE(NI_REGAMMA_BYPASS) |
155 NI_OVL_REGAMMA_MODE(NI_REGAMMA_BYPASS)));
156 WREG32(NI_OUTPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
157 (NI_OUTPUT_CSC_GRPH_MODE(radeon_crtc->output_csc) |
158 NI_OUTPUT_CSC_OVL_MODE(NI_OUTPUT_CSC_BYPASS)));
159 /* XXX match this to the depth of the crtc fmt block, move to modeset? */
160 WREG32(0x6940 + radeon_crtc->crtc_offset, 0);
161 if (ASIC_IS_DCE8(rdev)) {
162 /* XXX this only needs to be programmed once per crtc at startup,
163 * not sure where the best place for it is
164 */
165 WREG32(CIK_ALPHA_CONTROL + radeon_crtc->crtc_offset,
166 CIK_CURSOR_ALPHA_BLND_ENA);
167 }
168}
169
170static void legacy_crtc_load_lut(struct drm_crtc *crtc)
171{
172 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
173 struct drm_device *dev = crtc->dev;
174 struct radeon_device *rdev = dev->dev_private;
175 int i;
176 uint32_t dac2_cntl;
177
178 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
179 if (radeon_crtc->crtc_id == 0)
180 dac2_cntl &= (uint32_t)~RADEON_DAC2_PALETTE_ACC_CTL;
181 else
182 dac2_cntl |= RADEON_DAC2_PALETTE_ACC_CTL;
183 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
184
185 WREG8(RADEON_PALETTE_INDEX, 0);
186 for (i = 0; i < 256; i++) {
187 WREG32(RADEON_PALETTE_30_DATA,
188 (radeon_crtc->lut_r[i] << 20) |
189 (radeon_crtc->lut_g[i] << 10) |
190 (radeon_crtc->lut_b[i] << 0));
191 }
192}
193
194void radeon_crtc_load_lut(struct drm_crtc *crtc)
195{
196 struct drm_device *dev = crtc->dev;
197 struct radeon_device *rdev = dev->dev_private;
198
199 if (!crtc->enabled)
200 return;
201
202 if (ASIC_IS_DCE5(rdev))
203 dce5_crtc_load_lut(crtc);
204 else if (ASIC_IS_DCE4(rdev))
205 dce4_crtc_load_lut(crtc);
206 else if (ASIC_IS_AVIVO(rdev))
207 avivo_crtc_load_lut(crtc);
208 else
209 legacy_crtc_load_lut(crtc);
210}
211
212/** Sets the color ramps on behalf of fbcon */
213void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
214 u16 blue, int regno)
215{
216 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
217
218 radeon_crtc->lut_r[regno] = red >> 6;
219 radeon_crtc->lut_g[regno] = green >> 6;
220 radeon_crtc->lut_b[regno] = blue >> 6;
221}
222
223/** Gets the color ramps on behalf of fbcon */
224void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
225 u16 *blue, int regno)
226{
227 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
228
229 *red = radeon_crtc->lut_r[regno] << 6;
230 *green = radeon_crtc->lut_g[regno] << 6;
231 *blue = radeon_crtc->lut_b[regno] << 6;
232}
233
234static void radeon_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
235 u16 *blue, uint32_t start, uint32_t size)
236{
237 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
238 int end = (start + size > 256) ? 256 : start + size, i;
239
240 /* userspace palettes are always correct as is */
241 for (i = start; i < end; i++) {
242 radeon_crtc->lut_r[i] = red[i] >> 6;
243 radeon_crtc->lut_g[i] = green[i] >> 6;
244 radeon_crtc->lut_b[i] = blue[i] >> 6;
245 }
246 radeon_crtc_load_lut(crtc);
247}
248
249static void radeon_crtc_destroy(struct drm_crtc *crtc)
250{
251 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
252
253 drm_crtc_cleanup(crtc);
254 destroy_workqueue(radeon_crtc->flip_queue);
255 kfree(radeon_crtc);
256}
257
258/**
259 * radeon_unpin_work_func - unpin old buffer object
260 *
261 * @__work - kernel work item
262 *
263 * Unpin the old frame buffer object outside of the interrupt handler
264 */
265static void radeon_unpin_work_func(struct work_struct *__work)
266{
267 struct radeon_flip_work *work =
268 container_of(__work, struct radeon_flip_work, unpin_work);
269 int r;
270
271 /* unpin of the old buffer */
272 r = radeon_bo_reserve(work->old_rbo, false);
273 if (likely(r == 0)) {
274 r = radeon_bo_unpin(work->old_rbo);
275 if (unlikely(r != 0)) {
276 DRM_ERROR("failed to unpin buffer after flip\n");
277 }
278 radeon_bo_unreserve(work->old_rbo);
279 } else
280 DRM_ERROR("failed to reserve buffer after flip\n");
281
282 drm_gem_object_unreference_unlocked(&work->old_rbo->gem_base);
283 kfree(work);
284}
285
286void radeon_crtc_handle_vblank(struct radeon_device *rdev, int crtc_id)
287{
288 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
289 unsigned long flags;
290 u32 update_pending;
291 int vpos, hpos;
292
293 /* can happen during initialization */
294 if (radeon_crtc == NULL)
295 return;
296
297 /* Skip the pageflip completion check below (based on polling) on
298 * asics which reliably support hw pageflip completion irqs. pflip
299 * irqs are a reliable and race-free method of handling pageflip
300 * completion detection. A use_pflipirq module parameter < 2 allows
301 * to override this in case of asics with faulty pflip irqs.
302 * A module parameter of 0 would only use this polling based path,
303 * a parameter of 1 would use pflip irq only as a backup to this
304 * path, as in Linux 3.16.
305 */
306 if ((radeon_use_pflipirq == 2) && ASIC_IS_DCE4(rdev))
307 return;
308
309 spin_lock_irqsave(&rdev->ddev->event_lock, flags);
310 if (radeon_crtc->flip_status != RADEON_FLIP_SUBMITTED) {
311 DRM_DEBUG_DRIVER("radeon_crtc->flip_status = %d != "
312 "RADEON_FLIP_SUBMITTED(%d)\n",
313 radeon_crtc->flip_status,
314 RADEON_FLIP_SUBMITTED);
315 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
316 return;
317 }
318
319 update_pending = radeon_page_flip_pending(rdev, crtc_id);
320
321 /* Has the pageflip already completed in crtc, or is it certain
322 * to complete in this vblank?
323 */
324 if (update_pending &&
325 (DRM_SCANOUTPOS_VALID & radeon_get_crtc_scanoutpos(rdev->ddev,
326 crtc_id,
327 USE_REAL_VBLANKSTART,
328 &vpos, &hpos, NULL, NULL,
329 &rdev->mode_info.crtcs[crtc_id]->base.hwmode)) &&
330 ((vpos >= (99 * rdev->mode_info.crtcs[crtc_id]->base.hwmode.crtc_vdisplay)/100) ||
331 (vpos < 0 && !ASIC_IS_AVIVO(rdev)))) {
332 /* crtc didn't flip in this target vblank interval,
333 * but flip is pending in crtc. Based on the current
334 * scanout position we know that the current frame is
335 * (nearly) complete and the flip will (likely)
336 * complete before the start of the next frame.
337 */
338 update_pending = 0;
339 }
340 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
341 if (!update_pending)
342 radeon_crtc_handle_flip(rdev, crtc_id);
343}
344
345/**
346 * radeon_crtc_handle_flip - page flip completed
347 *
348 * @rdev: radeon device pointer
349 * @crtc_id: crtc number this event is for
350 *
351 * Called when we are sure that a page flip for this crtc is completed.
352 */
353void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id)
354{
355 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
356 struct radeon_flip_work *work;
357 unsigned long flags;
358
359 /* this can happen at init */
360 if (radeon_crtc == NULL)
361 return;
362
363 spin_lock_irqsave(&rdev->ddev->event_lock, flags);
364 work = radeon_crtc->flip_work;
365 if (radeon_crtc->flip_status != RADEON_FLIP_SUBMITTED) {
366 DRM_DEBUG_DRIVER("radeon_crtc->flip_status = %d != "
367 "RADEON_FLIP_SUBMITTED(%d)\n",
368 radeon_crtc->flip_status,
369 RADEON_FLIP_SUBMITTED);
370 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
371 return;
372 }
373
374 /* Pageflip completed. Clean up. */
375 radeon_crtc->flip_status = RADEON_FLIP_NONE;
376 radeon_crtc->flip_work = NULL;
377
378 /* wakeup userspace */
379 if (work->event)
380 drm_send_vblank_event(rdev->ddev, crtc_id, work->event);
381
382 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
383
384 drm_vblank_put(rdev->ddev, radeon_crtc->crtc_id);
385 radeon_irq_kms_pflip_irq_put(rdev, work->crtc_id);
386 queue_work(radeon_crtc->flip_queue, &work->unpin_work);
387}
388
389/**
390 * radeon_flip_work_func - page flip framebuffer
391 *
392 * @work - kernel work item
393 *
394 * Wait for the buffer object to become idle and do the actual page flip
395 */
396static void radeon_flip_work_func(struct work_struct *__work)
397{
398 struct radeon_flip_work *work =
399 container_of(__work, struct radeon_flip_work, flip_work);
400 struct radeon_device *rdev = work->rdev;
401 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[work->crtc_id];
402
403 struct drm_crtc *crtc = &radeon_crtc->base;
404 unsigned long flags;
405 int r;
406 int vpos, hpos, stat, min_udelay = 0;
407 unsigned repcnt = 4;
408 struct drm_vblank_crtc *vblank = &crtc->dev->vblank[work->crtc_id];
409
410 down_read(&rdev->exclusive_lock);
411 if (work->fence) {
412 struct radeon_fence *fence;
413
414 fence = to_radeon_fence(work->fence);
415 if (fence && fence->rdev == rdev) {
416 r = radeon_fence_wait(fence, false);
417 if (r == -EDEADLK) {
418 up_read(&rdev->exclusive_lock);
419 do {
420 r = radeon_gpu_reset(rdev);
421 } while (r == -EAGAIN);
422 down_read(&rdev->exclusive_lock);
423 }
424 } else
425 r = fence_wait(work->fence, false);
426
427 if (r)
428 DRM_ERROR("failed to wait on page flip fence (%d)!\n", r);
429
430 /* We continue with the page flip even if we failed to wait on
431 * the fence, otherwise the DRM core and userspace will be
432 * confused about which BO the CRTC is scanning out
433 */
434
435 fence_put(work->fence);
436 work->fence = NULL;
437 }
438
439 /* We borrow the event spin lock for protecting flip_status */
440 spin_lock_irqsave(&crtc->dev->event_lock, flags);
441
442 /* set the proper interrupt */
443 radeon_irq_kms_pflip_irq_get(rdev, radeon_crtc->crtc_id);
444
445 /* If this happens to execute within the "virtually extended" vblank
446 * interval before the start of the real vblank interval then it needs
447 * to delay programming the mmio flip until the real vblank is entered.
448 * This prevents completing a flip too early due to the way we fudge
449 * our vblank counter and vblank timestamps in order to work around the
450 * problem that the hw fires vblank interrupts before actual start of
451 * vblank (when line buffer refilling is done for a frame). It
452 * complements the fudging logic in radeon_get_crtc_scanoutpos() for
453 * timestamping and radeon_get_vblank_counter_kms() for vblank counts.
454 *
455 * In practice this won't execute very often unless on very fast
456 * machines because the time window for this to happen is very small.
457 */
458 while (radeon_crtc->enabled && --repcnt) {
459 /* GET_DISTANCE_TO_VBLANKSTART returns distance to real vblank
460 * start in hpos, and to the "fudged earlier" vblank start in
461 * vpos.
462 */
463 stat = radeon_get_crtc_scanoutpos(rdev->ddev, work->crtc_id,
464 GET_DISTANCE_TO_VBLANKSTART,
465 &vpos, &hpos, NULL, NULL,
466 &crtc->hwmode);
467
468 if ((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
469 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE) ||
470 !(vpos >= 0 && hpos <= 0))
471 break;
472
473 /* Sleep at least until estimated real start of hw vblank */
474 min_udelay = (-hpos + 1) * max(vblank->linedur_ns / 1000, 5);
475 if (min_udelay > vblank->framedur_ns / 2000) {
476 /* Don't wait ridiculously long - something is wrong */
477 repcnt = 0;
478 break;
479 }
480 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
481 usleep_range(min_udelay, 2 * min_udelay);
482 spin_lock_irqsave(&crtc->dev->event_lock, flags);
483 };
484
485 if (!repcnt)
486 DRM_DEBUG_DRIVER("Delay problem on crtc %d: min_udelay %d, "
487 "framedur %d, linedur %d, stat %d, vpos %d, "
488 "hpos %d\n", work->crtc_id, min_udelay,
489 vblank->framedur_ns / 1000,
490 vblank->linedur_ns / 1000, stat, vpos, hpos);
491
492 /* do the flip (mmio) */
493 radeon_page_flip(rdev, radeon_crtc->crtc_id, work->base);
494
495 radeon_crtc->flip_status = RADEON_FLIP_SUBMITTED;
496 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
497 up_read(&rdev->exclusive_lock);
498}
499
500static int radeon_crtc_page_flip(struct drm_crtc *crtc,
501 struct drm_framebuffer *fb,
502 struct drm_pending_vblank_event *event,
503 uint32_t page_flip_flags)
504{
505 struct drm_device *dev = crtc->dev;
506 struct radeon_device *rdev = dev->dev_private;
507 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
508 struct radeon_framebuffer *old_radeon_fb;
509 struct radeon_framebuffer *new_radeon_fb;
510 struct drm_gem_object *obj;
511 struct radeon_flip_work *work;
512 struct radeon_bo *new_rbo;
513 uint32_t tiling_flags, pitch_pixels;
514 uint64_t base;
515 unsigned long flags;
516 int r;
517
518 work = kzalloc(sizeof *work, GFP_KERNEL);
519 if (work == NULL)
520 return -ENOMEM;
521
522 INIT_WORK(&work->flip_work, radeon_flip_work_func);
523 INIT_WORK(&work->unpin_work, radeon_unpin_work_func);
524
525 work->rdev = rdev;
526 work->crtc_id = radeon_crtc->crtc_id;
527 work->event = event;
528
529 /* schedule unpin of the old buffer */
530 old_radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
531 obj = old_radeon_fb->obj;
532
533 /* take a reference to the old object */
534 drm_gem_object_reference(obj);
535 work->old_rbo = gem_to_radeon_bo(obj);
536
537 new_radeon_fb = to_radeon_framebuffer(fb);
538 obj = new_radeon_fb->obj;
539 new_rbo = gem_to_radeon_bo(obj);
540
541 /* pin the new buffer */
542 DRM_DEBUG_DRIVER("flip-ioctl() cur_rbo = %p, new_rbo = %p\n",
543 work->old_rbo, new_rbo);
544
545 r = radeon_bo_reserve(new_rbo, false);
546 if (unlikely(r != 0)) {
547 DRM_ERROR("failed to reserve new rbo buffer before flip\n");
548 goto cleanup;
549 }
550 /* Only 27 bit offset for legacy CRTC */
551 r = radeon_bo_pin_restricted(new_rbo, RADEON_GEM_DOMAIN_VRAM,
552 ASIC_IS_AVIVO(rdev) ? 0 : 1 << 27, &base);
553 if (unlikely(r != 0)) {
554 radeon_bo_unreserve(new_rbo);
555 r = -EINVAL;
556 DRM_ERROR("failed to pin new rbo buffer before flip\n");
557 goto cleanup;
558 }
559 work->fence = fence_get(reservation_object_get_excl(new_rbo->tbo.resv));
560 radeon_bo_get_tiling_flags(new_rbo, &tiling_flags, NULL);
561 radeon_bo_unreserve(new_rbo);
562
563 if (!ASIC_IS_AVIVO(rdev)) {
564 /* crtc offset is from display base addr not FB location */
565 base -= radeon_crtc->legacy_display_base_addr;
566 pitch_pixels = fb->pitches[0] / (fb->bits_per_pixel / 8);
567
568 if (tiling_flags & RADEON_TILING_MACRO) {
569 if (ASIC_IS_R300(rdev)) {
570 base &= ~0x7ff;
571 } else {
572 int byteshift = fb->bits_per_pixel >> 4;
573 int tile_addr = (((crtc->y >> 3) * pitch_pixels + crtc->x) >> (8 - byteshift)) << 11;
574 base += tile_addr + ((crtc->x << byteshift) % 256) + ((crtc->y % 8) << 8);
575 }
576 } else {
577 int offset = crtc->y * pitch_pixels + crtc->x;
578 switch (fb->bits_per_pixel) {
579 case 8:
580 default:
581 offset *= 1;
582 break;
583 case 15:
584 case 16:
585 offset *= 2;
586 break;
587 case 24:
588 offset *= 3;
589 break;
590 case 32:
591 offset *= 4;
592 break;
593 }
594 base += offset;
595 }
596 base &= ~7;
597 }
598 work->base = base;
599
600 r = drm_vblank_get(crtc->dev, radeon_crtc->crtc_id);
601 if (r) {
602 DRM_ERROR("failed to get vblank before flip\n");
603 goto pflip_cleanup;
604 }
605
606 /* We borrow the event spin lock for protecting flip_work */
607 spin_lock_irqsave(&crtc->dev->event_lock, flags);
608
609 if (radeon_crtc->flip_status != RADEON_FLIP_NONE) {
610 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
611 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
612 r = -EBUSY;
613 goto vblank_cleanup;
614 }
615 radeon_crtc->flip_status = RADEON_FLIP_PENDING;
616 radeon_crtc->flip_work = work;
617
618 /* update crtc fb */
619 crtc->primary->fb = fb;
620
621 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
622
623 queue_work(radeon_crtc->flip_queue, &work->flip_work);
624 return 0;
625
626vblank_cleanup:
627 drm_vblank_put(crtc->dev, radeon_crtc->crtc_id);
628
629pflip_cleanup:
630 if (unlikely(radeon_bo_reserve(new_rbo, false) != 0)) {
631 DRM_ERROR("failed to reserve new rbo in error path\n");
632 goto cleanup;
633 }
634 if (unlikely(radeon_bo_unpin(new_rbo) != 0)) {
635 DRM_ERROR("failed to unpin new rbo in error path\n");
636 }
637 radeon_bo_unreserve(new_rbo);
638
639cleanup:
640 drm_gem_object_unreference_unlocked(&work->old_rbo->gem_base);
641 fence_put(work->fence);
642 kfree(work);
643 return r;
644}
645
646static int
647radeon_crtc_set_config(struct drm_mode_set *set)
648{
649 struct drm_device *dev;
650 struct radeon_device *rdev;
651 struct drm_crtc *crtc;
652 bool active = false;
653 int ret;
654
655 if (!set || !set->crtc)
656 return -EINVAL;
657
658 dev = set->crtc->dev;
659
660 ret = pm_runtime_get_sync(dev->dev);
661 if (ret < 0)
662 return ret;
663
664 ret = drm_crtc_helper_set_config(set);
665
666 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
667 if (crtc->enabled)
668 active = true;
669
670 pm_runtime_mark_last_busy(dev->dev);
671
672 rdev = dev->dev_private;
673 /* if we have active crtcs and we don't have a power ref,
674 take the current one */
675 if (active && !rdev->have_disp_power_ref) {
676 rdev->have_disp_power_ref = true;
677 return ret;
678 }
679 /* if we have no active crtcs, then drop the power ref
680 we got before */
681 if (!active && rdev->have_disp_power_ref) {
682 pm_runtime_put_autosuspend(dev->dev);
683 rdev->have_disp_power_ref = false;
684 }
685
686 /* drop the power reference we got coming in here */
687 pm_runtime_put_autosuspend(dev->dev);
688 return ret;
689}
690static const struct drm_crtc_funcs radeon_crtc_funcs = {
691 .cursor_set2 = radeon_crtc_cursor_set2,
692 .cursor_move = radeon_crtc_cursor_move,
693 .gamma_set = radeon_crtc_gamma_set,
694 .set_config = radeon_crtc_set_config,
695 .destroy = radeon_crtc_destroy,
696 .page_flip = radeon_crtc_page_flip,
697};
698
699static void radeon_crtc_init(struct drm_device *dev, int index)
700{
701 struct radeon_device *rdev = dev->dev_private;
702 struct radeon_crtc *radeon_crtc;
703 int i;
704
705 radeon_crtc = kzalloc(sizeof(struct radeon_crtc) + (RADEONFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
706 if (radeon_crtc == NULL)
707 return;
708
709 drm_crtc_init(dev, &radeon_crtc->base, &radeon_crtc_funcs);
710
711 drm_mode_crtc_set_gamma_size(&radeon_crtc->base, 256);
712 radeon_crtc->crtc_id = index;
713 radeon_crtc->flip_queue = create_singlethread_workqueue("radeon-crtc");
714 rdev->mode_info.crtcs[index] = radeon_crtc;
715
716 if (rdev->family >= CHIP_BONAIRE) {
717 radeon_crtc->max_cursor_width = CIK_CURSOR_WIDTH;
718 radeon_crtc->max_cursor_height = CIK_CURSOR_HEIGHT;
719 } else {
720 radeon_crtc->max_cursor_width = CURSOR_WIDTH;
721 radeon_crtc->max_cursor_height = CURSOR_HEIGHT;
722 }
723 dev->mode_config.cursor_width = radeon_crtc->max_cursor_width;
724 dev->mode_config.cursor_height = radeon_crtc->max_cursor_height;
725
726#if 0
727 radeon_crtc->mode_set.crtc = &radeon_crtc->base;
728 radeon_crtc->mode_set.connectors = (struct drm_connector **)(radeon_crtc + 1);
729 radeon_crtc->mode_set.num_connectors = 0;
730#endif
731
732 for (i = 0; i < 256; i++) {
733 radeon_crtc->lut_r[i] = i << 2;
734 radeon_crtc->lut_g[i] = i << 2;
735 radeon_crtc->lut_b[i] = i << 2;
736 }
737
738 if (rdev->is_atom_bios && (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom))
739 radeon_atombios_init_crtc(dev, radeon_crtc);
740 else
741 radeon_legacy_init_crtc(dev, radeon_crtc);
742}
743
744static const char *encoder_names[38] = {
745 "NONE",
746 "INTERNAL_LVDS",
747 "INTERNAL_TMDS1",
748 "INTERNAL_TMDS2",
749 "INTERNAL_DAC1",
750 "INTERNAL_DAC2",
751 "INTERNAL_SDVOA",
752 "INTERNAL_SDVOB",
753 "SI170B",
754 "CH7303",
755 "CH7301",
756 "INTERNAL_DVO1",
757 "EXTERNAL_SDVOA",
758 "EXTERNAL_SDVOB",
759 "TITFP513",
760 "INTERNAL_LVTM1",
761 "VT1623",
762 "HDMI_SI1930",
763 "HDMI_INTERNAL",
764 "INTERNAL_KLDSCP_TMDS1",
765 "INTERNAL_KLDSCP_DVO1",
766 "INTERNAL_KLDSCP_DAC1",
767 "INTERNAL_KLDSCP_DAC2",
768 "SI178",
769 "MVPU_FPGA",
770 "INTERNAL_DDI",
771 "VT1625",
772 "HDMI_SI1932",
773 "DP_AN9801",
774 "DP_DP501",
775 "INTERNAL_UNIPHY",
776 "INTERNAL_KLDSCP_LVTMA",
777 "INTERNAL_UNIPHY1",
778 "INTERNAL_UNIPHY2",
779 "NUTMEG",
780 "TRAVIS",
781 "INTERNAL_VCE",
782 "INTERNAL_UNIPHY3",
783};
784
785static const char *hpd_names[6] = {
786 "HPD1",
787 "HPD2",
788 "HPD3",
789 "HPD4",
790 "HPD5",
791 "HPD6",
792};
793
794static void radeon_print_display_setup(struct drm_device *dev)
795{
796 struct drm_connector *connector;
797 struct radeon_connector *radeon_connector;
798 struct drm_encoder *encoder;
799 struct radeon_encoder *radeon_encoder;
800 uint32_t devices;
801 int i = 0;
802
803 DRM_INFO("Radeon Display Connectors\n");
804 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
805 radeon_connector = to_radeon_connector(connector);
806 DRM_INFO("Connector %d:\n", i);
807 DRM_INFO(" %s\n", connector->name);
808 if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
809 DRM_INFO(" %s\n", hpd_names[radeon_connector->hpd.hpd]);
810 if (radeon_connector->ddc_bus) {
811 DRM_INFO(" DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
812 radeon_connector->ddc_bus->rec.mask_clk_reg,
813 radeon_connector->ddc_bus->rec.mask_data_reg,
814 radeon_connector->ddc_bus->rec.a_clk_reg,
815 radeon_connector->ddc_bus->rec.a_data_reg,
816 radeon_connector->ddc_bus->rec.en_clk_reg,
817 radeon_connector->ddc_bus->rec.en_data_reg,
818 radeon_connector->ddc_bus->rec.y_clk_reg,
819 radeon_connector->ddc_bus->rec.y_data_reg);
820 if (radeon_connector->router.ddc_valid)
821 DRM_INFO(" DDC Router 0x%x/0x%x\n",
822 radeon_connector->router.ddc_mux_control_pin,
823 radeon_connector->router.ddc_mux_state);
824 if (radeon_connector->router.cd_valid)
825 DRM_INFO(" Clock/Data Router 0x%x/0x%x\n",
826 radeon_connector->router.cd_mux_control_pin,
827 radeon_connector->router.cd_mux_state);
828 } else {
829 if (connector->connector_type == DRM_MODE_CONNECTOR_VGA ||
830 connector->connector_type == DRM_MODE_CONNECTOR_DVII ||
831 connector->connector_type == DRM_MODE_CONNECTOR_DVID ||
832 connector->connector_type == DRM_MODE_CONNECTOR_DVIA ||
833 connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
834 connector->connector_type == DRM_MODE_CONNECTOR_HDMIB)
835 DRM_INFO(" DDC: no ddc bus - possible BIOS bug - please report to xorg-driver-ati@lists.x.org\n");
836 }
837 DRM_INFO(" Encoders:\n");
838 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
839 radeon_encoder = to_radeon_encoder(encoder);
840 devices = radeon_encoder->devices & radeon_connector->devices;
841 if (devices) {
842 if (devices & ATOM_DEVICE_CRT1_SUPPORT)
843 DRM_INFO(" CRT1: %s\n", encoder_names[radeon_encoder->encoder_id]);
844 if (devices & ATOM_DEVICE_CRT2_SUPPORT)
845 DRM_INFO(" CRT2: %s\n", encoder_names[radeon_encoder->encoder_id]);
846 if (devices & ATOM_DEVICE_LCD1_SUPPORT)
847 DRM_INFO(" LCD1: %s\n", encoder_names[radeon_encoder->encoder_id]);
848 if (devices & ATOM_DEVICE_DFP1_SUPPORT)
849 DRM_INFO(" DFP1: %s\n", encoder_names[radeon_encoder->encoder_id]);
850 if (devices & ATOM_DEVICE_DFP2_SUPPORT)
851 DRM_INFO(" DFP2: %s\n", encoder_names[radeon_encoder->encoder_id]);
852 if (devices & ATOM_DEVICE_DFP3_SUPPORT)
853 DRM_INFO(" DFP3: %s\n", encoder_names[radeon_encoder->encoder_id]);
854 if (devices & ATOM_DEVICE_DFP4_SUPPORT)
855 DRM_INFO(" DFP4: %s\n", encoder_names[radeon_encoder->encoder_id]);
856 if (devices & ATOM_DEVICE_DFP5_SUPPORT)
857 DRM_INFO(" DFP5: %s\n", encoder_names[radeon_encoder->encoder_id]);
858 if (devices & ATOM_DEVICE_DFP6_SUPPORT)
859 DRM_INFO(" DFP6: %s\n", encoder_names[radeon_encoder->encoder_id]);
860 if (devices & ATOM_DEVICE_TV1_SUPPORT)
861 DRM_INFO(" TV1: %s\n", encoder_names[radeon_encoder->encoder_id]);
862 if (devices & ATOM_DEVICE_CV_SUPPORT)
863 DRM_INFO(" CV: %s\n", encoder_names[radeon_encoder->encoder_id]);
864 }
865 }
866 i++;
867 }
868}
869
870static bool radeon_setup_enc_conn(struct drm_device *dev)
871{
872 struct radeon_device *rdev = dev->dev_private;
873 bool ret = false;
874
875 if (rdev->bios) {
876 if (rdev->is_atom_bios) {
877 ret = radeon_get_atom_connector_info_from_supported_devices_table(dev);
878 if (ret == false)
879 ret = radeon_get_atom_connector_info_from_object_table(dev);
880 } else {
881 ret = radeon_get_legacy_connector_info_from_bios(dev);
882 if (ret == false)
883 ret = radeon_get_legacy_connector_info_from_table(dev);
884 }
885 } else {
886 if (!ASIC_IS_AVIVO(rdev))
887 ret = radeon_get_legacy_connector_info_from_table(dev);
888 }
889 if (ret) {
890 radeon_setup_encoder_clones(dev);
891 radeon_print_display_setup(dev);
892 }
893
894 return ret;
895}
896
897/* avivo */
898
899/**
900 * avivo_reduce_ratio - fractional number reduction
901 *
902 * @nom: nominator
903 * @den: denominator
904 * @nom_min: minimum value for nominator
905 * @den_min: minimum value for denominator
906 *
907 * Find the greatest common divisor and apply it on both nominator and
908 * denominator, but make nominator and denominator are at least as large
909 * as their minimum values.
910 */
911static void avivo_reduce_ratio(unsigned *nom, unsigned *den,
912 unsigned nom_min, unsigned den_min)
913{
914 unsigned tmp;
915
916 /* reduce the numbers to a simpler ratio */
917 tmp = gcd(*nom, *den);
918 *nom /= tmp;
919 *den /= tmp;
920
921 /* make sure nominator is large enough */
922 if (*nom < nom_min) {
923 tmp = DIV_ROUND_UP(nom_min, *nom);
924 *nom *= tmp;
925 *den *= tmp;
926 }
927
928 /* make sure the denominator is large enough */
929 if (*den < den_min) {
930 tmp = DIV_ROUND_UP(den_min, *den);
931 *nom *= tmp;
932 *den *= tmp;
933 }
934}
935
936/**
937 * avivo_get_fb_ref_div - feedback and ref divider calculation
938 *
939 * @nom: nominator
940 * @den: denominator
941 * @post_div: post divider
942 * @fb_div_max: feedback divider maximum
943 * @ref_div_max: reference divider maximum
944 * @fb_div: resulting feedback divider
945 * @ref_div: resulting reference divider
946 *
947 * Calculate feedback and reference divider for a given post divider. Makes
948 * sure we stay within the limits.
949 */
950static void avivo_get_fb_ref_div(unsigned nom, unsigned den, unsigned post_div,
951 unsigned fb_div_max, unsigned ref_div_max,
952 unsigned *fb_div, unsigned *ref_div)
953{
954 /* limit reference * post divider to a maximum */
955 ref_div_max = max(min(100 / post_div, ref_div_max), 1u);
956
957 /* get matching reference and feedback divider */
958 *ref_div = min(max(DIV_ROUND_CLOSEST(den, post_div), 1u), ref_div_max);
959 *fb_div = DIV_ROUND_CLOSEST(nom * *ref_div * post_div, den);
960
961 /* limit fb divider to its maximum */
962 if (*fb_div > fb_div_max) {
963 *ref_div = DIV_ROUND_CLOSEST(*ref_div * fb_div_max, *fb_div);
964 *fb_div = fb_div_max;
965 }
966}
967
968/**
969 * radeon_compute_pll_avivo - compute PLL paramaters
970 *
971 * @pll: information about the PLL
972 * @dot_clock_p: resulting pixel clock
973 * fb_div_p: resulting feedback divider
974 * frac_fb_div_p: fractional part of the feedback divider
975 * ref_div_p: resulting reference divider
976 * post_div_p: resulting reference divider
977 *
978 * Try to calculate the PLL parameters to generate the given frequency:
979 * dot_clock = (ref_freq * feedback_div) / (ref_div * post_div)
980 */
981void radeon_compute_pll_avivo(struct radeon_pll *pll,
982 u32 freq,
983 u32 *dot_clock_p,
984 u32 *fb_div_p,
985 u32 *frac_fb_div_p,
986 u32 *ref_div_p,
987 u32 *post_div_p)
988{
989 unsigned target_clock = pll->flags & RADEON_PLL_USE_FRAC_FB_DIV ?
990 freq : freq / 10;
991
992 unsigned fb_div_min, fb_div_max, fb_div;
993 unsigned post_div_min, post_div_max, post_div;
994 unsigned ref_div_min, ref_div_max, ref_div;
995 unsigned post_div_best, diff_best;
996 unsigned nom, den;
997
998 /* determine allowed feedback divider range */
999 fb_div_min = pll->min_feedback_div;
1000 fb_div_max = pll->max_feedback_div;
1001
1002 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1003 fb_div_min *= 10;
1004 fb_div_max *= 10;
1005 }
1006
1007 /* determine allowed ref divider range */
1008 if (pll->flags & RADEON_PLL_USE_REF_DIV)
1009 ref_div_min = pll->reference_div;
1010 else
1011 ref_div_min = pll->min_ref_div;
1012
1013 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV &&
1014 pll->flags & RADEON_PLL_USE_REF_DIV)
1015 ref_div_max = pll->reference_div;
1016 else if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP)
1017 /* fix for problems on RS880 */
1018 ref_div_max = min(pll->max_ref_div, 7u);
1019 else
1020 ref_div_max = pll->max_ref_div;
1021
1022 /* determine allowed post divider range */
1023 if (pll->flags & RADEON_PLL_USE_POST_DIV) {
1024 post_div_min = pll->post_div;
1025 post_div_max = pll->post_div;
1026 } else {
1027 unsigned vco_min, vco_max;
1028
1029 if (pll->flags & RADEON_PLL_IS_LCD) {
1030 vco_min = pll->lcd_pll_out_min;
1031 vco_max = pll->lcd_pll_out_max;
1032 } else {
1033 vco_min = pll->pll_out_min;
1034 vco_max = pll->pll_out_max;
1035 }
1036
1037 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1038 vco_min *= 10;
1039 vco_max *= 10;
1040 }
1041
1042 post_div_min = vco_min / target_clock;
1043 if ((target_clock * post_div_min) < vco_min)
1044 ++post_div_min;
1045 if (post_div_min < pll->min_post_div)
1046 post_div_min = pll->min_post_div;
1047
1048 post_div_max = vco_max / target_clock;
1049 if ((target_clock * post_div_max) > vco_max)
1050 --post_div_max;
1051 if (post_div_max > pll->max_post_div)
1052 post_div_max = pll->max_post_div;
1053 }
1054
1055 /* represent the searched ratio as fractional number */
1056 nom = target_clock;
1057 den = pll->reference_freq;
1058
1059 /* reduce the numbers to a simpler ratio */
1060 avivo_reduce_ratio(&nom, &den, fb_div_min, post_div_min);
1061
1062 /* now search for a post divider */
1063 if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP)
1064 post_div_best = post_div_min;
1065 else
1066 post_div_best = post_div_max;
1067 diff_best = ~0;
1068
1069 for (post_div = post_div_min; post_div <= post_div_max; ++post_div) {
1070 unsigned diff;
1071 avivo_get_fb_ref_div(nom, den, post_div, fb_div_max,
1072 ref_div_max, &fb_div, &ref_div);
1073 diff = abs(target_clock - (pll->reference_freq * fb_div) /
1074 (ref_div * post_div));
1075
1076 if (diff < diff_best || (diff == diff_best &&
1077 !(pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP))) {
1078
1079 post_div_best = post_div;
1080 diff_best = diff;
1081 }
1082 }
1083 post_div = post_div_best;
1084
1085 /* get the feedback and reference divider for the optimal value */
1086 avivo_get_fb_ref_div(nom, den, post_div, fb_div_max, ref_div_max,
1087 &fb_div, &ref_div);
1088
1089 /* reduce the numbers to a simpler ratio once more */
1090 /* this also makes sure that the reference divider is large enough */
1091 avivo_reduce_ratio(&fb_div, &ref_div, fb_div_min, ref_div_min);
1092
1093 /* avoid high jitter with small fractional dividers */
1094 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV && (fb_div % 10)) {
1095 fb_div_min = max(fb_div_min, (9 - (fb_div % 10)) * 20 + 50);
1096 if (fb_div < fb_div_min) {
1097 unsigned tmp = DIV_ROUND_UP(fb_div_min, fb_div);
1098 fb_div *= tmp;
1099 ref_div *= tmp;
1100 }
1101 }
1102
1103 /* and finally save the result */
1104 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1105 *fb_div_p = fb_div / 10;
1106 *frac_fb_div_p = fb_div % 10;
1107 } else {
1108 *fb_div_p = fb_div;
1109 *frac_fb_div_p = 0;
1110 }
1111
1112 *dot_clock_p = ((pll->reference_freq * *fb_div_p * 10) +
1113 (pll->reference_freq * *frac_fb_div_p)) /
1114 (ref_div * post_div * 10);
1115 *ref_div_p = ref_div;
1116 *post_div_p = post_div;
1117
1118 DRM_DEBUG_KMS("%d - %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
1119 freq, *dot_clock_p * 10, *fb_div_p, *frac_fb_div_p,
1120 ref_div, post_div);
1121}
1122
1123/* pre-avivo */
1124static inline uint32_t radeon_div(uint64_t n, uint32_t d)
1125{
1126 uint64_t mod;
1127
1128 n += d / 2;
1129
1130 mod = do_div(n, d);
1131 return n;
1132}
1133
1134void radeon_compute_pll_legacy(struct radeon_pll *pll,
1135 uint64_t freq,
1136 uint32_t *dot_clock_p,
1137 uint32_t *fb_div_p,
1138 uint32_t *frac_fb_div_p,
1139 uint32_t *ref_div_p,
1140 uint32_t *post_div_p)
1141{
1142 uint32_t min_ref_div = pll->min_ref_div;
1143 uint32_t max_ref_div = pll->max_ref_div;
1144 uint32_t min_post_div = pll->min_post_div;
1145 uint32_t max_post_div = pll->max_post_div;
1146 uint32_t min_fractional_feed_div = 0;
1147 uint32_t max_fractional_feed_div = 0;
1148 uint32_t best_vco = pll->best_vco;
1149 uint32_t best_post_div = 1;
1150 uint32_t best_ref_div = 1;
1151 uint32_t best_feedback_div = 1;
1152 uint32_t best_frac_feedback_div = 0;
1153 uint32_t best_freq = -1;
1154 uint32_t best_error = 0xffffffff;
1155 uint32_t best_vco_diff = 1;
1156 uint32_t post_div;
1157 u32 pll_out_min, pll_out_max;
1158
1159 DRM_DEBUG_KMS("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div);
1160 freq = freq * 1000;
1161
1162 if (pll->flags & RADEON_PLL_IS_LCD) {
1163 pll_out_min = pll->lcd_pll_out_min;
1164 pll_out_max = pll->lcd_pll_out_max;
1165 } else {
1166 pll_out_min = pll->pll_out_min;
1167 pll_out_max = pll->pll_out_max;
1168 }
1169
1170 if (pll_out_min > 64800)
1171 pll_out_min = 64800;
1172
1173 if (pll->flags & RADEON_PLL_USE_REF_DIV)
1174 min_ref_div = max_ref_div = pll->reference_div;
1175 else {
1176 while (min_ref_div < max_ref_div-1) {
1177 uint32_t mid = (min_ref_div + max_ref_div) / 2;
1178 uint32_t pll_in = pll->reference_freq / mid;
1179 if (pll_in < pll->pll_in_min)
1180 max_ref_div = mid;
1181 else if (pll_in > pll->pll_in_max)
1182 min_ref_div = mid;
1183 else
1184 break;
1185 }
1186 }
1187
1188 if (pll->flags & RADEON_PLL_USE_POST_DIV)
1189 min_post_div = max_post_div = pll->post_div;
1190
1191 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1192 min_fractional_feed_div = pll->min_frac_feedback_div;
1193 max_fractional_feed_div = pll->max_frac_feedback_div;
1194 }
1195
1196 for (post_div = max_post_div; post_div >= min_post_div; --post_div) {
1197 uint32_t ref_div;
1198
1199 if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
1200 continue;
1201
1202 /* legacy radeons only have a few post_divs */
1203 if (pll->flags & RADEON_PLL_LEGACY) {
1204 if ((post_div == 5) ||
1205 (post_div == 7) ||
1206 (post_div == 9) ||
1207 (post_div == 10) ||
1208 (post_div == 11) ||
1209 (post_div == 13) ||
1210 (post_div == 14) ||
1211 (post_div == 15))
1212 continue;
1213 }
1214
1215 for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) {
1216 uint32_t feedback_div, current_freq = 0, error, vco_diff;
1217 uint32_t pll_in = pll->reference_freq / ref_div;
1218 uint32_t min_feed_div = pll->min_feedback_div;
1219 uint32_t max_feed_div = pll->max_feedback_div + 1;
1220
1221 if (pll_in < pll->pll_in_min || pll_in > pll->pll_in_max)
1222 continue;
1223
1224 while (min_feed_div < max_feed_div) {
1225 uint32_t vco;
1226 uint32_t min_frac_feed_div = min_fractional_feed_div;
1227 uint32_t max_frac_feed_div = max_fractional_feed_div + 1;
1228 uint32_t frac_feedback_div;
1229 uint64_t tmp;
1230
1231 feedback_div = (min_feed_div + max_feed_div) / 2;
1232
1233 tmp = (uint64_t)pll->reference_freq * feedback_div;
1234 vco = radeon_div(tmp, ref_div);
1235
1236 if (vco < pll_out_min) {
1237 min_feed_div = feedback_div + 1;
1238 continue;
1239 } else if (vco > pll_out_max) {
1240 max_feed_div = feedback_div;
1241 continue;
1242 }
1243
1244 while (min_frac_feed_div < max_frac_feed_div) {
1245 frac_feedback_div = (min_frac_feed_div + max_frac_feed_div) / 2;
1246 tmp = (uint64_t)pll->reference_freq * 10000 * feedback_div;
1247 tmp += (uint64_t)pll->reference_freq * 1000 * frac_feedback_div;
1248 current_freq = radeon_div(tmp, ref_div * post_div);
1249
1250 if (pll->flags & RADEON_PLL_PREFER_CLOSEST_LOWER) {
1251 if (freq < current_freq)
1252 error = 0xffffffff;
1253 else
1254 error = freq - current_freq;
1255 } else
1256 error = abs(current_freq - freq);
1257 vco_diff = abs(vco - best_vco);
1258
1259 if ((best_vco == 0 && error < best_error) ||
1260 (best_vco != 0 &&
1261 ((best_error > 100 && error < best_error - 100) ||
1262 (abs(error - best_error) < 100 && vco_diff < best_vco_diff)))) {
1263 best_post_div = post_div;
1264 best_ref_div = ref_div;
1265 best_feedback_div = feedback_div;
1266 best_frac_feedback_div = frac_feedback_div;
1267 best_freq = current_freq;
1268 best_error = error;
1269 best_vco_diff = vco_diff;
1270 } else if (current_freq == freq) {
1271 if (best_freq == -1) {
1272 best_post_div = post_div;
1273 best_ref_div = ref_div;
1274 best_feedback_div = feedback_div;
1275 best_frac_feedback_div = frac_feedback_div;
1276 best_freq = current_freq;
1277 best_error = error;
1278 best_vco_diff = vco_diff;
1279 } else if (((pll->flags & RADEON_PLL_PREFER_LOW_REF_DIV) && (ref_div < best_ref_div)) ||
1280 ((pll->flags & RADEON_PLL_PREFER_HIGH_REF_DIV) && (ref_div > best_ref_div)) ||
1281 ((pll->flags & RADEON_PLL_PREFER_LOW_FB_DIV) && (feedback_div < best_feedback_div)) ||
1282 ((pll->flags & RADEON_PLL_PREFER_HIGH_FB_DIV) && (feedback_div > best_feedback_div)) ||
1283 ((pll->flags & RADEON_PLL_PREFER_LOW_POST_DIV) && (post_div < best_post_div)) ||
1284 ((pll->flags & RADEON_PLL_PREFER_HIGH_POST_DIV) && (post_div > best_post_div))) {
1285 best_post_div = post_div;
1286 best_ref_div = ref_div;
1287 best_feedback_div = feedback_div;
1288 best_frac_feedback_div = frac_feedback_div;
1289 best_freq = current_freq;
1290 best_error = error;
1291 best_vco_diff = vco_diff;
1292 }
1293 }
1294 if (current_freq < freq)
1295 min_frac_feed_div = frac_feedback_div + 1;
1296 else
1297 max_frac_feed_div = frac_feedback_div;
1298 }
1299 if (current_freq < freq)
1300 min_feed_div = feedback_div + 1;
1301 else
1302 max_feed_div = feedback_div;
1303 }
1304 }
1305 }
1306
1307 *dot_clock_p = best_freq / 10000;
1308 *fb_div_p = best_feedback_div;
1309 *frac_fb_div_p = best_frac_feedback_div;
1310 *ref_div_p = best_ref_div;
1311 *post_div_p = best_post_div;
1312 DRM_DEBUG_KMS("%lld %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
1313 (long long)freq,
1314 best_freq / 1000, best_feedback_div, best_frac_feedback_div,
1315 best_ref_div, best_post_div);
1316
1317}
1318
1319static void radeon_user_framebuffer_destroy(struct drm_framebuffer *fb)
1320{
1321 struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
1322
1323 if (radeon_fb->obj) {
1324 drm_gem_object_unreference_unlocked(radeon_fb->obj);
1325 }
1326 drm_framebuffer_cleanup(fb);
1327 kfree(radeon_fb);
1328}
1329
1330static int radeon_user_framebuffer_create_handle(struct drm_framebuffer *fb,
1331 struct drm_file *file_priv,
1332 unsigned int *handle)
1333{
1334 struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
1335
1336 return drm_gem_handle_create(file_priv, radeon_fb->obj, handle);
1337}
1338
1339static const struct drm_framebuffer_funcs radeon_fb_funcs = {
1340 .destroy = radeon_user_framebuffer_destroy,
1341 .create_handle = radeon_user_framebuffer_create_handle,
1342};
1343
1344int
1345radeon_framebuffer_init(struct drm_device *dev,
1346 struct radeon_framebuffer *rfb,
1347 const struct drm_mode_fb_cmd2 *mode_cmd,
1348 struct drm_gem_object *obj)
1349{
1350 int ret;
1351 rfb->obj = obj;
1352 drm_helper_mode_fill_fb_struct(&rfb->base, mode_cmd);
1353 ret = drm_framebuffer_init(dev, &rfb->base, &radeon_fb_funcs);
1354 if (ret) {
1355 rfb->obj = NULL;
1356 return ret;
1357 }
1358 return 0;
1359}
1360
1361static struct drm_framebuffer *
1362radeon_user_framebuffer_create(struct drm_device *dev,
1363 struct drm_file *file_priv,
1364 const struct drm_mode_fb_cmd2 *mode_cmd)
1365{
1366 struct drm_gem_object *obj;
1367 struct radeon_framebuffer *radeon_fb;
1368 int ret;
1369
1370 obj = drm_gem_object_lookup(dev, file_priv, mode_cmd->handles[0]);
1371 if (obj == NULL) {
1372 dev_err(&dev->pdev->dev, "No GEM object associated to handle 0x%08X, "
1373 "can't create framebuffer\n", mode_cmd->handles[0]);
1374 return ERR_PTR(-ENOENT);
1375 }
1376
1377 radeon_fb = kzalloc(sizeof(*radeon_fb), GFP_KERNEL);
1378 if (radeon_fb == NULL) {
1379 drm_gem_object_unreference_unlocked(obj);
1380 return ERR_PTR(-ENOMEM);
1381 }
1382
1383 ret = radeon_framebuffer_init(dev, radeon_fb, mode_cmd, obj);
1384 if (ret) {
1385 kfree(radeon_fb);
1386 drm_gem_object_unreference_unlocked(obj);
1387 return ERR_PTR(ret);
1388 }
1389
1390 return &radeon_fb->base;
1391}
1392
1393static void radeon_output_poll_changed(struct drm_device *dev)
1394{
1395 struct radeon_device *rdev = dev->dev_private;
1396 radeon_fb_output_poll_changed(rdev);
1397}
1398
1399static const struct drm_mode_config_funcs radeon_mode_funcs = {
1400 .fb_create = radeon_user_framebuffer_create,
1401 .output_poll_changed = radeon_output_poll_changed
1402};
1403
1404static struct drm_prop_enum_list radeon_tmds_pll_enum_list[] =
1405{ { 0, "driver" },
1406 { 1, "bios" },
1407};
1408
1409static struct drm_prop_enum_list radeon_tv_std_enum_list[] =
1410{ { TV_STD_NTSC, "ntsc" },
1411 { TV_STD_PAL, "pal" },
1412 { TV_STD_PAL_M, "pal-m" },
1413 { TV_STD_PAL_60, "pal-60" },
1414 { TV_STD_NTSC_J, "ntsc-j" },
1415 { TV_STD_SCART_PAL, "scart-pal" },
1416 { TV_STD_PAL_CN, "pal-cn" },
1417 { TV_STD_SECAM, "secam" },
1418};
1419
1420static struct drm_prop_enum_list radeon_underscan_enum_list[] =
1421{ { UNDERSCAN_OFF, "off" },
1422 { UNDERSCAN_ON, "on" },
1423 { UNDERSCAN_AUTO, "auto" },
1424};
1425
1426static struct drm_prop_enum_list radeon_audio_enum_list[] =
1427{ { RADEON_AUDIO_DISABLE, "off" },
1428 { RADEON_AUDIO_ENABLE, "on" },
1429 { RADEON_AUDIO_AUTO, "auto" },
1430};
1431
1432/* XXX support different dither options? spatial, temporal, both, etc. */
1433static struct drm_prop_enum_list radeon_dither_enum_list[] =
1434{ { RADEON_FMT_DITHER_DISABLE, "off" },
1435 { RADEON_FMT_DITHER_ENABLE, "on" },
1436};
1437
1438static struct drm_prop_enum_list radeon_output_csc_enum_list[] =
1439{ { RADEON_OUTPUT_CSC_BYPASS, "bypass" },
1440 { RADEON_OUTPUT_CSC_TVRGB, "tvrgb" },
1441 { RADEON_OUTPUT_CSC_YCBCR601, "ycbcr601" },
1442 { RADEON_OUTPUT_CSC_YCBCR709, "ycbcr709" },
1443};
1444
1445static int radeon_modeset_create_props(struct radeon_device *rdev)
1446{
1447 int sz;
1448
1449 if (rdev->is_atom_bios) {
1450 rdev->mode_info.coherent_mode_property =
1451 drm_property_create_range(rdev->ddev, 0 , "coherent", 0, 1);
1452 if (!rdev->mode_info.coherent_mode_property)
1453 return -ENOMEM;
1454 }
1455
1456 if (!ASIC_IS_AVIVO(rdev)) {
1457 sz = ARRAY_SIZE(radeon_tmds_pll_enum_list);
1458 rdev->mode_info.tmds_pll_property =
1459 drm_property_create_enum(rdev->ddev, 0,
1460 "tmds_pll",
1461 radeon_tmds_pll_enum_list, sz);
1462 }
1463
1464 rdev->mode_info.load_detect_property =
1465 drm_property_create_range(rdev->ddev, 0, "load detection", 0, 1);
1466 if (!rdev->mode_info.load_detect_property)
1467 return -ENOMEM;
1468
1469 drm_mode_create_scaling_mode_property(rdev->ddev);
1470
1471 sz = ARRAY_SIZE(radeon_tv_std_enum_list);
1472 rdev->mode_info.tv_std_property =
1473 drm_property_create_enum(rdev->ddev, 0,
1474 "tv standard",
1475 radeon_tv_std_enum_list, sz);
1476
1477 sz = ARRAY_SIZE(radeon_underscan_enum_list);
1478 rdev->mode_info.underscan_property =
1479 drm_property_create_enum(rdev->ddev, 0,
1480 "underscan",
1481 radeon_underscan_enum_list, sz);
1482
1483 rdev->mode_info.underscan_hborder_property =
1484 drm_property_create_range(rdev->ddev, 0,
1485 "underscan hborder", 0, 128);
1486 if (!rdev->mode_info.underscan_hborder_property)
1487 return -ENOMEM;
1488
1489 rdev->mode_info.underscan_vborder_property =
1490 drm_property_create_range(rdev->ddev, 0,
1491 "underscan vborder", 0, 128);
1492 if (!rdev->mode_info.underscan_vborder_property)
1493 return -ENOMEM;
1494
1495 sz = ARRAY_SIZE(radeon_audio_enum_list);
1496 rdev->mode_info.audio_property =
1497 drm_property_create_enum(rdev->ddev, 0,
1498 "audio",
1499 radeon_audio_enum_list, sz);
1500
1501 sz = ARRAY_SIZE(radeon_dither_enum_list);
1502 rdev->mode_info.dither_property =
1503 drm_property_create_enum(rdev->ddev, 0,
1504 "dither",
1505 radeon_dither_enum_list, sz);
1506
1507 sz = ARRAY_SIZE(radeon_output_csc_enum_list);
1508 rdev->mode_info.output_csc_property =
1509 drm_property_create_enum(rdev->ddev, 0,
1510 "output_csc",
1511 radeon_output_csc_enum_list, sz);
1512
1513 return 0;
1514}
1515
1516void radeon_update_display_priority(struct radeon_device *rdev)
1517{
1518 /* adjustment options for the display watermarks */
1519 if ((radeon_disp_priority == 0) || (radeon_disp_priority > 2)) {
1520 /* set display priority to high for r3xx, rv515 chips
1521 * this avoids flickering due to underflow to the
1522 * display controllers during heavy acceleration.
1523 * Don't force high on rs4xx igp chips as it seems to
1524 * affect the sound card. See kernel bug 15982.
1525 */
1526 if ((ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV515)) &&
1527 !(rdev->flags & RADEON_IS_IGP))
1528 rdev->disp_priority = 2;
1529 else
1530 rdev->disp_priority = 0;
1531 } else
1532 rdev->disp_priority = radeon_disp_priority;
1533
1534}
1535
1536/*
1537 * Allocate hdmi structs and determine register offsets
1538 */
1539static void radeon_afmt_init(struct radeon_device *rdev)
1540{
1541 int i;
1542
1543 for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++)
1544 rdev->mode_info.afmt[i] = NULL;
1545
1546 if (ASIC_IS_NODCE(rdev)) {
1547 /* nothing to do */
1548 } else if (ASIC_IS_DCE4(rdev)) {
1549 static uint32_t eg_offsets[] = {
1550 EVERGREEN_CRTC0_REGISTER_OFFSET,
1551 EVERGREEN_CRTC1_REGISTER_OFFSET,
1552 EVERGREEN_CRTC2_REGISTER_OFFSET,
1553 EVERGREEN_CRTC3_REGISTER_OFFSET,
1554 EVERGREEN_CRTC4_REGISTER_OFFSET,
1555 EVERGREEN_CRTC5_REGISTER_OFFSET,
1556 0x13830 - 0x7030,
1557 };
1558 int num_afmt;
1559
1560 /* DCE8 has 7 audio blocks tied to DIG encoders */
1561 /* DCE6 has 6 audio blocks tied to DIG encoders */
1562 /* DCE4/5 has 6 audio blocks tied to DIG encoders */
1563 /* DCE4.1 has 2 audio blocks tied to DIG encoders */
1564 if (ASIC_IS_DCE8(rdev))
1565 num_afmt = 7;
1566 else if (ASIC_IS_DCE6(rdev))
1567 num_afmt = 6;
1568 else if (ASIC_IS_DCE5(rdev))
1569 num_afmt = 6;
1570 else if (ASIC_IS_DCE41(rdev))
1571 num_afmt = 2;
1572 else /* DCE4 */
1573 num_afmt = 6;
1574
1575 BUG_ON(num_afmt > ARRAY_SIZE(eg_offsets));
1576 for (i = 0; i < num_afmt; i++) {
1577 rdev->mode_info.afmt[i] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1578 if (rdev->mode_info.afmt[i]) {
1579 rdev->mode_info.afmt[i]->offset = eg_offsets[i];
1580 rdev->mode_info.afmt[i]->id = i;
1581 }
1582 }
1583 } else if (ASIC_IS_DCE3(rdev)) {
1584 /* DCE3.x has 2 audio blocks tied to DIG encoders */
1585 rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1586 if (rdev->mode_info.afmt[0]) {
1587 rdev->mode_info.afmt[0]->offset = DCE3_HDMI_OFFSET0;
1588 rdev->mode_info.afmt[0]->id = 0;
1589 }
1590 rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1591 if (rdev->mode_info.afmt[1]) {
1592 rdev->mode_info.afmt[1]->offset = DCE3_HDMI_OFFSET1;
1593 rdev->mode_info.afmt[1]->id = 1;
1594 }
1595 } else if (ASIC_IS_DCE2(rdev)) {
1596 /* DCE2 has at least 1 routable audio block */
1597 rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1598 if (rdev->mode_info.afmt[0]) {
1599 rdev->mode_info.afmt[0]->offset = DCE2_HDMI_OFFSET0;
1600 rdev->mode_info.afmt[0]->id = 0;
1601 }
1602 /* r6xx has 2 routable audio blocks */
1603 if (rdev->family >= CHIP_R600) {
1604 rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1605 if (rdev->mode_info.afmt[1]) {
1606 rdev->mode_info.afmt[1]->offset = DCE2_HDMI_OFFSET1;
1607 rdev->mode_info.afmt[1]->id = 1;
1608 }
1609 }
1610 }
1611}
1612
1613static void radeon_afmt_fini(struct radeon_device *rdev)
1614{
1615 int i;
1616
1617 for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++) {
1618 kfree(rdev->mode_info.afmt[i]);
1619 rdev->mode_info.afmt[i] = NULL;
1620 }
1621}
1622
1623int radeon_modeset_init(struct radeon_device *rdev)
1624{
1625 int i;
1626 int ret;
1627
1628 drm_mode_config_init(rdev->ddev);
1629 rdev->mode_info.mode_config_initialized = true;
1630
1631 rdev->ddev->mode_config.funcs = &radeon_mode_funcs;
1632
1633 if (ASIC_IS_DCE5(rdev)) {
1634 rdev->ddev->mode_config.max_width = 16384;
1635 rdev->ddev->mode_config.max_height = 16384;
1636 } else if (ASIC_IS_AVIVO(rdev)) {
1637 rdev->ddev->mode_config.max_width = 8192;
1638 rdev->ddev->mode_config.max_height = 8192;
1639 } else {
1640 rdev->ddev->mode_config.max_width = 4096;
1641 rdev->ddev->mode_config.max_height = 4096;
1642 }
1643
1644 rdev->ddev->mode_config.preferred_depth = 24;
1645 rdev->ddev->mode_config.prefer_shadow = 1;
1646
1647 rdev->ddev->mode_config.fb_base = rdev->mc.aper_base;
1648
1649 ret = radeon_modeset_create_props(rdev);
1650 if (ret) {
1651 return ret;
1652 }
1653
1654 /* init i2c buses */
1655 radeon_i2c_init(rdev);
1656
1657 /* check combios for a valid hardcoded EDID - Sun servers */
1658 if (!rdev->is_atom_bios) {
1659 /* check for hardcoded EDID in BIOS */
1660 radeon_combios_check_hardcoded_edid(rdev);
1661 }
1662
1663 /* allocate crtcs */
1664 for (i = 0; i < rdev->num_crtc; i++) {
1665 radeon_crtc_init(rdev->ddev, i);
1666 }
1667
1668 /* okay we should have all the bios connectors */
1669 ret = radeon_setup_enc_conn(rdev->ddev);
1670 if (!ret) {
1671 return ret;
1672 }
1673
1674 /* init dig PHYs, disp eng pll */
1675 if (rdev->is_atom_bios) {
1676 radeon_atom_encoder_init(rdev);
1677 radeon_atom_disp_eng_pll_init(rdev);
1678 }
1679
1680 /* initialize hpd */
1681 radeon_hpd_init(rdev);
1682
1683 /* setup afmt */
1684 radeon_afmt_init(rdev);
1685
1686 radeon_fbdev_init(rdev);
1687 drm_kms_helper_poll_init(rdev->ddev);
1688
1689 /* do pm late init */
1690 ret = radeon_pm_late_init(rdev);
1691
1692 return 0;
1693}
1694
1695void radeon_modeset_fini(struct radeon_device *rdev)
1696{
1697 radeon_fbdev_fini(rdev);
1698 kfree(rdev->mode_info.bios_hardcoded_edid);
1699
1700 /* free i2c buses */
1701 radeon_i2c_fini(rdev);
1702
1703 if (rdev->mode_info.mode_config_initialized) {
1704 radeon_afmt_fini(rdev);
1705 drm_kms_helper_poll_fini(rdev->ddev);
1706 radeon_hpd_fini(rdev);
1707 drm_mode_config_cleanup(rdev->ddev);
1708 rdev->mode_info.mode_config_initialized = false;
1709 }
1710}
1711
1712static bool is_hdtv_mode(const struct drm_display_mode *mode)
1713{
1714 /* try and guess if this is a tv or a monitor */
1715 if ((mode->vdisplay == 480 && mode->hdisplay == 720) || /* 480p */
1716 (mode->vdisplay == 576) || /* 576p */
1717 (mode->vdisplay == 720) || /* 720p */
1718 (mode->vdisplay == 1080)) /* 1080p */
1719 return true;
1720 else
1721 return false;
1722}
1723
1724bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
1725 const struct drm_display_mode *mode,
1726 struct drm_display_mode *adjusted_mode)
1727{
1728 struct drm_device *dev = crtc->dev;
1729 struct radeon_device *rdev = dev->dev_private;
1730 struct drm_encoder *encoder;
1731 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1732 struct radeon_encoder *radeon_encoder;
1733 struct drm_connector *connector;
1734 struct radeon_connector *radeon_connector;
1735 bool first = true;
1736 u32 src_v = 1, dst_v = 1;
1737 u32 src_h = 1, dst_h = 1;
1738
1739 radeon_crtc->h_border = 0;
1740 radeon_crtc->v_border = 0;
1741
1742 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1743 if (encoder->crtc != crtc)
1744 continue;
1745 radeon_encoder = to_radeon_encoder(encoder);
1746 connector = radeon_get_connector_for_encoder(encoder);
1747 radeon_connector = to_radeon_connector(connector);
1748
1749 if (first) {
1750 /* set scaling */
1751 if (radeon_encoder->rmx_type == RMX_OFF)
1752 radeon_crtc->rmx_type = RMX_OFF;
1753 else if (mode->hdisplay < radeon_encoder->native_mode.hdisplay ||
1754 mode->vdisplay < radeon_encoder->native_mode.vdisplay)
1755 radeon_crtc->rmx_type = radeon_encoder->rmx_type;
1756 else
1757 radeon_crtc->rmx_type = RMX_OFF;
1758 /* copy native mode */
1759 memcpy(&radeon_crtc->native_mode,
1760 &radeon_encoder->native_mode,
1761 sizeof(struct drm_display_mode));
1762 src_v = crtc->mode.vdisplay;
1763 dst_v = radeon_crtc->native_mode.vdisplay;
1764 src_h = crtc->mode.hdisplay;
1765 dst_h = radeon_crtc->native_mode.hdisplay;
1766
1767 /* fix up for overscan on hdmi */
1768 if (ASIC_IS_AVIVO(rdev) &&
1769 (!(mode->flags & DRM_MODE_FLAG_INTERLACE)) &&
1770 ((radeon_encoder->underscan_type == UNDERSCAN_ON) ||
1771 ((radeon_encoder->underscan_type == UNDERSCAN_AUTO) &&
1772 drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
1773 is_hdtv_mode(mode)))) {
1774 if (radeon_encoder->underscan_hborder != 0)
1775 radeon_crtc->h_border = radeon_encoder->underscan_hborder;
1776 else
1777 radeon_crtc->h_border = (mode->hdisplay >> 5) + 16;
1778 if (radeon_encoder->underscan_vborder != 0)
1779 radeon_crtc->v_border = radeon_encoder->underscan_vborder;
1780 else
1781 radeon_crtc->v_border = (mode->vdisplay >> 5) + 16;
1782 radeon_crtc->rmx_type = RMX_FULL;
1783 src_v = crtc->mode.vdisplay;
1784 dst_v = crtc->mode.vdisplay - (radeon_crtc->v_border * 2);
1785 src_h = crtc->mode.hdisplay;
1786 dst_h = crtc->mode.hdisplay - (radeon_crtc->h_border * 2);
1787 }
1788 first = false;
1789 } else {
1790 if (radeon_crtc->rmx_type != radeon_encoder->rmx_type) {
1791 /* WARNING: Right now this can't happen but
1792 * in the future we need to check that scaling
1793 * are consistent across different encoder
1794 * (ie all encoder can work with the same
1795 * scaling).
1796 */
1797 DRM_ERROR("Scaling not consistent across encoder.\n");
1798 return false;
1799 }
1800 }
1801 }
1802 if (radeon_crtc->rmx_type != RMX_OFF) {
1803 fixed20_12 a, b;
1804 a.full = dfixed_const(src_v);
1805 b.full = dfixed_const(dst_v);
1806 radeon_crtc->vsc.full = dfixed_div(a, b);
1807 a.full = dfixed_const(src_h);
1808 b.full = dfixed_const(dst_h);
1809 radeon_crtc->hsc.full = dfixed_div(a, b);
1810 } else {
1811 radeon_crtc->vsc.full = dfixed_const(1);
1812 radeon_crtc->hsc.full = dfixed_const(1);
1813 }
1814 return true;
1815}
1816
1817/*
1818 * Retrieve current video scanout position of crtc on a given gpu, and
1819 * an optional accurate timestamp of when query happened.
1820 *
1821 * \param dev Device to query.
1822 * \param crtc Crtc to query.
1823 * \param flags Flags from caller (DRM_CALLED_FROM_VBLIRQ or 0).
1824 * For driver internal use only also supports these flags:
1825 *
1826 * USE_REAL_VBLANKSTART to use the real start of vblank instead
1827 * of a fudged earlier start of vblank.
1828 *
1829 * GET_DISTANCE_TO_VBLANKSTART to return distance to the
1830 * fudged earlier start of vblank in *vpos and the distance
1831 * to true start of vblank in *hpos.
1832 *
1833 * \param *vpos Location where vertical scanout position should be stored.
1834 * \param *hpos Location where horizontal scanout position should go.
1835 * \param *stime Target location for timestamp taken immediately before
1836 * scanout position query. Can be NULL to skip timestamp.
1837 * \param *etime Target location for timestamp taken immediately after
1838 * scanout position query. Can be NULL to skip timestamp.
1839 *
1840 * Returns vpos as a positive number while in active scanout area.
1841 * Returns vpos as a negative number inside vblank, counting the number
1842 * of scanlines to go until end of vblank, e.g., -1 means "one scanline
1843 * until start of active scanout / end of vblank."
1844 *
1845 * \return Flags, or'ed together as follows:
1846 *
1847 * DRM_SCANOUTPOS_VALID = Query successful.
1848 * DRM_SCANOUTPOS_INVBL = Inside vblank.
1849 * DRM_SCANOUTPOS_ACCURATE = Returned position is accurate. A lack of
1850 * this flag means that returned position may be offset by a constant but
1851 * unknown small number of scanlines wrt. real scanout position.
1852 *
1853 */
1854int radeon_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
1855 unsigned int flags, int *vpos, int *hpos,
1856 ktime_t *stime, ktime_t *etime,
1857 const struct drm_display_mode *mode)
1858{
1859 u32 stat_crtc = 0, vbl = 0, position = 0;
1860 int vbl_start, vbl_end, vtotal, ret = 0;
1861 bool in_vbl = true;
1862
1863 struct radeon_device *rdev = dev->dev_private;
1864
1865 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
1866
1867 /* Get optional system timestamp before query. */
1868 if (stime)
1869 *stime = ktime_get();
1870
1871 if (ASIC_IS_DCE4(rdev)) {
1872 if (pipe == 0) {
1873 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1874 EVERGREEN_CRTC0_REGISTER_OFFSET);
1875 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1876 EVERGREEN_CRTC0_REGISTER_OFFSET);
1877 ret |= DRM_SCANOUTPOS_VALID;
1878 }
1879 if (pipe == 1) {
1880 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1881 EVERGREEN_CRTC1_REGISTER_OFFSET);
1882 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1883 EVERGREEN_CRTC1_REGISTER_OFFSET);
1884 ret |= DRM_SCANOUTPOS_VALID;
1885 }
1886 if (pipe == 2) {
1887 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1888 EVERGREEN_CRTC2_REGISTER_OFFSET);
1889 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1890 EVERGREEN_CRTC2_REGISTER_OFFSET);
1891 ret |= DRM_SCANOUTPOS_VALID;
1892 }
1893 if (pipe == 3) {
1894 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1895 EVERGREEN_CRTC3_REGISTER_OFFSET);
1896 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1897 EVERGREEN_CRTC3_REGISTER_OFFSET);
1898 ret |= DRM_SCANOUTPOS_VALID;
1899 }
1900 if (pipe == 4) {
1901 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1902 EVERGREEN_CRTC4_REGISTER_OFFSET);
1903 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1904 EVERGREEN_CRTC4_REGISTER_OFFSET);
1905 ret |= DRM_SCANOUTPOS_VALID;
1906 }
1907 if (pipe == 5) {
1908 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1909 EVERGREEN_CRTC5_REGISTER_OFFSET);
1910 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1911 EVERGREEN_CRTC5_REGISTER_OFFSET);
1912 ret |= DRM_SCANOUTPOS_VALID;
1913 }
1914 } else if (ASIC_IS_AVIVO(rdev)) {
1915 if (pipe == 0) {
1916 vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END);
1917 position = RREG32(AVIVO_D1CRTC_STATUS_POSITION);
1918 ret |= DRM_SCANOUTPOS_VALID;
1919 }
1920 if (pipe == 1) {
1921 vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END);
1922 position = RREG32(AVIVO_D2CRTC_STATUS_POSITION);
1923 ret |= DRM_SCANOUTPOS_VALID;
1924 }
1925 } else {
1926 /* Pre-AVIVO: Different encoding of scanout pos and vblank interval. */
1927 if (pipe == 0) {
1928 /* Assume vbl_end == 0, get vbl_start from
1929 * upper 16 bits.
1930 */
1931 vbl = (RREG32(RADEON_CRTC_V_TOTAL_DISP) &
1932 RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1933 /* Only retrieve vpos from upper 16 bits, set hpos == 0. */
1934 position = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1935 stat_crtc = RREG32(RADEON_CRTC_STATUS);
1936 if (!(stat_crtc & 1))
1937 in_vbl = false;
1938
1939 ret |= DRM_SCANOUTPOS_VALID;
1940 }
1941 if (pipe == 1) {
1942 vbl = (RREG32(RADEON_CRTC2_V_TOTAL_DISP) &
1943 RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1944 position = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1945 stat_crtc = RREG32(RADEON_CRTC2_STATUS);
1946 if (!(stat_crtc & 1))
1947 in_vbl = false;
1948
1949 ret |= DRM_SCANOUTPOS_VALID;
1950 }
1951 }
1952
1953 /* Get optional system timestamp after query. */
1954 if (etime)
1955 *etime = ktime_get();
1956
1957 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1958
1959 /* Decode into vertical and horizontal scanout position. */
1960 *vpos = position & 0x1fff;
1961 *hpos = (position >> 16) & 0x1fff;
1962
1963 /* Valid vblank area boundaries from gpu retrieved? */
1964 if (vbl > 0) {
1965 /* Yes: Decode. */
1966 ret |= DRM_SCANOUTPOS_ACCURATE;
1967 vbl_start = vbl & 0x1fff;
1968 vbl_end = (vbl >> 16) & 0x1fff;
1969 }
1970 else {
1971 /* No: Fake something reasonable which gives at least ok results. */
1972 vbl_start = mode->crtc_vdisplay;
1973 vbl_end = 0;
1974 }
1975
1976 /* Called from driver internal vblank counter query code? */
1977 if (flags & GET_DISTANCE_TO_VBLANKSTART) {
1978 /* Caller wants distance from real vbl_start in *hpos */
1979 *hpos = *vpos - vbl_start;
1980 }
1981
1982 /* Fudge vblank to start a few scanlines earlier to handle the
1983 * problem that vblank irqs fire a few scanlines before start
1984 * of vblank. Some driver internal callers need the true vblank
1985 * start to be used and signal this via the USE_REAL_VBLANKSTART flag.
1986 *
1987 * The cause of the "early" vblank irq is that the irq is triggered
1988 * by the line buffer logic when the line buffer read position enters
1989 * the vblank, whereas our crtc scanout position naturally lags the
1990 * line buffer read position.
1991 */
1992 if (!(flags & USE_REAL_VBLANKSTART))
1993 vbl_start -= rdev->mode_info.crtcs[pipe]->lb_vblank_lead_lines;
1994
1995 /* Test scanout position against vblank region. */
1996 if ((*vpos < vbl_start) && (*vpos >= vbl_end))
1997 in_vbl = false;
1998
1999 /* In vblank? */
2000 if (in_vbl)
2001 ret |= DRM_SCANOUTPOS_IN_VBLANK;
2002
2003 /* Called from driver internal vblank counter query code? */
2004 if (flags & GET_DISTANCE_TO_VBLANKSTART) {
2005 /* Caller wants distance from fudged earlier vbl_start */
2006 *vpos -= vbl_start;
2007 return ret;
2008 }
2009
2010 /* Check if inside vblank area and apply corrective offsets:
2011 * vpos will then be >=0 in video scanout area, but negative
2012 * within vblank area, counting down the number of lines until
2013 * start of scanout.
2014 */
2015
2016 /* Inside "upper part" of vblank area? Apply corrective offset if so: */
2017 if (in_vbl && (*vpos >= vbl_start)) {
2018 vtotal = mode->crtc_vtotal;
2019 *vpos = *vpos - vtotal;
2020 }
2021
2022 /* Correct for shifted end of vbl at vbl_end. */
2023 *vpos = *vpos - vbl_end;
2024
2025 return ret;
2026}
1/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26
27#include <linux/pci.h>
28#include <linux/pm_runtime.h>
29#include <linux/gcd.h>
30
31#include <asm/div64.h>
32
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_device.h>
35#include <drm/drm_drv.h>
36#include <drm/drm_edid.h>
37#include <drm/drm_fb_helper.h>
38#include <drm/drm_fourcc.h>
39#include <drm/drm_gem_framebuffer_helper.h>
40#include <drm/drm_plane_helper.h>
41#include <drm/drm_probe_helper.h>
42#include <drm/drm_vblank.h>
43#include <drm/radeon_drm.h>
44
45#include "atom.h"
46#include "radeon.h"
47#include "radeon_kms.h"
48
49static void avivo_crtc_load_lut(struct drm_crtc *crtc)
50{
51 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
52 struct drm_device *dev = crtc->dev;
53 struct radeon_device *rdev = dev->dev_private;
54 u16 *r, *g, *b;
55 int i;
56
57 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
58 WREG32(AVIVO_DC_LUTA_CONTROL + radeon_crtc->crtc_offset, 0);
59
60 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
61 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
62 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
63
64 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
65 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
66 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
67
68 WREG32(AVIVO_DC_LUT_RW_SELECT, radeon_crtc->crtc_id);
69 WREG32(AVIVO_DC_LUT_RW_MODE, 0);
70 WREG32(AVIVO_DC_LUT_WRITE_EN_MASK, 0x0000003f);
71
72 WREG8(AVIVO_DC_LUT_RW_INDEX, 0);
73 r = crtc->gamma_store;
74 g = r + crtc->gamma_size;
75 b = g + crtc->gamma_size;
76 for (i = 0; i < 256; i++) {
77 WREG32(AVIVO_DC_LUT_30_COLOR,
78 ((*r++ & 0xffc0) << 14) |
79 ((*g++ & 0xffc0) << 4) |
80 (*b++ >> 6));
81 }
82
83 /* Only change bit 0 of LUT_SEL, other bits are set elsewhere */
84 WREG32_P(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset, radeon_crtc->crtc_id, ~1);
85}
86
87static void dce4_crtc_load_lut(struct drm_crtc *crtc)
88{
89 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
90 struct drm_device *dev = crtc->dev;
91 struct radeon_device *rdev = dev->dev_private;
92 u16 *r, *g, *b;
93 int i;
94
95 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
96 WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
97
98 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
99 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
100 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
101
102 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
103 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
104 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
105
106 WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
107 WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
108
109 WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
110 r = crtc->gamma_store;
111 g = r + crtc->gamma_size;
112 b = g + crtc->gamma_size;
113 for (i = 0; i < 256; i++) {
114 WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
115 ((*r++ & 0xffc0) << 14) |
116 ((*g++ & 0xffc0) << 4) |
117 (*b++ >> 6));
118 }
119}
120
121static void dce5_crtc_load_lut(struct drm_crtc *crtc)
122{
123 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
124 struct drm_device *dev = crtc->dev;
125 struct radeon_device *rdev = dev->dev_private;
126 u16 *r, *g, *b;
127 int i;
128
129 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
130
131 msleep(10);
132
133 WREG32(NI_INPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
134 (NI_INPUT_CSC_GRPH_MODE(NI_INPUT_CSC_BYPASS) |
135 NI_INPUT_CSC_OVL_MODE(NI_INPUT_CSC_BYPASS)));
136 WREG32(NI_PRESCALE_GRPH_CONTROL + radeon_crtc->crtc_offset,
137 NI_GRPH_PRESCALE_BYPASS);
138 WREG32(NI_PRESCALE_OVL_CONTROL + radeon_crtc->crtc_offset,
139 NI_OVL_PRESCALE_BYPASS);
140 WREG32(NI_INPUT_GAMMA_CONTROL + radeon_crtc->crtc_offset,
141 (NI_GRPH_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT) |
142 NI_OVL_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT)));
143
144 WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
145
146 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
147 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
148 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
149
150 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
151 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
152 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
153
154 WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
155 WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
156
157 WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
158 r = crtc->gamma_store;
159 g = r + crtc->gamma_size;
160 b = g + crtc->gamma_size;
161 for (i = 0; i < 256; i++) {
162 WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
163 ((*r++ & 0xffc0) << 14) |
164 ((*g++ & 0xffc0) << 4) |
165 (*b++ >> 6));
166 }
167
168 WREG32(NI_DEGAMMA_CONTROL + radeon_crtc->crtc_offset,
169 (NI_GRPH_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
170 NI_OVL_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
171 NI_ICON_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
172 NI_CURSOR_DEGAMMA_MODE(NI_DEGAMMA_BYPASS)));
173 WREG32(NI_GAMUT_REMAP_CONTROL + radeon_crtc->crtc_offset,
174 (NI_GRPH_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS) |
175 NI_OVL_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS)));
176 WREG32(NI_REGAMMA_CONTROL + radeon_crtc->crtc_offset,
177 (NI_GRPH_REGAMMA_MODE(NI_REGAMMA_BYPASS) |
178 NI_OVL_REGAMMA_MODE(NI_REGAMMA_BYPASS)));
179 WREG32(NI_OUTPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
180 (NI_OUTPUT_CSC_GRPH_MODE(radeon_crtc->output_csc) |
181 NI_OUTPUT_CSC_OVL_MODE(NI_OUTPUT_CSC_BYPASS)));
182 /* XXX match this to the depth of the crtc fmt block, move to modeset? */
183 WREG32(0x6940 + radeon_crtc->crtc_offset, 0);
184 if (ASIC_IS_DCE8(rdev)) {
185 /* XXX this only needs to be programmed once per crtc at startup,
186 * not sure where the best place for it is
187 */
188 WREG32(CIK_ALPHA_CONTROL + radeon_crtc->crtc_offset,
189 CIK_CURSOR_ALPHA_BLND_ENA);
190 }
191}
192
193static void legacy_crtc_load_lut(struct drm_crtc *crtc)
194{
195 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
196 struct drm_device *dev = crtc->dev;
197 struct radeon_device *rdev = dev->dev_private;
198 u16 *r, *g, *b;
199 int i;
200 uint32_t dac2_cntl;
201
202 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
203 if (radeon_crtc->crtc_id == 0)
204 dac2_cntl &= (uint32_t)~RADEON_DAC2_PALETTE_ACC_CTL;
205 else
206 dac2_cntl |= RADEON_DAC2_PALETTE_ACC_CTL;
207 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
208
209 WREG8(RADEON_PALETTE_INDEX, 0);
210 r = crtc->gamma_store;
211 g = r + crtc->gamma_size;
212 b = g + crtc->gamma_size;
213 for (i = 0; i < 256; i++) {
214 WREG32(RADEON_PALETTE_30_DATA,
215 ((*r++ & 0xffc0) << 14) |
216 ((*g++ & 0xffc0) << 4) |
217 (*b++ >> 6));
218 }
219}
220
221void radeon_crtc_load_lut(struct drm_crtc *crtc)
222{
223 struct drm_device *dev = crtc->dev;
224 struct radeon_device *rdev = dev->dev_private;
225
226 if (!crtc->enabled)
227 return;
228
229 if (ASIC_IS_DCE5(rdev))
230 dce5_crtc_load_lut(crtc);
231 else if (ASIC_IS_DCE4(rdev))
232 dce4_crtc_load_lut(crtc);
233 else if (ASIC_IS_AVIVO(rdev))
234 avivo_crtc_load_lut(crtc);
235 else
236 legacy_crtc_load_lut(crtc);
237}
238
239static int radeon_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
240 u16 *blue, uint32_t size,
241 struct drm_modeset_acquire_ctx *ctx)
242{
243 radeon_crtc_load_lut(crtc);
244
245 return 0;
246}
247
248static void radeon_crtc_destroy(struct drm_crtc *crtc)
249{
250 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
251
252 drm_crtc_cleanup(crtc);
253 destroy_workqueue(radeon_crtc->flip_queue);
254 kfree(radeon_crtc);
255}
256
257/**
258 * radeon_unpin_work_func - unpin old buffer object
259 *
260 * @__work: kernel work item
261 *
262 * Unpin the old frame buffer object outside of the interrupt handler
263 */
264static void radeon_unpin_work_func(struct work_struct *__work)
265{
266 struct radeon_flip_work *work =
267 container_of(__work, struct radeon_flip_work, unpin_work);
268 int r;
269
270 /* unpin of the old buffer */
271 r = radeon_bo_reserve(work->old_rbo, false);
272 if (likely(r == 0)) {
273 radeon_bo_unpin(work->old_rbo);
274 radeon_bo_unreserve(work->old_rbo);
275 } else
276 DRM_ERROR("failed to reserve buffer after flip\n");
277
278 drm_gem_object_put(&work->old_rbo->tbo.base);
279 kfree(work);
280}
281
282void radeon_crtc_handle_vblank(struct radeon_device *rdev, int crtc_id)
283{
284 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
285 unsigned long flags;
286 u32 update_pending;
287 int vpos, hpos;
288
289 /* can happen during initialization */
290 if (radeon_crtc == NULL)
291 return;
292
293 /* Skip the pageflip completion check below (based on polling) on
294 * asics which reliably support hw pageflip completion irqs. pflip
295 * irqs are a reliable and race-free method of handling pageflip
296 * completion detection. A use_pflipirq module parameter < 2 allows
297 * to override this in case of asics with faulty pflip irqs.
298 * A module parameter of 0 would only use this polling based path,
299 * a parameter of 1 would use pflip irq only as a backup to this
300 * path, as in Linux 3.16.
301 */
302 if ((radeon_use_pflipirq == 2) && ASIC_IS_DCE4(rdev))
303 return;
304
305 spin_lock_irqsave(&rdev->ddev->event_lock, flags);
306 if (radeon_crtc->flip_status != RADEON_FLIP_SUBMITTED) {
307 DRM_DEBUG_DRIVER("radeon_crtc->flip_status = %d != "
308 "RADEON_FLIP_SUBMITTED(%d)\n",
309 radeon_crtc->flip_status,
310 RADEON_FLIP_SUBMITTED);
311 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
312 return;
313 }
314
315 update_pending = radeon_page_flip_pending(rdev, crtc_id);
316
317 /* Has the pageflip already completed in crtc, or is it certain
318 * to complete in this vblank? GET_DISTANCE_TO_VBLANKSTART provides
319 * distance to start of "fudged earlier" vblank in vpos, distance to
320 * start of real vblank in hpos. vpos >= 0 && hpos < 0 means we are in
321 * the last few scanlines before start of real vblank, where the vblank
322 * irq can fire, so we have sampled update_pending a bit too early and
323 * know the flip will complete at leading edge of the upcoming real
324 * vblank. On pre-AVIVO hardware, flips also complete inside the real
325 * vblank, not only at leading edge, so if update_pending for hpos >= 0
326 * == inside real vblank, the flip will complete almost immediately.
327 * Note that this method of completion handling is still not 100% race
328 * free, as we could execute before the radeon_flip_work_func managed
329 * to run and set the RADEON_FLIP_SUBMITTED status, thereby we no-op,
330 * but the flip still gets programmed into hw and completed during
331 * vblank, leading to a delayed emission of the flip completion event.
332 * This applies at least to pre-AVIVO hardware, where flips are always
333 * completing inside vblank, not only at leading edge of vblank.
334 */
335 if (update_pending &&
336 (DRM_SCANOUTPOS_VALID &
337 radeon_get_crtc_scanoutpos(rdev->ddev, crtc_id,
338 GET_DISTANCE_TO_VBLANKSTART,
339 &vpos, &hpos, NULL, NULL,
340 &rdev->mode_info.crtcs[crtc_id]->base.hwmode)) &&
341 ((vpos >= 0 && hpos < 0) || (hpos >= 0 && !ASIC_IS_AVIVO(rdev)))) {
342 /* crtc didn't flip in this target vblank interval,
343 * but flip is pending in crtc. Based on the current
344 * scanout position we know that the current frame is
345 * (nearly) complete and the flip will (likely)
346 * complete before the start of the next frame.
347 */
348 update_pending = 0;
349 }
350 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
351 if (!update_pending)
352 radeon_crtc_handle_flip(rdev, crtc_id);
353}
354
355/**
356 * radeon_crtc_handle_flip - page flip completed
357 *
358 * @rdev: radeon device pointer
359 * @crtc_id: crtc number this event is for
360 *
361 * Called when we are sure that a page flip for this crtc is completed.
362 */
363void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id)
364{
365 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
366 struct radeon_flip_work *work;
367 unsigned long flags;
368
369 /* this can happen at init */
370 if (radeon_crtc == NULL)
371 return;
372
373 spin_lock_irqsave(&rdev->ddev->event_lock, flags);
374 work = radeon_crtc->flip_work;
375 if (radeon_crtc->flip_status != RADEON_FLIP_SUBMITTED) {
376 DRM_DEBUG_DRIVER("radeon_crtc->flip_status = %d != "
377 "RADEON_FLIP_SUBMITTED(%d)\n",
378 radeon_crtc->flip_status,
379 RADEON_FLIP_SUBMITTED);
380 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
381 return;
382 }
383
384 /* Pageflip completed. Clean up. */
385 radeon_crtc->flip_status = RADEON_FLIP_NONE;
386 radeon_crtc->flip_work = NULL;
387
388 /* wakeup userspace */
389 if (work->event)
390 drm_crtc_send_vblank_event(&radeon_crtc->base, work->event);
391
392 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
393
394 drm_crtc_vblank_put(&radeon_crtc->base);
395 radeon_irq_kms_pflip_irq_put(rdev, work->crtc_id);
396 queue_work(radeon_crtc->flip_queue, &work->unpin_work);
397}
398
399/**
400 * radeon_flip_work_func - page flip framebuffer
401 *
402 * @__work: kernel work item
403 *
404 * Wait for the buffer object to become idle and do the actual page flip
405 */
406static void radeon_flip_work_func(struct work_struct *__work)
407{
408 struct radeon_flip_work *work =
409 container_of(__work, struct radeon_flip_work, flip_work);
410 struct radeon_device *rdev = work->rdev;
411 struct drm_device *dev = rdev->ddev;
412 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[work->crtc_id];
413
414 struct drm_crtc *crtc = &radeon_crtc->base;
415 unsigned long flags;
416 int r;
417 int vpos, hpos;
418
419 down_read(&rdev->exclusive_lock);
420 if (work->fence) {
421 struct radeon_fence *fence;
422
423 fence = to_radeon_fence(work->fence);
424 if (fence && fence->rdev == rdev) {
425 r = radeon_fence_wait(fence, false);
426 if (r == -EDEADLK) {
427 up_read(&rdev->exclusive_lock);
428 do {
429 r = radeon_gpu_reset(rdev);
430 } while (r == -EAGAIN);
431 down_read(&rdev->exclusive_lock);
432 }
433 } else
434 r = dma_fence_wait(work->fence, false);
435
436 if (r)
437 DRM_ERROR("failed to wait on page flip fence (%d)!\n", r);
438
439 /* We continue with the page flip even if we failed to wait on
440 * the fence, otherwise the DRM core and userspace will be
441 * confused about which BO the CRTC is scanning out
442 */
443
444 dma_fence_put(work->fence);
445 work->fence = NULL;
446 }
447
448 /* Wait until we're out of the vertical blank period before the one
449 * targeted by the flip. Always wait on pre DCE4 to avoid races with
450 * flip completion handling from vblank irq, as these old asics don't
451 * have reliable pageflip completion interrupts.
452 */
453 while (radeon_crtc->enabled &&
454 (radeon_get_crtc_scanoutpos(dev, work->crtc_id, 0,
455 &vpos, &hpos, NULL, NULL,
456 &crtc->hwmode)
457 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
458 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
459 (!ASIC_IS_AVIVO(rdev) ||
460 ((int) (work->target_vblank -
461 crtc->funcs->get_vblank_counter(crtc)) > 0)))
462 usleep_range(1000, 2000);
463
464 /* We borrow the event spin lock for protecting flip_status */
465 spin_lock_irqsave(&crtc->dev->event_lock, flags);
466
467 /* set the proper interrupt */
468 radeon_irq_kms_pflip_irq_get(rdev, radeon_crtc->crtc_id);
469
470 /* do the flip (mmio) */
471 radeon_page_flip(rdev, radeon_crtc->crtc_id, work->base, work->async);
472
473 radeon_crtc->flip_status = RADEON_FLIP_SUBMITTED;
474 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
475 up_read(&rdev->exclusive_lock);
476}
477
478static int radeon_crtc_page_flip_target(struct drm_crtc *crtc,
479 struct drm_framebuffer *fb,
480 struct drm_pending_vblank_event *event,
481 uint32_t page_flip_flags,
482 uint32_t target,
483 struct drm_modeset_acquire_ctx *ctx)
484{
485 struct drm_device *dev = crtc->dev;
486 struct radeon_device *rdev = dev->dev_private;
487 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
488 struct drm_gem_object *obj;
489 struct radeon_flip_work *work;
490 struct radeon_bo *new_rbo;
491 uint32_t tiling_flags, pitch_pixels;
492 uint64_t base;
493 unsigned long flags;
494 int r;
495
496 work = kzalloc(sizeof *work, GFP_KERNEL);
497 if (work == NULL)
498 return -ENOMEM;
499
500 INIT_WORK(&work->flip_work, radeon_flip_work_func);
501 INIT_WORK(&work->unpin_work, radeon_unpin_work_func);
502
503 work->rdev = rdev;
504 work->crtc_id = radeon_crtc->crtc_id;
505 work->event = event;
506 work->async = (page_flip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0;
507
508 /* schedule unpin of the old buffer */
509 obj = crtc->primary->fb->obj[0];
510
511 /* take a reference to the old object */
512 drm_gem_object_get(obj);
513 work->old_rbo = gem_to_radeon_bo(obj);
514
515 obj = fb->obj[0];
516 new_rbo = gem_to_radeon_bo(obj);
517
518 /* pin the new buffer */
519 DRM_DEBUG_DRIVER("flip-ioctl() cur_rbo = %p, new_rbo = %p\n",
520 work->old_rbo, new_rbo);
521
522 r = radeon_bo_reserve(new_rbo, false);
523 if (unlikely(r != 0)) {
524 DRM_ERROR("failed to reserve new rbo buffer before flip\n");
525 goto cleanup;
526 }
527 /* Only 27 bit offset for legacy CRTC */
528 r = radeon_bo_pin_restricted(new_rbo, RADEON_GEM_DOMAIN_VRAM,
529 ASIC_IS_AVIVO(rdev) ? 0 : 1 << 27, &base);
530 if (unlikely(r != 0)) {
531 radeon_bo_unreserve(new_rbo);
532 r = -EINVAL;
533 DRM_ERROR("failed to pin new rbo buffer before flip\n");
534 goto cleanup;
535 }
536 work->fence = dma_fence_get(dma_resv_excl_fence(new_rbo->tbo.base.resv));
537 radeon_bo_get_tiling_flags(new_rbo, &tiling_flags, NULL);
538 radeon_bo_unreserve(new_rbo);
539
540 if (!ASIC_IS_AVIVO(rdev)) {
541 /* crtc offset is from display base addr not FB location */
542 base -= radeon_crtc->legacy_display_base_addr;
543 pitch_pixels = fb->pitches[0] / fb->format->cpp[0];
544
545 if (tiling_flags & RADEON_TILING_MACRO) {
546 if (ASIC_IS_R300(rdev)) {
547 base &= ~0x7ff;
548 } else {
549 int byteshift = fb->format->cpp[0] * 8 >> 4;
550 int tile_addr = (((crtc->y >> 3) * pitch_pixels + crtc->x) >> (8 - byteshift)) << 11;
551 base += tile_addr + ((crtc->x << byteshift) % 256) + ((crtc->y % 8) << 8);
552 }
553 } else {
554 int offset = crtc->y * pitch_pixels + crtc->x;
555 switch (fb->format->cpp[0] * 8) {
556 case 8:
557 default:
558 offset *= 1;
559 break;
560 case 15:
561 case 16:
562 offset *= 2;
563 break;
564 case 24:
565 offset *= 3;
566 break;
567 case 32:
568 offset *= 4;
569 break;
570 }
571 base += offset;
572 }
573 base &= ~7;
574 }
575 work->base = base;
576 work->target_vblank = target - (uint32_t)drm_crtc_vblank_count(crtc) +
577 crtc->funcs->get_vblank_counter(crtc);
578
579 /* We borrow the event spin lock for protecting flip_work */
580 spin_lock_irqsave(&crtc->dev->event_lock, flags);
581
582 if (radeon_crtc->flip_status != RADEON_FLIP_NONE) {
583 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
584 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
585 r = -EBUSY;
586 goto pflip_cleanup;
587 }
588 radeon_crtc->flip_status = RADEON_FLIP_PENDING;
589 radeon_crtc->flip_work = work;
590
591 /* update crtc fb */
592 crtc->primary->fb = fb;
593
594 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
595
596 queue_work(radeon_crtc->flip_queue, &work->flip_work);
597 return 0;
598
599pflip_cleanup:
600 if (unlikely(radeon_bo_reserve(new_rbo, false) != 0)) {
601 DRM_ERROR("failed to reserve new rbo in error path\n");
602 goto cleanup;
603 }
604 radeon_bo_unpin(new_rbo);
605 radeon_bo_unreserve(new_rbo);
606
607cleanup:
608 drm_gem_object_put(&work->old_rbo->tbo.base);
609 dma_fence_put(work->fence);
610 kfree(work);
611 return r;
612}
613
614static int
615radeon_crtc_set_config(struct drm_mode_set *set,
616 struct drm_modeset_acquire_ctx *ctx)
617{
618 struct drm_device *dev;
619 struct radeon_device *rdev;
620 struct drm_crtc *crtc;
621 bool active = false;
622 int ret;
623
624 if (!set || !set->crtc)
625 return -EINVAL;
626
627 dev = set->crtc->dev;
628
629 ret = pm_runtime_get_sync(dev->dev);
630 if (ret < 0) {
631 pm_runtime_put_autosuspend(dev->dev);
632 return ret;
633 }
634
635 ret = drm_crtc_helper_set_config(set, ctx);
636
637 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
638 if (crtc->enabled)
639 active = true;
640
641 pm_runtime_mark_last_busy(dev->dev);
642
643 rdev = dev->dev_private;
644 /* if we have active crtcs and we don't have a power ref,
645 take the current one */
646 if (active && !rdev->have_disp_power_ref) {
647 rdev->have_disp_power_ref = true;
648 return ret;
649 }
650 /* if we have no active crtcs, then drop the power ref
651 we got before */
652 if (!active && rdev->have_disp_power_ref) {
653 pm_runtime_put_autosuspend(dev->dev);
654 rdev->have_disp_power_ref = false;
655 }
656
657 /* drop the power reference we got coming in here */
658 pm_runtime_put_autosuspend(dev->dev);
659 return ret;
660}
661
662static const struct drm_crtc_funcs radeon_crtc_funcs = {
663 .cursor_set2 = radeon_crtc_cursor_set2,
664 .cursor_move = radeon_crtc_cursor_move,
665 .gamma_set = radeon_crtc_gamma_set,
666 .set_config = radeon_crtc_set_config,
667 .destroy = radeon_crtc_destroy,
668 .page_flip_target = radeon_crtc_page_flip_target,
669 .get_vblank_counter = radeon_get_vblank_counter_kms,
670 .enable_vblank = radeon_enable_vblank_kms,
671 .disable_vblank = radeon_disable_vblank_kms,
672 .get_vblank_timestamp = drm_crtc_vblank_helper_get_vblank_timestamp,
673};
674
675static void radeon_crtc_init(struct drm_device *dev, int index)
676{
677 struct radeon_device *rdev = dev->dev_private;
678 struct radeon_crtc *radeon_crtc;
679
680 radeon_crtc = kzalloc(sizeof(struct radeon_crtc) + (RADEONFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
681 if (radeon_crtc == NULL)
682 return;
683
684 drm_crtc_init(dev, &radeon_crtc->base, &radeon_crtc_funcs);
685
686 drm_mode_crtc_set_gamma_size(&radeon_crtc->base, 256);
687 radeon_crtc->crtc_id = index;
688 radeon_crtc->flip_queue = alloc_workqueue("radeon-crtc", WQ_HIGHPRI, 0);
689 rdev->mode_info.crtcs[index] = radeon_crtc;
690
691 if (rdev->family >= CHIP_BONAIRE) {
692 radeon_crtc->max_cursor_width = CIK_CURSOR_WIDTH;
693 radeon_crtc->max_cursor_height = CIK_CURSOR_HEIGHT;
694 } else {
695 radeon_crtc->max_cursor_width = CURSOR_WIDTH;
696 radeon_crtc->max_cursor_height = CURSOR_HEIGHT;
697 }
698 dev->mode_config.cursor_width = radeon_crtc->max_cursor_width;
699 dev->mode_config.cursor_height = radeon_crtc->max_cursor_height;
700
701#if 0
702 radeon_crtc->mode_set.crtc = &radeon_crtc->base;
703 radeon_crtc->mode_set.connectors = (struct drm_connector **)(radeon_crtc + 1);
704 radeon_crtc->mode_set.num_connectors = 0;
705#endif
706
707 if (rdev->is_atom_bios && (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom))
708 radeon_atombios_init_crtc(dev, radeon_crtc);
709 else
710 radeon_legacy_init_crtc(dev, radeon_crtc);
711}
712
713static const char *encoder_names[38] = {
714 "NONE",
715 "INTERNAL_LVDS",
716 "INTERNAL_TMDS1",
717 "INTERNAL_TMDS2",
718 "INTERNAL_DAC1",
719 "INTERNAL_DAC2",
720 "INTERNAL_SDVOA",
721 "INTERNAL_SDVOB",
722 "SI170B",
723 "CH7303",
724 "CH7301",
725 "INTERNAL_DVO1",
726 "EXTERNAL_SDVOA",
727 "EXTERNAL_SDVOB",
728 "TITFP513",
729 "INTERNAL_LVTM1",
730 "VT1623",
731 "HDMI_SI1930",
732 "HDMI_INTERNAL",
733 "INTERNAL_KLDSCP_TMDS1",
734 "INTERNAL_KLDSCP_DVO1",
735 "INTERNAL_KLDSCP_DAC1",
736 "INTERNAL_KLDSCP_DAC2",
737 "SI178",
738 "MVPU_FPGA",
739 "INTERNAL_DDI",
740 "VT1625",
741 "HDMI_SI1932",
742 "DP_AN9801",
743 "DP_DP501",
744 "INTERNAL_UNIPHY",
745 "INTERNAL_KLDSCP_LVTMA",
746 "INTERNAL_UNIPHY1",
747 "INTERNAL_UNIPHY2",
748 "NUTMEG",
749 "TRAVIS",
750 "INTERNAL_VCE",
751 "INTERNAL_UNIPHY3",
752};
753
754static const char *hpd_names[6] = {
755 "HPD1",
756 "HPD2",
757 "HPD3",
758 "HPD4",
759 "HPD5",
760 "HPD6",
761};
762
763static void radeon_print_display_setup(struct drm_device *dev)
764{
765 struct drm_connector *connector;
766 struct radeon_connector *radeon_connector;
767 struct drm_encoder *encoder;
768 struct radeon_encoder *radeon_encoder;
769 uint32_t devices;
770 int i = 0;
771
772 DRM_INFO("Radeon Display Connectors\n");
773 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
774 radeon_connector = to_radeon_connector(connector);
775 DRM_INFO("Connector %d:\n", i);
776 DRM_INFO(" %s\n", connector->name);
777 if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
778 DRM_INFO(" %s\n", hpd_names[radeon_connector->hpd.hpd]);
779 if (radeon_connector->ddc_bus) {
780 DRM_INFO(" DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
781 radeon_connector->ddc_bus->rec.mask_clk_reg,
782 radeon_connector->ddc_bus->rec.mask_data_reg,
783 radeon_connector->ddc_bus->rec.a_clk_reg,
784 radeon_connector->ddc_bus->rec.a_data_reg,
785 radeon_connector->ddc_bus->rec.en_clk_reg,
786 radeon_connector->ddc_bus->rec.en_data_reg,
787 radeon_connector->ddc_bus->rec.y_clk_reg,
788 radeon_connector->ddc_bus->rec.y_data_reg);
789 if (radeon_connector->router.ddc_valid)
790 DRM_INFO(" DDC Router 0x%x/0x%x\n",
791 radeon_connector->router.ddc_mux_control_pin,
792 radeon_connector->router.ddc_mux_state);
793 if (radeon_connector->router.cd_valid)
794 DRM_INFO(" Clock/Data Router 0x%x/0x%x\n",
795 radeon_connector->router.cd_mux_control_pin,
796 radeon_connector->router.cd_mux_state);
797 } else {
798 if (connector->connector_type == DRM_MODE_CONNECTOR_VGA ||
799 connector->connector_type == DRM_MODE_CONNECTOR_DVII ||
800 connector->connector_type == DRM_MODE_CONNECTOR_DVID ||
801 connector->connector_type == DRM_MODE_CONNECTOR_DVIA ||
802 connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
803 connector->connector_type == DRM_MODE_CONNECTOR_HDMIB)
804 DRM_INFO(" DDC: no ddc bus - possible BIOS bug - please report to xorg-driver-ati@lists.x.org\n");
805 }
806 DRM_INFO(" Encoders:\n");
807 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
808 radeon_encoder = to_radeon_encoder(encoder);
809 devices = radeon_encoder->devices & radeon_connector->devices;
810 if (devices) {
811 if (devices & ATOM_DEVICE_CRT1_SUPPORT)
812 DRM_INFO(" CRT1: %s\n", encoder_names[radeon_encoder->encoder_id]);
813 if (devices & ATOM_DEVICE_CRT2_SUPPORT)
814 DRM_INFO(" CRT2: %s\n", encoder_names[radeon_encoder->encoder_id]);
815 if (devices & ATOM_DEVICE_LCD1_SUPPORT)
816 DRM_INFO(" LCD1: %s\n", encoder_names[radeon_encoder->encoder_id]);
817 if (devices & ATOM_DEVICE_DFP1_SUPPORT)
818 DRM_INFO(" DFP1: %s\n", encoder_names[radeon_encoder->encoder_id]);
819 if (devices & ATOM_DEVICE_DFP2_SUPPORT)
820 DRM_INFO(" DFP2: %s\n", encoder_names[radeon_encoder->encoder_id]);
821 if (devices & ATOM_DEVICE_DFP3_SUPPORT)
822 DRM_INFO(" DFP3: %s\n", encoder_names[radeon_encoder->encoder_id]);
823 if (devices & ATOM_DEVICE_DFP4_SUPPORT)
824 DRM_INFO(" DFP4: %s\n", encoder_names[radeon_encoder->encoder_id]);
825 if (devices & ATOM_DEVICE_DFP5_SUPPORT)
826 DRM_INFO(" DFP5: %s\n", encoder_names[radeon_encoder->encoder_id]);
827 if (devices & ATOM_DEVICE_DFP6_SUPPORT)
828 DRM_INFO(" DFP6: %s\n", encoder_names[radeon_encoder->encoder_id]);
829 if (devices & ATOM_DEVICE_TV1_SUPPORT)
830 DRM_INFO(" TV1: %s\n", encoder_names[radeon_encoder->encoder_id]);
831 if (devices & ATOM_DEVICE_CV_SUPPORT)
832 DRM_INFO(" CV: %s\n", encoder_names[radeon_encoder->encoder_id]);
833 }
834 }
835 i++;
836 }
837}
838
839static bool radeon_setup_enc_conn(struct drm_device *dev)
840{
841 struct radeon_device *rdev = dev->dev_private;
842 bool ret = false;
843
844 if (rdev->bios) {
845 if (rdev->is_atom_bios) {
846 ret = radeon_get_atom_connector_info_from_supported_devices_table(dev);
847 if (!ret)
848 ret = radeon_get_atom_connector_info_from_object_table(dev);
849 } else {
850 ret = radeon_get_legacy_connector_info_from_bios(dev);
851 if (!ret)
852 ret = radeon_get_legacy_connector_info_from_table(dev);
853 }
854 } else {
855 if (!ASIC_IS_AVIVO(rdev))
856 ret = radeon_get_legacy_connector_info_from_table(dev);
857 }
858 if (ret) {
859 radeon_setup_encoder_clones(dev);
860 radeon_print_display_setup(dev);
861 }
862
863 return ret;
864}
865
866/* avivo */
867
868/**
869 * avivo_reduce_ratio - fractional number reduction
870 *
871 * @nom: nominator
872 * @den: denominator
873 * @nom_min: minimum value for nominator
874 * @den_min: minimum value for denominator
875 *
876 * Find the greatest common divisor and apply it on both nominator and
877 * denominator, but make nominator and denominator are at least as large
878 * as their minimum values.
879 */
880static void avivo_reduce_ratio(unsigned *nom, unsigned *den,
881 unsigned nom_min, unsigned den_min)
882{
883 unsigned tmp;
884
885 /* reduce the numbers to a simpler ratio */
886 tmp = gcd(*nom, *den);
887 *nom /= tmp;
888 *den /= tmp;
889
890 /* make sure nominator is large enough */
891 if (*nom < nom_min) {
892 tmp = DIV_ROUND_UP(nom_min, *nom);
893 *nom *= tmp;
894 *den *= tmp;
895 }
896
897 /* make sure the denominator is large enough */
898 if (*den < den_min) {
899 tmp = DIV_ROUND_UP(den_min, *den);
900 *nom *= tmp;
901 *den *= tmp;
902 }
903}
904
905/**
906 * avivo_get_fb_ref_div - feedback and ref divider calculation
907 *
908 * @nom: nominator
909 * @den: denominator
910 * @post_div: post divider
911 * @fb_div_max: feedback divider maximum
912 * @ref_div_max: reference divider maximum
913 * @fb_div: resulting feedback divider
914 * @ref_div: resulting reference divider
915 *
916 * Calculate feedback and reference divider for a given post divider. Makes
917 * sure we stay within the limits.
918 */
919static void avivo_get_fb_ref_div(unsigned nom, unsigned den, unsigned post_div,
920 unsigned fb_div_max, unsigned ref_div_max,
921 unsigned *fb_div, unsigned *ref_div)
922{
923 /* limit reference * post divider to a maximum */
924 ref_div_max = max(min(100 / post_div, ref_div_max), 1u);
925
926 /* get matching reference and feedback divider */
927 *ref_div = min(max(den/post_div, 1u), ref_div_max);
928 *fb_div = DIV_ROUND_CLOSEST(nom * *ref_div * post_div, den);
929
930 /* limit fb divider to its maximum */
931 if (*fb_div > fb_div_max) {
932 *ref_div = (*ref_div * fb_div_max)/(*fb_div);
933 *fb_div = fb_div_max;
934 }
935}
936
937/**
938 * radeon_compute_pll_avivo - compute PLL paramaters
939 *
940 * @pll: information about the PLL
941 * @freq: target frequency
942 * @dot_clock_p: resulting pixel clock
943 * @fb_div_p: resulting feedback divider
944 * @frac_fb_div_p: fractional part of the feedback divider
945 * @ref_div_p: resulting reference divider
946 * @post_div_p: resulting reference divider
947 *
948 * Try to calculate the PLL parameters to generate the given frequency:
949 * dot_clock = (ref_freq * feedback_div) / (ref_div * post_div)
950 */
951void radeon_compute_pll_avivo(struct radeon_pll *pll,
952 u32 freq,
953 u32 *dot_clock_p,
954 u32 *fb_div_p,
955 u32 *frac_fb_div_p,
956 u32 *ref_div_p,
957 u32 *post_div_p)
958{
959 unsigned target_clock = pll->flags & RADEON_PLL_USE_FRAC_FB_DIV ?
960 freq : freq / 10;
961
962 unsigned fb_div_min, fb_div_max, fb_div;
963 unsigned post_div_min, post_div_max, post_div;
964 unsigned ref_div_min, ref_div_max, ref_div;
965 unsigned post_div_best, diff_best;
966 unsigned nom, den;
967
968 /* determine allowed feedback divider range */
969 fb_div_min = pll->min_feedback_div;
970 fb_div_max = pll->max_feedback_div;
971
972 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
973 fb_div_min *= 10;
974 fb_div_max *= 10;
975 }
976
977 /* determine allowed ref divider range */
978 if (pll->flags & RADEON_PLL_USE_REF_DIV)
979 ref_div_min = pll->reference_div;
980 else
981 ref_div_min = pll->min_ref_div;
982
983 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV &&
984 pll->flags & RADEON_PLL_USE_REF_DIV)
985 ref_div_max = pll->reference_div;
986 else if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP)
987 /* fix for problems on RS880 */
988 ref_div_max = min(pll->max_ref_div, 7u);
989 else
990 ref_div_max = pll->max_ref_div;
991
992 /* determine allowed post divider range */
993 if (pll->flags & RADEON_PLL_USE_POST_DIV) {
994 post_div_min = pll->post_div;
995 post_div_max = pll->post_div;
996 } else {
997 unsigned vco_min, vco_max;
998
999 if (pll->flags & RADEON_PLL_IS_LCD) {
1000 vco_min = pll->lcd_pll_out_min;
1001 vco_max = pll->lcd_pll_out_max;
1002 } else {
1003 vco_min = pll->pll_out_min;
1004 vco_max = pll->pll_out_max;
1005 }
1006
1007 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1008 vco_min *= 10;
1009 vco_max *= 10;
1010 }
1011
1012 post_div_min = vco_min / target_clock;
1013 if ((target_clock * post_div_min) < vco_min)
1014 ++post_div_min;
1015 if (post_div_min < pll->min_post_div)
1016 post_div_min = pll->min_post_div;
1017
1018 post_div_max = vco_max / target_clock;
1019 if ((target_clock * post_div_max) > vco_max)
1020 --post_div_max;
1021 if (post_div_max > pll->max_post_div)
1022 post_div_max = pll->max_post_div;
1023 }
1024
1025 /* represent the searched ratio as fractional number */
1026 nom = target_clock;
1027 den = pll->reference_freq;
1028
1029 /* reduce the numbers to a simpler ratio */
1030 avivo_reduce_ratio(&nom, &den, fb_div_min, post_div_min);
1031
1032 /* now search for a post divider */
1033 if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP)
1034 post_div_best = post_div_min;
1035 else
1036 post_div_best = post_div_max;
1037 diff_best = ~0;
1038
1039 for (post_div = post_div_min; post_div <= post_div_max; ++post_div) {
1040 unsigned diff;
1041 avivo_get_fb_ref_div(nom, den, post_div, fb_div_max,
1042 ref_div_max, &fb_div, &ref_div);
1043 diff = abs(target_clock - (pll->reference_freq * fb_div) /
1044 (ref_div * post_div));
1045
1046 if (diff < diff_best || (diff == diff_best &&
1047 !(pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP))) {
1048
1049 post_div_best = post_div;
1050 diff_best = diff;
1051 }
1052 }
1053 post_div = post_div_best;
1054
1055 /* get the feedback and reference divider for the optimal value */
1056 avivo_get_fb_ref_div(nom, den, post_div, fb_div_max, ref_div_max,
1057 &fb_div, &ref_div);
1058
1059 /* reduce the numbers to a simpler ratio once more */
1060 /* this also makes sure that the reference divider is large enough */
1061 avivo_reduce_ratio(&fb_div, &ref_div, fb_div_min, ref_div_min);
1062
1063 /* avoid high jitter with small fractional dividers */
1064 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV && (fb_div % 10)) {
1065 fb_div_min = max(fb_div_min, (9 - (fb_div % 10)) * 20 + 50);
1066 if (fb_div < fb_div_min) {
1067 unsigned tmp = DIV_ROUND_UP(fb_div_min, fb_div);
1068 fb_div *= tmp;
1069 ref_div *= tmp;
1070 }
1071 }
1072
1073 /* and finally save the result */
1074 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1075 *fb_div_p = fb_div / 10;
1076 *frac_fb_div_p = fb_div % 10;
1077 } else {
1078 *fb_div_p = fb_div;
1079 *frac_fb_div_p = 0;
1080 }
1081
1082 *dot_clock_p = ((pll->reference_freq * *fb_div_p * 10) +
1083 (pll->reference_freq * *frac_fb_div_p)) /
1084 (ref_div * post_div * 10);
1085 *ref_div_p = ref_div;
1086 *post_div_p = post_div;
1087
1088 DRM_DEBUG_KMS("%d - %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
1089 freq, *dot_clock_p * 10, *fb_div_p, *frac_fb_div_p,
1090 ref_div, post_div);
1091}
1092
1093/* pre-avivo */
1094static inline uint32_t radeon_div(uint64_t n, uint32_t d)
1095{
1096 n += d / 2;
1097
1098 do_div(n, d);
1099 return n;
1100}
1101
1102void radeon_compute_pll_legacy(struct radeon_pll *pll,
1103 uint64_t freq,
1104 uint32_t *dot_clock_p,
1105 uint32_t *fb_div_p,
1106 uint32_t *frac_fb_div_p,
1107 uint32_t *ref_div_p,
1108 uint32_t *post_div_p)
1109{
1110 uint32_t min_ref_div = pll->min_ref_div;
1111 uint32_t max_ref_div = pll->max_ref_div;
1112 uint32_t min_post_div = pll->min_post_div;
1113 uint32_t max_post_div = pll->max_post_div;
1114 uint32_t min_fractional_feed_div = 0;
1115 uint32_t max_fractional_feed_div = 0;
1116 uint32_t best_vco = pll->best_vco;
1117 uint32_t best_post_div = 1;
1118 uint32_t best_ref_div = 1;
1119 uint32_t best_feedback_div = 1;
1120 uint32_t best_frac_feedback_div = 0;
1121 uint32_t best_freq = -1;
1122 uint32_t best_error = 0xffffffff;
1123 uint32_t best_vco_diff = 1;
1124 uint32_t post_div;
1125 u32 pll_out_min, pll_out_max;
1126
1127 DRM_DEBUG_KMS("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div);
1128 freq = freq * 1000;
1129
1130 if (pll->flags & RADEON_PLL_IS_LCD) {
1131 pll_out_min = pll->lcd_pll_out_min;
1132 pll_out_max = pll->lcd_pll_out_max;
1133 } else {
1134 pll_out_min = pll->pll_out_min;
1135 pll_out_max = pll->pll_out_max;
1136 }
1137
1138 if (pll_out_min > 64800)
1139 pll_out_min = 64800;
1140
1141 if (pll->flags & RADEON_PLL_USE_REF_DIV)
1142 min_ref_div = max_ref_div = pll->reference_div;
1143 else {
1144 while (min_ref_div < max_ref_div-1) {
1145 uint32_t mid = (min_ref_div + max_ref_div) / 2;
1146 uint32_t pll_in = pll->reference_freq / mid;
1147 if (pll_in < pll->pll_in_min)
1148 max_ref_div = mid;
1149 else if (pll_in > pll->pll_in_max)
1150 min_ref_div = mid;
1151 else
1152 break;
1153 }
1154 }
1155
1156 if (pll->flags & RADEON_PLL_USE_POST_DIV)
1157 min_post_div = max_post_div = pll->post_div;
1158
1159 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1160 min_fractional_feed_div = pll->min_frac_feedback_div;
1161 max_fractional_feed_div = pll->max_frac_feedback_div;
1162 }
1163
1164 for (post_div = max_post_div; post_div >= min_post_div; --post_div) {
1165 uint32_t ref_div;
1166
1167 if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
1168 continue;
1169
1170 /* legacy radeons only have a few post_divs */
1171 if (pll->flags & RADEON_PLL_LEGACY) {
1172 if ((post_div == 5) ||
1173 (post_div == 7) ||
1174 (post_div == 9) ||
1175 (post_div == 10) ||
1176 (post_div == 11) ||
1177 (post_div == 13) ||
1178 (post_div == 14) ||
1179 (post_div == 15))
1180 continue;
1181 }
1182
1183 for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) {
1184 uint32_t feedback_div, current_freq = 0, error, vco_diff;
1185 uint32_t pll_in = pll->reference_freq / ref_div;
1186 uint32_t min_feed_div = pll->min_feedback_div;
1187 uint32_t max_feed_div = pll->max_feedback_div + 1;
1188
1189 if (pll_in < pll->pll_in_min || pll_in > pll->pll_in_max)
1190 continue;
1191
1192 while (min_feed_div < max_feed_div) {
1193 uint32_t vco;
1194 uint32_t min_frac_feed_div = min_fractional_feed_div;
1195 uint32_t max_frac_feed_div = max_fractional_feed_div + 1;
1196 uint32_t frac_feedback_div;
1197 uint64_t tmp;
1198
1199 feedback_div = (min_feed_div + max_feed_div) / 2;
1200
1201 tmp = (uint64_t)pll->reference_freq * feedback_div;
1202 vco = radeon_div(tmp, ref_div);
1203
1204 if (vco < pll_out_min) {
1205 min_feed_div = feedback_div + 1;
1206 continue;
1207 } else if (vco > pll_out_max) {
1208 max_feed_div = feedback_div;
1209 continue;
1210 }
1211
1212 while (min_frac_feed_div < max_frac_feed_div) {
1213 frac_feedback_div = (min_frac_feed_div + max_frac_feed_div) / 2;
1214 tmp = (uint64_t)pll->reference_freq * 10000 * feedback_div;
1215 tmp += (uint64_t)pll->reference_freq * 1000 * frac_feedback_div;
1216 current_freq = radeon_div(tmp, ref_div * post_div);
1217
1218 if (pll->flags & RADEON_PLL_PREFER_CLOSEST_LOWER) {
1219 if (freq < current_freq)
1220 error = 0xffffffff;
1221 else
1222 error = freq - current_freq;
1223 } else
1224 error = abs(current_freq - freq);
1225 vco_diff = abs(vco - best_vco);
1226
1227 if ((best_vco == 0 && error < best_error) ||
1228 (best_vco != 0 &&
1229 ((best_error > 100 && error < best_error - 100) ||
1230 (abs(error - best_error) < 100 && vco_diff < best_vco_diff)))) {
1231 best_post_div = post_div;
1232 best_ref_div = ref_div;
1233 best_feedback_div = feedback_div;
1234 best_frac_feedback_div = frac_feedback_div;
1235 best_freq = current_freq;
1236 best_error = error;
1237 best_vco_diff = vco_diff;
1238 } else if (current_freq == freq) {
1239 if (best_freq == -1) {
1240 best_post_div = post_div;
1241 best_ref_div = ref_div;
1242 best_feedback_div = feedback_div;
1243 best_frac_feedback_div = frac_feedback_div;
1244 best_freq = current_freq;
1245 best_error = error;
1246 best_vco_diff = vco_diff;
1247 } else if (((pll->flags & RADEON_PLL_PREFER_LOW_REF_DIV) && (ref_div < best_ref_div)) ||
1248 ((pll->flags & RADEON_PLL_PREFER_HIGH_REF_DIV) && (ref_div > best_ref_div)) ||
1249 ((pll->flags & RADEON_PLL_PREFER_LOW_FB_DIV) && (feedback_div < best_feedback_div)) ||
1250 ((pll->flags & RADEON_PLL_PREFER_HIGH_FB_DIV) && (feedback_div > best_feedback_div)) ||
1251 ((pll->flags & RADEON_PLL_PREFER_LOW_POST_DIV) && (post_div < best_post_div)) ||
1252 ((pll->flags & RADEON_PLL_PREFER_HIGH_POST_DIV) && (post_div > best_post_div))) {
1253 best_post_div = post_div;
1254 best_ref_div = ref_div;
1255 best_feedback_div = feedback_div;
1256 best_frac_feedback_div = frac_feedback_div;
1257 best_freq = current_freq;
1258 best_error = error;
1259 best_vco_diff = vco_diff;
1260 }
1261 }
1262 if (current_freq < freq)
1263 min_frac_feed_div = frac_feedback_div + 1;
1264 else
1265 max_frac_feed_div = frac_feedback_div;
1266 }
1267 if (current_freq < freq)
1268 min_feed_div = feedback_div + 1;
1269 else
1270 max_feed_div = feedback_div;
1271 }
1272 }
1273 }
1274
1275 *dot_clock_p = best_freq / 10000;
1276 *fb_div_p = best_feedback_div;
1277 *frac_fb_div_p = best_frac_feedback_div;
1278 *ref_div_p = best_ref_div;
1279 *post_div_p = best_post_div;
1280 DRM_DEBUG_KMS("%lld %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
1281 (long long)freq,
1282 best_freq / 1000, best_feedback_div, best_frac_feedback_div,
1283 best_ref_div, best_post_div);
1284
1285}
1286
1287static const struct drm_framebuffer_funcs radeon_fb_funcs = {
1288 .destroy = drm_gem_fb_destroy,
1289 .create_handle = drm_gem_fb_create_handle,
1290};
1291
1292int
1293radeon_framebuffer_init(struct drm_device *dev,
1294 struct drm_framebuffer *fb,
1295 const struct drm_mode_fb_cmd2 *mode_cmd,
1296 struct drm_gem_object *obj)
1297{
1298 int ret;
1299 fb->obj[0] = obj;
1300 drm_helper_mode_fill_fb_struct(dev, fb, mode_cmd);
1301 ret = drm_framebuffer_init(dev, fb, &radeon_fb_funcs);
1302 if (ret) {
1303 fb->obj[0] = NULL;
1304 return ret;
1305 }
1306 return 0;
1307}
1308
1309static struct drm_framebuffer *
1310radeon_user_framebuffer_create(struct drm_device *dev,
1311 struct drm_file *file_priv,
1312 const struct drm_mode_fb_cmd2 *mode_cmd)
1313{
1314 struct drm_gem_object *obj;
1315 struct drm_framebuffer *fb;
1316 int ret;
1317
1318 obj = drm_gem_object_lookup(file_priv, mode_cmd->handles[0]);
1319 if (obj == NULL) {
1320 dev_err(dev->dev, "No GEM object associated to handle 0x%08X, "
1321 "can't create framebuffer\n", mode_cmd->handles[0]);
1322 return ERR_PTR(-ENOENT);
1323 }
1324
1325 /* Handle is imported dma-buf, so cannot be migrated to VRAM for scanout */
1326 if (obj->import_attach) {
1327 DRM_DEBUG_KMS("Cannot create framebuffer from imported dma_buf\n");
1328 drm_gem_object_put(obj);
1329 return ERR_PTR(-EINVAL);
1330 }
1331
1332 fb = kzalloc(sizeof(*fb), GFP_KERNEL);
1333 if (fb == NULL) {
1334 drm_gem_object_put(obj);
1335 return ERR_PTR(-ENOMEM);
1336 }
1337
1338 ret = radeon_framebuffer_init(dev, fb, mode_cmd, obj);
1339 if (ret) {
1340 kfree(fb);
1341 drm_gem_object_put(obj);
1342 return ERR_PTR(ret);
1343 }
1344
1345 return fb;
1346}
1347
1348static const struct drm_mode_config_funcs radeon_mode_funcs = {
1349 .fb_create = radeon_user_framebuffer_create,
1350 .output_poll_changed = drm_fb_helper_output_poll_changed,
1351};
1352
1353static const struct drm_prop_enum_list radeon_tmds_pll_enum_list[] =
1354{ { 0, "driver" },
1355 { 1, "bios" },
1356};
1357
1358static const struct drm_prop_enum_list radeon_tv_std_enum_list[] =
1359{ { TV_STD_NTSC, "ntsc" },
1360 { TV_STD_PAL, "pal" },
1361 { TV_STD_PAL_M, "pal-m" },
1362 { TV_STD_PAL_60, "pal-60" },
1363 { TV_STD_NTSC_J, "ntsc-j" },
1364 { TV_STD_SCART_PAL, "scart-pal" },
1365 { TV_STD_PAL_CN, "pal-cn" },
1366 { TV_STD_SECAM, "secam" },
1367};
1368
1369static const struct drm_prop_enum_list radeon_underscan_enum_list[] =
1370{ { UNDERSCAN_OFF, "off" },
1371 { UNDERSCAN_ON, "on" },
1372 { UNDERSCAN_AUTO, "auto" },
1373};
1374
1375static const struct drm_prop_enum_list radeon_audio_enum_list[] =
1376{ { RADEON_AUDIO_DISABLE, "off" },
1377 { RADEON_AUDIO_ENABLE, "on" },
1378 { RADEON_AUDIO_AUTO, "auto" },
1379};
1380
1381/* XXX support different dither options? spatial, temporal, both, etc. */
1382static const struct drm_prop_enum_list radeon_dither_enum_list[] =
1383{ { RADEON_FMT_DITHER_DISABLE, "off" },
1384 { RADEON_FMT_DITHER_ENABLE, "on" },
1385};
1386
1387static const struct drm_prop_enum_list radeon_output_csc_enum_list[] =
1388{ { RADEON_OUTPUT_CSC_BYPASS, "bypass" },
1389 { RADEON_OUTPUT_CSC_TVRGB, "tvrgb" },
1390 { RADEON_OUTPUT_CSC_YCBCR601, "ycbcr601" },
1391 { RADEON_OUTPUT_CSC_YCBCR709, "ycbcr709" },
1392};
1393
1394static int radeon_modeset_create_props(struct radeon_device *rdev)
1395{
1396 int sz;
1397
1398 if (rdev->is_atom_bios) {
1399 rdev->mode_info.coherent_mode_property =
1400 drm_property_create_range(rdev->ddev, 0 , "coherent", 0, 1);
1401 if (!rdev->mode_info.coherent_mode_property)
1402 return -ENOMEM;
1403 }
1404
1405 if (!ASIC_IS_AVIVO(rdev)) {
1406 sz = ARRAY_SIZE(radeon_tmds_pll_enum_list);
1407 rdev->mode_info.tmds_pll_property =
1408 drm_property_create_enum(rdev->ddev, 0,
1409 "tmds_pll",
1410 radeon_tmds_pll_enum_list, sz);
1411 }
1412
1413 rdev->mode_info.load_detect_property =
1414 drm_property_create_range(rdev->ddev, 0, "load detection", 0, 1);
1415 if (!rdev->mode_info.load_detect_property)
1416 return -ENOMEM;
1417
1418 drm_mode_create_scaling_mode_property(rdev->ddev);
1419
1420 sz = ARRAY_SIZE(radeon_tv_std_enum_list);
1421 rdev->mode_info.tv_std_property =
1422 drm_property_create_enum(rdev->ddev, 0,
1423 "tv standard",
1424 radeon_tv_std_enum_list, sz);
1425
1426 sz = ARRAY_SIZE(radeon_underscan_enum_list);
1427 rdev->mode_info.underscan_property =
1428 drm_property_create_enum(rdev->ddev, 0,
1429 "underscan",
1430 radeon_underscan_enum_list, sz);
1431
1432 rdev->mode_info.underscan_hborder_property =
1433 drm_property_create_range(rdev->ddev, 0,
1434 "underscan hborder", 0, 128);
1435 if (!rdev->mode_info.underscan_hborder_property)
1436 return -ENOMEM;
1437
1438 rdev->mode_info.underscan_vborder_property =
1439 drm_property_create_range(rdev->ddev, 0,
1440 "underscan vborder", 0, 128);
1441 if (!rdev->mode_info.underscan_vborder_property)
1442 return -ENOMEM;
1443
1444 sz = ARRAY_SIZE(radeon_audio_enum_list);
1445 rdev->mode_info.audio_property =
1446 drm_property_create_enum(rdev->ddev, 0,
1447 "audio",
1448 radeon_audio_enum_list, sz);
1449
1450 sz = ARRAY_SIZE(radeon_dither_enum_list);
1451 rdev->mode_info.dither_property =
1452 drm_property_create_enum(rdev->ddev, 0,
1453 "dither",
1454 radeon_dither_enum_list, sz);
1455
1456 sz = ARRAY_SIZE(radeon_output_csc_enum_list);
1457 rdev->mode_info.output_csc_property =
1458 drm_property_create_enum(rdev->ddev, 0,
1459 "output_csc",
1460 radeon_output_csc_enum_list, sz);
1461
1462 return 0;
1463}
1464
1465void radeon_update_display_priority(struct radeon_device *rdev)
1466{
1467 /* adjustment options for the display watermarks */
1468 if ((radeon_disp_priority == 0) || (radeon_disp_priority > 2)) {
1469 /* set display priority to high for r3xx, rv515 chips
1470 * this avoids flickering due to underflow to the
1471 * display controllers during heavy acceleration.
1472 * Don't force high on rs4xx igp chips as it seems to
1473 * affect the sound card. See kernel bug 15982.
1474 */
1475 if ((ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV515)) &&
1476 !(rdev->flags & RADEON_IS_IGP))
1477 rdev->disp_priority = 2;
1478 else
1479 rdev->disp_priority = 0;
1480 } else
1481 rdev->disp_priority = radeon_disp_priority;
1482
1483}
1484
1485/*
1486 * Allocate hdmi structs and determine register offsets
1487 */
1488static void radeon_afmt_init(struct radeon_device *rdev)
1489{
1490 int i;
1491
1492 for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++)
1493 rdev->mode_info.afmt[i] = NULL;
1494
1495 if (ASIC_IS_NODCE(rdev)) {
1496 /* nothing to do */
1497 } else if (ASIC_IS_DCE4(rdev)) {
1498 static uint32_t eg_offsets[] = {
1499 EVERGREEN_CRTC0_REGISTER_OFFSET,
1500 EVERGREEN_CRTC1_REGISTER_OFFSET,
1501 EVERGREEN_CRTC2_REGISTER_OFFSET,
1502 EVERGREEN_CRTC3_REGISTER_OFFSET,
1503 EVERGREEN_CRTC4_REGISTER_OFFSET,
1504 EVERGREEN_CRTC5_REGISTER_OFFSET,
1505 0x13830 - 0x7030,
1506 };
1507 int num_afmt;
1508
1509 /* DCE8 has 7 audio blocks tied to DIG encoders */
1510 /* DCE6 has 6 audio blocks tied to DIG encoders */
1511 /* DCE4/5 has 6 audio blocks tied to DIG encoders */
1512 /* DCE4.1 has 2 audio blocks tied to DIG encoders */
1513 if (ASIC_IS_DCE8(rdev))
1514 num_afmt = 7;
1515 else if (ASIC_IS_DCE6(rdev))
1516 num_afmt = 6;
1517 else if (ASIC_IS_DCE5(rdev))
1518 num_afmt = 6;
1519 else if (ASIC_IS_DCE41(rdev))
1520 num_afmt = 2;
1521 else /* DCE4 */
1522 num_afmt = 6;
1523
1524 BUG_ON(num_afmt > ARRAY_SIZE(eg_offsets));
1525 for (i = 0; i < num_afmt; i++) {
1526 rdev->mode_info.afmt[i] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1527 if (rdev->mode_info.afmt[i]) {
1528 rdev->mode_info.afmt[i]->offset = eg_offsets[i];
1529 rdev->mode_info.afmt[i]->id = i;
1530 }
1531 }
1532 } else if (ASIC_IS_DCE3(rdev)) {
1533 /* DCE3.x has 2 audio blocks tied to DIG encoders */
1534 rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1535 if (rdev->mode_info.afmt[0]) {
1536 rdev->mode_info.afmt[0]->offset = DCE3_HDMI_OFFSET0;
1537 rdev->mode_info.afmt[0]->id = 0;
1538 }
1539 rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1540 if (rdev->mode_info.afmt[1]) {
1541 rdev->mode_info.afmt[1]->offset = DCE3_HDMI_OFFSET1;
1542 rdev->mode_info.afmt[1]->id = 1;
1543 }
1544 } else if (ASIC_IS_DCE2(rdev)) {
1545 /* DCE2 has at least 1 routable audio block */
1546 rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1547 if (rdev->mode_info.afmt[0]) {
1548 rdev->mode_info.afmt[0]->offset = DCE2_HDMI_OFFSET0;
1549 rdev->mode_info.afmt[0]->id = 0;
1550 }
1551 /* r6xx has 2 routable audio blocks */
1552 if (rdev->family >= CHIP_R600) {
1553 rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1554 if (rdev->mode_info.afmt[1]) {
1555 rdev->mode_info.afmt[1]->offset = DCE2_HDMI_OFFSET1;
1556 rdev->mode_info.afmt[1]->id = 1;
1557 }
1558 }
1559 }
1560}
1561
1562static void radeon_afmt_fini(struct radeon_device *rdev)
1563{
1564 int i;
1565
1566 for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++) {
1567 kfree(rdev->mode_info.afmt[i]);
1568 rdev->mode_info.afmt[i] = NULL;
1569 }
1570}
1571
1572int radeon_modeset_init(struct radeon_device *rdev)
1573{
1574 int i;
1575 int ret;
1576
1577 drm_mode_config_init(rdev->ddev);
1578 rdev->mode_info.mode_config_initialized = true;
1579
1580 rdev->ddev->mode_config.funcs = &radeon_mode_funcs;
1581
1582 if (radeon_use_pflipirq == 2 && rdev->family >= CHIP_R600)
1583 rdev->ddev->mode_config.async_page_flip = true;
1584
1585 if (ASIC_IS_DCE5(rdev)) {
1586 rdev->ddev->mode_config.max_width = 16384;
1587 rdev->ddev->mode_config.max_height = 16384;
1588 } else if (ASIC_IS_AVIVO(rdev)) {
1589 rdev->ddev->mode_config.max_width = 8192;
1590 rdev->ddev->mode_config.max_height = 8192;
1591 } else {
1592 rdev->ddev->mode_config.max_width = 4096;
1593 rdev->ddev->mode_config.max_height = 4096;
1594 }
1595
1596 rdev->ddev->mode_config.preferred_depth = 24;
1597 rdev->ddev->mode_config.prefer_shadow = 1;
1598
1599 rdev->ddev->mode_config.fb_base = rdev->mc.aper_base;
1600
1601 ret = radeon_modeset_create_props(rdev);
1602 if (ret) {
1603 return ret;
1604 }
1605
1606 /* init i2c buses */
1607 radeon_i2c_init(rdev);
1608
1609 /* check combios for a valid hardcoded EDID - Sun servers */
1610 if (!rdev->is_atom_bios) {
1611 /* check for hardcoded EDID in BIOS */
1612 radeon_combios_check_hardcoded_edid(rdev);
1613 }
1614
1615 /* allocate crtcs */
1616 for (i = 0; i < rdev->num_crtc; i++) {
1617 radeon_crtc_init(rdev->ddev, i);
1618 }
1619
1620 /* okay we should have all the bios connectors */
1621 ret = radeon_setup_enc_conn(rdev->ddev);
1622 if (!ret) {
1623 return ret;
1624 }
1625
1626 /* init dig PHYs, disp eng pll */
1627 if (rdev->is_atom_bios) {
1628 radeon_atom_encoder_init(rdev);
1629 radeon_atom_disp_eng_pll_init(rdev);
1630 }
1631
1632 /* initialize hpd */
1633 radeon_hpd_init(rdev);
1634
1635 /* setup afmt */
1636 radeon_afmt_init(rdev);
1637
1638 radeon_fbdev_init(rdev);
1639 drm_kms_helper_poll_init(rdev->ddev);
1640
1641 /* do pm late init */
1642 ret = radeon_pm_late_init(rdev);
1643
1644 return 0;
1645}
1646
1647void radeon_modeset_fini(struct radeon_device *rdev)
1648{
1649 if (rdev->mode_info.mode_config_initialized) {
1650 drm_kms_helper_poll_fini(rdev->ddev);
1651 radeon_hpd_fini(rdev);
1652 drm_helper_force_disable_all(rdev->ddev);
1653 radeon_fbdev_fini(rdev);
1654 radeon_afmt_fini(rdev);
1655 drm_mode_config_cleanup(rdev->ddev);
1656 rdev->mode_info.mode_config_initialized = false;
1657 }
1658
1659 kfree(rdev->mode_info.bios_hardcoded_edid);
1660
1661 /* free i2c buses */
1662 radeon_i2c_fini(rdev);
1663}
1664
1665static bool is_hdtv_mode(const struct drm_display_mode *mode)
1666{
1667 /* try and guess if this is a tv or a monitor */
1668 if ((mode->vdisplay == 480 && mode->hdisplay == 720) || /* 480p */
1669 (mode->vdisplay == 576) || /* 576p */
1670 (mode->vdisplay == 720) || /* 720p */
1671 (mode->vdisplay == 1080)) /* 1080p */
1672 return true;
1673 else
1674 return false;
1675}
1676
1677bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
1678 const struct drm_display_mode *mode,
1679 struct drm_display_mode *adjusted_mode)
1680{
1681 struct drm_device *dev = crtc->dev;
1682 struct radeon_device *rdev = dev->dev_private;
1683 struct drm_encoder *encoder;
1684 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1685 struct radeon_encoder *radeon_encoder;
1686 struct drm_connector *connector;
1687 bool first = true;
1688 u32 src_v = 1, dst_v = 1;
1689 u32 src_h = 1, dst_h = 1;
1690
1691 radeon_crtc->h_border = 0;
1692 radeon_crtc->v_border = 0;
1693
1694 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1695 if (encoder->crtc != crtc)
1696 continue;
1697 radeon_encoder = to_radeon_encoder(encoder);
1698 connector = radeon_get_connector_for_encoder(encoder);
1699
1700 if (first) {
1701 /* set scaling */
1702 if (radeon_encoder->rmx_type == RMX_OFF)
1703 radeon_crtc->rmx_type = RMX_OFF;
1704 else if (mode->hdisplay < radeon_encoder->native_mode.hdisplay ||
1705 mode->vdisplay < radeon_encoder->native_mode.vdisplay)
1706 radeon_crtc->rmx_type = radeon_encoder->rmx_type;
1707 else
1708 radeon_crtc->rmx_type = RMX_OFF;
1709 /* copy native mode */
1710 memcpy(&radeon_crtc->native_mode,
1711 &radeon_encoder->native_mode,
1712 sizeof(struct drm_display_mode));
1713 src_v = crtc->mode.vdisplay;
1714 dst_v = radeon_crtc->native_mode.vdisplay;
1715 src_h = crtc->mode.hdisplay;
1716 dst_h = radeon_crtc->native_mode.hdisplay;
1717
1718 /* fix up for overscan on hdmi */
1719 if (ASIC_IS_AVIVO(rdev) &&
1720 (!(mode->flags & DRM_MODE_FLAG_INTERLACE)) &&
1721 ((radeon_encoder->underscan_type == UNDERSCAN_ON) ||
1722 ((radeon_encoder->underscan_type == UNDERSCAN_AUTO) &&
1723 drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
1724 is_hdtv_mode(mode)))) {
1725 if (radeon_encoder->underscan_hborder != 0)
1726 radeon_crtc->h_border = radeon_encoder->underscan_hborder;
1727 else
1728 radeon_crtc->h_border = (mode->hdisplay >> 5) + 16;
1729 if (radeon_encoder->underscan_vborder != 0)
1730 radeon_crtc->v_border = radeon_encoder->underscan_vborder;
1731 else
1732 radeon_crtc->v_border = (mode->vdisplay >> 5) + 16;
1733 radeon_crtc->rmx_type = RMX_FULL;
1734 src_v = crtc->mode.vdisplay;
1735 dst_v = crtc->mode.vdisplay - (radeon_crtc->v_border * 2);
1736 src_h = crtc->mode.hdisplay;
1737 dst_h = crtc->mode.hdisplay - (radeon_crtc->h_border * 2);
1738 }
1739 first = false;
1740 } else {
1741 if (radeon_crtc->rmx_type != radeon_encoder->rmx_type) {
1742 /* WARNING: Right now this can't happen but
1743 * in the future we need to check that scaling
1744 * are consistent across different encoder
1745 * (ie all encoder can work with the same
1746 * scaling).
1747 */
1748 DRM_ERROR("Scaling not consistent across encoder.\n");
1749 return false;
1750 }
1751 }
1752 }
1753 if (radeon_crtc->rmx_type != RMX_OFF) {
1754 fixed20_12 a, b;
1755 a.full = dfixed_const(src_v);
1756 b.full = dfixed_const(dst_v);
1757 radeon_crtc->vsc.full = dfixed_div(a, b);
1758 a.full = dfixed_const(src_h);
1759 b.full = dfixed_const(dst_h);
1760 radeon_crtc->hsc.full = dfixed_div(a, b);
1761 } else {
1762 radeon_crtc->vsc.full = dfixed_const(1);
1763 radeon_crtc->hsc.full = dfixed_const(1);
1764 }
1765 return true;
1766}
1767
1768/*
1769 * Retrieve current video scanout position of crtc on a given gpu, and
1770 * an optional accurate timestamp of when query happened.
1771 *
1772 * \param dev Device to query.
1773 * \param crtc Crtc to query.
1774 * \param flags Flags from caller (DRM_CALLED_FROM_VBLIRQ or 0).
1775 * For driver internal use only also supports these flags:
1776 *
1777 * USE_REAL_VBLANKSTART to use the real start of vblank instead
1778 * of a fudged earlier start of vblank.
1779 *
1780 * GET_DISTANCE_TO_VBLANKSTART to return distance to the
1781 * fudged earlier start of vblank in *vpos and the distance
1782 * to true start of vblank in *hpos.
1783 *
1784 * \param *vpos Location where vertical scanout position should be stored.
1785 * \param *hpos Location where horizontal scanout position should go.
1786 * \param *stime Target location for timestamp taken immediately before
1787 * scanout position query. Can be NULL to skip timestamp.
1788 * \param *etime Target location for timestamp taken immediately after
1789 * scanout position query. Can be NULL to skip timestamp.
1790 *
1791 * Returns vpos as a positive number while in active scanout area.
1792 * Returns vpos as a negative number inside vblank, counting the number
1793 * of scanlines to go until end of vblank, e.g., -1 means "one scanline
1794 * until start of active scanout / end of vblank."
1795 *
1796 * \return Flags, or'ed together as follows:
1797 *
1798 * DRM_SCANOUTPOS_VALID = Query successful.
1799 * DRM_SCANOUTPOS_INVBL = Inside vblank.
1800 * DRM_SCANOUTPOS_ACCURATE = Returned position is accurate. A lack of
1801 * this flag means that returned position may be offset by a constant but
1802 * unknown small number of scanlines wrt. real scanout position.
1803 *
1804 */
1805int radeon_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
1806 unsigned int flags, int *vpos, int *hpos,
1807 ktime_t *stime, ktime_t *etime,
1808 const struct drm_display_mode *mode)
1809{
1810 u32 stat_crtc = 0, vbl = 0, position = 0;
1811 int vbl_start, vbl_end, vtotal, ret = 0;
1812 bool in_vbl = true;
1813
1814 struct radeon_device *rdev = dev->dev_private;
1815
1816 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
1817
1818 /* Get optional system timestamp before query. */
1819 if (stime)
1820 *stime = ktime_get();
1821
1822 if (ASIC_IS_DCE4(rdev)) {
1823 if (pipe == 0) {
1824 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1825 EVERGREEN_CRTC0_REGISTER_OFFSET);
1826 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1827 EVERGREEN_CRTC0_REGISTER_OFFSET);
1828 ret |= DRM_SCANOUTPOS_VALID;
1829 }
1830 if (pipe == 1) {
1831 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1832 EVERGREEN_CRTC1_REGISTER_OFFSET);
1833 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1834 EVERGREEN_CRTC1_REGISTER_OFFSET);
1835 ret |= DRM_SCANOUTPOS_VALID;
1836 }
1837 if (pipe == 2) {
1838 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1839 EVERGREEN_CRTC2_REGISTER_OFFSET);
1840 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1841 EVERGREEN_CRTC2_REGISTER_OFFSET);
1842 ret |= DRM_SCANOUTPOS_VALID;
1843 }
1844 if (pipe == 3) {
1845 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1846 EVERGREEN_CRTC3_REGISTER_OFFSET);
1847 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1848 EVERGREEN_CRTC3_REGISTER_OFFSET);
1849 ret |= DRM_SCANOUTPOS_VALID;
1850 }
1851 if (pipe == 4) {
1852 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1853 EVERGREEN_CRTC4_REGISTER_OFFSET);
1854 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1855 EVERGREEN_CRTC4_REGISTER_OFFSET);
1856 ret |= DRM_SCANOUTPOS_VALID;
1857 }
1858 if (pipe == 5) {
1859 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1860 EVERGREEN_CRTC5_REGISTER_OFFSET);
1861 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1862 EVERGREEN_CRTC5_REGISTER_OFFSET);
1863 ret |= DRM_SCANOUTPOS_VALID;
1864 }
1865 } else if (ASIC_IS_AVIVO(rdev)) {
1866 if (pipe == 0) {
1867 vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END);
1868 position = RREG32(AVIVO_D1CRTC_STATUS_POSITION);
1869 ret |= DRM_SCANOUTPOS_VALID;
1870 }
1871 if (pipe == 1) {
1872 vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END);
1873 position = RREG32(AVIVO_D2CRTC_STATUS_POSITION);
1874 ret |= DRM_SCANOUTPOS_VALID;
1875 }
1876 } else {
1877 /* Pre-AVIVO: Different encoding of scanout pos and vblank interval. */
1878 if (pipe == 0) {
1879 /* Assume vbl_end == 0, get vbl_start from
1880 * upper 16 bits.
1881 */
1882 vbl = (RREG32(RADEON_CRTC_V_TOTAL_DISP) &
1883 RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1884 /* Only retrieve vpos from upper 16 bits, set hpos == 0. */
1885 position = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1886 stat_crtc = RREG32(RADEON_CRTC_STATUS);
1887 if (!(stat_crtc & 1))
1888 in_vbl = false;
1889
1890 ret |= DRM_SCANOUTPOS_VALID;
1891 }
1892 if (pipe == 1) {
1893 vbl = (RREG32(RADEON_CRTC2_V_TOTAL_DISP) &
1894 RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1895 position = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1896 stat_crtc = RREG32(RADEON_CRTC2_STATUS);
1897 if (!(stat_crtc & 1))
1898 in_vbl = false;
1899
1900 ret |= DRM_SCANOUTPOS_VALID;
1901 }
1902 }
1903
1904 /* Get optional system timestamp after query. */
1905 if (etime)
1906 *etime = ktime_get();
1907
1908 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1909
1910 /* Decode into vertical and horizontal scanout position. */
1911 *vpos = position & 0x1fff;
1912 *hpos = (position >> 16) & 0x1fff;
1913
1914 /* Valid vblank area boundaries from gpu retrieved? */
1915 if (vbl > 0) {
1916 /* Yes: Decode. */
1917 ret |= DRM_SCANOUTPOS_ACCURATE;
1918 vbl_start = vbl & 0x1fff;
1919 vbl_end = (vbl >> 16) & 0x1fff;
1920 }
1921 else {
1922 /* No: Fake something reasonable which gives at least ok results. */
1923 vbl_start = mode->crtc_vdisplay;
1924 vbl_end = 0;
1925 }
1926
1927 /* Called from driver internal vblank counter query code? */
1928 if (flags & GET_DISTANCE_TO_VBLANKSTART) {
1929 /* Caller wants distance from real vbl_start in *hpos */
1930 *hpos = *vpos - vbl_start;
1931 }
1932
1933 /* Fudge vblank to start a few scanlines earlier to handle the
1934 * problem that vblank irqs fire a few scanlines before start
1935 * of vblank. Some driver internal callers need the true vblank
1936 * start to be used and signal this via the USE_REAL_VBLANKSTART flag.
1937 *
1938 * The cause of the "early" vblank irq is that the irq is triggered
1939 * by the line buffer logic when the line buffer read position enters
1940 * the vblank, whereas our crtc scanout position naturally lags the
1941 * line buffer read position.
1942 */
1943 if (!(flags & USE_REAL_VBLANKSTART))
1944 vbl_start -= rdev->mode_info.crtcs[pipe]->lb_vblank_lead_lines;
1945
1946 /* Test scanout position against vblank region. */
1947 if ((*vpos < vbl_start) && (*vpos >= vbl_end))
1948 in_vbl = false;
1949
1950 /* In vblank? */
1951 if (in_vbl)
1952 ret |= DRM_SCANOUTPOS_IN_VBLANK;
1953
1954 /* Called from driver internal vblank counter query code? */
1955 if (flags & GET_DISTANCE_TO_VBLANKSTART) {
1956 /* Caller wants distance from fudged earlier vbl_start */
1957 *vpos -= vbl_start;
1958 return ret;
1959 }
1960
1961 /* Check if inside vblank area and apply corrective offsets:
1962 * vpos will then be >=0 in video scanout area, but negative
1963 * within vblank area, counting down the number of lines until
1964 * start of scanout.
1965 */
1966
1967 /* Inside "upper part" of vblank area? Apply corrective offset if so: */
1968 if (in_vbl && (*vpos >= vbl_start)) {
1969 vtotal = mode->crtc_vtotal;
1970 *vpos = *vpos - vtotal;
1971 }
1972
1973 /* Correct for shifted end of vbl at vbl_end. */
1974 *vpos = *vpos - vbl_end;
1975
1976 return ret;
1977}
1978
1979bool
1980radeon_get_crtc_scanout_position(struct drm_crtc *crtc,
1981 bool in_vblank_irq, int *vpos, int *hpos,
1982 ktime_t *stime, ktime_t *etime,
1983 const struct drm_display_mode *mode)
1984{
1985 struct drm_device *dev = crtc->dev;
1986 unsigned int pipe = crtc->index;
1987
1988 return radeon_get_crtc_scanoutpos(dev, pipe, 0, vpos, hpos,
1989 stime, etime, mode);
1990}