Linux Audio

Check our new training course

Loading...
v4.6
  1/*
  2 * HDMI driver for OMAP5
  3 *
  4 * Copyright (C) 2014 Texas Instruments Incorporated
  5 *
  6 * Authors:
  7 *	Yong Zhi
  8 *	Mythri pk
  9 *	Archit Taneja <archit@ti.com>
 10 *	Tomi Valkeinen <tomi.valkeinen@ti.com>
 11 *
 12 * This program is free software; you can redistribute it and/or modify it
 13 * under the terms of the GNU General Public License version 2 as published by
 14 * the Free Software Foundation.
 15 *
 16 * This program is distributed in the hope that it will be useful, but WITHOUT
 17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 18 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 19 * more details.
 20 *
 21 * You should have received a copy of the GNU General Public License along with
 22 * this program.  If not, see <http://www.gnu.org/licenses/>.
 23 */
 24
 25#define DSS_SUBSYS_NAME "HDMI"
 26
 27#include <linux/kernel.h>
 28#include <linux/module.h>
 29#include <linux/err.h>
 30#include <linux/io.h>
 31#include <linux/interrupt.h>
 32#include <linux/mutex.h>
 33#include <linux/delay.h>
 34#include <linux/string.h>
 35#include <linux/platform_device.h>
 36#include <linux/pm_runtime.h>
 37#include <linux/clk.h>
 38#include <linux/gpio.h>
 39#include <linux/regulator/consumer.h>
 40#include <linux/component.h>
 41#include <video/omapdss.h>
 42#include <sound/omap-hdmi-audio.h>
 43
 
 44#include "hdmi5_core.h"
 45#include "dss.h"
 46#include "dss_features.h"
 47
 48static struct omap_hdmi hdmi;
 49
 50static int hdmi_runtime_get(void)
 51{
 52	int r;
 53
 54	DSSDBG("hdmi_runtime_get\n");
 55
 56	r = pm_runtime_get_sync(&hdmi.pdev->dev);
 57	WARN_ON(r < 0);
 58	if (r < 0)
 59		return r;
 60
 61	return 0;
 62}
 63
 64static void hdmi_runtime_put(void)
 65{
 66	int r;
 67
 68	DSSDBG("hdmi_runtime_put\n");
 69
 70	r = pm_runtime_put_sync(&hdmi.pdev->dev);
 71	WARN_ON(r < 0 && r != -ENOSYS);
 72}
 73
 74static irqreturn_t hdmi_irq_handler(int irq, void *data)
 75{
 76	struct hdmi_wp_data *wp = data;
 77	u32 irqstatus;
 78
 79	irqstatus = hdmi_wp_get_irqstatus(wp);
 80	hdmi_wp_set_irqstatus(wp, irqstatus);
 81
 82	if ((irqstatus & HDMI_IRQ_LINK_CONNECT) &&
 83			irqstatus & HDMI_IRQ_LINK_DISCONNECT) {
 84		u32 v;
 85		/*
 86		 * If we get both connect and disconnect interrupts at the same
 87		 * time, turn off the PHY, clear interrupts, and restart, which
 88		 * raises connect interrupt if a cable is connected, or nothing
 89		 * if cable is not connected.
 90		 */
 91
 92		hdmi_wp_set_phy_pwr(wp, HDMI_PHYPWRCMD_OFF);
 93
 94		/*
 95		 * We always get bogus CONNECT & DISCONNECT interrupts when
 96		 * setting the PHY to LDOON. To ignore those, we force the RXDET
 97		 * line to 0 until the PHY power state has been changed.
 98		 */
 99		v = hdmi_read_reg(hdmi.phy.base, HDMI_TXPHY_PAD_CFG_CTRL);
100		v = FLD_MOD(v, 1, 15, 15); /* FORCE_RXDET_HIGH */
101		v = FLD_MOD(v, 0, 14, 7); /* RXDET_LINE */
102		hdmi_write_reg(hdmi.phy.base, HDMI_TXPHY_PAD_CFG_CTRL, v);
103
104		hdmi_wp_set_irqstatus(wp, HDMI_IRQ_LINK_CONNECT |
105				HDMI_IRQ_LINK_DISCONNECT);
106
107		hdmi_wp_set_phy_pwr(wp, HDMI_PHYPWRCMD_LDOON);
108
109		REG_FLD_MOD(hdmi.phy.base, HDMI_TXPHY_PAD_CFG_CTRL, 0, 15, 15);
110
111	} else if (irqstatus & HDMI_IRQ_LINK_CONNECT) {
112		hdmi_wp_set_phy_pwr(wp, HDMI_PHYPWRCMD_TXON);
113	} else if (irqstatus & HDMI_IRQ_LINK_DISCONNECT) {
114		hdmi_wp_set_phy_pwr(wp, HDMI_PHYPWRCMD_LDOON);
115	}
116
117	return IRQ_HANDLED;
118}
119
120static int hdmi_init_regulator(void)
121{
122	int r;
123	struct regulator *reg;
124
125	if (hdmi.vdda_reg != NULL)
126		return 0;
127
128	reg = devm_regulator_get(&hdmi.pdev->dev, "vdda");
129	if (IS_ERR(reg)) {
130		DSSERR("can't get VDDA regulator\n");
131		return PTR_ERR(reg);
132	}
133
134	if (regulator_can_change_voltage(reg)) {
135		r = regulator_set_voltage(reg, 1800000, 1800000);
136		if (r) {
137			devm_regulator_put(reg);
138			DSSWARN("can't set the regulator voltage\n");
139			return r;
140		}
141	}
142
143	hdmi.vdda_reg = reg;
144
145	return 0;
146}
147
148static int hdmi_power_on_core(struct omap_dss_device *dssdev)
149{
150	int r;
151
152	r = regulator_enable(hdmi.vdda_reg);
153	if (r)
154		return r;
155
156	r = hdmi_runtime_get();
157	if (r)
158		goto err_runtime_get;
159
160	/* Make selection of HDMI in DSS */
161	dss_select_hdmi_venc_clk_source(DSS_HDMI_M_PCLK);
162
163	hdmi.core_enabled = true;
164
165	return 0;
166
167err_runtime_get:
168	regulator_disable(hdmi.vdda_reg);
169
170	return r;
171}
172
173static void hdmi_power_off_core(struct omap_dss_device *dssdev)
174{
175	hdmi.core_enabled = false;
176
177	hdmi_runtime_put();
178	regulator_disable(hdmi.vdda_reg);
179}
180
181static int hdmi_power_on_full(struct omap_dss_device *dssdev)
182{
183	int r;
184	struct omap_video_timings *p;
185	enum omap_channel channel = dssdev->dispc_channel;
186	struct dss_pll_clock_info hdmi_cinfo = { 0 };
187	unsigned pc;
188
189	r = hdmi_power_on_core(dssdev);
190	if (r)
191		return r;
192
193	p = &hdmi.cfg.timings;
194
195	DSSDBG("hdmi_power_on x_res= %d y_res = %d\n", p->x_res, p->y_res);
 
196
197	pc = p->pixelclock;
198	if (p->double_pixel)
199		pc *= 2;
200
201	hdmi_pll_compute(&hdmi.pll, pc, &hdmi_cinfo);
 
 
 
 
202
203	/* disable and clear irqs */
204	hdmi_wp_clear_irqenable(&hdmi.wp, 0xffffffff);
205	hdmi_wp_set_irqstatus(&hdmi.wp,
206			hdmi_wp_get_irqstatus(&hdmi.wp));
207
208	r = dss_pll_enable(&hdmi.pll.pll);
209	if (r) {
210		DSSERR("Failed to enable PLL\n");
211		goto err_pll_enable;
212	}
213
214	r = dss_pll_set_config(&hdmi.pll.pll, &hdmi_cinfo);
215	if (r) {
216		DSSERR("Failed to configure PLL\n");
217		goto err_pll_cfg;
218	}
219
220	r = hdmi_phy_configure(&hdmi.phy, hdmi_cinfo.clkdco,
221		hdmi_cinfo.clkout[0]);
222	if (r) {
223		DSSDBG("Failed to start PHY\n");
224		goto err_phy_cfg;
225	}
226
227	r = hdmi_wp_set_phy_pwr(&hdmi.wp, HDMI_PHYPWRCMD_LDOON);
228	if (r)
229		goto err_phy_pwr;
230
231	hdmi5_configure(&hdmi.core, &hdmi.wp, &hdmi.cfg);
232
233	/* bypass TV gamma table */
234	dispc_enable_gamma_table(0);
235
236	/* tv size */
237	dss_mgr_set_timings(channel, p);
238
239	r = dss_mgr_enable(channel);
240	if (r)
241		goto err_mgr_enable;
242
243	r = hdmi_wp_video_start(&hdmi.wp);
244	if (r)
245		goto err_vid_enable;
246
247	hdmi_wp_set_irqenable(&hdmi.wp,
248			HDMI_IRQ_LINK_CONNECT | HDMI_IRQ_LINK_DISCONNECT);
249
250	return 0;
251
252err_vid_enable:
253	dss_mgr_disable(channel);
254err_mgr_enable:
255	hdmi_wp_set_phy_pwr(&hdmi.wp, HDMI_PHYPWRCMD_OFF);
256err_phy_pwr:
257err_phy_cfg:
258err_pll_cfg:
259	dss_pll_disable(&hdmi.pll.pll);
260err_pll_enable:
261	hdmi_power_off_core(dssdev);
262	return -EIO;
263}
264
265static void hdmi_power_off_full(struct omap_dss_device *dssdev)
266{
267	enum omap_channel channel = dssdev->dispc_channel;
268
269	hdmi_wp_clear_irqenable(&hdmi.wp, 0xffffffff);
270
271	hdmi_wp_video_stop(&hdmi.wp);
272
273	dss_mgr_disable(channel);
274
275	hdmi_wp_set_phy_pwr(&hdmi.wp, HDMI_PHYPWRCMD_OFF);
276
277	dss_pll_disable(&hdmi.pll.pll);
278
279	hdmi_power_off_core(dssdev);
280}
281
282static int hdmi_display_check_timing(struct omap_dss_device *dssdev,
283					struct omap_video_timings *timings)
284{
285	if (!dispc_mgr_timings_ok(dssdev->dispc_channel, timings))
286		return -EINVAL;
287
288	return 0;
289}
290
291static void hdmi_display_set_timing(struct omap_dss_device *dssdev,
292		struct omap_video_timings *timings)
293{
294	mutex_lock(&hdmi.lock);
295
296	hdmi.cfg.timings = *timings;
297
298	dispc_set_tv_pclk(timings->pixelclock);
299
300	mutex_unlock(&hdmi.lock);
301}
302
303static void hdmi_display_get_timings(struct omap_dss_device *dssdev,
304		struct omap_video_timings *timings)
305{
306	*timings = hdmi.cfg.timings;
307}
308
309static void hdmi_dump_regs(struct seq_file *s)
310{
311	mutex_lock(&hdmi.lock);
312
313	if (hdmi_runtime_get()) {
314		mutex_unlock(&hdmi.lock);
315		return;
316	}
317
318	hdmi_wp_dump(&hdmi.wp, s);
319	hdmi_pll_dump(&hdmi.pll, s);
320	hdmi_phy_dump(&hdmi.phy, s);
321	hdmi5_core_dump(&hdmi.core, s);
322
323	hdmi_runtime_put();
324	mutex_unlock(&hdmi.lock);
325}
326
327static int read_edid(u8 *buf, int len)
328{
329	int r;
330	int idlemode;
331
332	mutex_lock(&hdmi.lock);
333
334	r = hdmi_runtime_get();
335	BUG_ON(r);
336
337	idlemode = REG_GET(hdmi.wp.base, HDMI_WP_SYSCONFIG, 3, 2);
338	/* No-idle mode */
339	REG_FLD_MOD(hdmi.wp.base, HDMI_WP_SYSCONFIG, 1, 3, 2);
340
341	r = hdmi5_read_edid(&hdmi.core,  buf, len);
342
343	REG_FLD_MOD(hdmi.wp.base, HDMI_WP_SYSCONFIG, idlemode, 3, 2);
344
345	hdmi_runtime_put();
346	mutex_unlock(&hdmi.lock);
347
348	return r;
349}
350
351static void hdmi_start_audio_stream(struct omap_hdmi *hd)
352{
353	REG_FLD_MOD(hdmi.wp.base, HDMI_WP_SYSCONFIG, 1, 3, 2);
354	hdmi_wp_audio_enable(&hd->wp, true);
355	hdmi_wp_audio_core_req_enable(&hd->wp, true);
356}
357
358static void hdmi_stop_audio_stream(struct omap_hdmi *hd)
359{
360	hdmi_wp_audio_core_req_enable(&hd->wp, false);
361	hdmi_wp_audio_enable(&hd->wp, false);
362	REG_FLD_MOD(hd->wp.base, HDMI_WP_SYSCONFIG, hd->wp_idlemode, 3, 2);
363}
364
365static int hdmi_display_enable(struct omap_dss_device *dssdev)
366{
367	struct omap_dss_device *out = &hdmi.output;
368	unsigned long flags;
369	int r = 0;
370
371	DSSDBG("ENTER hdmi_display_enable\n");
372
373	mutex_lock(&hdmi.lock);
374
375	if (!out->dispc_channel_connected) {
376		DSSERR("failed to enable display: no output/manager\n");
377		r = -ENODEV;
378		goto err0;
379	}
380
381	r = hdmi_power_on_full(dssdev);
382	if (r) {
383		DSSERR("failed to power on device\n");
384		goto err0;
385	}
386
387	if (hdmi.audio_configured) {
388		r = hdmi5_audio_config(&hdmi.core, &hdmi.wp, &hdmi.audio_config,
389				       hdmi.cfg.timings.pixelclock);
390		if (r) {
391			DSSERR("Error restoring audio configuration: %d", r);
392			hdmi.audio_abort_cb(&hdmi.pdev->dev);
393			hdmi.audio_configured = false;
394		}
395	}
396
397	spin_lock_irqsave(&hdmi.audio_playing_lock, flags);
398	if (hdmi.audio_configured && hdmi.audio_playing)
399		hdmi_start_audio_stream(&hdmi);
400	hdmi.display_enabled = true;
401	spin_unlock_irqrestore(&hdmi.audio_playing_lock, flags);
402
403	mutex_unlock(&hdmi.lock);
404	return 0;
405
406err0:
407	mutex_unlock(&hdmi.lock);
408	return r;
409}
410
411static void hdmi_display_disable(struct omap_dss_device *dssdev)
412{
413	unsigned long flags;
414
415	DSSDBG("Enter hdmi_display_disable\n");
416
417	mutex_lock(&hdmi.lock);
418
419	spin_lock_irqsave(&hdmi.audio_playing_lock, flags);
420	hdmi_stop_audio_stream(&hdmi);
421	hdmi.display_enabled = false;
422	spin_unlock_irqrestore(&hdmi.audio_playing_lock, flags);
423
424	hdmi_power_off_full(dssdev);
425
426	mutex_unlock(&hdmi.lock);
427}
428
429static int hdmi_core_enable(struct omap_dss_device *dssdev)
430{
431	int r = 0;
432
433	DSSDBG("ENTER omapdss_hdmi_core_enable\n");
434
435	mutex_lock(&hdmi.lock);
436
437	r = hdmi_power_on_core(dssdev);
438	if (r) {
439		DSSERR("failed to power on device\n");
440		goto err0;
441	}
442
443	mutex_unlock(&hdmi.lock);
444	return 0;
445
446err0:
447	mutex_unlock(&hdmi.lock);
448	return r;
449}
450
451static void hdmi_core_disable(struct omap_dss_device *dssdev)
452{
453	DSSDBG("Enter omapdss_hdmi_core_disable\n");
454
455	mutex_lock(&hdmi.lock);
456
457	hdmi_power_off_core(dssdev);
458
459	mutex_unlock(&hdmi.lock);
460}
461
462static int hdmi_connect(struct omap_dss_device *dssdev,
463		struct omap_dss_device *dst)
464{
465	enum omap_channel channel = dssdev->dispc_channel;
466	int r;
467
468	r = hdmi_init_regulator();
469	if (r)
470		return r;
471
472	r = dss_mgr_connect(channel, dssdev);
473	if (r)
474		return r;
475
476	r = omapdss_output_set_device(dssdev, dst);
477	if (r) {
478		DSSERR("failed to connect output to new device: %s\n",
479				dst->name);
480		dss_mgr_disconnect(channel, dssdev);
481		return r;
482	}
483
484	return 0;
485}
486
487static void hdmi_disconnect(struct omap_dss_device *dssdev,
488		struct omap_dss_device *dst)
489{
490	enum omap_channel channel = dssdev->dispc_channel;
491
492	WARN_ON(dst != dssdev->dst);
493
494	if (dst != dssdev->dst)
495		return;
496
497	omapdss_output_unset_device(dssdev);
498
499	dss_mgr_disconnect(channel, dssdev);
500}
501
502static int hdmi_read_edid(struct omap_dss_device *dssdev,
503		u8 *edid, int len)
504{
505	bool need_enable;
506	int r;
507
508	need_enable = hdmi.core_enabled == false;
509
510	if (need_enable) {
511		r = hdmi_core_enable(dssdev);
512		if (r)
513			return r;
514	}
515
516	r = read_edid(edid, len);
517
518	if (need_enable)
519		hdmi_core_disable(dssdev);
520
521	return r;
522}
523
524static int hdmi_set_infoframe(struct omap_dss_device *dssdev,
525		const struct hdmi_avi_infoframe *avi)
526{
527	hdmi.cfg.infoframe = *avi;
528	return 0;
529}
530
531static int hdmi_set_hdmi_mode(struct omap_dss_device *dssdev,
532		bool hdmi_mode)
533{
534	hdmi.cfg.hdmi_dvi_mode = hdmi_mode ? HDMI_HDMI : HDMI_DVI;
535	return 0;
536}
537
538static const struct omapdss_hdmi_ops hdmi_ops = {
539	.connect		= hdmi_connect,
540	.disconnect		= hdmi_disconnect,
541
542	.enable			= hdmi_display_enable,
543	.disable		= hdmi_display_disable,
544
545	.check_timings		= hdmi_display_check_timing,
546	.set_timings		= hdmi_display_set_timing,
547	.get_timings		= hdmi_display_get_timings,
548
549	.read_edid		= hdmi_read_edid,
550	.set_infoframe		= hdmi_set_infoframe,
551	.set_hdmi_mode		= hdmi_set_hdmi_mode,
552};
553
554static void hdmi_init_output(struct platform_device *pdev)
555{
556	struct omap_dss_device *out = &hdmi.output;
557
558	out->dev = &pdev->dev;
559	out->id = OMAP_DSS_OUTPUT_HDMI;
560	out->output_type = OMAP_DISPLAY_TYPE_HDMI;
561	out->name = "hdmi.0";
562	out->dispc_channel = OMAP_DSS_CHANNEL_DIGIT;
563	out->ops.hdmi = &hdmi_ops;
564	out->owner = THIS_MODULE;
565
566	omapdss_register_output(out);
567}
568
569static void hdmi_uninit_output(struct platform_device *pdev)
570{
571	struct omap_dss_device *out = &hdmi.output;
572
573	omapdss_unregister_output(out);
574}
575
576static int hdmi_probe_of(struct platform_device *pdev)
577{
578	struct device_node *node = pdev->dev.of_node;
579	struct device_node *ep;
580	int r;
581
582	ep = omapdss_of_get_first_endpoint(node);
583	if (!ep)
584		return 0;
585
586	r = hdmi_parse_lanes_of(pdev, ep, &hdmi.phy);
587	if (r)
588		goto err;
589
590	of_node_put(ep);
591	return 0;
592
593err:
594	of_node_put(ep);
595	return r;
596}
597
598/* Audio callbacks */
599static int hdmi_audio_startup(struct device *dev,
600			      void (*abort_cb)(struct device *dev))
601{
602	struct omap_hdmi *hd = dev_get_drvdata(dev);
603	int ret = 0;
604
605	mutex_lock(&hd->lock);
606
607	if (!hdmi_mode_has_audio(&hd->cfg) || !hd->display_enabled) {
608		ret = -EPERM;
609		goto out;
610	}
611
612	hd->audio_abort_cb = abort_cb;
613
614out:
615	mutex_unlock(&hd->lock);
616
617	return ret;
618}
619
620static int hdmi_audio_shutdown(struct device *dev)
621{
622	struct omap_hdmi *hd = dev_get_drvdata(dev);
623
624	mutex_lock(&hd->lock);
625	hd->audio_abort_cb = NULL;
626	hd->audio_configured = false;
627	hd->audio_playing = false;
628	mutex_unlock(&hd->lock);
629
630	return 0;
631}
632
633static int hdmi_audio_start(struct device *dev)
634{
635	struct omap_hdmi *hd = dev_get_drvdata(dev);
636	unsigned long flags;
637
638	WARN_ON(!hdmi_mode_has_audio(&hd->cfg));
639
640	spin_lock_irqsave(&hd->audio_playing_lock, flags);
641
642	if (hd->display_enabled)
643		hdmi_start_audio_stream(hd);
644	hd->audio_playing = true;
645
646	spin_unlock_irqrestore(&hd->audio_playing_lock, flags);
647	return 0;
648}
649
650static void hdmi_audio_stop(struct device *dev)
651{
652	struct omap_hdmi *hd = dev_get_drvdata(dev);
653	unsigned long flags;
654
655	WARN_ON(!hdmi_mode_has_audio(&hd->cfg));
656
657	spin_lock_irqsave(&hd->audio_playing_lock, flags);
658
659	if (hd->display_enabled)
660		hdmi_stop_audio_stream(hd);
661	hd->audio_playing = false;
662
663	spin_unlock_irqrestore(&hd->audio_playing_lock, flags);
664}
665
666static int hdmi_audio_config(struct device *dev,
667			     struct omap_dss_audio *dss_audio)
668{
669	struct omap_hdmi *hd = dev_get_drvdata(dev);
670	int ret;
671
672	mutex_lock(&hd->lock);
673
674	if (!hdmi_mode_has_audio(&hd->cfg) || !hd->display_enabled) {
675		ret = -EPERM;
676		goto out;
677	}
678
679	ret = hdmi5_audio_config(&hd->core, &hd->wp, dss_audio,
680				 hd->cfg.timings.pixelclock);
681
682	if (!ret) {
683		hd->audio_configured = true;
684		hd->audio_config = *dss_audio;
685	}
686out:
687	mutex_unlock(&hd->lock);
688
689	return ret;
690}
691
692static const struct omap_hdmi_audio_ops hdmi_audio_ops = {
693	.audio_startup = hdmi_audio_startup,
694	.audio_shutdown = hdmi_audio_shutdown,
695	.audio_start = hdmi_audio_start,
696	.audio_stop = hdmi_audio_stop,
697	.audio_config = hdmi_audio_config,
698};
699
700static int hdmi_audio_register(struct device *dev)
701{
702	struct omap_hdmi_audio_pdata pdata = {
703		.dev = dev,
704		.dss_version = omapdss_get_version(),
705		.audio_dma_addr = hdmi_wp_get_audio_dma_addr(&hdmi.wp),
706		.ops = &hdmi_audio_ops,
707	};
708
709	hdmi.audio_pdev = platform_device_register_data(
710		dev, "omap-hdmi-audio", PLATFORM_DEVID_AUTO,
711		&pdata, sizeof(pdata));
712
713	if (IS_ERR(hdmi.audio_pdev))
714		return PTR_ERR(hdmi.audio_pdev);
715
716	hdmi_runtime_get();
717	hdmi.wp_idlemode =
718		REG_GET(hdmi.wp.base, HDMI_WP_SYSCONFIG, 3, 2);
719	hdmi_runtime_put();
720
721	return 0;
722}
723
724/* HDMI HW IP initialisation */
725static int hdmi5_bind(struct device *dev, struct device *master, void *data)
726{
727	struct platform_device *pdev = to_platform_device(dev);
728	int r;
729	int irq;
730
731	hdmi.pdev = pdev;
732	dev_set_drvdata(&pdev->dev, &hdmi);
733
734	mutex_init(&hdmi.lock);
735	spin_lock_init(&hdmi.audio_playing_lock);
736
737	if (pdev->dev.of_node) {
738		r = hdmi_probe_of(pdev);
739		if (r)
740			return r;
741	}
742
743	r = hdmi_wp_init(pdev, &hdmi.wp);
744	if (r)
745		return r;
746
747	r = hdmi_pll_init(pdev, &hdmi.pll, &hdmi.wp);
748	if (r)
749		return r;
750
751	r = hdmi_phy_init(pdev, &hdmi.phy);
752	if (r)
753		goto err;
754
755	r = hdmi5_core_init(pdev, &hdmi.core);
756	if (r)
757		goto err;
758
759	irq = platform_get_irq(pdev, 0);
760	if (irq < 0) {
761		DSSERR("platform_get_irq failed\n");
762		r = -ENODEV;
763		goto err;
764	}
765
766	r = devm_request_threaded_irq(&pdev->dev, irq,
767			NULL, hdmi_irq_handler,
768			IRQF_ONESHOT, "OMAP HDMI", &hdmi.wp);
769	if (r) {
770		DSSERR("HDMI IRQ request failed\n");
771		goto err;
772	}
773
774	pm_runtime_enable(&pdev->dev);
775
776	hdmi_init_output(pdev);
777
778	r = hdmi_audio_register(&pdev->dev);
779	if (r) {
780		DSSERR("Registering HDMI audio failed %d\n", r);
781		hdmi_uninit_output(pdev);
782		pm_runtime_disable(&pdev->dev);
783		return r;
784	}
785
786	dss_debugfs_create_file("hdmi", hdmi_dump_regs);
787
788	return 0;
789err:
790	hdmi_pll_uninit(&hdmi.pll);
791	return r;
792}
793
794static void hdmi5_unbind(struct device *dev, struct device *master, void *data)
795{
796	struct platform_device *pdev = to_platform_device(dev);
797
798	if (hdmi.audio_pdev)
799		platform_device_unregister(hdmi.audio_pdev);
800
801	hdmi_uninit_output(pdev);
802
803	hdmi_pll_uninit(&hdmi.pll);
804
805	pm_runtime_disable(&pdev->dev);
806}
807
808static const struct component_ops hdmi5_component_ops = {
809	.bind	= hdmi5_bind,
810	.unbind	= hdmi5_unbind,
811};
812
813static int hdmi5_probe(struct platform_device *pdev)
814{
815	return component_add(&pdev->dev, &hdmi5_component_ops);
816}
817
818static int hdmi5_remove(struct platform_device *pdev)
819{
820	component_del(&pdev->dev, &hdmi5_component_ops);
821	return 0;
822}
823
824static int hdmi_runtime_suspend(struct device *dev)
825{
826	dispc_runtime_put();
827
828	return 0;
829}
830
831static int hdmi_runtime_resume(struct device *dev)
832{
833	int r;
834
835	r = dispc_runtime_get();
836	if (r < 0)
837		return r;
838
839	return 0;
840}
841
842static const struct dev_pm_ops hdmi_pm_ops = {
843	.runtime_suspend = hdmi_runtime_suspend,
844	.runtime_resume = hdmi_runtime_resume,
845};
846
847static const struct of_device_id hdmi_of_match[] = {
848	{ .compatible = "ti,omap5-hdmi", },
849	{ .compatible = "ti,dra7-hdmi", },
850	{},
851};
852
853static struct platform_driver omapdss_hdmihw_driver = {
854	.probe		= hdmi5_probe,
855	.remove		= hdmi5_remove,
856	.driver         = {
857		.name   = "omapdss_hdmi5",
858		.pm	= &hdmi_pm_ops,
859		.of_match_table = hdmi_of_match,
860		.suppress_bind_attrs = true,
861	},
862};
863
864int __init hdmi5_init_platform_driver(void)
865{
866	return platform_driver_register(&omapdss_hdmihw_driver);
867}
868
869void hdmi5_uninit_platform_driver(void)
870{
871	platform_driver_unregister(&omapdss_hdmihw_driver);
872}
v4.10.11
  1/*
  2 * HDMI driver for OMAP5
  3 *
  4 * Copyright (C) 2014 Texas Instruments Incorporated
  5 *
  6 * Authors:
  7 *	Yong Zhi
  8 *	Mythri pk
  9 *	Archit Taneja <archit@ti.com>
 10 *	Tomi Valkeinen <tomi.valkeinen@ti.com>
 11 *
 12 * This program is free software; you can redistribute it and/or modify it
 13 * under the terms of the GNU General Public License version 2 as published by
 14 * the Free Software Foundation.
 15 *
 16 * This program is distributed in the hope that it will be useful, but WITHOUT
 17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 18 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 19 * more details.
 20 *
 21 * You should have received a copy of the GNU General Public License along with
 22 * this program.  If not, see <http://www.gnu.org/licenses/>.
 23 */
 24
 25#define DSS_SUBSYS_NAME "HDMI"
 26
 27#include <linux/kernel.h>
 28#include <linux/module.h>
 29#include <linux/err.h>
 30#include <linux/io.h>
 31#include <linux/interrupt.h>
 32#include <linux/mutex.h>
 33#include <linux/delay.h>
 34#include <linux/string.h>
 35#include <linux/platform_device.h>
 36#include <linux/pm_runtime.h>
 37#include <linux/clk.h>
 38#include <linux/gpio.h>
 39#include <linux/regulator/consumer.h>
 40#include <linux/component.h>
 41#include <linux/of.h>
 42#include <sound/omap-hdmi-audio.h>
 43
 44#include "omapdss.h"
 45#include "hdmi5_core.h"
 46#include "dss.h"
 47#include "dss_features.h"
 48
 49static struct omap_hdmi hdmi;
 50
 51static int hdmi_runtime_get(void)
 52{
 53	int r;
 54
 55	DSSDBG("hdmi_runtime_get\n");
 56
 57	r = pm_runtime_get_sync(&hdmi.pdev->dev);
 58	WARN_ON(r < 0);
 59	if (r < 0)
 60		return r;
 61
 62	return 0;
 63}
 64
 65static void hdmi_runtime_put(void)
 66{
 67	int r;
 68
 69	DSSDBG("hdmi_runtime_put\n");
 70
 71	r = pm_runtime_put_sync(&hdmi.pdev->dev);
 72	WARN_ON(r < 0 && r != -ENOSYS);
 73}
 74
 75static irqreturn_t hdmi_irq_handler(int irq, void *data)
 76{
 77	struct hdmi_wp_data *wp = data;
 78	u32 irqstatus;
 79
 80	irqstatus = hdmi_wp_get_irqstatus(wp);
 81	hdmi_wp_set_irqstatus(wp, irqstatus);
 82
 83	if ((irqstatus & HDMI_IRQ_LINK_CONNECT) &&
 84			irqstatus & HDMI_IRQ_LINK_DISCONNECT) {
 85		u32 v;
 86		/*
 87		 * If we get both connect and disconnect interrupts at the same
 88		 * time, turn off the PHY, clear interrupts, and restart, which
 89		 * raises connect interrupt if a cable is connected, or nothing
 90		 * if cable is not connected.
 91		 */
 92
 93		hdmi_wp_set_phy_pwr(wp, HDMI_PHYPWRCMD_OFF);
 94
 95		/*
 96		 * We always get bogus CONNECT & DISCONNECT interrupts when
 97		 * setting the PHY to LDOON. To ignore those, we force the RXDET
 98		 * line to 0 until the PHY power state has been changed.
 99		 */
100		v = hdmi_read_reg(hdmi.phy.base, HDMI_TXPHY_PAD_CFG_CTRL);
101		v = FLD_MOD(v, 1, 15, 15); /* FORCE_RXDET_HIGH */
102		v = FLD_MOD(v, 0, 14, 7); /* RXDET_LINE */
103		hdmi_write_reg(hdmi.phy.base, HDMI_TXPHY_PAD_CFG_CTRL, v);
104
105		hdmi_wp_set_irqstatus(wp, HDMI_IRQ_LINK_CONNECT |
106				HDMI_IRQ_LINK_DISCONNECT);
107
108		hdmi_wp_set_phy_pwr(wp, HDMI_PHYPWRCMD_LDOON);
109
110		REG_FLD_MOD(hdmi.phy.base, HDMI_TXPHY_PAD_CFG_CTRL, 0, 15, 15);
111
112	} else if (irqstatus & HDMI_IRQ_LINK_CONNECT) {
113		hdmi_wp_set_phy_pwr(wp, HDMI_PHYPWRCMD_TXON);
114	} else if (irqstatus & HDMI_IRQ_LINK_DISCONNECT) {
115		hdmi_wp_set_phy_pwr(wp, HDMI_PHYPWRCMD_LDOON);
116	}
117
118	return IRQ_HANDLED;
119}
120
121static int hdmi_init_regulator(void)
122{
 
123	struct regulator *reg;
124
125	if (hdmi.vdda_reg != NULL)
126		return 0;
127
128	reg = devm_regulator_get(&hdmi.pdev->dev, "vdda");
129	if (IS_ERR(reg)) {
130		DSSERR("can't get VDDA regulator\n");
131		return PTR_ERR(reg);
132	}
133
 
 
 
 
 
 
 
 
 
134	hdmi.vdda_reg = reg;
135
136	return 0;
137}
138
139static int hdmi_power_on_core(struct omap_dss_device *dssdev)
140{
141	int r;
142
143	r = regulator_enable(hdmi.vdda_reg);
144	if (r)
145		return r;
146
147	r = hdmi_runtime_get();
148	if (r)
149		goto err_runtime_get;
150
151	/* Make selection of HDMI in DSS */
152	dss_select_hdmi_venc_clk_source(DSS_HDMI_M_PCLK);
153
154	hdmi.core_enabled = true;
155
156	return 0;
157
158err_runtime_get:
159	regulator_disable(hdmi.vdda_reg);
160
161	return r;
162}
163
164static void hdmi_power_off_core(struct omap_dss_device *dssdev)
165{
166	hdmi.core_enabled = false;
167
168	hdmi_runtime_put();
169	regulator_disable(hdmi.vdda_reg);
170}
171
172static int hdmi_power_on_full(struct omap_dss_device *dssdev)
173{
174	int r;
175	struct videomode *vm;
176	enum omap_channel channel = dssdev->dispc_channel;
177	struct dss_pll_clock_info hdmi_cinfo = { 0 };
178	unsigned pc;
179
180	r = hdmi_power_on_core(dssdev);
181	if (r)
182		return r;
183
184	vm = &hdmi.cfg.vm;
185
186	DSSDBG("hdmi_power_on hactive= %d vactive = %d\n", vm->hactive,
187	       vm->vactive);
188
189	pc = vm->pixelclock;
190	if (vm->flags & DISPLAY_FLAGS_DOUBLECLK)
191		pc *= 2;
192
193	/* DSS_HDMI_TCLK is bitclk / 10 */
194	pc *= 10;
195
196	dss_pll_calc_b(&hdmi.pll.pll, clk_get_rate(hdmi.pll.pll.clkin),
197		pc, &hdmi_cinfo);
198
199	/* disable and clear irqs */
200	hdmi_wp_clear_irqenable(&hdmi.wp, 0xffffffff);
201	hdmi_wp_set_irqstatus(&hdmi.wp,
202			hdmi_wp_get_irqstatus(&hdmi.wp));
203
204	r = dss_pll_enable(&hdmi.pll.pll);
205	if (r) {
206		DSSERR("Failed to enable PLL\n");
207		goto err_pll_enable;
208	}
209
210	r = dss_pll_set_config(&hdmi.pll.pll, &hdmi_cinfo);
211	if (r) {
212		DSSERR("Failed to configure PLL\n");
213		goto err_pll_cfg;
214	}
215
216	r = hdmi_phy_configure(&hdmi.phy, hdmi_cinfo.clkdco,
217		hdmi_cinfo.clkout[0]);
218	if (r) {
219		DSSDBG("Failed to start PHY\n");
220		goto err_phy_cfg;
221	}
222
223	r = hdmi_wp_set_phy_pwr(&hdmi.wp, HDMI_PHYPWRCMD_LDOON);
224	if (r)
225		goto err_phy_pwr;
226
227	hdmi5_configure(&hdmi.core, &hdmi.wp, &hdmi.cfg);
228
 
 
 
229	/* tv size */
230	dss_mgr_set_timings(channel, vm);
231
232	r = dss_mgr_enable(channel);
233	if (r)
234		goto err_mgr_enable;
235
236	r = hdmi_wp_video_start(&hdmi.wp);
237	if (r)
238		goto err_vid_enable;
239
240	hdmi_wp_set_irqenable(&hdmi.wp,
241			HDMI_IRQ_LINK_CONNECT | HDMI_IRQ_LINK_DISCONNECT);
242
243	return 0;
244
245err_vid_enable:
246	dss_mgr_disable(channel);
247err_mgr_enable:
248	hdmi_wp_set_phy_pwr(&hdmi.wp, HDMI_PHYPWRCMD_OFF);
249err_phy_pwr:
250err_phy_cfg:
251err_pll_cfg:
252	dss_pll_disable(&hdmi.pll.pll);
253err_pll_enable:
254	hdmi_power_off_core(dssdev);
255	return -EIO;
256}
257
258static void hdmi_power_off_full(struct omap_dss_device *dssdev)
259{
260	enum omap_channel channel = dssdev->dispc_channel;
261
262	hdmi_wp_clear_irqenable(&hdmi.wp, 0xffffffff);
263
264	hdmi_wp_video_stop(&hdmi.wp);
265
266	dss_mgr_disable(channel);
267
268	hdmi_wp_set_phy_pwr(&hdmi.wp, HDMI_PHYPWRCMD_OFF);
269
270	dss_pll_disable(&hdmi.pll.pll);
271
272	hdmi_power_off_core(dssdev);
273}
274
275static int hdmi_display_check_timing(struct omap_dss_device *dssdev,
276				     struct videomode *vm)
277{
278	if (!dispc_mgr_timings_ok(dssdev->dispc_channel, vm))
279		return -EINVAL;
280
281	return 0;
282}
283
284static void hdmi_display_set_timing(struct omap_dss_device *dssdev,
285				    struct videomode *vm)
286{
287	mutex_lock(&hdmi.lock);
288
289	hdmi.cfg.vm = *vm;
290
291	dispc_set_tv_pclk(vm->pixelclock);
292
293	mutex_unlock(&hdmi.lock);
294}
295
296static void hdmi_display_get_timings(struct omap_dss_device *dssdev,
297				     struct videomode *vm)
298{
299	*vm = hdmi.cfg.vm;
300}
301
302static void hdmi_dump_regs(struct seq_file *s)
303{
304	mutex_lock(&hdmi.lock);
305
306	if (hdmi_runtime_get()) {
307		mutex_unlock(&hdmi.lock);
308		return;
309	}
310
311	hdmi_wp_dump(&hdmi.wp, s);
312	hdmi_pll_dump(&hdmi.pll, s);
313	hdmi_phy_dump(&hdmi.phy, s);
314	hdmi5_core_dump(&hdmi.core, s);
315
316	hdmi_runtime_put();
317	mutex_unlock(&hdmi.lock);
318}
319
320static int read_edid(u8 *buf, int len)
321{
322	int r;
323	int idlemode;
324
325	mutex_lock(&hdmi.lock);
326
327	r = hdmi_runtime_get();
328	BUG_ON(r);
329
330	idlemode = REG_GET(hdmi.wp.base, HDMI_WP_SYSCONFIG, 3, 2);
331	/* No-idle mode */
332	REG_FLD_MOD(hdmi.wp.base, HDMI_WP_SYSCONFIG, 1, 3, 2);
333
334	r = hdmi5_read_edid(&hdmi.core,  buf, len);
335
336	REG_FLD_MOD(hdmi.wp.base, HDMI_WP_SYSCONFIG, idlemode, 3, 2);
337
338	hdmi_runtime_put();
339	mutex_unlock(&hdmi.lock);
340
341	return r;
342}
343
344static void hdmi_start_audio_stream(struct omap_hdmi *hd)
345{
346	REG_FLD_MOD(hdmi.wp.base, HDMI_WP_SYSCONFIG, 1, 3, 2);
347	hdmi_wp_audio_enable(&hd->wp, true);
348	hdmi_wp_audio_core_req_enable(&hd->wp, true);
349}
350
351static void hdmi_stop_audio_stream(struct omap_hdmi *hd)
352{
353	hdmi_wp_audio_core_req_enable(&hd->wp, false);
354	hdmi_wp_audio_enable(&hd->wp, false);
355	REG_FLD_MOD(hd->wp.base, HDMI_WP_SYSCONFIG, hd->wp_idlemode, 3, 2);
356}
357
358static int hdmi_display_enable(struct omap_dss_device *dssdev)
359{
360	struct omap_dss_device *out = &hdmi.output;
361	unsigned long flags;
362	int r = 0;
363
364	DSSDBG("ENTER hdmi_display_enable\n");
365
366	mutex_lock(&hdmi.lock);
367
368	if (!out->dispc_channel_connected) {
369		DSSERR("failed to enable display: no output/manager\n");
370		r = -ENODEV;
371		goto err0;
372	}
373
374	r = hdmi_power_on_full(dssdev);
375	if (r) {
376		DSSERR("failed to power on device\n");
377		goto err0;
378	}
379
380	if (hdmi.audio_configured) {
381		r = hdmi5_audio_config(&hdmi.core, &hdmi.wp, &hdmi.audio_config,
382				       hdmi.cfg.vm.pixelclock);
383		if (r) {
384			DSSERR("Error restoring audio configuration: %d", r);
385			hdmi.audio_abort_cb(&hdmi.pdev->dev);
386			hdmi.audio_configured = false;
387		}
388	}
389
390	spin_lock_irqsave(&hdmi.audio_playing_lock, flags);
391	if (hdmi.audio_configured && hdmi.audio_playing)
392		hdmi_start_audio_stream(&hdmi);
393	hdmi.display_enabled = true;
394	spin_unlock_irqrestore(&hdmi.audio_playing_lock, flags);
395
396	mutex_unlock(&hdmi.lock);
397	return 0;
398
399err0:
400	mutex_unlock(&hdmi.lock);
401	return r;
402}
403
404static void hdmi_display_disable(struct omap_dss_device *dssdev)
405{
406	unsigned long flags;
407
408	DSSDBG("Enter hdmi_display_disable\n");
409
410	mutex_lock(&hdmi.lock);
411
412	spin_lock_irqsave(&hdmi.audio_playing_lock, flags);
413	hdmi_stop_audio_stream(&hdmi);
414	hdmi.display_enabled = false;
415	spin_unlock_irqrestore(&hdmi.audio_playing_lock, flags);
416
417	hdmi_power_off_full(dssdev);
418
419	mutex_unlock(&hdmi.lock);
420}
421
422static int hdmi_core_enable(struct omap_dss_device *dssdev)
423{
424	int r = 0;
425
426	DSSDBG("ENTER omapdss_hdmi_core_enable\n");
427
428	mutex_lock(&hdmi.lock);
429
430	r = hdmi_power_on_core(dssdev);
431	if (r) {
432		DSSERR("failed to power on device\n");
433		goto err0;
434	}
435
436	mutex_unlock(&hdmi.lock);
437	return 0;
438
439err0:
440	mutex_unlock(&hdmi.lock);
441	return r;
442}
443
444static void hdmi_core_disable(struct omap_dss_device *dssdev)
445{
446	DSSDBG("Enter omapdss_hdmi_core_disable\n");
447
448	mutex_lock(&hdmi.lock);
449
450	hdmi_power_off_core(dssdev);
451
452	mutex_unlock(&hdmi.lock);
453}
454
455static int hdmi_connect(struct omap_dss_device *dssdev,
456		struct omap_dss_device *dst)
457{
458	enum omap_channel channel = dssdev->dispc_channel;
459	int r;
460
461	r = hdmi_init_regulator();
462	if (r)
463		return r;
464
465	r = dss_mgr_connect(channel, dssdev);
466	if (r)
467		return r;
468
469	r = omapdss_output_set_device(dssdev, dst);
470	if (r) {
471		DSSERR("failed to connect output to new device: %s\n",
472				dst->name);
473		dss_mgr_disconnect(channel, dssdev);
474		return r;
475	}
476
477	return 0;
478}
479
480static void hdmi_disconnect(struct omap_dss_device *dssdev,
481		struct omap_dss_device *dst)
482{
483	enum omap_channel channel = dssdev->dispc_channel;
484
485	WARN_ON(dst != dssdev->dst);
486
487	if (dst != dssdev->dst)
488		return;
489
490	omapdss_output_unset_device(dssdev);
491
492	dss_mgr_disconnect(channel, dssdev);
493}
494
495static int hdmi_read_edid(struct omap_dss_device *dssdev,
496		u8 *edid, int len)
497{
498	bool need_enable;
499	int r;
500
501	need_enable = hdmi.core_enabled == false;
502
503	if (need_enable) {
504		r = hdmi_core_enable(dssdev);
505		if (r)
506			return r;
507	}
508
509	r = read_edid(edid, len);
510
511	if (need_enable)
512		hdmi_core_disable(dssdev);
513
514	return r;
515}
516
517static int hdmi_set_infoframe(struct omap_dss_device *dssdev,
518		const struct hdmi_avi_infoframe *avi)
519{
520	hdmi.cfg.infoframe = *avi;
521	return 0;
522}
523
524static int hdmi_set_hdmi_mode(struct omap_dss_device *dssdev,
525		bool hdmi_mode)
526{
527	hdmi.cfg.hdmi_dvi_mode = hdmi_mode ? HDMI_HDMI : HDMI_DVI;
528	return 0;
529}
530
531static const struct omapdss_hdmi_ops hdmi_ops = {
532	.connect		= hdmi_connect,
533	.disconnect		= hdmi_disconnect,
534
535	.enable			= hdmi_display_enable,
536	.disable		= hdmi_display_disable,
537
538	.check_timings		= hdmi_display_check_timing,
539	.set_timings		= hdmi_display_set_timing,
540	.get_timings		= hdmi_display_get_timings,
541
542	.read_edid		= hdmi_read_edid,
543	.set_infoframe		= hdmi_set_infoframe,
544	.set_hdmi_mode		= hdmi_set_hdmi_mode,
545};
546
547static void hdmi_init_output(struct platform_device *pdev)
548{
549	struct omap_dss_device *out = &hdmi.output;
550
551	out->dev = &pdev->dev;
552	out->id = OMAP_DSS_OUTPUT_HDMI;
553	out->output_type = OMAP_DISPLAY_TYPE_HDMI;
554	out->name = "hdmi.0";
555	out->dispc_channel = OMAP_DSS_CHANNEL_DIGIT;
556	out->ops.hdmi = &hdmi_ops;
557	out->owner = THIS_MODULE;
558
559	omapdss_register_output(out);
560}
561
562static void hdmi_uninit_output(struct platform_device *pdev)
563{
564	struct omap_dss_device *out = &hdmi.output;
565
566	omapdss_unregister_output(out);
567}
568
569static int hdmi_probe_of(struct platform_device *pdev)
570{
571	struct device_node *node = pdev->dev.of_node;
572	struct device_node *ep;
573	int r;
574
575	ep = omapdss_of_get_first_endpoint(node);
576	if (!ep)
577		return 0;
578
579	r = hdmi_parse_lanes_of(pdev, ep, &hdmi.phy);
580	if (r)
581		goto err;
582
583	of_node_put(ep);
584	return 0;
585
586err:
587	of_node_put(ep);
588	return r;
589}
590
591/* Audio callbacks */
592static int hdmi_audio_startup(struct device *dev,
593			      void (*abort_cb)(struct device *dev))
594{
595	struct omap_hdmi *hd = dev_get_drvdata(dev);
596	int ret = 0;
597
598	mutex_lock(&hd->lock);
599
600	if (!hdmi_mode_has_audio(&hd->cfg) || !hd->display_enabled) {
601		ret = -EPERM;
602		goto out;
603	}
604
605	hd->audio_abort_cb = abort_cb;
606
607out:
608	mutex_unlock(&hd->lock);
609
610	return ret;
611}
612
613static int hdmi_audio_shutdown(struct device *dev)
614{
615	struct omap_hdmi *hd = dev_get_drvdata(dev);
616
617	mutex_lock(&hd->lock);
618	hd->audio_abort_cb = NULL;
619	hd->audio_configured = false;
620	hd->audio_playing = false;
621	mutex_unlock(&hd->lock);
622
623	return 0;
624}
625
626static int hdmi_audio_start(struct device *dev)
627{
628	struct omap_hdmi *hd = dev_get_drvdata(dev);
629	unsigned long flags;
630
631	WARN_ON(!hdmi_mode_has_audio(&hd->cfg));
632
633	spin_lock_irqsave(&hd->audio_playing_lock, flags);
634
635	if (hd->display_enabled)
636		hdmi_start_audio_stream(hd);
637	hd->audio_playing = true;
638
639	spin_unlock_irqrestore(&hd->audio_playing_lock, flags);
640	return 0;
641}
642
643static void hdmi_audio_stop(struct device *dev)
644{
645	struct omap_hdmi *hd = dev_get_drvdata(dev);
646	unsigned long flags;
647
648	WARN_ON(!hdmi_mode_has_audio(&hd->cfg));
649
650	spin_lock_irqsave(&hd->audio_playing_lock, flags);
651
652	if (hd->display_enabled)
653		hdmi_stop_audio_stream(hd);
654	hd->audio_playing = false;
655
656	spin_unlock_irqrestore(&hd->audio_playing_lock, flags);
657}
658
659static int hdmi_audio_config(struct device *dev,
660			     struct omap_dss_audio *dss_audio)
661{
662	struct omap_hdmi *hd = dev_get_drvdata(dev);
663	int ret;
664
665	mutex_lock(&hd->lock);
666
667	if (!hdmi_mode_has_audio(&hd->cfg) || !hd->display_enabled) {
668		ret = -EPERM;
669		goto out;
670	}
671
672	ret = hdmi5_audio_config(&hd->core, &hd->wp, dss_audio,
673				 hd->cfg.vm.pixelclock);
674
675	if (!ret) {
676		hd->audio_configured = true;
677		hd->audio_config = *dss_audio;
678	}
679out:
680	mutex_unlock(&hd->lock);
681
682	return ret;
683}
684
685static const struct omap_hdmi_audio_ops hdmi_audio_ops = {
686	.audio_startup = hdmi_audio_startup,
687	.audio_shutdown = hdmi_audio_shutdown,
688	.audio_start = hdmi_audio_start,
689	.audio_stop = hdmi_audio_stop,
690	.audio_config = hdmi_audio_config,
691};
692
693static int hdmi_audio_register(struct device *dev)
694{
695	struct omap_hdmi_audio_pdata pdata = {
696		.dev = dev,
697		.dss_version = omapdss_get_version(),
698		.audio_dma_addr = hdmi_wp_get_audio_dma_addr(&hdmi.wp),
699		.ops = &hdmi_audio_ops,
700	};
701
702	hdmi.audio_pdev = platform_device_register_data(
703		dev, "omap-hdmi-audio", PLATFORM_DEVID_AUTO,
704		&pdata, sizeof(pdata));
705
706	if (IS_ERR(hdmi.audio_pdev))
707		return PTR_ERR(hdmi.audio_pdev);
708
709	hdmi_runtime_get();
710	hdmi.wp_idlemode =
711		REG_GET(hdmi.wp.base, HDMI_WP_SYSCONFIG, 3, 2);
712	hdmi_runtime_put();
713
714	return 0;
715}
716
717/* HDMI HW IP initialisation */
718static int hdmi5_bind(struct device *dev, struct device *master, void *data)
719{
720	struct platform_device *pdev = to_platform_device(dev);
721	int r;
722	int irq;
723
724	hdmi.pdev = pdev;
725	dev_set_drvdata(&pdev->dev, &hdmi);
726
727	mutex_init(&hdmi.lock);
728	spin_lock_init(&hdmi.audio_playing_lock);
729
730	if (pdev->dev.of_node) {
731		r = hdmi_probe_of(pdev);
732		if (r)
733			return r;
734	}
735
736	r = hdmi_wp_init(pdev, &hdmi.wp);
737	if (r)
738		return r;
739
740	r = hdmi_pll_init(pdev, &hdmi.pll, &hdmi.wp);
741	if (r)
742		return r;
743
744	r = hdmi_phy_init(pdev, &hdmi.phy);
745	if (r)
746		goto err;
747
748	r = hdmi5_core_init(pdev, &hdmi.core);
749	if (r)
750		goto err;
751
752	irq = platform_get_irq(pdev, 0);
753	if (irq < 0) {
754		DSSERR("platform_get_irq failed\n");
755		r = -ENODEV;
756		goto err;
757	}
758
759	r = devm_request_threaded_irq(&pdev->dev, irq,
760			NULL, hdmi_irq_handler,
761			IRQF_ONESHOT, "OMAP HDMI", &hdmi.wp);
762	if (r) {
763		DSSERR("HDMI IRQ request failed\n");
764		goto err;
765	}
766
767	pm_runtime_enable(&pdev->dev);
768
769	hdmi_init_output(pdev);
770
771	r = hdmi_audio_register(&pdev->dev);
772	if (r) {
773		DSSERR("Registering HDMI audio failed %d\n", r);
774		hdmi_uninit_output(pdev);
775		pm_runtime_disable(&pdev->dev);
776		return r;
777	}
778
779	dss_debugfs_create_file("hdmi", hdmi_dump_regs);
780
781	return 0;
782err:
783	hdmi_pll_uninit(&hdmi.pll);
784	return r;
785}
786
787static void hdmi5_unbind(struct device *dev, struct device *master, void *data)
788{
789	struct platform_device *pdev = to_platform_device(dev);
790
791	if (hdmi.audio_pdev)
792		platform_device_unregister(hdmi.audio_pdev);
793
794	hdmi_uninit_output(pdev);
795
796	hdmi_pll_uninit(&hdmi.pll);
797
798	pm_runtime_disable(&pdev->dev);
799}
800
801static const struct component_ops hdmi5_component_ops = {
802	.bind	= hdmi5_bind,
803	.unbind	= hdmi5_unbind,
804};
805
806static int hdmi5_probe(struct platform_device *pdev)
807{
808	return component_add(&pdev->dev, &hdmi5_component_ops);
809}
810
811static int hdmi5_remove(struct platform_device *pdev)
812{
813	component_del(&pdev->dev, &hdmi5_component_ops);
814	return 0;
815}
816
817static int hdmi_runtime_suspend(struct device *dev)
818{
819	dispc_runtime_put();
820
821	return 0;
822}
823
824static int hdmi_runtime_resume(struct device *dev)
825{
826	int r;
827
828	r = dispc_runtime_get();
829	if (r < 0)
830		return r;
831
832	return 0;
833}
834
835static const struct dev_pm_ops hdmi_pm_ops = {
836	.runtime_suspend = hdmi_runtime_suspend,
837	.runtime_resume = hdmi_runtime_resume,
838};
839
840static const struct of_device_id hdmi_of_match[] = {
841	{ .compatible = "ti,omap5-hdmi", },
842	{ .compatible = "ti,dra7-hdmi", },
843	{},
844};
845
846static struct platform_driver omapdss_hdmihw_driver = {
847	.probe		= hdmi5_probe,
848	.remove		= hdmi5_remove,
849	.driver         = {
850		.name   = "omapdss_hdmi5",
851		.pm	= &hdmi_pm_ops,
852		.of_match_table = hdmi_of_match,
853		.suppress_bind_attrs = true,
854	},
855};
856
857int __init hdmi5_init_platform_driver(void)
858{
859	return platform_driver_register(&omapdss_hdmihw_driver);
860}
861
862void hdmi5_uninit_platform_driver(void)
863{
864	platform_driver_unregister(&omapdss_hdmihw_driver);
865}