Loading...
1/*
2 * Copyright © 2006-2010 Intel Corporation
3 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Dave Airlie <airlied@linux.ie>
27 * Jesse Barnes <jesse.barnes@intel.com>
28 * Chris Wilson <chris@chris-wilson.co.uk>
29 */
30
31#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
32
33#include <linux/kernel.h>
34#include <linux/moduleparam.h>
35#include <linux/pwm.h>
36#include "intel_drv.h"
37
38#define CRC_PMIC_PWM_PERIOD_NS 21333
39
40void
41intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
42 struct drm_display_mode *adjusted_mode)
43{
44 drm_mode_copy(adjusted_mode, fixed_mode);
45
46 drm_mode_set_crtcinfo(adjusted_mode, 0);
47}
48
49/**
50 * intel_find_panel_downclock - find the reduced downclock for LVDS in EDID
51 * @dev: drm device
52 * @fixed_mode : panel native mode
53 * @connector: LVDS/eDP connector
54 *
55 * Return downclock_avail
56 * Find the reduced downclock for LVDS/eDP in EDID.
57 */
58struct drm_display_mode *
59intel_find_panel_downclock(struct drm_device *dev,
60 struct drm_display_mode *fixed_mode,
61 struct drm_connector *connector)
62{
63 struct drm_display_mode *scan, *tmp_mode;
64 int temp_downclock;
65
66 temp_downclock = fixed_mode->clock;
67 tmp_mode = NULL;
68
69 list_for_each_entry(scan, &connector->probed_modes, head) {
70 /*
71 * If one mode has the same resolution with the fixed_panel
72 * mode while they have the different refresh rate, it means
73 * that the reduced downclock is found. In such
74 * case we can set the different FPx0/1 to dynamically select
75 * between low and high frequency.
76 */
77 if (scan->hdisplay == fixed_mode->hdisplay &&
78 scan->hsync_start == fixed_mode->hsync_start &&
79 scan->hsync_end == fixed_mode->hsync_end &&
80 scan->htotal == fixed_mode->htotal &&
81 scan->vdisplay == fixed_mode->vdisplay &&
82 scan->vsync_start == fixed_mode->vsync_start &&
83 scan->vsync_end == fixed_mode->vsync_end &&
84 scan->vtotal == fixed_mode->vtotal) {
85 if (scan->clock < temp_downclock) {
86 /*
87 * The downclock is already found. But we
88 * expect to find the lower downclock.
89 */
90 temp_downclock = scan->clock;
91 tmp_mode = scan;
92 }
93 }
94 }
95
96 if (temp_downclock < fixed_mode->clock)
97 return drm_mode_duplicate(dev, tmp_mode);
98 else
99 return NULL;
100}
101
102/* adjusted_mode has been preset to be the panel's fixed mode */
103void
104intel_pch_panel_fitting(struct intel_crtc *intel_crtc,
105 struct intel_crtc_state *pipe_config,
106 int fitting_mode)
107{
108 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
109 int x = 0, y = 0, width = 0, height = 0;
110
111 /* Native modes don't need fitting */
112 if (adjusted_mode->crtc_hdisplay == pipe_config->pipe_src_w &&
113 adjusted_mode->crtc_vdisplay == pipe_config->pipe_src_h)
114 goto done;
115
116 switch (fitting_mode) {
117 case DRM_MODE_SCALE_CENTER:
118 width = pipe_config->pipe_src_w;
119 height = pipe_config->pipe_src_h;
120 x = (adjusted_mode->crtc_hdisplay - width + 1)/2;
121 y = (adjusted_mode->crtc_vdisplay - height + 1)/2;
122 break;
123
124 case DRM_MODE_SCALE_ASPECT:
125 /* Scale but preserve the aspect ratio */
126 {
127 u32 scaled_width = adjusted_mode->crtc_hdisplay
128 * pipe_config->pipe_src_h;
129 u32 scaled_height = pipe_config->pipe_src_w
130 * adjusted_mode->crtc_vdisplay;
131 if (scaled_width > scaled_height) { /* pillar */
132 width = scaled_height / pipe_config->pipe_src_h;
133 if (width & 1)
134 width++;
135 x = (adjusted_mode->crtc_hdisplay - width + 1) / 2;
136 y = 0;
137 height = adjusted_mode->crtc_vdisplay;
138 } else if (scaled_width < scaled_height) { /* letter */
139 height = scaled_width / pipe_config->pipe_src_w;
140 if (height & 1)
141 height++;
142 y = (adjusted_mode->crtc_vdisplay - height + 1) / 2;
143 x = 0;
144 width = adjusted_mode->crtc_hdisplay;
145 } else {
146 x = y = 0;
147 width = adjusted_mode->crtc_hdisplay;
148 height = adjusted_mode->crtc_vdisplay;
149 }
150 }
151 break;
152
153 case DRM_MODE_SCALE_FULLSCREEN:
154 x = y = 0;
155 width = adjusted_mode->crtc_hdisplay;
156 height = adjusted_mode->crtc_vdisplay;
157 break;
158
159 default:
160 WARN(1, "bad panel fit mode: %d\n", fitting_mode);
161 return;
162 }
163
164done:
165 pipe_config->pch_pfit.pos = (x << 16) | y;
166 pipe_config->pch_pfit.size = (width << 16) | height;
167 pipe_config->pch_pfit.enabled = pipe_config->pch_pfit.size != 0;
168}
169
170static void
171centre_horizontally(struct drm_display_mode *adjusted_mode,
172 int width)
173{
174 u32 border, sync_pos, blank_width, sync_width;
175
176 /* keep the hsync and hblank widths constant */
177 sync_width = adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start;
178 blank_width = adjusted_mode->crtc_hblank_end - adjusted_mode->crtc_hblank_start;
179 sync_pos = (blank_width - sync_width + 1) / 2;
180
181 border = (adjusted_mode->crtc_hdisplay - width + 1) / 2;
182 border += border & 1; /* make the border even */
183
184 adjusted_mode->crtc_hdisplay = width;
185 adjusted_mode->crtc_hblank_start = width + border;
186 adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_hblank_start + blank_width;
187
188 adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hblank_start + sync_pos;
189 adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + sync_width;
190}
191
192static void
193centre_vertically(struct drm_display_mode *adjusted_mode,
194 int height)
195{
196 u32 border, sync_pos, blank_width, sync_width;
197
198 /* keep the vsync and vblank widths constant */
199 sync_width = adjusted_mode->crtc_vsync_end - adjusted_mode->crtc_vsync_start;
200 blank_width = adjusted_mode->crtc_vblank_end - adjusted_mode->crtc_vblank_start;
201 sync_pos = (blank_width - sync_width + 1) / 2;
202
203 border = (adjusted_mode->crtc_vdisplay - height + 1) / 2;
204
205 adjusted_mode->crtc_vdisplay = height;
206 adjusted_mode->crtc_vblank_start = height + border;
207 adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vblank_start + blank_width;
208
209 adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vblank_start + sync_pos;
210 adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + sync_width;
211}
212
213static inline u32 panel_fitter_scaling(u32 source, u32 target)
214{
215 /*
216 * Floating point operation is not supported. So the FACTOR
217 * is defined, which can avoid the floating point computation
218 * when calculating the panel ratio.
219 */
220#define ACCURACY 12
221#define FACTOR (1 << ACCURACY)
222 u32 ratio = source * FACTOR / target;
223 return (FACTOR * ratio + FACTOR/2) / FACTOR;
224}
225
226static void i965_scale_aspect(struct intel_crtc_state *pipe_config,
227 u32 *pfit_control)
228{
229 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
230 u32 scaled_width = adjusted_mode->crtc_hdisplay *
231 pipe_config->pipe_src_h;
232 u32 scaled_height = pipe_config->pipe_src_w *
233 adjusted_mode->crtc_vdisplay;
234
235 /* 965+ is easy, it does everything in hw */
236 if (scaled_width > scaled_height)
237 *pfit_control |= PFIT_ENABLE |
238 PFIT_SCALING_PILLAR;
239 else if (scaled_width < scaled_height)
240 *pfit_control |= PFIT_ENABLE |
241 PFIT_SCALING_LETTER;
242 else if (adjusted_mode->crtc_hdisplay != pipe_config->pipe_src_w)
243 *pfit_control |= PFIT_ENABLE | PFIT_SCALING_AUTO;
244}
245
246static void i9xx_scale_aspect(struct intel_crtc_state *pipe_config,
247 u32 *pfit_control, u32 *pfit_pgm_ratios,
248 u32 *border)
249{
250 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
251 u32 scaled_width = adjusted_mode->crtc_hdisplay *
252 pipe_config->pipe_src_h;
253 u32 scaled_height = pipe_config->pipe_src_w *
254 adjusted_mode->crtc_vdisplay;
255 u32 bits;
256
257 /*
258 * For earlier chips we have to calculate the scaling
259 * ratio by hand and program it into the
260 * PFIT_PGM_RATIO register
261 */
262 if (scaled_width > scaled_height) { /* pillar */
263 centre_horizontally(adjusted_mode,
264 scaled_height /
265 pipe_config->pipe_src_h);
266
267 *border = LVDS_BORDER_ENABLE;
268 if (pipe_config->pipe_src_h != adjusted_mode->crtc_vdisplay) {
269 bits = panel_fitter_scaling(pipe_config->pipe_src_h,
270 adjusted_mode->crtc_vdisplay);
271
272 *pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
273 bits << PFIT_VERT_SCALE_SHIFT);
274 *pfit_control |= (PFIT_ENABLE |
275 VERT_INTERP_BILINEAR |
276 HORIZ_INTERP_BILINEAR);
277 }
278 } else if (scaled_width < scaled_height) { /* letter */
279 centre_vertically(adjusted_mode,
280 scaled_width /
281 pipe_config->pipe_src_w);
282
283 *border = LVDS_BORDER_ENABLE;
284 if (pipe_config->pipe_src_w != adjusted_mode->crtc_hdisplay) {
285 bits = panel_fitter_scaling(pipe_config->pipe_src_w,
286 adjusted_mode->crtc_hdisplay);
287
288 *pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
289 bits << PFIT_VERT_SCALE_SHIFT);
290 *pfit_control |= (PFIT_ENABLE |
291 VERT_INTERP_BILINEAR |
292 HORIZ_INTERP_BILINEAR);
293 }
294 } else {
295 /* Aspects match, Let hw scale both directions */
296 *pfit_control |= (PFIT_ENABLE |
297 VERT_AUTO_SCALE | HORIZ_AUTO_SCALE |
298 VERT_INTERP_BILINEAR |
299 HORIZ_INTERP_BILINEAR);
300 }
301}
302
303void intel_gmch_panel_fitting(struct intel_crtc *intel_crtc,
304 struct intel_crtc_state *pipe_config,
305 int fitting_mode)
306{
307 struct drm_device *dev = intel_crtc->base.dev;
308 u32 pfit_control = 0, pfit_pgm_ratios = 0, border = 0;
309 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
310
311 /* Native modes don't need fitting */
312 if (adjusted_mode->crtc_hdisplay == pipe_config->pipe_src_w &&
313 adjusted_mode->crtc_vdisplay == pipe_config->pipe_src_h)
314 goto out;
315
316 switch (fitting_mode) {
317 case DRM_MODE_SCALE_CENTER:
318 /*
319 * For centered modes, we have to calculate border widths &
320 * heights and modify the values programmed into the CRTC.
321 */
322 centre_horizontally(adjusted_mode, pipe_config->pipe_src_w);
323 centre_vertically(adjusted_mode, pipe_config->pipe_src_h);
324 border = LVDS_BORDER_ENABLE;
325 break;
326 case DRM_MODE_SCALE_ASPECT:
327 /* Scale but preserve the aspect ratio */
328 if (INTEL_INFO(dev)->gen >= 4)
329 i965_scale_aspect(pipe_config, &pfit_control);
330 else
331 i9xx_scale_aspect(pipe_config, &pfit_control,
332 &pfit_pgm_ratios, &border);
333 break;
334 case DRM_MODE_SCALE_FULLSCREEN:
335 /*
336 * Full scaling, even if it changes the aspect ratio.
337 * Fortunately this is all done for us in hw.
338 */
339 if (pipe_config->pipe_src_h != adjusted_mode->crtc_vdisplay ||
340 pipe_config->pipe_src_w != adjusted_mode->crtc_hdisplay) {
341 pfit_control |= PFIT_ENABLE;
342 if (INTEL_INFO(dev)->gen >= 4)
343 pfit_control |= PFIT_SCALING_AUTO;
344 else
345 pfit_control |= (VERT_AUTO_SCALE |
346 VERT_INTERP_BILINEAR |
347 HORIZ_AUTO_SCALE |
348 HORIZ_INTERP_BILINEAR);
349 }
350 break;
351 default:
352 WARN(1, "bad panel fit mode: %d\n", fitting_mode);
353 return;
354 }
355
356 /* 965+ wants fuzzy fitting */
357 /* FIXME: handle multiple panels by failing gracefully */
358 if (INTEL_INFO(dev)->gen >= 4)
359 pfit_control |= ((intel_crtc->pipe << PFIT_PIPE_SHIFT) |
360 PFIT_FILTER_FUZZY);
361
362out:
363 if ((pfit_control & PFIT_ENABLE) == 0) {
364 pfit_control = 0;
365 pfit_pgm_ratios = 0;
366 }
367
368 /* Make sure pre-965 set dither correctly for 18bpp panels. */
369 if (INTEL_INFO(dev)->gen < 4 && pipe_config->pipe_bpp == 18)
370 pfit_control |= PANEL_8TO6_DITHER_ENABLE;
371
372 pipe_config->gmch_pfit.control = pfit_control;
373 pipe_config->gmch_pfit.pgm_ratios = pfit_pgm_ratios;
374 pipe_config->gmch_pfit.lvds_border_bits = border;
375}
376
377enum drm_connector_status
378intel_panel_detect(struct drm_device *dev)
379{
380 struct drm_i915_private *dev_priv = dev->dev_private;
381
382 /* Assume that the BIOS does not lie through the OpRegion... */
383 if (!i915.panel_ignore_lid && dev_priv->opregion.lid_state) {
384 return *dev_priv->opregion.lid_state & 0x1 ?
385 connector_status_connected :
386 connector_status_disconnected;
387 }
388
389 switch (i915.panel_ignore_lid) {
390 case -2:
391 return connector_status_connected;
392 case -1:
393 return connector_status_disconnected;
394 default:
395 return connector_status_unknown;
396 }
397}
398
399/**
400 * scale - scale values from one range to another
401 *
402 * @source_val: value in range [@source_min..@source_max]
403 *
404 * Return @source_val in range [@source_min..@source_max] scaled to range
405 * [@target_min..@target_max].
406 */
407static uint32_t scale(uint32_t source_val,
408 uint32_t source_min, uint32_t source_max,
409 uint32_t target_min, uint32_t target_max)
410{
411 uint64_t target_val;
412
413 WARN_ON(source_min > source_max);
414 WARN_ON(target_min > target_max);
415
416 /* defensive */
417 source_val = clamp(source_val, source_min, source_max);
418
419 /* avoid overflows */
420 target_val = DIV_ROUND_CLOSEST_ULL((uint64_t)(source_val - source_min) *
421 (target_max - target_min), source_max - source_min);
422 target_val += target_min;
423
424 return target_val;
425}
426
427/* Scale user_level in range [0..user_max] to [hw_min..hw_max]. */
428static inline u32 scale_user_to_hw(struct intel_connector *connector,
429 u32 user_level, u32 user_max)
430{
431 struct intel_panel *panel = &connector->panel;
432
433 return scale(user_level, 0, user_max,
434 panel->backlight.min, panel->backlight.max);
435}
436
437/* Scale user_level in range [0..user_max] to [0..hw_max], clamping the result
438 * to [hw_min..hw_max]. */
439static inline u32 clamp_user_to_hw(struct intel_connector *connector,
440 u32 user_level, u32 user_max)
441{
442 struct intel_panel *panel = &connector->panel;
443 u32 hw_level;
444
445 hw_level = scale(user_level, 0, user_max, 0, panel->backlight.max);
446 hw_level = clamp(hw_level, panel->backlight.min, panel->backlight.max);
447
448 return hw_level;
449}
450
451/* Scale hw_level in range [hw_min..hw_max] to [0..user_max]. */
452static inline u32 scale_hw_to_user(struct intel_connector *connector,
453 u32 hw_level, u32 user_max)
454{
455 struct intel_panel *panel = &connector->panel;
456
457 return scale(hw_level, panel->backlight.min, panel->backlight.max,
458 0, user_max);
459}
460
461static u32 intel_panel_compute_brightness(struct intel_connector *connector,
462 u32 val)
463{
464 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
465 struct intel_panel *panel = &connector->panel;
466
467 WARN_ON(panel->backlight.max == 0);
468
469 if (i915.invert_brightness < 0)
470 return val;
471
472 if (i915.invert_brightness > 0 ||
473 dev_priv->quirks & QUIRK_INVERT_BRIGHTNESS) {
474 return panel->backlight.max - val;
475 }
476
477 return val;
478}
479
480static u32 lpt_get_backlight(struct intel_connector *connector)
481{
482 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
483
484 return I915_READ(BLC_PWM_PCH_CTL2) & BACKLIGHT_DUTY_CYCLE_MASK;
485}
486
487static u32 pch_get_backlight(struct intel_connector *connector)
488{
489 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
490
491 return I915_READ(BLC_PWM_CPU_CTL) & BACKLIGHT_DUTY_CYCLE_MASK;
492}
493
494static u32 i9xx_get_backlight(struct intel_connector *connector)
495{
496 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
497 struct intel_panel *panel = &connector->panel;
498 u32 val;
499
500 val = I915_READ(BLC_PWM_CTL) & BACKLIGHT_DUTY_CYCLE_MASK;
501 if (INTEL_INFO(dev_priv)->gen < 4)
502 val >>= 1;
503
504 if (panel->backlight.combination_mode) {
505 u8 lbpc;
506
507 pci_read_config_byte(dev_priv->dev->pdev, PCI_LBPC, &lbpc);
508 val *= lbpc;
509 }
510
511 return val;
512}
513
514static u32 _vlv_get_backlight(struct drm_i915_private *dev_priv, enum pipe pipe)
515{
516 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
517 return 0;
518
519 return I915_READ(VLV_BLC_PWM_CTL(pipe)) & BACKLIGHT_DUTY_CYCLE_MASK;
520}
521
522static u32 vlv_get_backlight(struct intel_connector *connector)
523{
524 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
525 enum pipe pipe = intel_get_pipe_from_connector(connector);
526
527 return _vlv_get_backlight(dev_priv, pipe);
528}
529
530static u32 bxt_get_backlight(struct intel_connector *connector)
531{
532 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
533 struct intel_panel *panel = &connector->panel;
534
535 return I915_READ(BXT_BLC_PWM_DUTY(panel->backlight.controller));
536}
537
538static u32 pwm_get_backlight(struct intel_connector *connector)
539{
540 struct intel_panel *panel = &connector->panel;
541 int duty_ns;
542
543 duty_ns = pwm_get_duty_cycle(panel->backlight.pwm);
544 return DIV_ROUND_UP(duty_ns * 100, CRC_PMIC_PWM_PERIOD_NS);
545}
546
547static u32 intel_panel_get_backlight(struct intel_connector *connector)
548{
549 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
550 struct intel_panel *panel = &connector->panel;
551 u32 val = 0;
552
553 mutex_lock(&dev_priv->backlight_lock);
554
555 if (panel->backlight.enabled) {
556 val = panel->backlight.get(connector);
557 val = intel_panel_compute_brightness(connector, val);
558 }
559
560 mutex_unlock(&dev_priv->backlight_lock);
561
562 DRM_DEBUG_DRIVER("get backlight PWM = %d\n", val);
563 return val;
564}
565
566static void lpt_set_backlight(struct intel_connector *connector, u32 level)
567{
568 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
569 u32 val = I915_READ(BLC_PWM_PCH_CTL2) & ~BACKLIGHT_DUTY_CYCLE_MASK;
570 I915_WRITE(BLC_PWM_PCH_CTL2, val | level);
571}
572
573static void pch_set_backlight(struct intel_connector *connector, u32 level)
574{
575 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
576 u32 tmp;
577
578 tmp = I915_READ(BLC_PWM_CPU_CTL) & ~BACKLIGHT_DUTY_CYCLE_MASK;
579 I915_WRITE(BLC_PWM_CPU_CTL, tmp | level);
580}
581
582static void i9xx_set_backlight(struct intel_connector *connector, u32 level)
583{
584 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
585 struct intel_panel *panel = &connector->panel;
586 u32 tmp, mask;
587
588 WARN_ON(panel->backlight.max == 0);
589
590 if (panel->backlight.combination_mode) {
591 u8 lbpc;
592
593 lbpc = level * 0xfe / panel->backlight.max + 1;
594 level /= lbpc;
595 pci_write_config_byte(dev_priv->dev->pdev, PCI_LBPC, lbpc);
596 }
597
598 if (IS_GEN4(dev_priv)) {
599 mask = BACKLIGHT_DUTY_CYCLE_MASK;
600 } else {
601 level <<= 1;
602 mask = BACKLIGHT_DUTY_CYCLE_MASK_PNV;
603 }
604
605 tmp = I915_READ(BLC_PWM_CTL) & ~mask;
606 I915_WRITE(BLC_PWM_CTL, tmp | level);
607}
608
609static void vlv_set_backlight(struct intel_connector *connector, u32 level)
610{
611 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
612 enum pipe pipe = intel_get_pipe_from_connector(connector);
613 u32 tmp;
614
615 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
616 return;
617
618 tmp = I915_READ(VLV_BLC_PWM_CTL(pipe)) & ~BACKLIGHT_DUTY_CYCLE_MASK;
619 I915_WRITE(VLV_BLC_PWM_CTL(pipe), tmp | level);
620}
621
622static void bxt_set_backlight(struct intel_connector *connector, u32 level)
623{
624 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
625 struct intel_panel *panel = &connector->panel;
626
627 I915_WRITE(BXT_BLC_PWM_DUTY(panel->backlight.controller), level);
628}
629
630static void pwm_set_backlight(struct intel_connector *connector, u32 level)
631{
632 struct intel_panel *panel = &connector->panel;
633 int duty_ns = DIV_ROUND_UP(level * CRC_PMIC_PWM_PERIOD_NS, 100);
634
635 pwm_config(panel->backlight.pwm, duty_ns, CRC_PMIC_PWM_PERIOD_NS);
636}
637
638static void
639intel_panel_actually_set_backlight(struct intel_connector *connector, u32 level)
640{
641 struct intel_panel *panel = &connector->panel;
642
643 DRM_DEBUG_DRIVER("set backlight PWM = %d\n", level);
644
645 level = intel_panel_compute_brightness(connector, level);
646 panel->backlight.set(connector, level);
647}
648
649/* set backlight brightness to level in range [0..max], scaling wrt hw min */
650static void intel_panel_set_backlight(struct intel_connector *connector,
651 u32 user_level, u32 user_max)
652{
653 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
654 struct intel_panel *panel = &connector->panel;
655 u32 hw_level;
656
657 if (!panel->backlight.present)
658 return;
659
660 mutex_lock(&dev_priv->backlight_lock);
661
662 WARN_ON(panel->backlight.max == 0);
663
664 hw_level = scale_user_to_hw(connector, user_level, user_max);
665 panel->backlight.level = hw_level;
666
667 if (panel->backlight.enabled)
668 intel_panel_actually_set_backlight(connector, hw_level);
669
670 mutex_unlock(&dev_priv->backlight_lock);
671}
672
673/* set backlight brightness to level in range [0..max], assuming hw min is
674 * respected.
675 */
676void intel_panel_set_backlight_acpi(struct intel_connector *connector,
677 u32 user_level, u32 user_max)
678{
679 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
680 struct intel_panel *panel = &connector->panel;
681 enum pipe pipe = intel_get_pipe_from_connector(connector);
682 u32 hw_level;
683
684 /*
685 * INVALID_PIPE may occur during driver init because
686 * connection_mutex isn't held across the entire backlight
687 * setup + modeset readout, and the BIOS can issue the
688 * requests at any time.
689 */
690 if (!panel->backlight.present || pipe == INVALID_PIPE)
691 return;
692
693 mutex_lock(&dev_priv->backlight_lock);
694
695 WARN_ON(panel->backlight.max == 0);
696
697 hw_level = clamp_user_to_hw(connector, user_level, user_max);
698 panel->backlight.level = hw_level;
699
700 if (panel->backlight.device)
701 panel->backlight.device->props.brightness =
702 scale_hw_to_user(connector,
703 panel->backlight.level,
704 panel->backlight.device->props.max_brightness);
705
706 if (panel->backlight.enabled)
707 intel_panel_actually_set_backlight(connector, hw_level);
708
709 mutex_unlock(&dev_priv->backlight_lock);
710}
711
712static void lpt_disable_backlight(struct intel_connector *connector)
713{
714 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
715 u32 tmp;
716
717 intel_panel_actually_set_backlight(connector, 0);
718
719 /*
720 * Although we don't support or enable CPU PWM with LPT/SPT based
721 * systems, it may have been enabled prior to loading the
722 * driver. Disable to avoid warnings on LCPLL disable.
723 *
724 * This needs rework if we need to add support for CPU PWM on PCH split
725 * platforms.
726 */
727 tmp = I915_READ(BLC_PWM_CPU_CTL2);
728 if (tmp & BLM_PWM_ENABLE) {
729 DRM_DEBUG_KMS("cpu backlight was enabled, disabling\n");
730 I915_WRITE(BLC_PWM_CPU_CTL2, tmp & ~BLM_PWM_ENABLE);
731 }
732
733 tmp = I915_READ(BLC_PWM_PCH_CTL1);
734 I915_WRITE(BLC_PWM_PCH_CTL1, tmp & ~BLM_PCH_PWM_ENABLE);
735}
736
737static void pch_disable_backlight(struct intel_connector *connector)
738{
739 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
740 u32 tmp;
741
742 intel_panel_actually_set_backlight(connector, 0);
743
744 tmp = I915_READ(BLC_PWM_CPU_CTL2);
745 I915_WRITE(BLC_PWM_CPU_CTL2, tmp & ~BLM_PWM_ENABLE);
746
747 tmp = I915_READ(BLC_PWM_PCH_CTL1);
748 I915_WRITE(BLC_PWM_PCH_CTL1, tmp & ~BLM_PCH_PWM_ENABLE);
749}
750
751static void i9xx_disable_backlight(struct intel_connector *connector)
752{
753 intel_panel_actually_set_backlight(connector, 0);
754}
755
756static void i965_disable_backlight(struct intel_connector *connector)
757{
758 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
759 u32 tmp;
760
761 intel_panel_actually_set_backlight(connector, 0);
762
763 tmp = I915_READ(BLC_PWM_CTL2);
764 I915_WRITE(BLC_PWM_CTL2, tmp & ~BLM_PWM_ENABLE);
765}
766
767static void vlv_disable_backlight(struct intel_connector *connector)
768{
769 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
770 enum pipe pipe = intel_get_pipe_from_connector(connector);
771 u32 tmp;
772
773 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
774 return;
775
776 intel_panel_actually_set_backlight(connector, 0);
777
778 tmp = I915_READ(VLV_BLC_PWM_CTL2(pipe));
779 I915_WRITE(VLV_BLC_PWM_CTL2(pipe), tmp & ~BLM_PWM_ENABLE);
780}
781
782static void bxt_disable_backlight(struct intel_connector *connector)
783{
784 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
785 struct intel_panel *panel = &connector->panel;
786 u32 tmp, val;
787
788 intel_panel_actually_set_backlight(connector, 0);
789
790 tmp = I915_READ(BXT_BLC_PWM_CTL(panel->backlight.controller));
791 I915_WRITE(BXT_BLC_PWM_CTL(panel->backlight.controller),
792 tmp & ~BXT_BLC_PWM_ENABLE);
793
794 if (panel->backlight.controller == 1) {
795 val = I915_READ(UTIL_PIN_CTL);
796 val &= ~UTIL_PIN_ENABLE;
797 I915_WRITE(UTIL_PIN_CTL, val);
798 }
799}
800
801static void pwm_disable_backlight(struct intel_connector *connector)
802{
803 struct intel_panel *panel = &connector->panel;
804
805 /* Disable the backlight */
806 pwm_config(panel->backlight.pwm, 0, CRC_PMIC_PWM_PERIOD_NS);
807 usleep_range(2000, 3000);
808 pwm_disable(panel->backlight.pwm);
809}
810
811void intel_panel_disable_backlight(struct intel_connector *connector)
812{
813 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
814 struct intel_panel *panel = &connector->panel;
815
816 if (!panel->backlight.present)
817 return;
818
819 /*
820 * Do not disable backlight on the vga_switcheroo path. When switching
821 * away from i915, the other client may depend on i915 to handle the
822 * backlight. This will leave the backlight on unnecessarily when
823 * another client is not activated.
824 */
825 if (dev_priv->dev->switch_power_state == DRM_SWITCH_POWER_CHANGING) {
826 DRM_DEBUG_DRIVER("Skipping backlight disable on vga switch\n");
827 return;
828 }
829
830 mutex_lock(&dev_priv->backlight_lock);
831
832 if (panel->backlight.device)
833 panel->backlight.device->props.power = FB_BLANK_POWERDOWN;
834 panel->backlight.enabled = false;
835 panel->backlight.disable(connector);
836
837 mutex_unlock(&dev_priv->backlight_lock);
838}
839
840static void lpt_enable_backlight(struct intel_connector *connector)
841{
842 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
843 struct intel_panel *panel = &connector->panel;
844 u32 pch_ctl1, pch_ctl2;
845
846 pch_ctl1 = I915_READ(BLC_PWM_PCH_CTL1);
847 if (pch_ctl1 & BLM_PCH_PWM_ENABLE) {
848 DRM_DEBUG_KMS("pch backlight already enabled\n");
849 pch_ctl1 &= ~BLM_PCH_PWM_ENABLE;
850 I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1);
851 }
852
853 pch_ctl2 = panel->backlight.max << 16;
854 I915_WRITE(BLC_PWM_PCH_CTL2, pch_ctl2);
855
856 pch_ctl1 = 0;
857 if (panel->backlight.active_low_pwm)
858 pch_ctl1 |= BLM_PCH_POLARITY;
859
860 /* After LPT, override is the default. */
861 if (HAS_PCH_LPT(dev_priv))
862 pch_ctl1 |= BLM_PCH_OVERRIDE_ENABLE;
863
864 I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1);
865 POSTING_READ(BLC_PWM_PCH_CTL1);
866 I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1 | BLM_PCH_PWM_ENABLE);
867
868 /* This won't stick until the above enable. */
869 intel_panel_actually_set_backlight(connector, panel->backlight.level);
870}
871
872static void pch_enable_backlight(struct intel_connector *connector)
873{
874 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
875 struct intel_panel *panel = &connector->panel;
876 enum pipe pipe = intel_get_pipe_from_connector(connector);
877 enum transcoder cpu_transcoder =
878 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
879 u32 cpu_ctl2, pch_ctl1, pch_ctl2;
880
881 cpu_ctl2 = I915_READ(BLC_PWM_CPU_CTL2);
882 if (cpu_ctl2 & BLM_PWM_ENABLE) {
883 DRM_DEBUG_KMS("cpu backlight already enabled\n");
884 cpu_ctl2 &= ~BLM_PWM_ENABLE;
885 I915_WRITE(BLC_PWM_CPU_CTL2, cpu_ctl2);
886 }
887
888 pch_ctl1 = I915_READ(BLC_PWM_PCH_CTL1);
889 if (pch_ctl1 & BLM_PCH_PWM_ENABLE) {
890 DRM_DEBUG_KMS("pch backlight already enabled\n");
891 pch_ctl1 &= ~BLM_PCH_PWM_ENABLE;
892 I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1);
893 }
894
895 if (cpu_transcoder == TRANSCODER_EDP)
896 cpu_ctl2 = BLM_TRANSCODER_EDP;
897 else
898 cpu_ctl2 = BLM_PIPE(cpu_transcoder);
899 I915_WRITE(BLC_PWM_CPU_CTL2, cpu_ctl2);
900 POSTING_READ(BLC_PWM_CPU_CTL2);
901 I915_WRITE(BLC_PWM_CPU_CTL2, cpu_ctl2 | BLM_PWM_ENABLE);
902
903 /* This won't stick until the above enable. */
904 intel_panel_actually_set_backlight(connector, panel->backlight.level);
905
906 pch_ctl2 = panel->backlight.max << 16;
907 I915_WRITE(BLC_PWM_PCH_CTL2, pch_ctl2);
908
909 pch_ctl1 = 0;
910 if (panel->backlight.active_low_pwm)
911 pch_ctl1 |= BLM_PCH_POLARITY;
912
913 I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1);
914 POSTING_READ(BLC_PWM_PCH_CTL1);
915 I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1 | BLM_PCH_PWM_ENABLE);
916}
917
918static void i9xx_enable_backlight(struct intel_connector *connector)
919{
920 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
921 struct intel_panel *panel = &connector->panel;
922 u32 ctl, freq;
923
924 ctl = I915_READ(BLC_PWM_CTL);
925 if (ctl & BACKLIGHT_DUTY_CYCLE_MASK_PNV) {
926 DRM_DEBUG_KMS("backlight already enabled\n");
927 I915_WRITE(BLC_PWM_CTL, 0);
928 }
929
930 freq = panel->backlight.max;
931 if (panel->backlight.combination_mode)
932 freq /= 0xff;
933
934 ctl = freq << 17;
935 if (panel->backlight.combination_mode)
936 ctl |= BLM_LEGACY_MODE;
937 if (IS_PINEVIEW(dev_priv) && panel->backlight.active_low_pwm)
938 ctl |= BLM_POLARITY_PNV;
939
940 I915_WRITE(BLC_PWM_CTL, ctl);
941 POSTING_READ(BLC_PWM_CTL);
942
943 /* XXX: combine this into above write? */
944 intel_panel_actually_set_backlight(connector, panel->backlight.level);
945
946 /*
947 * Needed to enable backlight on some 855gm models. BLC_HIST_CTL is
948 * 855gm only, but checking for gen2 is safe, as 855gm is the only gen2
949 * that has backlight.
950 */
951 if (IS_GEN2(dev_priv))
952 I915_WRITE(BLC_HIST_CTL, BLM_HISTOGRAM_ENABLE);
953}
954
955static void i965_enable_backlight(struct intel_connector *connector)
956{
957 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
958 struct intel_panel *panel = &connector->panel;
959 enum pipe pipe = intel_get_pipe_from_connector(connector);
960 u32 ctl, ctl2, freq;
961
962 ctl2 = I915_READ(BLC_PWM_CTL2);
963 if (ctl2 & BLM_PWM_ENABLE) {
964 DRM_DEBUG_KMS("backlight already enabled\n");
965 ctl2 &= ~BLM_PWM_ENABLE;
966 I915_WRITE(BLC_PWM_CTL2, ctl2);
967 }
968
969 freq = panel->backlight.max;
970 if (panel->backlight.combination_mode)
971 freq /= 0xff;
972
973 ctl = freq << 16;
974 I915_WRITE(BLC_PWM_CTL, ctl);
975
976 ctl2 = BLM_PIPE(pipe);
977 if (panel->backlight.combination_mode)
978 ctl2 |= BLM_COMBINATION_MODE;
979 if (panel->backlight.active_low_pwm)
980 ctl2 |= BLM_POLARITY_I965;
981 I915_WRITE(BLC_PWM_CTL2, ctl2);
982 POSTING_READ(BLC_PWM_CTL2);
983 I915_WRITE(BLC_PWM_CTL2, ctl2 | BLM_PWM_ENABLE);
984
985 intel_panel_actually_set_backlight(connector, panel->backlight.level);
986}
987
988static void vlv_enable_backlight(struct intel_connector *connector)
989{
990 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
991 struct intel_panel *panel = &connector->panel;
992 enum pipe pipe = intel_get_pipe_from_connector(connector);
993 u32 ctl, ctl2;
994
995 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
996 return;
997
998 ctl2 = I915_READ(VLV_BLC_PWM_CTL2(pipe));
999 if (ctl2 & BLM_PWM_ENABLE) {
1000 DRM_DEBUG_KMS("backlight already enabled\n");
1001 ctl2 &= ~BLM_PWM_ENABLE;
1002 I915_WRITE(VLV_BLC_PWM_CTL2(pipe), ctl2);
1003 }
1004
1005 ctl = panel->backlight.max << 16;
1006 I915_WRITE(VLV_BLC_PWM_CTL(pipe), ctl);
1007
1008 /* XXX: combine this into above write? */
1009 intel_panel_actually_set_backlight(connector, panel->backlight.level);
1010
1011 ctl2 = 0;
1012 if (panel->backlight.active_low_pwm)
1013 ctl2 |= BLM_POLARITY_I965;
1014 I915_WRITE(VLV_BLC_PWM_CTL2(pipe), ctl2);
1015 POSTING_READ(VLV_BLC_PWM_CTL2(pipe));
1016 I915_WRITE(VLV_BLC_PWM_CTL2(pipe), ctl2 | BLM_PWM_ENABLE);
1017}
1018
1019static void bxt_enable_backlight(struct intel_connector *connector)
1020{
1021 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
1022 struct intel_panel *panel = &connector->panel;
1023 enum pipe pipe = intel_get_pipe_from_connector(connector);
1024 u32 pwm_ctl, val;
1025
1026 /* To use 2nd set of backlight registers, utility pin has to be
1027 * enabled with PWM mode.
1028 * The field should only be changed when the utility pin is disabled
1029 */
1030 if (panel->backlight.controller == 1) {
1031 val = I915_READ(UTIL_PIN_CTL);
1032 if (val & UTIL_PIN_ENABLE) {
1033 DRM_DEBUG_KMS("util pin already enabled\n");
1034 val &= ~UTIL_PIN_ENABLE;
1035 I915_WRITE(UTIL_PIN_CTL, val);
1036 }
1037
1038 val = 0;
1039 if (panel->backlight.util_pin_active_low)
1040 val |= UTIL_PIN_POLARITY;
1041 I915_WRITE(UTIL_PIN_CTL, val | UTIL_PIN_PIPE(pipe) |
1042 UTIL_PIN_MODE_PWM | UTIL_PIN_ENABLE);
1043 }
1044
1045 pwm_ctl = I915_READ(BXT_BLC_PWM_CTL(panel->backlight.controller));
1046 if (pwm_ctl & BXT_BLC_PWM_ENABLE) {
1047 DRM_DEBUG_KMS("backlight already enabled\n");
1048 pwm_ctl &= ~BXT_BLC_PWM_ENABLE;
1049 I915_WRITE(BXT_BLC_PWM_CTL(panel->backlight.controller),
1050 pwm_ctl);
1051 }
1052
1053 I915_WRITE(BXT_BLC_PWM_FREQ(panel->backlight.controller),
1054 panel->backlight.max);
1055
1056 intel_panel_actually_set_backlight(connector, panel->backlight.level);
1057
1058 pwm_ctl = 0;
1059 if (panel->backlight.active_low_pwm)
1060 pwm_ctl |= BXT_BLC_PWM_POLARITY;
1061
1062 I915_WRITE(BXT_BLC_PWM_CTL(panel->backlight.controller), pwm_ctl);
1063 POSTING_READ(BXT_BLC_PWM_CTL(panel->backlight.controller));
1064 I915_WRITE(BXT_BLC_PWM_CTL(panel->backlight.controller),
1065 pwm_ctl | BXT_BLC_PWM_ENABLE);
1066}
1067
1068static void pwm_enable_backlight(struct intel_connector *connector)
1069{
1070 struct intel_panel *panel = &connector->panel;
1071
1072 pwm_enable(panel->backlight.pwm);
1073 intel_panel_actually_set_backlight(connector, panel->backlight.level);
1074}
1075
1076void intel_panel_enable_backlight(struct intel_connector *connector)
1077{
1078 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
1079 struct intel_panel *panel = &connector->panel;
1080 enum pipe pipe = intel_get_pipe_from_connector(connector);
1081
1082 if (!panel->backlight.present)
1083 return;
1084
1085 DRM_DEBUG_KMS("pipe %c\n", pipe_name(pipe));
1086
1087 mutex_lock(&dev_priv->backlight_lock);
1088
1089 WARN_ON(panel->backlight.max == 0);
1090
1091 if (panel->backlight.level <= panel->backlight.min) {
1092 panel->backlight.level = panel->backlight.max;
1093 if (panel->backlight.device)
1094 panel->backlight.device->props.brightness =
1095 scale_hw_to_user(connector,
1096 panel->backlight.level,
1097 panel->backlight.device->props.max_brightness);
1098 }
1099
1100 panel->backlight.enable(connector);
1101 panel->backlight.enabled = true;
1102 if (panel->backlight.device)
1103 panel->backlight.device->props.power = FB_BLANK_UNBLANK;
1104
1105 mutex_unlock(&dev_priv->backlight_lock);
1106}
1107
1108#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1109static int intel_backlight_device_update_status(struct backlight_device *bd)
1110{
1111 struct intel_connector *connector = bl_get_data(bd);
1112 struct intel_panel *panel = &connector->panel;
1113 struct drm_device *dev = connector->base.dev;
1114
1115 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
1116 DRM_DEBUG_KMS("updating intel_backlight, brightness=%d/%d\n",
1117 bd->props.brightness, bd->props.max_brightness);
1118 intel_panel_set_backlight(connector, bd->props.brightness,
1119 bd->props.max_brightness);
1120
1121 /*
1122 * Allow flipping bl_power as a sub-state of enabled. Sadly the
1123 * backlight class device does not make it easy to to differentiate
1124 * between callbacks for brightness and bl_power, so our backlight_power
1125 * callback needs to take this into account.
1126 */
1127 if (panel->backlight.enabled) {
1128 if (panel->backlight.power) {
1129 bool enable = bd->props.power == FB_BLANK_UNBLANK &&
1130 bd->props.brightness != 0;
1131 panel->backlight.power(connector, enable);
1132 }
1133 } else {
1134 bd->props.power = FB_BLANK_POWERDOWN;
1135 }
1136
1137 drm_modeset_unlock(&dev->mode_config.connection_mutex);
1138 return 0;
1139}
1140
1141static int intel_backlight_device_get_brightness(struct backlight_device *bd)
1142{
1143 struct intel_connector *connector = bl_get_data(bd);
1144 struct drm_device *dev = connector->base.dev;
1145 struct drm_i915_private *dev_priv = dev->dev_private;
1146 u32 hw_level;
1147 int ret;
1148
1149 intel_runtime_pm_get(dev_priv);
1150 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
1151
1152 hw_level = intel_panel_get_backlight(connector);
1153 ret = scale_hw_to_user(connector, hw_level, bd->props.max_brightness);
1154
1155 drm_modeset_unlock(&dev->mode_config.connection_mutex);
1156 intel_runtime_pm_put(dev_priv);
1157
1158 return ret;
1159}
1160
1161static const struct backlight_ops intel_backlight_device_ops = {
1162 .update_status = intel_backlight_device_update_status,
1163 .get_brightness = intel_backlight_device_get_brightness,
1164};
1165
1166static int intel_backlight_device_register(struct intel_connector *connector)
1167{
1168 struct intel_panel *panel = &connector->panel;
1169 struct backlight_properties props;
1170
1171 if (WARN_ON(panel->backlight.device))
1172 return -ENODEV;
1173
1174 if (!panel->backlight.present)
1175 return 0;
1176
1177 WARN_ON(panel->backlight.max == 0);
1178
1179 memset(&props, 0, sizeof(props));
1180 props.type = BACKLIGHT_RAW;
1181
1182 /*
1183 * Note: Everything should work even if the backlight device max
1184 * presented to the userspace is arbitrarily chosen.
1185 */
1186 props.max_brightness = panel->backlight.max;
1187 props.brightness = scale_hw_to_user(connector,
1188 panel->backlight.level,
1189 props.max_brightness);
1190
1191 if (panel->backlight.enabled)
1192 props.power = FB_BLANK_UNBLANK;
1193 else
1194 props.power = FB_BLANK_POWERDOWN;
1195
1196 /*
1197 * Note: using the same name independent of the connector prevents
1198 * registration of multiple backlight devices in the driver.
1199 */
1200 panel->backlight.device =
1201 backlight_device_register("intel_backlight",
1202 connector->base.kdev,
1203 connector,
1204 &intel_backlight_device_ops, &props);
1205
1206 if (IS_ERR(panel->backlight.device)) {
1207 DRM_ERROR("Failed to register backlight: %ld\n",
1208 PTR_ERR(panel->backlight.device));
1209 panel->backlight.device = NULL;
1210 return -ENODEV;
1211 }
1212
1213 DRM_DEBUG_KMS("Connector %s backlight sysfs interface registered\n",
1214 connector->base.name);
1215
1216 return 0;
1217}
1218
1219static void intel_backlight_device_unregister(struct intel_connector *connector)
1220{
1221 struct intel_panel *panel = &connector->panel;
1222
1223 if (panel->backlight.device) {
1224 backlight_device_unregister(panel->backlight.device);
1225 panel->backlight.device = NULL;
1226 }
1227}
1228#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1229static int intel_backlight_device_register(struct intel_connector *connector)
1230{
1231 return 0;
1232}
1233static void intel_backlight_device_unregister(struct intel_connector *connector)
1234{
1235}
1236#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1237
1238/*
1239 * BXT: PWM clock frequency = 19.2 MHz.
1240 */
1241static u32 bxt_hz_to_pwm(struct intel_connector *connector, u32 pwm_freq_hz)
1242{
1243 return KHz(19200) / pwm_freq_hz;
1244}
1245
1246/*
1247 * SPT: This value represents the period of the PWM stream in clock periods
1248 * multiplied by 16 (default increment) or 128 (alternate increment selected in
1249 * SCHICKEN_1 bit 0). PWM clock is 24 MHz.
1250 */
1251static u32 spt_hz_to_pwm(struct intel_connector *connector, u32 pwm_freq_hz)
1252{
1253 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
1254 u32 mul, clock;
1255
1256 if (I915_READ(SOUTH_CHICKEN1) & SPT_PWM_GRANULARITY)
1257 mul = 128;
1258 else
1259 mul = 16;
1260
1261 clock = MHz(24);
1262
1263 return clock / (pwm_freq_hz * mul);
1264}
1265
1266/*
1267 * LPT: This value represents the period of the PWM stream in clock periods
1268 * multiplied by 128 (default increment) or 16 (alternate increment, selected in
1269 * LPT SOUTH_CHICKEN2 register bit 5).
1270 */
1271static u32 lpt_hz_to_pwm(struct intel_connector *connector, u32 pwm_freq_hz)
1272{
1273 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
1274 u32 mul, clock;
1275
1276 if (I915_READ(SOUTH_CHICKEN2) & LPT_PWM_GRANULARITY)
1277 mul = 16;
1278 else
1279 mul = 128;
1280
1281 if (HAS_PCH_LPT_H(dev_priv))
1282 clock = MHz(135); /* LPT:H */
1283 else
1284 clock = MHz(24); /* LPT:LP */
1285
1286 return clock / (pwm_freq_hz * mul);
1287}
1288
1289/*
1290 * ILK/SNB/IVB: This value represents the period of the PWM stream in PCH
1291 * display raw clocks multiplied by 128.
1292 */
1293static u32 pch_hz_to_pwm(struct intel_connector *connector, u32 pwm_freq_hz)
1294{
1295 struct drm_device *dev = connector->base.dev;
1296 int clock = MHz(intel_pch_rawclk(dev));
1297
1298 return clock / (pwm_freq_hz * 128);
1299}
1300
1301/*
1302 * Gen2: This field determines the number of time base events (display core
1303 * clock frequency/32) in total for a complete cycle of modulated backlight
1304 * control.
1305 *
1306 * Gen3: A time base event equals the display core clock ([DevPNV] HRAW clock)
1307 * divided by 32.
1308 */
1309static u32 i9xx_hz_to_pwm(struct intel_connector *connector, u32 pwm_freq_hz)
1310{
1311 struct drm_device *dev = connector->base.dev;
1312 struct drm_i915_private *dev_priv = dev->dev_private;
1313 int clock;
1314
1315 if (IS_PINEVIEW(dev))
1316 clock = MHz(intel_hrawclk(dev));
1317 else
1318 clock = 1000 * dev_priv->cdclk_freq;
1319
1320 return clock / (pwm_freq_hz * 32);
1321}
1322
1323/*
1324 * Gen4: This value represents the period of the PWM stream in display core
1325 * clocks ([DevCTG] HRAW clocks) multiplied by 128.
1326 *
1327 */
1328static u32 i965_hz_to_pwm(struct intel_connector *connector, u32 pwm_freq_hz)
1329{
1330 struct drm_device *dev = connector->base.dev;
1331 struct drm_i915_private *dev_priv = dev->dev_private;
1332 int clock;
1333
1334 if (IS_G4X(dev_priv))
1335 clock = MHz(intel_hrawclk(dev));
1336 else
1337 clock = 1000 * dev_priv->cdclk_freq;
1338
1339 return clock / (pwm_freq_hz * 128);
1340}
1341
1342/*
1343 * VLV: This value represents the period of the PWM stream in display core
1344 * clocks ([DevCTG] 200MHz HRAW clocks) multiplied by 128 or 25MHz S0IX clocks
1345 * multiplied by 16. CHV uses a 19.2MHz S0IX clock.
1346 */
1347static u32 vlv_hz_to_pwm(struct intel_connector *connector, u32 pwm_freq_hz)
1348{
1349 struct drm_device *dev = connector->base.dev;
1350 struct drm_i915_private *dev_priv = dev->dev_private;
1351 int clock;
1352
1353 if ((I915_READ(CBR1_VLV) & CBR_PWM_CLOCK_MUX_SELECT) == 0) {
1354 if (IS_CHERRYVIEW(dev))
1355 return KHz(19200) / (pwm_freq_hz * 16);
1356 else
1357 return MHz(25) / (pwm_freq_hz * 16);
1358 } else {
1359 clock = intel_hrawclk(dev);
1360 return MHz(clock) / (pwm_freq_hz * 128);
1361 }
1362}
1363
1364static u32 get_backlight_max_vbt(struct intel_connector *connector)
1365{
1366 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
1367 struct intel_panel *panel = &connector->panel;
1368 u16 pwm_freq_hz = dev_priv->vbt.backlight.pwm_freq_hz;
1369 u32 pwm;
1370
1371 if (!panel->backlight.hz_to_pwm) {
1372 DRM_DEBUG_KMS("backlight frequency conversion not supported\n");
1373 return 0;
1374 }
1375
1376 if (pwm_freq_hz) {
1377 DRM_DEBUG_KMS("VBT defined backlight frequency %u Hz\n",
1378 pwm_freq_hz);
1379 } else {
1380 pwm_freq_hz = 200;
1381 DRM_DEBUG_KMS("default backlight frequency %u Hz\n",
1382 pwm_freq_hz);
1383 }
1384
1385 pwm = panel->backlight.hz_to_pwm(connector, pwm_freq_hz);
1386 if (!pwm) {
1387 DRM_DEBUG_KMS("backlight frequency conversion failed\n");
1388 return 0;
1389 }
1390
1391 return pwm;
1392}
1393
1394/*
1395 * Note: The setup hooks can't assume pipe is set!
1396 */
1397static u32 get_backlight_min_vbt(struct intel_connector *connector)
1398{
1399 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
1400 struct intel_panel *panel = &connector->panel;
1401 int min;
1402
1403 WARN_ON(panel->backlight.max == 0);
1404
1405 /*
1406 * XXX: If the vbt value is 255, it makes min equal to max, which leads
1407 * to problems. There are such machines out there. Either our
1408 * interpretation is wrong or the vbt has bogus data. Or both. Safeguard
1409 * against this by letting the minimum be at most (arbitrarily chosen)
1410 * 25% of the max.
1411 */
1412 min = clamp_t(int, dev_priv->vbt.backlight.min_brightness, 0, 64);
1413 if (min != dev_priv->vbt.backlight.min_brightness) {
1414 DRM_DEBUG_KMS("clamping VBT min backlight %d/255 to %d/255\n",
1415 dev_priv->vbt.backlight.min_brightness, min);
1416 }
1417
1418 /* vbt value is a coefficient in range [0..255] */
1419 return scale(min, 0, 255, 0, panel->backlight.max);
1420}
1421
1422static int lpt_setup_backlight(struct intel_connector *connector, enum pipe unused)
1423{
1424 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
1425 struct intel_panel *panel = &connector->panel;
1426 u32 pch_ctl1, pch_ctl2, val;
1427
1428 pch_ctl1 = I915_READ(BLC_PWM_PCH_CTL1);
1429 panel->backlight.active_low_pwm = pch_ctl1 & BLM_PCH_POLARITY;
1430
1431 pch_ctl2 = I915_READ(BLC_PWM_PCH_CTL2);
1432 panel->backlight.max = pch_ctl2 >> 16;
1433
1434 if (!panel->backlight.max)
1435 panel->backlight.max = get_backlight_max_vbt(connector);
1436
1437 if (!panel->backlight.max)
1438 return -ENODEV;
1439
1440 panel->backlight.min = get_backlight_min_vbt(connector);
1441
1442 val = lpt_get_backlight(connector);
1443 panel->backlight.level = intel_panel_compute_brightness(connector, val);
1444
1445 panel->backlight.enabled = (pch_ctl1 & BLM_PCH_PWM_ENABLE) &&
1446 panel->backlight.level != 0;
1447
1448 return 0;
1449}
1450
1451static int pch_setup_backlight(struct intel_connector *connector, enum pipe unused)
1452{
1453 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
1454 struct intel_panel *panel = &connector->panel;
1455 u32 cpu_ctl2, pch_ctl1, pch_ctl2, val;
1456
1457 pch_ctl1 = I915_READ(BLC_PWM_PCH_CTL1);
1458 panel->backlight.active_low_pwm = pch_ctl1 & BLM_PCH_POLARITY;
1459
1460 pch_ctl2 = I915_READ(BLC_PWM_PCH_CTL2);
1461 panel->backlight.max = pch_ctl2 >> 16;
1462
1463 if (!panel->backlight.max)
1464 panel->backlight.max = get_backlight_max_vbt(connector);
1465
1466 if (!panel->backlight.max)
1467 return -ENODEV;
1468
1469 panel->backlight.min = get_backlight_min_vbt(connector);
1470
1471 val = pch_get_backlight(connector);
1472 panel->backlight.level = intel_panel_compute_brightness(connector, val);
1473
1474 cpu_ctl2 = I915_READ(BLC_PWM_CPU_CTL2);
1475 panel->backlight.enabled = (cpu_ctl2 & BLM_PWM_ENABLE) &&
1476 (pch_ctl1 & BLM_PCH_PWM_ENABLE) && panel->backlight.level != 0;
1477
1478 return 0;
1479}
1480
1481static int i9xx_setup_backlight(struct intel_connector *connector, enum pipe unused)
1482{
1483 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
1484 struct intel_panel *panel = &connector->panel;
1485 u32 ctl, val;
1486
1487 ctl = I915_READ(BLC_PWM_CTL);
1488
1489 if (IS_GEN2(dev_priv) || IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
1490 panel->backlight.combination_mode = ctl & BLM_LEGACY_MODE;
1491
1492 if (IS_PINEVIEW(dev_priv))
1493 panel->backlight.active_low_pwm = ctl & BLM_POLARITY_PNV;
1494
1495 panel->backlight.max = ctl >> 17;
1496
1497 if (!panel->backlight.max) {
1498 panel->backlight.max = get_backlight_max_vbt(connector);
1499 panel->backlight.max >>= 1;
1500 }
1501
1502 if (!panel->backlight.max)
1503 return -ENODEV;
1504
1505 if (panel->backlight.combination_mode)
1506 panel->backlight.max *= 0xff;
1507
1508 panel->backlight.min = get_backlight_min_vbt(connector);
1509
1510 val = i9xx_get_backlight(connector);
1511 panel->backlight.level = intel_panel_compute_brightness(connector, val);
1512
1513 panel->backlight.enabled = panel->backlight.level != 0;
1514
1515 return 0;
1516}
1517
1518static int i965_setup_backlight(struct intel_connector *connector, enum pipe unused)
1519{
1520 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
1521 struct intel_panel *panel = &connector->panel;
1522 u32 ctl, ctl2, val;
1523
1524 ctl2 = I915_READ(BLC_PWM_CTL2);
1525 panel->backlight.combination_mode = ctl2 & BLM_COMBINATION_MODE;
1526 panel->backlight.active_low_pwm = ctl2 & BLM_POLARITY_I965;
1527
1528 ctl = I915_READ(BLC_PWM_CTL);
1529 panel->backlight.max = ctl >> 16;
1530
1531 if (!panel->backlight.max)
1532 panel->backlight.max = get_backlight_max_vbt(connector);
1533
1534 if (!panel->backlight.max)
1535 return -ENODEV;
1536
1537 if (panel->backlight.combination_mode)
1538 panel->backlight.max *= 0xff;
1539
1540 panel->backlight.min = get_backlight_min_vbt(connector);
1541
1542 val = i9xx_get_backlight(connector);
1543 panel->backlight.level = intel_panel_compute_brightness(connector, val);
1544
1545 panel->backlight.enabled = (ctl2 & BLM_PWM_ENABLE) &&
1546 panel->backlight.level != 0;
1547
1548 return 0;
1549}
1550
1551static int vlv_setup_backlight(struct intel_connector *connector, enum pipe pipe)
1552{
1553 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
1554 struct intel_panel *panel = &connector->panel;
1555 u32 ctl, ctl2, val;
1556
1557 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
1558 return -ENODEV;
1559
1560 ctl2 = I915_READ(VLV_BLC_PWM_CTL2(pipe));
1561 panel->backlight.active_low_pwm = ctl2 & BLM_POLARITY_I965;
1562
1563 ctl = I915_READ(VLV_BLC_PWM_CTL(pipe));
1564 panel->backlight.max = ctl >> 16;
1565
1566 if (!panel->backlight.max)
1567 panel->backlight.max = get_backlight_max_vbt(connector);
1568
1569 if (!panel->backlight.max)
1570 return -ENODEV;
1571
1572 panel->backlight.min = get_backlight_min_vbt(connector);
1573
1574 val = _vlv_get_backlight(dev_priv, pipe);
1575 panel->backlight.level = intel_panel_compute_brightness(connector, val);
1576
1577 panel->backlight.enabled = (ctl2 & BLM_PWM_ENABLE) &&
1578 panel->backlight.level != 0;
1579
1580 return 0;
1581}
1582
1583static int
1584bxt_setup_backlight(struct intel_connector *connector, enum pipe unused)
1585{
1586 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
1587 struct intel_panel *panel = &connector->panel;
1588 u32 pwm_ctl, val;
1589
1590 /*
1591 * For BXT hard coding the Backlight controller to 0.
1592 * TODO : Read the controller value from VBT and generalize
1593 */
1594 panel->backlight.controller = 0;
1595
1596 pwm_ctl = I915_READ(BXT_BLC_PWM_CTL(panel->backlight.controller));
1597
1598 /* Keeping the check if controller 1 is to be programmed.
1599 * This will come into affect once the VBT parsing
1600 * is fixed for controller selection, and controller 1 is used
1601 * for a prticular display configuration.
1602 */
1603 if (panel->backlight.controller == 1) {
1604 val = I915_READ(UTIL_PIN_CTL);
1605 panel->backlight.util_pin_active_low =
1606 val & UTIL_PIN_POLARITY;
1607 }
1608
1609 panel->backlight.active_low_pwm = pwm_ctl & BXT_BLC_PWM_POLARITY;
1610 panel->backlight.max =
1611 I915_READ(BXT_BLC_PWM_FREQ(panel->backlight.controller));
1612
1613 if (!panel->backlight.max)
1614 panel->backlight.max = get_backlight_max_vbt(connector);
1615
1616 if (!panel->backlight.max)
1617 return -ENODEV;
1618
1619 val = bxt_get_backlight(connector);
1620 panel->backlight.level = intel_panel_compute_brightness(connector, val);
1621
1622 panel->backlight.enabled = (pwm_ctl & BXT_BLC_PWM_ENABLE) &&
1623 panel->backlight.level != 0;
1624
1625 return 0;
1626}
1627
1628static int pwm_setup_backlight(struct intel_connector *connector,
1629 enum pipe pipe)
1630{
1631 struct drm_device *dev = connector->base.dev;
1632 struct intel_panel *panel = &connector->panel;
1633 int retval;
1634
1635 /* Get the PWM chip for backlight control */
1636 panel->backlight.pwm = pwm_get(dev->dev, "pwm_backlight");
1637 if (IS_ERR(panel->backlight.pwm)) {
1638 DRM_ERROR("Failed to own the pwm chip\n");
1639 panel->backlight.pwm = NULL;
1640 return -ENODEV;
1641 }
1642
1643 retval = pwm_config(panel->backlight.pwm, CRC_PMIC_PWM_PERIOD_NS,
1644 CRC_PMIC_PWM_PERIOD_NS);
1645 if (retval < 0) {
1646 DRM_ERROR("Failed to configure the pwm chip\n");
1647 pwm_put(panel->backlight.pwm);
1648 panel->backlight.pwm = NULL;
1649 return retval;
1650 }
1651
1652 panel->backlight.min = 0; /* 0% */
1653 panel->backlight.max = 100; /* 100% */
1654 panel->backlight.level = DIV_ROUND_UP(
1655 pwm_get_duty_cycle(panel->backlight.pwm) * 100,
1656 CRC_PMIC_PWM_PERIOD_NS);
1657 panel->backlight.enabled = panel->backlight.level != 0;
1658
1659 return 0;
1660}
1661
1662int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe)
1663{
1664 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1665 struct intel_connector *intel_connector = to_intel_connector(connector);
1666 struct intel_panel *panel = &intel_connector->panel;
1667 int ret;
1668
1669 if (!dev_priv->vbt.backlight.present) {
1670 if (dev_priv->quirks & QUIRK_BACKLIGHT_PRESENT) {
1671 DRM_DEBUG_KMS("no backlight present per VBT, but present per quirk\n");
1672 } else {
1673 DRM_DEBUG_KMS("no backlight present per VBT\n");
1674 return 0;
1675 }
1676 }
1677
1678 /* ensure intel_panel has been initialized first */
1679 if (WARN_ON(!panel->backlight.setup))
1680 return -ENODEV;
1681
1682 /* set level and max in panel struct */
1683 mutex_lock(&dev_priv->backlight_lock);
1684 ret = panel->backlight.setup(intel_connector, pipe);
1685 mutex_unlock(&dev_priv->backlight_lock);
1686
1687 if (ret) {
1688 DRM_DEBUG_KMS("failed to setup backlight for connector %s\n",
1689 connector->name);
1690 return ret;
1691 }
1692
1693 panel->backlight.present = true;
1694
1695 DRM_DEBUG_KMS("Connector %s backlight initialized, %s, brightness %u/%u\n",
1696 connector->name,
1697 panel->backlight.enabled ? "enabled" : "disabled",
1698 panel->backlight.level, panel->backlight.max);
1699
1700 return 0;
1701}
1702
1703void intel_panel_destroy_backlight(struct drm_connector *connector)
1704{
1705 struct intel_connector *intel_connector = to_intel_connector(connector);
1706 struct intel_panel *panel = &intel_connector->panel;
1707
1708 /* dispose of the pwm */
1709 if (panel->backlight.pwm)
1710 pwm_put(panel->backlight.pwm);
1711
1712 panel->backlight.present = false;
1713}
1714
1715/* Set up chip specific backlight functions */
1716static void
1717intel_panel_init_backlight_funcs(struct intel_panel *panel)
1718{
1719 struct intel_connector *connector =
1720 container_of(panel, struct intel_connector, panel);
1721 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
1722
1723 if (IS_BROXTON(dev_priv)) {
1724 panel->backlight.setup = bxt_setup_backlight;
1725 panel->backlight.enable = bxt_enable_backlight;
1726 panel->backlight.disable = bxt_disable_backlight;
1727 panel->backlight.set = bxt_set_backlight;
1728 panel->backlight.get = bxt_get_backlight;
1729 panel->backlight.hz_to_pwm = bxt_hz_to_pwm;
1730 } else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_SPT(dev_priv)) {
1731 panel->backlight.setup = lpt_setup_backlight;
1732 panel->backlight.enable = lpt_enable_backlight;
1733 panel->backlight.disable = lpt_disable_backlight;
1734 panel->backlight.set = lpt_set_backlight;
1735 panel->backlight.get = lpt_get_backlight;
1736 if (HAS_PCH_LPT(dev_priv))
1737 panel->backlight.hz_to_pwm = lpt_hz_to_pwm;
1738 else
1739 panel->backlight.hz_to_pwm = spt_hz_to_pwm;
1740 } else if (HAS_PCH_SPLIT(dev_priv)) {
1741 panel->backlight.setup = pch_setup_backlight;
1742 panel->backlight.enable = pch_enable_backlight;
1743 panel->backlight.disable = pch_disable_backlight;
1744 panel->backlight.set = pch_set_backlight;
1745 panel->backlight.get = pch_get_backlight;
1746 panel->backlight.hz_to_pwm = pch_hz_to_pwm;
1747 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1748 if (dev_priv->vbt.has_mipi) {
1749 panel->backlight.setup = pwm_setup_backlight;
1750 panel->backlight.enable = pwm_enable_backlight;
1751 panel->backlight.disable = pwm_disable_backlight;
1752 panel->backlight.set = pwm_set_backlight;
1753 panel->backlight.get = pwm_get_backlight;
1754 } else {
1755 panel->backlight.setup = vlv_setup_backlight;
1756 panel->backlight.enable = vlv_enable_backlight;
1757 panel->backlight.disable = vlv_disable_backlight;
1758 panel->backlight.set = vlv_set_backlight;
1759 panel->backlight.get = vlv_get_backlight;
1760 panel->backlight.hz_to_pwm = vlv_hz_to_pwm;
1761 }
1762 } else if (IS_GEN4(dev_priv)) {
1763 panel->backlight.setup = i965_setup_backlight;
1764 panel->backlight.enable = i965_enable_backlight;
1765 panel->backlight.disable = i965_disable_backlight;
1766 panel->backlight.set = i9xx_set_backlight;
1767 panel->backlight.get = i9xx_get_backlight;
1768 panel->backlight.hz_to_pwm = i965_hz_to_pwm;
1769 } else {
1770 panel->backlight.setup = i9xx_setup_backlight;
1771 panel->backlight.enable = i9xx_enable_backlight;
1772 panel->backlight.disable = i9xx_disable_backlight;
1773 panel->backlight.set = i9xx_set_backlight;
1774 panel->backlight.get = i9xx_get_backlight;
1775 panel->backlight.hz_to_pwm = i9xx_hz_to_pwm;
1776 }
1777}
1778
1779int intel_panel_init(struct intel_panel *panel,
1780 struct drm_display_mode *fixed_mode,
1781 struct drm_display_mode *downclock_mode)
1782{
1783 intel_panel_init_backlight_funcs(panel);
1784
1785 panel->fixed_mode = fixed_mode;
1786 panel->downclock_mode = downclock_mode;
1787
1788 return 0;
1789}
1790
1791void intel_panel_fini(struct intel_panel *panel)
1792{
1793 struct intel_connector *intel_connector =
1794 container_of(panel, struct intel_connector, panel);
1795
1796 if (panel->fixed_mode)
1797 drm_mode_destroy(intel_connector->base.dev, panel->fixed_mode);
1798
1799 if (panel->downclock_mode)
1800 drm_mode_destroy(intel_connector->base.dev,
1801 panel->downclock_mode);
1802}
1803
1804void intel_backlight_register(struct drm_device *dev)
1805{
1806 struct intel_connector *connector;
1807
1808 for_each_intel_connector(dev, connector)
1809 intel_backlight_device_register(connector);
1810}
1811
1812void intel_backlight_unregister(struct drm_device *dev)
1813{
1814 struct intel_connector *connector;
1815
1816 for_each_intel_connector(dev, connector)
1817 intel_backlight_device_unregister(connector);
1818}
1/*
2 * Copyright © 2006-2010 Intel Corporation
3 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Dave Airlie <airlied@linux.ie>
27 * Jesse Barnes <jesse.barnes@intel.com>
28 * Chris Wilson <chris@chris-wilson.co.uk>
29 */
30
31#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
32
33#include <linux/moduleparam.h>
34#include "intel_drv.h"
35
36void
37intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
38 struct drm_display_mode *adjusted_mode)
39{
40 drm_mode_copy(adjusted_mode, fixed_mode);
41
42 drm_mode_set_crtcinfo(adjusted_mode, 0);
43}
44
45/* adjusted_mode has been preset to be the panel's fixed mode */
46void
47intel_pch_panel_fitting(struct intel_crtc *intel_crtc,
48 struct intel_crtc_config *pipe_config,
49 int fitting_mode)
50{
51 struct drm_display_mode *adjusted_mode;
52 int x, y, width, height;
53
54 adjusted_mode = &pipe_config->adjusted_mode;
55
56 x = y = width = height = 0;
57
58 /* Native modes don't need fitting */
59 if (adjusted_mode->hdisplay == pipe_config->pipe_src_w &&
60 adjusted_mode->vdisplay == pipe_config->pipe_src_h)
61 goto done;
62
63 switch (fitting_mode) {
64 case DRM_MODE_SCALE_CENTER:
65 width = pipe_config->pipe_src_w;
66 height = pipe_config->pipe_src_h;
67 x = (adjusted_mode->hdisplay - width + 1)/2;
68 y = (adjusted_mode->vdisplay - height + 1)/2;
69 break;
70
71 case DRM_MODE_SCALE_ASPECT:
72 /* Scale but preserve the aspect ratio */
73 {
74 u32 scaled_width = adjusted_mode->hdisplay
75 * pipe_config->pipe_src_h;
76 u32 scaled_height = pipe_config->pipe_src_w
77 * adjusted_mode->vdisplay;
78 if (scaled_width > scaled_height) { /* pillar */
79 width = scaled_height / pipe_config->pipe_src_h;
80 if (width & 1)
81 width++;
82 x = (adjusted_mode->hdisplay - width + 1) / 2;
83 y = 0;
84 height = adjusted_mode->vdisplay;
85 } else if (scaled_width < scaled_height) { /* letter */
86 height = scaled_width / pipe_config->pipe_src_w;
87 if (height & 1)
88 height++;
89 y = (adjusted_mode->vdisplay - height + 1) / 2;
90 x = 0;
91 width = adjusted_mode->hdisplay;
92 } else {
93 x = y = 0;
94 width = adjusted_mode->hdisplay;
95 height = adjusted_mode->vdisplay;
96 }
97 }
98 break;
99
100 case DRM_MODE_SCALE_FULLSCREEN:
101 x = y = 0;
102 width = adjusted_mode->hdisplay;
103 height = adjusted_mode->vdisplay;
104 break;
105
106 default:
107 WARN(1, "bad panel fit mode: %d\n", fitting_mode);
108 return;
109 }
110
111done:
112 pipe_config->pch_pfit.pos = (x << 16) | y;
113 pipe_config->pch_pfit.size = (width << 16) | height;
114 pipe_config->pch_pfit.enabled = pipe_config->pch_pfit.size != 0;
115}
116
117static void
118centre_horizontally(struct drm_display_mode *mode,
119 int width)
120{
121 u32 border, sync_pos, blank_width, sync_width;
122
123 /* keep the hsync and hblank widths constant */
124 sync_width = mode->crtc_hsync_end - mode->crtc_hsync_start;
125 blank_width = mode->crtc_hblank_end - mode->crtc_hblank_start;
126 sync_pos = (blank_width - sync_width + 1) / 2;
127
128 border = (mode->hdisplay - width + 1) / 2;
129 border += border & 1; /* make the border even */
130
131 mode->crtc_hdisplay = width;
132 mode->crtc_hblank_start = width + border;
133 mode->crtc_hblank_end = mode->crtc_hblank_start + blank_width;
134
135 mode->crtc_hsync_start = mode->crtc_hblank_start + sync_pos;
136 mode->crtc_hsync_end = mode->crtc_hsync_start + sync_width;
137}
138
139static void
140centre_vertically(struct drm_display_mode *mode,
141 int height)
142{
143 u32 border, sync_pos, blank_width, sync_width;
144
145 /* keep the vsync and vblank widths constant */
146 sync_width = mode->crtc_vsync_end - mode->crtc_vsync_start;
147 blank_width = mode->crtc_vblank_end - mode->crtc_vblank_start;
148 sync_pos = (blank_width - sync_width + 1) / 2;
149
150 border = (mode->vdisplay - height + 1) / 2;
151
152 mode->crtc_vdisplay = height;
153 mode->crtc_vblank_start = height + border;
154 mode->crtc_vblank_end = mode->crtc_vblank_start + blank_width;
155
156 mode->crtc_vsync_start = mode->crtc_vblank_start + sync_pos;
157 mode->crtc_vsync_end = mode->crtc_vsync_start + sync_width;
158}
159
160static inline u32 panel_fitter_scaling(u32 source, u32 target)
161{
162 /*
163 * Floating point operation is not supported. So the FACTOR
164 * is defined, which can avoid the floating point computation
165 * when calculating the panel ratio.
166 */
167#define ACCURACY 12
168#define FACTOR (1 << ACCURACY)
169 u32 ratio = source * FACTOR / target;
170 return (FACTOR * ratio + FACTOR/2) / FACTOR;
171}
172
173static void i965_scale_aspect(struct intel_crtc_config *pipe_config,
174 u32 *pfit_control)
175{
176 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
177 u32 scaled_width = adjusted_mode->hdisplay *
178 pipe_config->pipe_src_h;
179 u32 scaled_height = pipe_config->pipe_src_w *
180 adjusted_mode->vdisplay;
181
182 /* 965+ is easy, it does everything in hw */
183 if (scaled_width > scaled_height)
184 *pfit_control |= PFIT_ENABLE |
185 PFIT_SCALING_PILLAR;
186 else if (scaled_width < scaled_height)
187 *pfit_control |= PFIT_ENABLE |
188 PFIT_SCALING_LETTER;
189 else if (adjusted_mode->hdisplay != pipe_config->pipe_src_w)
190 *pfit_control |= PFIT_ENABLE | PFIT_SCALING_AUTO;
191}
192
193static void i9xx_scale_aspect(struct intel_crtc_config *pipe_config,
194 u32 *pfit_control, u32 *pfit_pgm_ratios,
195 u32 *border)
196{
197 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
198 u32 scaled_width = adjusted_mode->hdisplay *
199 pipe_config->pipe_src_h;
200 u32 scaled_height = pipe_config->pipe_src_w *
201 adjusted_mode->vdisplay;
202 u32 bits;
203
204 /*
205 * For earlier chips we have to calculate the scaling
206 * ratio by hand and program it into the
207 * PFIT_PGM_RATIO register
208 */
209 if (scaled_width > scaled_height) { /* pillar */
210 centre_horizontally(adjusted_mode,
211 scaled_height /
212 pipe_config->pipe_src_h);
213
214 *border = LVDS_BORDER_ENABLE;
215 if (pipe_config->pipe_src_h != adjusted_mode->vdisplay) {
216 bits = panel_fitter_scaling(pipe_config->pipe_src_h,
217 adjusted_mode->vdisplay);
218
219 *pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
220 bits << PFIT_VERT_SCALE_SHIFT);
221 *pfit_control |= (PFIT_ENABLE |
222 VERT_INTERP_BILINEAR |
223 HORIZ_INTERP_BILINEAR);
224 }
225 } else if (scaled_width < scaled_height) { /* letter */
226 centre_vertically(adjusted_mode,
227 scaled_width /
228 pipe_config->pipe_src_w);
229
230 *border = LVDS_BORDER_ENABLE;
231 if (pipe_config->pipe_src_w != adjusted_mode->hdisplay) {
232 bits = panel_fitter_scaling(pipe_config->pipe_src_w,
233 adjusted_mode->hdisplay);
234
235 *pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
236 bits << PFIT_VERT_SCALE_SHIFT);
237 *pfit_control |= (PFIT_ENABLE |
238 VERT_INTERP_BILINEAR |
239 HORIZ_INTERP_BILINEAR);
240 }
241 } else {
242 /* Aspects match, Let hw scale both directions */
243 *pfit_control |= (PFIT_ENABLE |
244 VERT_AUTO_SCALE | HORIZ_AUTO_SCALE |
245 VERT_INTERP_BILINEAR |
246 HORIZ_INTERP_BILINEAR);
247 }
248}
249
250void intel_gmch_panel_fitting(struct intel_crtc *intel_crtc,
251 struct intel_crtc_config *pipe_config,
252 int fitting_mode)
253{
254 struct drm_device *dev = intel_crtc->base.dev;
255 u32 pfit_control = 0, pfit_pgm_ratios = 0, border = 0;
256 struct drm_display_mode *adjusted_mode;
257
258 adjusted_mode = &pipe_config->adjusted_mode;
259
260 /* Native modes don't need fitting */
261 if (adjusted_mode->hdisplay == pipe_config->pipe_src_w &&
262 adjusted_mode->vdisplay == pipe_config->pipe_src_h)
263 goto out;
264
265 switch (fitting_mode) {
266 case DRM_MODE_SCALE_CENTER:
267 /*
268 * For centered modes, we have to calculate border widths &
269 * heights and modify the values programmed into the CRTC.
270 */
271 centre_horizontally(adjusted_mode, pipe_config->pipe_src_w);
272 centre_vertically(adjusted_mode, pipe_config->pipe_src_h);
273 border = LVDS_BORDER_ENABLE;
274 break;
275 case DRM_MODE_SCALE_ASPECT:
276 /* Scale but preserve the aspect ratio */
277 if (INTEL_INFO(dev)->gen >= 4)
278 i965_scale_aspect(pipe_config, &pfit_control);
279 else
280 i9xx_scale_aspect(pipe_config, &pfit_control,
281 &pfit_pgm_ratios, &border);
282 break;
283 case DRM_MODE_SCALE_FULLSCREEN:
284 /*
285 * Full scaling, even if it changes the aspect ratio.
286 * Fortunately this is all done for us in hw.
287 */
288 if (pipe_config->pipe_src_h != adjusted_mode->vdisplay ||
289 pipe_config->pipe_src_w != adjusted_mode->hdisplay) {
290 pfit_control |= PFIT_ENABLE;
291 if (INTEL_INFO(dev)->gen >= 4)
292 pfit_control |= PFIT_SCALING_AUTO;
293 else
294 pfit_control |= (VERT_AUTO_SCALE |
295 VERT_INTERP_BILINEAR |
296 HORIZ_AUTO_SCALE |
297 HORIZ_INTERP_BILINEAR);
298 }
299 break;
300 default:
301 WARN(1, "bad panel fit mode: %d\n", fitting_mode);
302 return;
303 }
304
305 /* 965+ wants fuzzy fitting */
306 /* FIXME: handle multiple panels by failing gracefully */
307 if (INTEL_INFO(dev)->gen >= 4)
308 pfit_control |= ((intel_crtc->pipe << PFIT_PIPE_SHIFT) |
309 PFIT_FILTER_FUZZY);
310
311out:
312 if ((pfit_control & PFIT_ENABLE) == 0) {
313 pfit_control = 0;
314 pfit_pgm_ratios = 0;
315 }
316
317 /* Make sure pre-965 set dither correctly for 18bpp panels. */
318 if (INTEL_INFO(dev)->gen < 4 && pipe_config->pipe_bpp == 18)
319 pfit_control |= PANEL_8TO6_DITHER_ENABLE;
320
321 pipe_config->gmch_pfit.control = pfit_control;
322 pipe_config->gmch_pfit.pgm_ratios = pfit_pgm_ratios;
323 pipe_config->gmch_pfit.lvds_border_bits = border;
324}
325
326static u32 intel_panel_compute_brightness(struct intel_connector *connector,
327 u32 val)
328{
329 struct drm_device *dev = connector->base.dev;
330 struct drm_i915_private *dev_priv = dev->dev_private;
331 struct intel_panel *panel = &connector->panel;
332
333 WARN_ON(panel->backlight.max == 0);
334
335 if (i915.invert_brightness < 0)
336 return val;
337
338 if (i915.invert_brightness > 0 ||
339 dev_priv->quirks & QUIRK_INVERT_BRIGHTNESS) {
340 return panel->backlight.max - val;
341 }
342
343 return val;
344}
345
346static u32 bdw_get_backlight(struct intel_connector *connector)
347{
348 struct drm_device *dev = connector->base.dev;
349 struct drm_i915_private *dev_priv = dev->dev_private;
350
351 return I915_READ(BLC_PWM_PCH_CTL2) & BACKLIGHT_DUTY_CYCLE_MASK;
352}
353
354static u32 pch_get_backlight(struct intel_connector *connector)
355{
356 struct drm_device *dev = connector->base.dev;
357 struct drm_i915_private *dev_priv = dev->dev_private;
358
359 return I915_READ(BLC_PWM_CPU_CTL) & BACKLIGHT_DUTY_CYCLE_MASK;
360}
361
362static u32 i9xx_get_backlight(struct intel_connector *connector)
363{
364 struct drm_device *dev = connector->base.dev;
365 struct drm_i915_private *dev_priv = dev->dev_private;
366 struct intel_panel *panel = &connector->panel;
367 u32 val;
368
369 val = I915_READ(BLC_PWM_CTL) & BACKLIGHT_DUTY_CYCLE_MASK;
370 if (INTEL_INFO(dev)->gen < 4)
371 val >>= 1;
372
373 if (panel->backlight.combination_mode) {
374 u8 lbpc;
375
376 pci_read_config_byte(dev->pdev, PCI_LBPC, &lbpc);
377 val *= lbpc;
378 }
379
380 return val;
381}
382
383static u32 _vlv_get_backlight(struct drm_device *dev, enum pipe pipe)
384{
385 struct drm_i915_private *dev_priv = dev->dev_private;
386
387 return I915_READ(VLV_BLC_PWM_CTL(pipe)) & BACKLIGHT_DUTY_CYCLE_MASK;
388}
389
390static u32 vlv_get_backlight(struct intel_connector *connector)
391{
392 struct drm_device *dev = connector->base.dev;
393 enum pipe pipe = intel_get_pipe_from_connector(connector);
394
395 return _vlv_get_backlight(dev, pipe);
396}
397
398static u32 intel_panel_get_backlight(struct intel_connector *connector)
399{
400 struct drm_device *dev = connector->base.dev;
401 struct drm_i915_private *dev_priv = dev->dev_private;
402 u32 val;
403 unsigned long flags;
404
405 spin_lock_irqsave(&dev_priv->backlight_lock, flags);
406
407 val = dev_priv->display.get_backlight(connector);
408 val = intel_panel_compute_brightness(connector, val);
409
410 spin_unlock_irqrestore(&dev_priv->backlight_lock, flags);
411
412 DRM_DEBUG_DRIVER("get backlight PWM = %d\n", val);
413 return val;
414}
415
416static void bdw_set_backlight(struct intel_connector *connector, u32 level)
417{
418 struct drm_device *dev = connector->base.dev;
419 struct drm_i915_private *dev_priv = dev->dev_private;
420 u32 val = I915_READ(BLC_PWM_PCH_CTL2) & ~BACKLIGHT_DUTY_CYCLE_MASK;
421 I915_WRITE(BLC_PWM_PCH_CTL2, val | level);
422}
423
424static void pch_set_backlight(struct intel_connector *connector, u32 level)
425{
426 struct drm_device *dev = connector->base.dev;
427 struct drm_i915_private *dev_priv = dev->dev_private;
428 u32 tmp;
429
430 tmp = I915_READ(BLC_PWM_CPU_CTL) & ~BACKLIGHT_DUTY_CYCLE_MASK;
431 I915_WRITE(BLC_PWM_CPU_CTL, tmp | level);
432}
433
434static void i9xx_set_backlight(struct intel_connector *connector, u32 level)
435{
436 struct drm_device *dev = connector->base.dev;
437 struct drm_i915_private *dev_priv = dev->dev_private;
438 struct intel_panel *panel = &connector->panel;
439 u32 tmp, mask;
440
441 WARN_ON(panel->backlight.max == 0);
442
443 if (panel->backlight.combination_mode) {
444 u8 lbpc;
445
446 lbpc = level * 0xfe / panel->backlight.max + 1;
447 level /= lbpc;
448 pci_write_config_byte(dev->pdev, PCI_LBPC, lbpc);
449 }
450
451 if (IS_GEN4(dev)) {
452 mask = BACKLIGHT_DUTY_CYCLE_MASK;
453 } else {
454 level <<= 1;
455 mask = BACKLIGHT_DUTY_CYCLE_MASK_PNV;
456 }
457
458 tmp = I915_READ(BLC_PWM_CTL) & ~mask;
459 I915_WRITE(BLC_PWM_CTL, tmp | level);
460}
461
462static void vlv_set_backlight(struct intel_connector *connector, u32 level)
463{
464 struct drm_device *dev = connector->base.dev;
465 struct drm_i915_private *dev_priv = dev->dev_private;
466 enum pipe pipe = intel_get_pipe_from_connector(connector);
467 u32 tmp;
468
469 tmp = I915_READ(VLV_BLC_PWM_CTL(pipe)) & ~BACKLIGHT_DUTY_CYCLE_MASK;
470 I915_WRITE(VLV_BLC_PWM_CTL(pipe), tmp | level);
471}
472
473static void
474intel_panel_actually_set_backlight(struct intel_connector *connector, u32 level)
475{
476 struct drm_device *dev = connector->base.dev;
477 struct drm_i915_private *dev_priv = dev->dev_private;
478
479 DRM_DEBUG_DRIVER("set backlight PWM = %d\n", level);
480
481 level = intel_panel_compute_brightness(connector, level);
482 dev_priv->display.set_backlight(connector, level);
483}
484
485/* set backlight brightness to level in range [0..max] */
486void intel_panel_set_backlight(struct intel_connector *connector, u32 level,
487 u32 max)
488{
489 struct drm_device *dev = connector->base.dev;
490 struct drm_i915_private *dev_priv = dev->dev_private;
491 struct intel_panel *panel = &connector->panel;
492 enum pipe pipe = intel_get_pipe_from_connector(connector);
493 u32 freq;
494 unsigned long flags;
495 u64 n;
496
497 if (!panel->backlight.present || pipe == INVALID_PIPE)
498 return;
499
500 spin_lock_irqsave(&dev_priv->backlight_lock, flags);
501
502 WARN_ON(panel->backlight.max == 0);
503
504 /* scale to hardware max, but be careful to not overflow */
505 freq = panel->backlight.max;
506 n = (u64)level * freq;
507 do_div(n, max);
508 level = n;
509
510 panel->backlight.level = level;
511 if (panel->backlight.device)
512 panel->backlight.device->props.brightness = level;
513
514 if (panel->backlight.enabled)
515 intel_panel_actually_set_backlight(connector, level);
516
517 spin_unlock_irqrestore(&dev_priv->backlight_lock, flags);
518}
519
520static void pch_disable_backlight(struct intel_connector *connector)
521{
522 struct drm_device *dev = connector->base.dev;
523 struct drm_i915_private *dev_priv = dev->dev_private;
524 u32 tmp;
525
526 intel_panel_actually_set_backlight(connector, 0);
527
528 tmp = I915_READ(BLC_PWM_CPU_CTL2);
529 I915_WRITE(BLC_PWM_CPU_CTL2, tmp & ~BLM_PWM_ENABLE);
530
531 tmp = I915_READ(BLC_PWM_PCH_CTL1);
532 I915_WRITE(BLC_PWM_PCH_CTL1, tmp & ~BLM_PCH_PWM_ENABLE);
533}
534
535static void i9xx_disable_backlight(struct intel_connector *connector)
536{
537 intel_panel_actually_set_backlight(connector, 0);
538}
539
540static void i965_disable_backlight(struct intel_connector *connector)
541{
542 struct drm_device *dev = connector->base.dev;
543 struct drm_i915_private *dev_priv = dev->dev_private;
544 u32 tmp;
545
546 intel_panel_actually_set_backlight(connector, 0);
547
548 tmp = I915_READ(BLC_PWM_CTL2);
549 I915_WRITE(BLC_PWM_CTL2, tmp & ~BLM_PWM_ENABLE);
550}
551
552static void vlv_disable_backlight(struct intel_connector *connector)
553{
554 struct drm_device *dev = connector->base.dev;
555 struct drm_i915_private *dev_priv = dev->dev_private;
556 enum pipe pipe = intel_get_pipe_from_connector(connector);
557 u32 tmp;
558
559 intel_panel_actually_set_backlight(connector, 0);
560
561 tmp = I915_READ(VLV_BLC_PWM_CTL2(pipe));
562 I915_WRITE(VLV_BLC_PWM_CTL2(pipe), tmp & ~BLM_PWM_ENABLE);
563}
564
565void intel_panel_disable_backlight(struct intel_connector *connector)
566{
567 struct drm_device *dev = connector->base.dev;
568 struct drm_i915_private *dev_priv = dev->dev_private;
569 struct intel_panel *panel = &connector->panel;
570 enum pipe pipe = intel_get_pipe_from_connector(connector);
571 unsigned long flags;
572
573 if (!panel->backlight.present || pipe == INVALID_PIPE)
574 return;
575
576 /*
577 * Do not disable backlight on the vgaswitcheroo path. When switching
578 * away from i915, the other client may depend on i915 to handle the
579 * backlight. This will leave the backlight on unnecessarily when
580 * another client is not activated.
581 */
582 if (dev->switch_power_state == DRM_SWITCH_POWER_CHANGING) {
583 DRM_DEBUG_DRIVER("Skipping backlight disable on vga switch\n");
584 return;
585 }
586
587 spin_lock_irqsave(&dev_priv->backlight_lock, flags);
588
589 panel->backlight.enabled = false;
590 dev_priv->display.disable_backlight(connector);
591
592 spin_unlock_irqrestore(&dev_priv->backlight_lock, flags);
593}
594
595static void bdw_enable_backlight(struct intel_connector *connector)
596{
597 struct drm_device *dev = connector->base.dev;
598 struct drm_i915_private *dev_priv = dev->dev_private;
599 struct intel_panel *panel = &connector->panel;
600 u32 pch_ctl1, pch_ctl2;
601
602 pch_ctl1 = I915_READ(BLC_PWM_PCH_CTL1);
603 if (pch_ctl1 & BLM_PCH_PWM_ENABLE) {
604 DRM_DEBUG_KMS("pch backlight already enabled\n");
605 pch_ctl1 &= ~BLM_PCH_PWM_ENABLE;
606 I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1);
607 }
608
609 pch_ctl2 = panel->backlight.max << 16;
610 I915_WRITE(BLC_PWM_PCH_CTL2, pch_ctl2);
611
612 pch_ctl1 = 0;
613 if (panel->backlight.active_low_pwm)
614 pch_ctl1 |= BLM_PCH_POLARITY;
615
616 /* BDW always uses the pch pwm controls. */
617 pch_ctl1 |= BLM_PCH_OVERRIDE_ENABLE;
618
619 I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1);
620 POSTING_READ(BLC_PWM_PCH_CTL1);
621 I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1 | BLM_PCH_PWM_ENABLE);
622
623 /* This won't stick until the above enable. */
624 intel_panel_actually_set_backlight(connector, panel->backlight.level);
625}
626
627static void pch_enable_backlight(struct intel_connector *connector)
628{
629 struct drm_device *dev = connector->base.dev;
630 struct drm_i915_private *dev_priv = dev->dev_private;
631 struct intel_panel *panel = &connector->panel;
632 enum pipe pipe = intel_get_pipe_from_connector(connector);
633 enum transcoder cpu_transcoder =
634 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
635 u32 cpu_ctl2, pch_ctl1, pch_ctl2;
636
637 cpu_ctl2 = I915_READ(BLC_PWM_CPU_CTL2);
638 if (cpu_ctl2 & BLM_PWM_ENABLE) {
639 WARN(1, "cpu backlight already enabled\n");
640 cpu_ctl2 &= ~BLM_PWM_ENABLE;
641 I915_WRITE(BLC_PWM_CPU_CTL2, cpu_ctl2);
642 }
643
644 pch_ctl1 = I915_READ(BLC_PWM_PCH_CTL1);
645 if (pch_ctl1 & BLM_PCH_PWM_ENABLE) {
646 DRM_DEBUG_KMS("pch backlight already enabled\n");
647 pch_ctl1 &= ~BLM_PCH_PWM_ENABLE;
648 I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1);
649 }
650
651 if (cpu_transcoder == TRANSCODER_EDP)
652 cpu_ctl2 = BLM_TRANSCODER_EDP;
653 else
654 cpu_ctl2 = BLM_PIPE(cpu_transcoder);
655 I915_WRITE(BLC_PWM_CPU_CTL2, cpu_ctl2);
656 POSTING_READ(BLC_PWM_CPU_CTL2);
657 I915_WRITE(BLC_PWM_CPU_CTL2, cpu_ctl2 | BLM_PWM_ENABLE);
658
659 /* This won't stick until the above enable. */
660 intel_panel_actually_set_backlight(connector, panel->backlight.level);
661
662 pch_ctl2 = panel->backlight.max << 16;
663 I915_WRITE(BLC_PWM_PCH_CTL2, pch_ctl2);
664
665 pch_ctl1 = 0;
666 if (panel->backlight.active_low_pwm)
667 pch_ctl1 |= BLM_PCH_POLARITY;
668
669 I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1);
670 POSTING_READ(BLC_PWM_PCH_CTL1);
671 I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1 | BLM_PCH_PWM_ENABLE);
672}
673
674static void i9xx_enable_backlight(struct intel_connector *connector)
675{
676 struct drm_device *dev = connector->base.dev;
677 struct drm_i915_private *dev_priv = dev->dev_private;
678 struct intel_panel *panel = &connector->panel;
679 u32 ctl, freq;
680
681 ctl = I915_READ(BLC_PWM_CTL);
682 if (ctl & BACKLIGHT_DUTY_CYCLE_MASK_PNV) {
683 WARN(1, "backlight already enabled\n");
684 I915_WRITE(BLC_PWM_CTL, 0);
685 }
686
687 freq = panel->backlight.max;
688 if (panel->backlight.combination_mode)
689 freq /= 0xff;
690
691 ctl = freq << 17;
692 if (panel->backlight.combination_mode)
693 ctl |= BLM_LEGACY_MODE;
694 if (IS_PINEVIEW(dev) && panel->backlight.active_low_pwm)
695 ctl |= BLM_POLARITY_PNV;
696
697 I915_WRITE(BLC_PWM_CTL, ctl);
698 POSTING_READ(BLC_PWM_CTL);
699
700 /* XXX: combine this into above write? */
701 intel_panel_actually_set_backlight(connector, panel->backlight.level);
702}
703
704static void i965_enable_backlight(struct intel_connector *connector)
705{
706 struct drm_device *dev = connector->base.dev;
707 struct drm_i915_private *dev_priv = dev->dev_private;
708 struct intel_panel *panel = &connector->panel;
709 enum pipe pipe = intel_get_pipe_from_connector(connector);
710 u32 ctl, ctl2, freq;
711
712 ctl2 = I915_READ(BLC_PWM_CTL2);
713 if (ctl2 & BLM_PWM_ENABLE) {
714 WARN(1, "backlight already enabled\n");
715 ctl2 &= ~BLM_PWM_ENABLE;
716 I915_WRITE(BLC_PWM_CTL2, ctl2);
717 }
718
719 freq = panel->backlight.max;
720 if (panel->backlight.combination_mode)
721 freq /= 0xff;
722
723 ctl = freq << 16;
724 I915_WRITE(BLC_PWM_CTL, ctl);
725
726 /* XXX: combine this into above write? */
727 intel_panel_actually_set_backlight(connector, panel->backlight.level);
728
729 ctl2 = BLM_PIPE(pipe);
730 if (panel->backlight.combination_mode)
731 ctl2 |= BLM_COMBINATION_MODE;
732 if (panel->backlight.active_low_pwm)
733 ctl2 |= BLM_POLARITY_I965;
734 I915_WRITE(BLC_PWM_CTL2, ctl2);
735 POSTING_READ(BLC_PWM_CTL2);
736 I915_WRITE(BLC_PWM_CTL2, ctl2 | BLM_PWM_ENABLE);
737}
738
739static void vlv_enable_backlight(struct intel_connector *connector)
740{
741 struct drm_device *dev = connector->base.dev;
742 struct drm_i915_private *dev_priv = dev->dev_private;
743 struct intel_panel *panel = &connector->panel;
744 enum pipe pipe = intel_get_pipe_from_connector(connector);
745 u32 ctl, ctl2;
746
747 ctl2 = I915_READ(VLV_BLC_PWM_CTL2(pipe));
748 if (ctl2 & BLM_PWM_ENABLE) {
749 WARN(1, "backlight already enabled\n");
750 ctl2 &= ~BLM_PWM_ENABLE;
751 I915_WRITE(VLV_BLC_PWM_CTL2(pipe), ctl2);
752 }
753
754 ctl = panel->backlight.max << 16;
755 I915_WRITE(VLV_BLC_PWM_CTL(pipe), ctl);
756
757 /* XXX: combine this into above write? */
758 intel_panel_actually_set_backlight(connector, panel->backlight.level);
759
760 ctl2 = 0;
761 if (panel->backlight.active_low_pwm)
762 ctl2 |= BLM_POLARITY_I965;
763 I915_WRITE(VLV_BLC_PWM_CTL2(pipe), ctl2);
764 POSTING_READ(VLV_BLC_PWM_CTL2(pipe));
765 I915_WRITE(VLV_BLC_PWM_CTL2(pipe), ctl2 | BLM_PWM_ENABLE);
766}
767
768void intel_panel_enable_backlight(struct intel_connector *connector)
769{
770 struct drm_device *dev = connector->base.dev;
771 struct drm_i915_private *dev_priv = dev->dev_private;
772 struct intel_panel *panel = &connector->panel;
773 enum pipe pipe = intel_get_pipe_from_connector(connector);
774 unsigned long flags;
775
776 if (!panel->backlight.present || pipe == INVALID_PIPE)
777 return;
778
779 DRM_DEBUG_KMS("pipe %c\n", pipe_name(pipe));
780
781 spin_lock_irqsave(&dev_priv->backlight_lock, flags);
782
783 WARN_ON(panel->backlight.max == 0);
784
785 if (panel->backlight.level == 0) {
786 panel->backlight.level = panel->backlight.max;
787 if (panel->backlight.device)
788 panel->backlight.device->props.brightness =
789 panel->backlight.level;
790 }
791
792 dev_priv->display.enable_backlight(connector);
793 panel->backlight.enabled = true;
794
795 spin_unlock_irqrestore(&dev_priv->backlight_lock, flags);
796}
797
798enum drm_connector_status
799intel_panel_detect(struct drm_device *dev)
800{
801 struct drm_i915_private *dev_priv = dev->dev_private;
802
803 /* Assume that the BIOS does not lie through the OpRegion... */
804 if (!i915.panel_ignore_lid && dev_priv->opregion.lid_state) {
805 return ioread32(dev_priv->opregion.lid_state) & 0x1 ?
806 connector_status_connected :
807 connector_status_disconnected;
808 }
809
810 switch (i915.panel_ignore_lid) {
811 case -2:
812 return connector_status_connected;
813 case -1:
814 return connector_status_disconnected;
815 default:
816 return connector_status_unknown;
817 }
818}
819
820#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
821static int intel_backlight_device_update_status(struct backlight_device *bd)
822{
823 struct intel_connector *connector = bl_get_data(bd);
824 struct drm_device *dev = connector->base.dev;
825
826 mutex_lock(&dev->mode_config.mutex);
827 DRM_DEBUG_KMS("updating intel_backlight, brightness=%d/%d\n",
828 bd->props.brightness, bd->props.max_brightness);
829 intel_panel_set_backlight(connector, bd->props.brightness,
830 bd->props.max_brightness);
831 mutex_unlock(&dev->mode_config.mutex);
832 return 0;
833}
834
835static int intel_backlight_device_get_brightness(struct backlight_device *bd)
836{
837 struct intel_connector *connector = bl_get_data(bd);
838 struct drm_device *dev = connector->base.dev;
839 struct drm_i915_private *dev_priv = dev->dev_private;
840 int ret;
841
842 intel_runtime_pm_get(dev_priv);
843 mutex_lock(&dev->mode_config.mutex);
844 ret = intel_panel_get_backlight(connector);
845 mutex_unlock(&dev->mode_config.mutex);
846 intel_runtime_pm_put(dev_priv);
847
848 return ret;
849}
850
851static const struct backlight_ops intel_backlight_device_ops = {
852 .update_status = intel_backlight_device_update_status,
853 .get_brightness = intel_backlight_device_get_brightness,
854};
855
856static int intel_backlight_device_register(struct intel_connector *connector)
857{
858 struct intel_panel *panel = &connector->panel;
859 struct backlight_properties props;
860
861 if (WARN_ON(panel->backlight.device))
862 return -ENODEV;
863
864 BUG_ON(panel->backlight.max == 0);
865
866 memset(&props, 0, sizeof(props));
867 props.type = BACKLIGHT_RAW;
868 props.brightness = panel->backlight.level;
869 props.max_brightness = panel->backlight.max;
870
871 /*
872 * Note: using the same name independent of the connector prevents
873 * registration of multiple backlight devices in the driver.
874 */
875 panel->backlight.device =
876 backlight_device_register("intel_backlight",
877 connector->base.kdev,
878 connector,
879 &intel_backlight_device_ops, &props);
880
881 if (IS_ERR(panel->backlight.device)) {
882 DRM_ERROR("Failed to register backlight: %ld\n",
883 PTR_ERR(panel->backlight.device));
884 panel->backlight.device = NULL;
885 return -ENODEV;
886 }
887 return 0;
888}
889
890static void intel_backlight_device_unregister(struct intel_connector *connector)
891{
892 struct intel_panel *panel = &connector->panel;
893
894 if (panel->backlight.device) {
895 backlight_device_unregister(panel->backlight.device);
896 panel->backlight.device = NULL;
897 }
898}
899#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
900static int intel_backlight_device_register(struct intel_connector *connector)
901{
902 return 0;
903}
904static void intel_backlight_device_unregister(struct intel_connector *connector)
905{
906}
907#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
908
909/*
910 * Note: The setup hooks can't assume pipe is set!
911 *
912 * XXX: Query mode clock or hardware clock and program PWM modulation frequency
913 * appropriately when it's 0. Use VBT and/or sane defaults.
914 */
915static int bdw_setup_backlight(struct intel_connector *connector)
916{
917 struct drm_device *dev = connector->base.dev;
918 struct drm_i915_private *dev_priv = dev->dev_private;
919 struct intel_panel *panel = &connector->panel;
920 u32 pch_ctl1, pch_ctl2, val;
921
922 pch_ctl1 = I915_READ(BLC_PWM_PCH_CTL1);
923 panel->backlight.active_low_pwm = pch_ctl1 & BLM_PCH_POLARITY;
924
925 pch_ctl2 = I915_READ(BLC_PWM_PCH_CTL2);
926 panel->backlight.max = pch_ctl2 >> 16;
927 if (!panel->backlight.max)
928 return -ENODEV;
929
930 val = bdw_get_backlight(connector);
931 panel->backlight.level = intel_panel_compute_brightness(connector, val);
932
933 panel->backlight.enabled = (pch_ctl1 & BLM_PCH_PWM_ENABLE) &&
934 panel->backlight.level != 0;
935
936 return 0;
937}
938
939static int pch_setup_backlight(struct intel_connector *connector)
940{
941 struct drm_device *dev = connector->base.dev;
942 struct drm_i915_private *dev_priv = dev->dev_private;
943 struct intel_panel *panel = &connector->panel;
944 u32 cpu_ctl2, pch_ctl1, pch_ctl2, val;
945
946 pch_ctl1 = I915_READ(BLC_PWM_PCH_CTL1);
947 panel->backlight.active_low_pwm = pch_ctl1 & BLM_PCH_POLARITY;
948
949 pch_ctl2 = I915_READ(BLC_PWM_PCH_CTL2);
950 panel->backlight.max = pch_ctl2 >> 16;
951 if (!panel->backlight.max)
952 return -ENODEV;
953
954 val = pch_get_backlight(connector);
955 panel->backlight.level = intel_panel_compute_brightness(connector, val);
956
957 cpu_ctl2 = I915_READ(BLC_PWM_CPU_CTL2);
958 panel->backlight.enabled = (cpu_ctl2 & BLM_PWM_ENABLE) &&
959 (pch_ctl1 & BLM_PCH_PWM_ENABLE) && panel->backlight.level != 0;
960
961 return 0;
962}
963
964static int i9xx_setup_backlight(struct intel_connector *connector)
965{
966 struct drm_device *dev = connector->base.dev;
967 struct drm_i915_private *dev_priv = dev->dev_private;
968 struct intel_panel *panel = &connector->panel;
969 u32 ctl, val;
970
971 ctl = I915_READ(BLC_PWM_CTL);
972
973 if (IS_GEN2(dev) || IS_I915GM(dev) || IS_I945GM(dev))
974 panel->backlight.combination_mode = ctl & BLM_LEGACY_MODE;
975
976 if (IS_PINEVIEW(dev))
977 panel->backlight.active_low_pwm = ctl & BLM_POLARITY_PNV;
978
979 panel->backlight.max = ctl >> 17;
980 if (panel->backlight.combination_mode)
981 panel->backlight.max *= 0xff;
982
983 if (!panel->backlight.max)
984 return -ENODEV;
985
986 val = i9xx_get_backlight(connector);
987 panel->backlight.level = intel_panel_compute_brightness(connector, val);
988
989 panel->backlight.enabled = panel->backlight.level != 0;
990
991 return 0;
992}
993
994static int i965_setup_backlight(struct intel_connector *connector)
995{
996 struct drm_device *dev = connector->base.dev;
997 struct drm_i915_private *dev_priv = dev->dev_private;
998 struct intel_panel *panel = &connector->panel;
999 u32 ctl, ctl2, val;
1000
1001 ctl2 = I915_READ(BLC_PWM_CTL2);
1002 panel->backlight.combination_mode = ctl2 & BLM_COMBINATION_MODE;
1003 panel->backlight.active_low_pwm = ctl2 & BLM_POLARITY_I965;
1004
1005 ctl = I915_READ(BLC_PWM_CTL);
1006 panel->backlight.max = ctl >> 16;
1007 if (panel->backlight.combination_mode)
1008 panel->backlight.max *= 0xff;
1009
1010 if (!panel->backlight.max)
1011 return -ENODEV;
1012
1013 val = i9xx_get_backlight(connector);
1014 panel->backlight.level = intel_panel_compute_brightness(connector, val);
1015
1016 panel->backlight.enabled = (ctl2 & BLM_PWM_ENABLE) &&
1017 panel->backlight.level != 0;
1018
1019 return 0;
1020}
1021
1022static int vlv_setup_backlight(struct intel_connector *connector)
1023{
1024 struct drm_device *dev = connector->base.dev;
1025 struct drm_i915_private *dev_priv = dev->dev_private;
1026 struct intel_panel *panel = &connector->panel;
1027 enum pipe pipe;
1028 u32 ctl, ctl2, val;
1029
1030 for_each_pipe(pipe) {
1031 u32 cur_val = I915_READ(VLV_BLC_PWM_CTL(pipe));
1032
1033 /* Skip if the modulation freq is already set */
1034 if (cur_val & ~BACKLIGHT_DUTY_CYCLE_MASK)
1035 continue;
1036
1037 cur_val &= BACKLIGHT_DUTY_CYCLE_MASK;
1038 I915_WRITE(VLV_BLC_PWM_CTL(pipe), (0xf42 << 16) |
1039 cur_val);
1040 }
1041
1042 ctl2 = I915_READ(VLV_BLC_PWM_CTL2(PIPE_A));
1043 panel->backlight.active_low_pwm = ctl2 & BLM_POLARITY_I965;
1044
1045 ctl = I915_READ(VLV_BLC_PWM_CTL(PIPE_A));
1046 panel->backlight.max = ctl >> 16;
1047 if (!panel->backlight.max)
1048 return -ENODEV;
1049
1050 val = _vlv_get_backlight(dev, PIPE_A);
1051 panel->backlight.level = intel_panel_compute_brightness(connector, val);
1052
1053 panel->backlight.enabled = (ctl2 & BLM_PWM_ENABLE) &&
1054 panel->backlight.level != 0;
1055
1056 return 0;
1057}
1058
1059int intel_panel_setup_backlight(struct drm_connector *connector)
1060{
1061 struct drm_device *dev = connector->dev;
1062 struct drm_i915_private *dev_priv = dev->dev_private;
1063 struct intel_connector *intel_connector = to_intel_connector(connector);
1064 struct intel_panel *panel = &intel_connector->panel;
1065 unsigned long flags;
1066 int ret;
1067
1068 if (!dev_priv->vbt.backlight.present) {
1069 DRM_DEBUG_KMS("native backlight control not available per VBT\n");
1070 return 0;
1071 }
1072
1073 /* set level and max in panel struct */
1074 spin_lock_irqsave(&dev_priv->backlight_lock, flags);
1075 ret = dev_priv->display.setup_backlight(intel_connector);
1076 spin_unlock_irqrestore(&dev_priv->backlight_lock, flags);
1077
1078 if (ret) {
1079 DRM_DEBUG_KMS("failed to setup backlight for connector %s\n",
1080 drm_get_connector_name(connector));
1081 return ret;
1082 }
1083
1084 intel_backlight_device_register(intel_connector);
1085
1086 panel->backlight.present = true;
1087
1088 DRM_DEBUG_KMS("backlight initialized, %s, brightness %u/%u, "
1089 "sysfs interface %sregistered\n",
1090 panel->backlight.enabled ? "enabled" : "disabled",
1091 panel->backlight.level, panel->backlight.max,
1092 panel->backlight.device ? "" : "not ");
1093
1094 return 0;
1095}
1096
1097void intel_panel_destroy_backlight(struct drm_connector *connector)
1098{
1099 struct intel_connector *intel_connector = to_intel_connector(connector);
1100 struct intel_panel *panel = &intel_connector->panel;
1101
1102 panel->backlight.present = false;
1103 intel_backlight_device_unregister(intel_connector);
1104}
1105
1106/**
1107 * intel_find_panel_downclock - find the reduced downclock for LVDS in EDID
1108 * @dev: drm device
1109 * @fixed_mode : panel native mode
1110 * @connector: LVDS/eDP connector
1111 *
1112 * Return downclock_avail
1113 * Find the reduced downclock for LVDS/eDP in EDID.
1114 */
1115struct drm_display_mode *
1116intel_find_panel_downclock(struct drm_device *dev,
1117 struct drm_display_mode *fixed_mode,
1118 struct drm_connector *connector)
1119{
1120 struct drm_display_mode *scan, *tmp_mode;
1121 int temp_downclock;
1122
1123 temp_downclock = fixed_mode->clock;
1124 tmp_mode = NULL;
1125
1126 list_for_each_entry(scan, &connector->probed_modes, head) {
1127 /*
1128 * If one mode has the same resolution with the fixed_panel
1129 * mode while they have the different refresh rate, it means
1130 * that the reduced downclock is found. In such
1131 * case we can set the different FPx0/1 to dynamically select
1132 * between low and high frequency.
1133 */
1134 if (scan->hdisplay == fixed_mode->hdisplay &&
1135 scan->hsync_start == fixed_mode->hsync_start &&
1136 scan->hsync_end == fixed_mode->hsync_end &&
1137 scan->htotal == fixed_mode->htotal &&
1138 scan->vdisplay == fixed_mode->vdisplay &&
1139 scan->vsync_start == fixed_mode->vsync_start &&
1140 scan->vsync_end == fixed_mode->vsync_end &&
1141 scan->vtotal == fixed_mode->vtotal) {
1142 if (scan->clock < temp_downclock) {
1143 /*
1144 * The downclock is already found. But we
1145 * expect to find the lower downclock.
1146 */
1147 temp_downclock = scan->clock;
1148 tmp_mode = scan;
1149 }
1150 }
1151 }
1152
1153 if (temp_downclock < fixed_mode->clock)
1154 return drm_mode_duplicate(dev, tmp_mode);
1155 else
1156 return NULL;
1157}
1158
1159/* Set up chip specific backlight functions */
1160void intel_panel_init_backlight_funcs(struct drm_device *dev)
1161{
1162 struct drm_i915_private *dev_priv = dev->dev_private;
1163
1164 if (IS_BROADWELL(dev)) {
1165 dev_priv->display.setup_backlight = bdw_setup_backlight;
1166 dev_priv->display.enable_backlight = bdw_enable_backlight;
1167 dev_priv->display.disable_backlight = pch_disable_backlight;
1168 dev_priv->display.set_backlight = bdw_set_backlight;
1169 dev_priv->display.get_backlight = bdw_get_backlight;
1170 } else if (HAS_PCH_SPLIT(dev)) {
1171 dev_priv->display.setup_backlight = pch_setup_backlight;
1172 dev_priv->display.enable_backlight = pch_enable_backlight;
1173 dev_priv->display.disable_backlight = pch_disable_backlight;
1174 dev_priv->display.set_backlight = pch_set_backlight;
1175 dev_priv->display.get_backlight = pch_get_backlight;
1176 } else if (IS_VALLEYVIEW(dev)) {
1177 dev_priv->display.setup_backlight = vlv_setup_backlight;
1178 dev_priv->display.enable_backlight = vlv_enable_backlight;
1179 dev_priv->display.disable_backlight = vlv_disable_backlight;
1180 dev_priv->display.set_backlight = vlv_set_backlight;
1181 dev_priv->display.get_backlight = vlv_get_backlight;
1182 } else if (IS_GEN4(dev)) {
1183 dev_priv->display.setup_backlight = i965_setup_backlight;
1184 dev_priv->display.enable_backlight = i965_enable_backlight;
1185 dev_priv->display.disable_backlight = i965_disable_backlight;
1186 dev_priv->display.set_backlight = i9xx_set_backlight;
1187 dev_priv->display.get_backlight = i9xx_get_backlight;
1188 } else {
1189 dev_priv->display.setup_backlight = i9xx_setup_backlight;
1190 dev_priv->display.enable_backlight = i9xx_enable_backlight;
1191 dev_priv->display.disable_backlight = i9xx_disable_backlight;
1192 dev_priv->display.set_backlight = i9xx_set_backlight;
1193 dev_priv->display.get_backlight = i9xx_get_backlight;
1194 }
1195}
1196
1197int intel_panel_init(struct intel_panel *panel,
1198 struct drm_display_mode *fixed_mode,
1199 struct drm_display_mode *downclock_mode)
1200{
1201 panel->fixed_mode = fixed_mode;
1202 panel->downclock_mode = downclock_mode;
1203
1204 return 0;
1205}
1206
1207void intel_panel_fini(struct intel_panel *panel)
1208{
1209 struct intel_connector *intel_connector =
1210 container_of(panel, struct intel_connector, panel);
1211
1212 if (panel->fixed_mode)
1213 drm_mode_destroy(intel_connector->base.dev, panel->fixed_mode);
1214
1215 if (panel->downclock_mode)
1216 drm_mode_destroy(intel_connector->base.dev,
1217 panel->downclock_mode);
1218}