Loading...
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <drm/drmP.h>
29#include "amdgpu.h"
30#include <drm/amdgpu_drm.h>
31#include "amdgpu_sched.h"
32#include "amdgpu_uvd.h"
33#include "amdgpu_vce.h"
34
35#include <linux/vga_switcheroo.h>
36#include <linux/slab.h>
37#include <linux/pm_runtime.h>
38#include "amdgpu_amdkfd.h"
39
40/**
41 * amdgpu_driver_unload_kms - Main unload function for KMS.
42 *
43 * @dev: drm dev pointer
44 *
45 * This is the main unload function for KMS (all asics).
46 * Returns 0 on success.
47 */
48void amdgpu_driver_unload_kms(struct drm_device *dev)
49{
50 struct amdgpu_device *adev = dev->dev_private;
51
52 if (adev == NULL)
53 return;
54
55 if (adev->rmmio == NULL)
56 goto done_free;
57
58 if (amdgpu_sriov_vf(adev))
59 amdgpu_virt_request_full_gpu(adev, false);
60
61 if (amdgpu_device_is_px(dev)) {
62 pm_runtime_get_sync(dev->dev);
63 pm_runtime_forbid(dev->dev);
64 }
65
66 amdgpu_acpi_fini(adev);
67
68 amdgpu_device_fini(adev);
69
70done_free:
71 kfree(adev);
72 dev->dev_private = NULL;
73}
74
75/**
76 * amdgpu_driver_load_kms - Main load function for KMS.
77 *
78 * @dev: drm dev pointer
79 * @flags: device flags
80 *
81 * This is the main load function for KMS (all asics).
82 * Returns 0 on success, error on failure.
83 */
84int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
85{
86 struct amdgpu_device *adev;
87 int r, acpi_status;
88
89#ifdef CONFIG_DRM_AMDGPU_SI
90 if (!amdgpu_si_support) {
91 switch (flags & AMD_ASIC_MASK) {
92 case CHIP_TAHITI:
93 case CHIP_PITCAIRN:
94 case CHIP_VERDE:
95 case CHIP_OLAND:
96 case CHIP_HAINAN:
97 dev_info(dev->dev,
98 "SI support provided by radeon.\n");
99 dev_info(dev->dev,
100 "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n"
101 );
102 return -ENODEV;
103 }
104 }
105#endif
106#ifdef CONFIG_DRM_AMDGPU_CIK
107 if (!amdgpu_cik_support) {
108 switch (flags & AMD_ASIC_MASK) {
109 case CHIP_KAVERI:
110 case CHIP_BONAIRE:
111 case CHIP_HAWAII:
112 case CHIP_KABINI:
113 case CHIP_MULLINS:
114 dev_info(dev->dev,
115 "CIK support provided by radeon.\n");
116 dev_info(dev->dev,
117 "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n"
118 );
119 return -ENODEV;
120 }
121 }
122#endif
123
124 adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
125 if (adev == NULL) {
126 return -ENOMEM;
127 }
128 dev->dev_private = (void *)adev;
129
130 if ((amdgpu_runtime_pm != 0) &&
131 amdgpu_has_atpx() &&
132 (amdgpu_is_atpx_hybrid() ||
133 amdgpu_has_atpx_dgpu_power_cntl()) &&
134 ((flags & AMD_IS_APU) == 0) &&
135 !pci_is_thunderbolt_attached(dev->pdev))
136 flags |= AMD_IS_PX;
137
138 /* amdgpu_device_init should report only fatal error
139 * like memory allocation failure or iomapping failure,
140 * or memory manager initialization failure, it must
141 * properly initialize the GPU MC controller and permit
142 * VRAM allocation
143 */
144 r = amdgpu_device_init(adev, dev, dev->pdev, flags);
145 if (r) {
146 dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
147 goto out;
148 }
149
150 /* Call ACPI methods: require modeset init
151 * but failure is not fatal
152 */
153 if (!r) {
154 acpi_status = amdgpu_acpi_init(adev);
155 if (acpi_status)
156 dev_dbg(&dev->pdev->dev,
157 "Error during ACPI methods call\n");
158 }
159
160 if (amdgpu_device_is_px(dev)) {
161 pm_runtime_use_autosuspend(dev->dev);
162 pm_runtime_set_autosuspend_delay(dev->dev, 5000);
163 pm_runtime_set_active(dev->dev);
164 pm_runtime_allow(dev->dev);
165 pm_runtime_mark_last_busy(dev->dev);
166 pm_runtime_put_autosuspend(dev->dev);
167 }
168
169out:
170 if (r) {
171 /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
172 if (adev->rmmio && amdgpu_device_is_px(dev))
173 pm_runtime_put_noidle(dev->dev);
174 amdgpu_driver_unload_kms(dev);
175 }
176
177 return r;
178}
179
180static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
181 struct drm_amdgpu_query_fw *query_fw,
182 struct amdgpu_device *adev)
183{
184 switch (query_fw->fw_type) {
185 case AMDGPU_INFO_FW_VCE:
186 fw_info->ver = adev->vce.fw_version;
187 fw_info->feature = adev->vce.fb_version;
188 break;
189 case AMDGPU_INFO_FW_UVD:
190 fw_info->ver = adev->uvd.fw_version;
191 fw_info->feature = 0;
192 break;
193 case AMDGPU_INFO_FW_VCN:
194 fw_info->ver = adev->vcn.fw_version;
195 fw_info->feature = 0;
196 break;
197 case AMDGPU_INFO_FW_GMC:
198 fw_info->ver = adev->gmc.fw_version;
199 fw_info->feature = 0;
200 break;
201 case AMDGPU_INFO_FW_GFX_ME:
202 fw_info->ver = adev->gfx.me_fw_version;
203 fw_info->feature = adev->gfx.me_feature_version;
204 break;
205 case AMDGPU_INFO_FW_GFX_PFP:
206 fw_info->ver = adev->gfx.pfp_fw_version;
207 fw_info->feature = adev->gfx.pfp_feature_version;
208 break;
209 case AMDGPU_INFO_FW_GFX_CE:
210 fw_info->ver = adev->gfx.ce_fw_version;
211 fw_info->feature = adev->gfx.ce_feature_version;
212 break;
213 case AMDGPU_INFO_FW_GFX_RLC:
214 fw_info->ver = adev->gfx.rlc_fw_version;
215 fw_info->feature = adev->gfx.rlc_feature_version;
216 break;
217 case AMDGPU_INFO_FW_GFX_MEC:
218 if (query_fw->index == 0) {
219 fw_info->ver = adev->gfx.mec_fw_version;
220 fw_info->feature = adev->gfx.mec_feature_version;
221 } else if (query_fw->index == 1) {
222 fw_info->ver = adev->gfx.mec2_fw_version;
223 fw_info->feature = adev->gfx.mec2_feature_version;
224 } else
225 return -EINVAL;
226 break;
227 case AMDGPU_INFO_FW_SMC:
228 fw_info->ver = adev->pm.fw_version;
229 fw_info->feature = 0;
230 break;
231 case AMDGPU_INFO_FW_SDMA:
232 if (query_fw->index >= adev->sdma.num_instances)
233 return -EINVAL;
234 fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
235 fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
236 break;
237 case AMDGPU_INFO_FW_SOS:
238 fw_info->ver = adev->psp.sos_fw_version;
239 fw_info->feature = adev->psp.sos_feature_version;
240 break;
241 case AMDGPU_INFO_FW_ASD:
242 fw_info->ver = adev->psp.asd_fw_version;
243 fw_info->feature = adev->psp.asd_feature_version;
244 break;
245 default:
246 return -EINVAL;
247 }
248 return 0;
249}
250
251/*
252 * Userspace get information ioctl
253 */
254/**
255 * amdgpu_info_ioctl - answer a device specific request.
256 *
257 * @adev: amdgpu device pointer
258 * @data: request object
259 * @filp: drm filp
260 *
261 * This function is used to pass device specific parameters to the userspace
262 * drivers. Examples include: pci device id, pipeline parms, tiling params,
263 * etc. (all asics).
264 * Returns 0 on success, -EINVAL on failure.
265 */
266static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
267{
268 struct amdgpu_device *adev = dev->dev_private;
269 struct drm_amdgpu_info *info = data;
270 struct amdgpu_mode_info *minfo = &adev->mode_info;
271 void __user *out = (void __user *)(uintptr_t)info->return_pointer;
272 uint32_t size = info->return_size;
273 struct drm_crtc *crtc;
274 uint32_t ui32 = 0;
275 uint64_t ui64 = 0;
276 int i, found;
277 int ui32_size = sizeof(ui32);
278
279 if (!info->return_size || !info->return_pointer)
280 return -EINVAL;
281
282 switch (info->query) {
283 case AMDGPU_INFO_ACCEL_WORKING:
284 ui32 = adev->accel_working;
285 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
286 case AMDGPU_INFO_CRTC_FROM_ID:
287 for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
288 crtc = (struct drm_crtc *)minfo->crtcs[i];
289 if (crtc && crtc->base.id == info->mode_crtc.id) {
290 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
291 ui32 = amdgpu_crtc->crtc_id;
292 found = 1;
293 break;
294 }
295 }
296 if (!found) {
297 DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
298 return -EINVAL;
299 }
300 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
301 case AMDGPU_INFO_HW_IP_INFO: {
302 struct drm_amdgpu_info_hw_ip ip = {};
303 enum amd_ip_block_type type;
304 uint32_t ring_mask = 0;
305 uint32_t ib_start_alignment = 0;
306 uint32_t ib_size_alignment = 0;
307
308 if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
309 return -EINVAL;
310
311 switch (info->query_hw_ip.type) {
312 case AMDGPU_HW_IP_GFX:
313 type = AMD_IP_BLOCK_TYPE_GFX;
314 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
315 ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
316 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
317 ib_size_alignment = 8;
318 break;
319 case AMDGPU_HW_IP_COMPUTE:
320 type = AMD_IP_BLOCK_TYPE_GFX;
321 for (i = 0; i < adev->gfx.num_compute_rings; i++)
322 ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
323 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
324 ib_size_alignment = 8;
325 break;
326 case AMDGPU_HW_IP_DMA:
327 type = AMD_IP_BLOCK_TYPE_SDMA;
328 for (i = 0; i < adev->sdma.num_instances; i++)
329 ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
330 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
331 ib_size_alignment = 1;
332 break;
333 case AMDGPU_HW_IP_UVD:
334 type = AMD_IP_BLOCK_TYPE_UVD;
335 ring_mask = adev->uvd.ring.ready ? 1 : 0;
336 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
337 ib_size_alignment = 16;
338 break;
339 case AMDGPU_HW_IP_VCE:
340 type = AMD_IP_BLOCK_TYPE_VCE;
341 for (i = 0; i < adev->vce.num_rings; i++)
342 ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
343 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
344 ib_size_alignment = 1;
345 break;
346 case AMDGPU_HW_IP_UVD_ENC:
347 type = AMD_IP_BLOCK_TYPE_UVD;
348 for (i = 0; i < adev->uvd.num_enc_rings; i++)
349 ring_mask |= ((adev->uvd.ring_enc[i].ready ? 1 : 0) << i);
350 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
351 ib_size_alignment = 1;
352 break;
353 case AMDGPU_HW_IP_VCN_DEC:
354 type = AMD_IP_BLOCK_TYPE_VCN;
355 ring_mask = adev->vcn.ring_dec.ready ? 1 : 0;
356 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
357 ib_size_alignment = 16;
358 break;
359 case AMDGPU_HW_IP_VCN_ENC:
360 type = AMD_IP_BLOCK_TYPE_VCN;
361 for (i = 0; i < adev->vcn.num_enc_rings; i++)
362 ring_mask |= ((adev->vcn.ring_enc[i].ready ? 1 : 0) << i);
363 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
364 ib_size_alignment = 1;
365 break;
366 default:
367 return -EINVAL;
368 }
369
370 for (i = 0; i < adev->num_ip_blocks; i++) {
371 if (adev->ip_blocks[i].version->type == type &&
372 adev->ip_blocks[i].status.valid) {
373 ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
374 ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
375 ip.capabilities_flags = 0;
376 ip.available_rings = ring_mask;
377 ip.ib_start_alignment = ib_start_alignment;
378 ip.ib_size_alignment = ib_size_alignment;
379 break;
380 }
381 }
382 return copy_to_user(out, &ip,
383 min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
384 }
385 case AMDGPU_INFO_HW_IP_COUNT: {
386 enum amd_ip_block_type type;
387 uint32_t count = 0;
388
389 switch (info->query_hw_ip.type) {
390 case AMDGPU_HW_IP_GFX:
391 type = AMD_IP_BLOCK_TYPE_GFX;
392 break;
393 case AMDGPU_HW_IP_COMPUTE:
394 type = AMD_IP_BLOCK_TYPE_GFX;
395 break;
396 case AMDGPU_HW_IP_DMA:
397 type = AMD_IP_BLOCK_TYPE_SDMA;
398 break;
399 case AMDGPU_HW_IP_UVD:
400 type = AMD_IP_BLOCK_TYPE_UVD;
401 break;
402 case AMDGPU_HW_IP_VCE:
403 type = AMD_IP_BLOCK_TYPE_VCE;
404 break;
405 case AMDGPU_HW_IP_UVD_ENC:
406 type = AMD_IP_BLOCK_TYPE_UVD;
407 break;
408 case AMDGPU_HW_IP_VCN_DEC:
409 case AMDGPU_HW_IP_VCN_ENC:
410 type = AMD_IP_BLOCK_TYPE_VCN;
411 break;
412 default:
413 return -EINVAL;
414 }
415
416 for (i = 0; i < adev->num_ip_blocks; i++)
417 if (adev->ip_blocks[i].version->type == type &&
418 adev->ip_blocks[i].status.valid &&
419 count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
420 count++;
421
422 return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
423 }
424 case AMDGPU_INFO_TIMESTAMP:
425 ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
426 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
427 case AMDGPU_INFO_FW_VERSION: {
428 struct drm_amdgpu_info_firmware fw_info;
429 int ret;
430
431 /* We only support one instance of each IP block right now. */
432 if (info->query_fw.ip_instance != 0)
433 return -EINVAL;
434
435 ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
436 if (ret)
437 return ret;
438
439 return copy_to_user(out, &fw_info,
440 min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
441 }
442 case AMDGPU_INFO_NUM_BYTES_MOVED:
443 ui64 = atomic64_read(&adev->num_bytes_moved);
444 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
445 case AMDGPU_INFO_NUM_EVICTIONS:
446 ui64 = atomic64_read(&adev->num_evictions);
447 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
448 case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
449 ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
450 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
451 case AMDGPU_INFO_VRAM_USAGE:
452 ui64 = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
453 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
454 case AMDGPU_INFO_VIS_VRAM_USAGE:
455 ui64 = amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
456 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
457 case AMDGPU_INFO_GTT_USAGE:
458 ui64 = amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
459 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
460 case AMDGPU_INFO_GDS_CONFIG: {
461 struct drm_amdgpu_info_gds gds_info;
462
463 memset(&gds_info, 0, sizeof(gds_info));
464 gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
465 gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
466 gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
467 gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
468 gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
469 gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
470 gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
471 return copy_to_user(out, &gds_info,
472 min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
473 }
474 case AMDGPU_INFO_VRAM_GTT: {
475 struct drm_amdgpu_info_vram_gtt vram_gtt;
476
477 vram_gtt.vram_size = adev->gmc.real_vram_size;
478 vram_gtt.vram_size -= adev->vram_pin_size;
479 vram_gtt.vram_cpu_accessible_size = adev->gmc.visible_vram_size;
480 vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
481 vram_gtt.gtt_size = adev->mman.bdev.man[TTM_PL_TT].size;
482 vram_gtt.gtt_size *= PAGE_SIZE;
483 vram_gtt.gtt_size -= adev->gart_pin_size;
484 return copy_to_user(out, &vram_gtt,
485 min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
486 }
487 case AMDGPU_INFO_MEMORY: {
488 struct drm_amdgpu_memory_info mem;
489
490 memset(&mem, 0, sizeof(mem));
491 mem.vram.total_heap_size = adev->gmc.real_vram_size;
492 mem.vram.usable_heap_size =
493 adev->gmc.real_vram_size - adev->vram_pin_size;
494 mem.vram.heap_usage =
495 amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
496 mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
497
498 mem.cpu_accessible_vram.total_heap_size =
499 adev->gmc.visible_vram_size;
500 mem.cpu_accessible_vram.usable_heap_size =
501 adev->gmc.visible_vram_size -
502 (adev->vram_pin_size - adev->invisible_pin_size);
503 mem.cpu_accessible_vram.heap_usage =
504 amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
505 mem.cpu_accessible_vram.max_allocation =
506 mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
507
508 mem.gtt.total_heap_size = adev->mman.bdev.man[TTM_PL_TT].size;
509 mem.gtt.total_heap_size *= PAGE_SIZE;
510 mem.gtt.usable_heap_size = mem.gtt.total_heap_size
511 - adev->gart_pin_size;
512 mem.gtt.heap_usage =
513 amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
514 mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
515
516 return copy_to_user(out, &mem,
517 min((size_t)size, sizeof(mem)))
518 ? -EFAULT : 0;
519 }
520 case AMDGPU_INFO_READ_MMR_REG: {
521 unsigned n, alloc_size;
522 uint32_t *regs;
523 unsigned se_num = (info->read_mmr_reg.instance >>
524 AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
525 AMDGPU_INFO_MMR_SE_INDEX_MASK;
526 unsigned sh_num = (info->read_mmr_reg.instance >>
527 AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
528 AMDGPU_INFO_MMR_SH_INDEX_MASK;
529
530 /* set full masks if the userspace set all bits
531 * in the bitfields */
532 if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
533 se_num = 0xffffffff;
534 if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
535 sh_num = 0xffffffff;
536
537 regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
538 if (!regs)
539 return -ENOMEM;
540 alloc_size = info->read_mmr_reg.count * sizeof(*regs);
541
542 for (i = 0; i < info->read_mmr_reg.count; i++)
543 if (amdgpu_asic_read_register(adev, se_num, sh_num,
544 info->read_mmr_reg.dword_offset + i,
545 ®s[i])) {
546 DRM_DEBUG_KMS("unallowed offset %#x\n",
547 info->read_mmr_reg.dword_offset + i);
548 kfree(regs);
549 return -EFAULT;
550 }
551 n = copy_to_user(out, regs, min(size, alloc_size));
552 kfree(regs);
553 return n ? -EFAULT : 0;
554 }
555 case AMDGPU_INFO_DEV_INFO: {
556 struct drm_amdgpu_info_device dev_info = {};
557 uint64_t vm_size;
558
559 dev_info.device_id = dev->pdev->device;
560 dev_info.chip_rev = adev->rev_id;
561 dev_info.external_rev = adev->external_rev_id;
562 dev_info.pci_rev = dev->pdev->revision;
563 dev_info.family = adev->family;
564 dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
565 dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
566 /* return all clocks in KHz */
567 dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
568 if (adev->pm.dpm_enabled) {
569 dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
570 dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
571 } else {
572 dev_info.max_engine_clock = adev->clock.default_sclk * 10;
573 dev_info.max_memory_clock = adev->clock.default_mclk * 10;
574 }
575 dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
576 dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
577 adev->gfx.config.max_shader_engines;
578 dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
579 dev_info._pad = 0;
580 dev_info.ids_flags = 0;
581 if (adev->flags & AMD_IS_APU)
582 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
583 if (amdgpu_sriov_vf(adev))
584 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
585
586 vm_size = adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
587 vm_size -= AMDGPU_VA_RESERVED_SIZE;
588
589 /* Older VCE FW versions are buggy and can handle only 40bits */
590 if (adev->vce.fw_version < AMDGPU_VCE_FW_53_45)
591 vm_size = min(vm_size, 1ULL << 40);
592
593 dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
594 dev_info.virtual_address_max =
595 min(vm_size, AMDGPU_VA_HOLE_START);
596
597 if (vm_size > AMDGPU_VA_HOLE_START) {
598 dev_info.high_va_offset = AMDGPU_VA_HOLE_END;
599 dev_info.high_va_max = AMDGPU_VA_HOLE_END | vm_size;
600 }
601 dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
602 dev_info.pte_fragment_size = (1 << adev->vm_manager.fragment_size) * AMDGPU_GPU_PAGE_SIZE;
603 dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
604 dev_info.cu_active_number = adev->gfx.cu_info.number;
605 dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
606 dev_info.ce_ram_size = adev->gfx.ce_ram_size;
607 memcpy(&dev_info.cu_ao_bitmap[0], &adev->gfx.cu_info.ao_cu_bitmap[0],
608 sizeof(adev->gfx.cu_info.ao_cu_bitmap));
609 memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
610 sizeof(adev->gfx.cu_info.bitmap));
611 dev_info.vram_type = adev->gmc.vram_type;
612 dev_info.vram_bit_width = adev->gmc.vram_width;
613 dev_info.vce_harvest_config = adev->vce.harvest_config;
614 dev_info.gc_double_offchip_lds_buf =
615 adev->gfx.config.double_offchip_lds_buf;
616
617 if (amdgpu_ngg) {
618 dev_info.prim_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PRIM].gpu_addr;
619 dev_info.prim_buf_size = adev->gfx.ngg.buf[NGG_PRIM].size;
620 dev_info.pos_buf_gpu_addr = adev->gfx.ngg.buf[NGG_POS].gpu_addr;
621 dev_info.pos_buf_size = adev->gfx.ngg.buf[NGG_POS].size;
622 dev_info.cntl_sb_buf_gpu_addr = adev->gfx.ngg.buf[NGG_CNTL].gpu_addr;
623 dev_info.cntl_sb_buf_size = adev->gfx.ngg.buf[NGG_CNTL].size;
624 dev_info.param_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PARAM].gpu_addr;
625 dev_info.param_buf_size = adev->gfx.ngg.buf[NGG_PARAM].size;
626 }
627 dev_info.wave_front_size = adev->gfx.cu_info.wave_front_size;
628 dev_info.num_shader_visible_vgprs = adev->gfx.config.max_gprs;
629 dev_info.num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
630 dev_info.num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
631 dev_info.gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
632 dev_info.gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
633 dev_info.max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
634
635 return copy_to_user(out, &dev_info,
636 min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
637 }
638 case AMDGPU_INFO_VCE_CLOCK_TABLE: {
639 unsigned i;
640 struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
641 struct amd_vce_state *vce_state;
642
643 for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
644 vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
645 if (vce_state) {
646 vce_clk_table.entries[i].sclk = vce_state->sclk;
647 vce_clk_table.entries[i].mclk = vce_state->mclk;
648 vce_clk_table.entries[i].eclk = vce_state->evclk;
649 vce_clk_table.num_valid_entries++;
650 }
651 }
652
653 return copy_to_user(out, &vce_clk_table,
654 min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
655 }
656 case AMDGPU_INFO_VBIOS: {
657 uint32_t bios_size = adev->bios_size;
658
659 switch (info->vbios_info.type) {
660 case AMDGPU_INFO_VBIOS_SIZE:
661 return copy_to_user(out, &bios_size,
662 min((size_t)size, sizeof(bios_size)))
663 ? -EFAULT : 0;
664 case AMDGPU_INFO_VBIOS_IMAGE: {
665 uint8_t *bios;
666 uint32_t bios_offset = info->vbios_info.offset;
667
668 if (bios_offset >= bios_size)
669 return -EINVAL;
670
671 bios = adev->bios + bios_offset;
672 return copy_to_user(out, bios,
673 min((size_t)size, (size_t)(bios_size - bios_offset)))
674 ? -EFAULT : 0;
675 }
676 default:
677 DRM_DEBUG_KMS("Invalid request %d\n",
678 info->vbios_info.type);
679 return -EINVAL;
680 }
681 }
682 case AMDGPU_INFO_NUM_HANDLES: {
683 struct drm_amdgpu_info_num_handles handle;
684
685 switch (info->query_hw_ip.type) {
686 case AMDGPU_HW_IP_UVD:
687 /* Starting Polaris, we support unlimited UVD handles */
688 if (adev->asic_type < CHIP_POLARIS10) {
689 handle.uvd_max_handles = adev->uvd.max_handles;
690 handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
691
692 return copy_to_user(out, &handle,
693 min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
694 } else {
695 return -ENODATA;
696 }
697
698 break;
699 default:
700 return -EINVAL;
701 }
702 }
703 case AMDGPU_INFO_SENSOR: {
704 struct pp_gpu_power query = {0};
705 int query_size = sizeof(query);
706
707 if (amdgpu_dpm == 0)
708 return -ENOENT;
709
710 switch (info->sensor_info.type) {
711 case AMDGPU_INFO_SENSOR_GFX_SCLK:
712 /* get sclk in Mhz */
713 if (amdgpu_dpm_read_sensor(adev,
714 AMDGPU_PP_SENSOR_GFX_SCLK,
715 (void *)&ui32, &ui32_size)) {
716 return -EINVAL;
717 }
718 ui32 /= 100;
719 break;
720 case AMDGPU_INFO_SENSOR_GFX_MCLK:
721 /* get mclk in Mhz */
722 if (amdgpu_dpm_read_sensor(adev,
723 AMDGPU_PP_SENSOR_GFX_MCLK,
724 (void *)&ui32, &ui32_size)) {
725 return -EINVAL;
726 }
727 ui32 /= 100;
728 break;
729 case AMDGPU_INFO_SENSOR_GPU_TEMP:
730 /* get temperature in millidegrees C */
731 if (amdgpu_dpm_read_sensor(adev,
732 AMDGPU_PP_SENSOR_GPU_TEMP,
733 (void *)&ui32, &ui32_size)) {
734 return -EINVAL;
735 }
736 break;
737 case AMDGPU_INFO_SENSOR_GPU_LOAD:
738 /* get GPU load */
739 if (amdgpu_dpm_read_sensor(adev,
740 AMDGPU_PP_SENSOR_GPU_LOAD,
741 (void *)&ui32, &ui32_size)) {
742 return -EINVAL;
743 }
744 break;
745 case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
746 /* get average GPU power */
747 if (amdgpu_dpm_read_sensor(adev,
748 AMDGPU_PP_SENSOR_GPU_POWER,
749 (void *)&query, &query_size)) {
750 return -EINVAL;
751 }
752 ui32 = query.average_gpu_power >> 8;
753 break;
754 case AMDGPU_INFO_SENSOR_VDDNB:
755 /* get VDDNB in millivolts */
756 if (amdgpu_dpm_read_sensor(adev,
757 AMDGPU_PP_SENSOR_VDDNB,
758 (void *)&ui32, &ui32_size)) {
759 return -EINVAL;
760 }
761 break;
762 case AMDGPU_INFO_SENSOR_VDDGFX:
763 /* get VDDGFX in millivolts */
764 if (amdgpu_dpm_read_sensor(adev,
765 AMDGPU_PP_SENSOR_VDDGFX,
766 (void *)&ui32, &ui32_size)) {
767 return -EINVAL;
768 }
769 break;
770 case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_SCLK:
771 /* get stable pstate sclk in Mhz */
772 if (amdgpu_dpm_read_sensor(adev,
773 AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK,
774 (void *)&ui32, &ui32_size)) {
775 return -EINVAL;
776 }
777 ui32 /= 100;
778 break;
779 case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_MCLK:
780 /* get stable pstate mclk in Mhz */
781 if (amdgpu_dpm_read_sensor(adev,
782 AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK,
783 (void *)&ui32, &ui32_size)) {
784 return -EINVAL;
785 }
786 ui32 /= 100;
787 break;
788 default:
789 DRM_DEBUG_KMS("Invalid request %d\n",
790 info->sensor_info.type);
791 return -EINVAL;
792 }
793 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
794 }
795 case AMDGPU_INFO_VRAM_LOST_COUNTER:
796 ui32 = atomic_read(&adev->vram_lost_counter);
797 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
798 default:
799 DRM_DEBUG_KMS("Invalid request %d\n", info->query);
800 return -EINVAL;
801 }
802 return 0;
803}
804
805
806/*
807 * Outdated mess for old drm with Xorg being in charge (void function now).
808 */
809/**
810 * amdgpu_driver_lastclose_kms - drm callback for last close
811 *
812 * @dev: drm dev pointer
813 *
814 * Switch vga_switcheroo state after last close (all asics).
815 */
816void amdgpu_driver_lastclose_kms(struct drm_device *dev)
817{
818 drm_fb_helper_lastclose(dev);
819 vga_switcheroo_process_delayed_switch();
820}
821
822/**
823 * amdgpu_driver_open_kms - drm callback for open
824 *
825 * @dev: drm dev pointer
826 * @file_priv: drm file
827 *
828 * On device open, init vm on cayman+ (all asics).
829 * Returns 0 on success, error on failure.
830 */
831int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
832{
833 struct amdgpu_device *adev = dev->dev_private;
834 struct amdgpu_fpriv *fpriv;
835 int r, pasid;
836
837 file_priv->driver_priv = NULL;
838
839 r = pm_runtime_get_sync(dev->dev);
840 if (r < 0)
841 return r;
842
843 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
844 if (unlikely(!fpriv)) {
845 r = -ENOMEM;
846 goto out_suspend;
847 }
848
849 pasid = amdgpu_pasid_alloc(16);
850 if (pasid < 0) {
851 dev_warn(adev->dev, "No more PASIDs available!");
852 pasid = 0;
853 }
854 r = amdgpu_vm_init(adev, &fpriv->vm, AMDGPU_VM_CONTEXT_GFX, pasid);
855 if (r)
856 goto error_pasid;
857
858 fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
859 if (!fpriv->prt_va) {
860 r = -ENOMEM;
861 goto error_vm;
862 }
863
864 if (amdgpu_sriov_vf(adev)) {
865 r = amdgpu_map_static_csa(adev, &fpriv->vm, &fpriv->csa_va);
866 if (r)
867 goto error_vm;
868 }
869
870 mutex_init(&fpriv->bo_list_lock);
871 idr_init(&fpriv->bo_list_handles);
872
873 amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
874
875 file_priv->driver_priv = fpriv;
876 goto out_suspend;
877
878error_vm:
879 amdgpu_vm_fini(adev, &fpriv->vm);
880
881error_pasid:
882 if (pasid)
883 amdgpu_pasid_free(pasid);
884
885 kfree(fpriv);
886
887out_suspend:
888 pm_runtime_mark_last_busy(dev->dev);
889 pm_runtime_put_autosuspend(dev->dev);
890
891 return r;
892}
893
894/**
895 * amdgpu_driver_postclose_kms - drm callback for post close
896 *
897 * @dev: drm dev pointer
898 * @file_priv: drm file
899 *
900 * On device post close, tear down vm on cayman+ (all asics).
901 */
902void amdgpu_driver_postclose_kms(struct drm_device *dev,
903 struct drm_file *file_priv)
904{
905 struct amdgpu_device *adev = dev->dev_private;
906 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
907 struct amdgpu_bo_list *list;
908 struct amdgpu_bo *pd;
909 unsigned int pasid;
910 int handle;
911
912 if (!fpriv)
913 return;
914
915 pm_runtime_get_sync(dev->dev);
916
917 amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
918
919 if (adev->asic_type != CHIP_RAVEN) {
920 amdgpu_uvd_free_handles(adev, file_priv);
921 amdgpu_vce_free_handles(adev, file_priv);
922 }
923
924 amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
925
926 if (amdgpu_sriov_vf(adev)) {
927 /* TODO: how to handle reserve failure */
928 BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, true));
929 amdgpu_vm_bo_rmv(adev, fpriv->csa_va);
930 fpriv->csa_va = NULL;
931 amdgpu_bo_unreserve(adev->virt.csa_obj);
932 }
933
934 pasid = fpriv->vm.pasid;
935 pd = amdgpu_bo_ref(fpriv->vm.root.base.bo);
936
937 amdgpu_vm_fini(adev, &fpriv->vm);
938 if (pasid)
939 amdgpu_pasid_free_delayed(pd->tbo.resv, pasid);
940 amdgpu_bo_unref(&pd);
941
942 idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
943 amdgpu_bo_list_free(list);
944
945 idr_destroy(&fpriv->bo_list_handles);
946 mutex_destroy(&fpriv->bo_list_lock);
947
948 kfree(fpriv);
949 file_priv->driver_priv = NULL;
950
951 pm_runtime_mark_last_busy(dev->dev);
952 pm_runtime_put_autosuspend(dev->dev);
953}
954
955/*
956 * VBlank related functions.
957 */
958/**
959 * amdgpu_get_vblank_counter_kms - get frame count
960 *
961 * @dev: drm dev pointer
962 * @pipe: crtc to get the frame count from
963 *
964 * Gets the frame count on the requested crtc (all asics).
965 * Returns frame count on success, -EINVAL on failure.
966 */
967u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
968{
969 struct amdgpu_device *adev = dev->dev_private;
970 int vpos, hpos, stat;
971 u32 count;
972
973 if (pipe >= adev->mode_info.num_crtc) {
974 DRM_ERROR("Invalid crtc %u\n", pipe);
975 return -EINVAL;
976 }
977
978 /* The hw increments its frame counter at start of vsync, not at start
979 * of vblank, as is required by DRM core vblank counter handling.
980 * Cook the hw count here to make it appear to the caller as if it
981 * incremented at start of vblank. We measure distance to start of
982 * vblank in vpos. vpos therefore will be >= 0 between start of vblank
983 * and start of vsync, so vpos >= 0 means to bump the hw frame counter
984 * result by 1 to give the proper appearance to caller.
985 */
986 if (adev->mode_info.crtcs[pipe]) {
987 /* Repeat readout if needed to provide stable result if
988 * we cross start of vsync during the queries.
989 */
990 do {
991 count = amdgpu_display_vblank_get_counter(adev, pipe);
992 /* Ask amdgpu_display_get_crtc_scanoutpos to return
993 * vpos as distance to start of vblank, instead of
994 * regular vertical scanout pos.
995 */
996 stat = amdgpu_display_get_crtc_scanoutpos(
997 dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
998 &vpos, &hpos, NULL, NULL,
999 &adev->mode_info.crtcs[pipe]->base.hwmode);
1000 } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
1001
1002 if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
1003 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
1004 DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
1005 } else {
1006 DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
1007 pipe, vpos);
1008
1009 /* Bump counter if we are at >= leading edge of vblank,
1010 * but before vsync where vpos would turn negative and
1011 * the hw counter really increments.
1012 */
1013 if (vpos >= 0)
1014 count++;
1015 }
1016 } else {
1017 /* Fallback to use value as is. */
1018 count = amdgpu_display_vblank_get_counter(adev, pipe);
1019 DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
1020 }
1021
1022 return count;
1023}
1024
1025/**
1026 * amdgpu_enable_vblank_kms - enable vblank interrupt
1027 *
1028 * @dev: drm dev pointer
1029 * @pipe: crtc to enable vblank interrupt for
1030 *
1031 * Enable the interrupt on the requested crtc (all asics).
1032 * Returns 0 on success, -EINVAL on failure.
1033 */
1034int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
1035{
1036 struct amdgpu_device *adev = dev->dev_private;
1037 int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
1038
1039 return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
1040}
1041
1042/**
1043 * amdgpu_disable_vblank_kms - disable vblank interrupt
1044 *
1045 * @dev: drm dev pointer
1046 * @pipe: crtc to disable vblank interrupt for
1047 *
1048 * Disable the interrupt on the requested crtc (all asics).
1049 */
1050void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
1051{
1052 struct amdgpu_device *adev = dev->dev_private;
1053 int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
1054
1055 amdgpu_irq_put(adev, &adev->crtc_irq, idx);
1056}
1057
1058const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
1059 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1060 DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1061 DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1062 DRM_IOCTL_DEF_DRV(AMDGPU_SCHED, amdgpu_sched_ioctl, DRM_MASTER),
1063 DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1064 DRM_IOCTL_DEF_DRV(AMDGPU_FENCE_TO_HANDLE, amdgpu_cs_fence_to_handle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1065 /* KMS */
1066 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1067 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1068 DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1069 DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1070 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1071 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1072 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1073 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1074 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1075 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW)
1076};
1077const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
1078
1079/*
1080 * Debugfs info
1081 */
1082#if defined(CONFIG_DEBUG_FS)
1083
1084static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
1085{
1086 struct drm_info_node *node = (struct drm_info_node *) m->private;
1087 struct drm_device *dev = node->minor->dev;
1088 struct amdgpu_device *adev = dev->dev_private;
1089 struct drm_amdgpu_info_firmware fw_info;
1090 struct drm_amdgpu_query_fw query_fw;
1091 int ret, i;
1092
1093 /* VCE */
1094 query_fw.fw_type = AMDGPU_INFO_FW_VCE;
1095 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1096 if (ret)
1097 return ret;
1098 seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
1099 fw_info.feature, fw_info.ver);
1100
1101 /* UVD */
1102 query_fw.fw_type = AMDGPU_INFO_FW_UVD;
1103 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1104 if (ret)
1105 return ret;
1106 seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
1107 fw_info.feature, fw_info.ver);
1108
1109 /* GMC */
1110 query_fw.fw_type = AMDGPU_INFO_FW_GMC;
1111 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1112 if (ret)
1113 return ret;
1114 seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
1115 fw_info.feature, fw_info.ver);
1116
1117 /* ME */
1118 query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
1119 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1120 if (ret)
1121 return ret;
1122 seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
1123 fw_info.feature, fw_info.ver);
1124
1125 /* PFP */
1126 query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
1127 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1128 if (ret)
1129 return ret;
1130 seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
1131 fw_info.feature, fw_info.ver);
1132
1133 /* CE */
1134 query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
1135 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1136 if (ret)
1137 return ret;
1138 seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
1139 fw_info.feature, fw_info.ver);
1140
1141 /* RLC */
1142 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
1143 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1144 if (ret)
1145 return ret;
1146 seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
1147 fw_info.feature, fw_info.ver);
1148
1149 /* MEC */
1150 query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
1151 query_fw.index = 0;
1152 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1153 if (ret)
1154 return ret;
1155 seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
1156 fw_info.feature, fw_info.ver);
1157
1158 /* MEC2 */
1159 if (adev->asic_type == CHIP_KAVERI ||
1160 (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
1161 query_fw.index = 1;
1162 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1163 if (ret)
1164 return ret;
1165 seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
1166 fw_info.feature, fw_info.ver);
1167 }
1168
1169 /* PSP SOS */
1170 query_fw.fw_type = AMDGPU_INFO_FW_SOS;
1171 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1172 if (ret)
1173 return ret;
1174 seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
1175 fw_info.feature, fw_info.ver);
1176
1177
1178 /* PSP ASD */
1179 query_fw.fw_type = AMDGPU_INFO_FW_ASD;
1180 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1181 if (ret)
1182 return ret;
1183 seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
1184 fw_info.feature, fw_info.ver);
1185
1186 /* SMC */
1187 query_fw.fw_type = AMDGPU_INFO_FW_SMC;
1188 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1189 if (ret)
1190 return ret;
1191 seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
1192 fw_info.feature, fw_info.ver);
1193
1194 /* SDMA */
1195 query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
1196 for (i = 0; i < adev->sdma.num_instances; i++) {
1197 query_fw.index = i;
1198 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1199 if (ret)
1200 return ret;
1201 seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
1202 i, fw_info.feature, fw_info.ver);
1203 }
1204
1205 /* VCN */
1206 query_fw.fw_type = AMDGPU_INFO_FW_VCN;
1207 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1208 if (ret)
1209 return ret;
1210 seq_printf(m, "VCN feature version: %u, firmware version: 0x%08x\n",
1211 fw_info.feature, fw_info.ver);
1212
1213 return 0;
1214}
1215
1216static const struct drm_info_list amdgpu_firmware_info_list[] = {
1217 {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
1218};
1219#endif
1220
1221int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
1222{
1223#if defined(CONFIG_DEBUG_FS)
1224 return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
1225 ARRAY_SIZE(amdgpu_firmware_info_list));
1226#else
1227 return 0;
1228#endif
1229}
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28
29#include "amdgpu.h"
30#include <drm/amdgpu_drm.h>
31#include <drm/drm_drv.h>
32#include <drm/drm_fb_helper.h>
33#include "amdgpu_uvd.h"
34#include "amdgpu_vce.h"
35#include "atom.h"
36
37#include <linux/vga_switcheroo.h>
38#include <linux/slab.h>
39#include <linux/uaccess.h>
40#include <linux/pci.h>
41#include <linux/pm_runtime.h>
42#include "amdgpu_amdkfd.h"
43#include "amdgpu_gem.h"
44#include "amdgpu_display.h"
45#include "amdgpu_ras.h"
46
47void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev)
48{
49 struct amdgpu_gpu_instance *gpu_instance;
50 int i;
51
52 mutex_lock(&mgpu_info.mutex);
53
54 for (i = 0; i < mgpu_info.num_gpu; i++) {
55 gpu_instance = &(mgpu_info.gpu_ins[i]);
56 if (gpu_instance->adev == adev) {
57 mgpu_info.gpu_ins[i] =
58 mgpu_info.gpu_ins[mgpu_info.num_gpu - 1];
59 mgpu_info.num_gpu--;
60 if (adev->flags & AMD_IS_APU)
61 mgpu_info.num_apu--;
62 else
63 mgpu_info.num_dgpu--;
64 break;
65 }
66 }
67
68 mutex_unlock(&mgpu_info.mutex);
69}
70
71/**
72 * amdgpu_driver_unload_kms - Main unload function for KMS.
73 *
74 * @dev: drm dev pointer
75 *
76 * This is the main unload function for KMS (all asics).
77 * Returns 0 on success.
78 */
79void amdgpu_driver_unload_kms(struct drm_device *dev)
80{
81 struct amdgpu_device *adev = drm_to_adev(dev);
82
83 if (adev == NULL)
84 return;
85
86 amdgpu_unregister_gpu_instance(adev);
87
88 if (adev->rmmio == NULL)
89 return;
90
91 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DRV_UNLOAD))
92 DRM_WARN("smart shift update failed\n");
93
94 amdgpu_acpi_fini(adev);
95 amdgpu_device_fini_hw(adev);
96}
97
98void amdgpu_register_gpu_instance(struct amdgpu_device *adev)
99{
100 struct amdgpu_gpu_instance *gpu_instance;
101
102 mutex_lock(&mgpu_info.mutex);
103
104 if (mgpu_info.num_gpu >= MAX_GPU_INSTANCE) {
105 DRM_ERROR("Cannot register more gpu instance\n");
106 mutex_unlock(&mgpu_info.mutex);
107 return;
108 }
109
110 gpu_instance = &(mgpu_info.gpu_ins[mgpu_info.num_gpu]);
111 gpu_instance->adev = adev;
112 gpu_instance->mgpu_fan_enabled = 0;
113
114 mgpu_info.num_gpu++;
115 if (adev->flags & AMD_IS_APU)
116 mgpu_info.num_apu++;
117 else
118 mgpu_info.num_dgpu++;
119
120 mutex_unlock(&mgpu_info.mutex);
121}
122
123/**
124 * amdgpu_driver_load_kms - Main load function for KMS.
125 *
126 * @adev: pointer to struct amdgpu_device
127 * @flags: device flags
128 *
129 * This is the main load function for KMS (all asics).
130 * Returns 0 on success, error on failure.
131 */
132int amdgpu_driver_load_kms(struct amdgpu_device *adev, unsigned long flags)
133{
134 struct drm_device *dev;
135 int r, acpi_status;
136
137 dev = adev_to_drm(adev);
138
139 /* amdgpu_device_init should report only fatal error
140 * like memory allocation failure or iomapping failure,
141 * or memory manager initialization failure, it must
142 * properly initialize the GPU MC controller and permit
143 * VRAM allocation
144 */
145 r = amdgpu_device_init(adev, flags);
146 if (r) {
147 dev_err(dev->dev, "Fatal error during GPU init\n");
148 goto out;
149 }
150
151 adev->pm.rpm_mode = AMDGPU_RUNPM_NONE;
152 if (amdgpu_device_supports_px(dev) &&
153 (amdgpu_runtime_pm != 0)) { /* enable PX as runtime mode */
154 adev->pm.rpm_mode = AMDGPU_RUNPM_PX;
155 dev_info(adev->dev, "Using ATPX for runtime pm\n");
156 } else if (amdgpu_device_supports_boco(dev) &&
157 (amdgpu_runtime_pm != 0)) { /* enable boco as runtime mode */
158 adev->pm.rpm_mode = AMDGPU_RUNPM_BOCO;
159 dev_info(adev->dev, "Using BOCO for runtime pm\n");
160 } else if (amdgpu_device_supports_baco(dev) &&
161 (amdgpu_runtime_pm != 0)) {
162 switch (adev->asic_type) {
163 case CHIP_VEGA20:
164 case CHIP_ARCTURUS:
165 /* enable BACO as runpm mode if runpm=1 */
166 if (amdgpu_runtime_pm > 0)
167 adev->pm.rpm_mode = AMDGPU_RUNPM_BACO;
168 break;
169 case CHIP_VEGA10:
170 /* enable BACO as runpm mode if noretry=0 */
171 if (!adev->gmc.noretry)
172 adev->pm.rpm_mode = AMDGPU_RUNPM_BACO;
173 break;
174 default:
175 /* enable BACO as runpm mode on CI+ */
176 adev->pm.rpm_mode = AMDGPU_RUNPM_BACO;
177 break;
178 }
179
180 if (adev->pm.rpm_mode == AMDGPU_RUNPM_BACO)
181 dev_info(adev->dev, "Using BACO for runtime pm\n");
182 }
183
184 /* Call ACPI methods: require modeset init
185 * but failure is not fatal
186 */
187
188 acpi_status = amdgpu_acpi_init(adev);
189 if (acpi_status)
190 dev_dbg(dev->dev, "Error during ACPI methods call\n");
191
192 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DRV_LOAD))
193 DRM_WARN("smart shift update failed\n");
194
195out:
196 if (r)
197 amdgpu_driver_unload_kms(dev);
198
199 return r;
200}
201
202static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
203 struct drm_amdgpu_query_fw *query_fw,
204 struct amdgpu_device *adev)
205{
206 switch (query_fw->fw_type) {
207 case AMDGPU_INFO_FW_VCE:
208 fw_info->ver = adev->vce.fw_version;
209 fw_info->feature = adev->vce.fb_version;
210 break;
211 case AMDGPU_INFO_FW_UVD:
212 fw_info->ver = adev->uvd.fw_version;
213 fw_info->feature = 0;
214 break;
215 case AMDGPU_INFO_FW_VCN:
216 fw_info->ver = adev->vcn.fw_version;
217 fw_info->feature = 0;
218 break;
219 case AMDGPU_INFO_FW_GMC:
220 fw_info->ver = adev->gmc.fw_version;
221 fw_info->feature = 0;
222 break;
223 case AMDGPU_INFO_FW_GFX_ME:
224 fw_info->ver = adev->gfx.me_fw_version;
225 fw_info->feature = adev->gfx.me_feature_version;
226 break;
227 case AMDGPU_INFO_FW_GFX_PFP:
228 fw_info->ver = adev->gfx.pfp_fw_version;
229 fw_info->feature = adev->gfx.pfp_feature_version;
230 break;
231 case AMDGPU_INFO_FW_GFX_CE:
232 fw_info->ver = adev->gfx.ce_fw_version;
233 fw_info->feature = adev->gfx.ce_feature_version;
234 break;
235 case AMDGPU_INFO_FW_GFX_RLC:
236 fw_info->ver = adev->gfx.rlc_fw_version;
237 fw_info->feature = adev->gfx.rlc_feature_version;
238 break;
239 case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL:
240 fw_info->ver = adev->gfx.rlc_srlc_fw_version;
241 fw_info->feature = adev->gfx.rlc_srlc_feature_version;
242 break;
243 case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM:
244 fw_info->ver = adev->gfx.rlc_srlg_fw_version;
245 fw_info->feature = adev->gfx.rlc_srlg_feature_version;
246 break;
247 case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM:
248 fw_info->ver = adev->gfx.rlc_srls_fw_version;
249 fw_info->feature = adev->gfx.rlc_srls_feature_version;
250 break;
251 case AMDGPU_INFO_FW_GFX_RLCP:
252 fw_info->ver = adev->gfx.rlcp_ucode_version;
253 fw_info->feature = adev->gfx.rlcp_ucode_feature_version;
254 break;
255 case AMDGPU_INFO_FW_GFX_RLCV:
256 fw_info->ver = adev->gfx.rlcv_ucode_version;
257 fw_info->feature = adev->gfx.rlcv_ucode_feature_version;
258 break;
259 case AMDGPU_INFO_FW_GFX_MEC:
260 if (query_fw->index == 0) {
261 fw_info->ver = adev->gfx.mec_fw_version;
262 fw_info->feature = adev->gfx.mec_feature_version;
263 } else if (query_fw->index == 1) {
264 fw_info->ver = adev->gfx.mec2_fw_version;
265 fw_info->feature = adev->gfx.mec2_feature_version;
266 } else
267 return -EINVAL;
268 break;
269 case AMDGPU_INFO_FW_SMC:
270 fw_info->ver = adev->pm.fw_version;
271 fw_info->feature = 0;
272 break;
273 case AMDGPU_INFO_FW_TA:
274 switch (query_fw->index) {
275 case TA_FW_TYPE_PSP_XGMI:
276 fw_info->ver = adev->psp.xgmi_context.context.bin_desc.fw_version;
277 fw_info->feature = adev->psp.xgmi_context.context
278 .bin_desc.feature_version;
279 break;
280 case TA_FW_TYPE_PSP_RAS:
281 fw_info->ver = adev->psp.ras_context.context.bin_desc.fw_version;
282 fw_info->feature = adev->psp.ras_context.context
283 .bin_desc.feature_version;
284 break;
285 case TA_FW_TYPE_PSP_HDCP:
286 fw_info->ver = adev->psp.hdcp_context.context.bin_desc.fw_version;
287 fw_info->feature = adev->psp.hdcp_context.context
288 .bin_desc.feature_version;
289 break;
290 case TA_FW_TYPE_PSP_DTM:
291 fw_info->ver = adev->psp.dtm_context.context.bin_desc.fw_version;
292 fw_info->feature = adev->psp.dtm_context.context
293 .bin_desc.feature_version;
294 break;
295 case TA_FW_TYPE_PSP_RAP:
296 fw_info->ver = adev->psp.rap_context.context.bin_desc.fw_version;
297 fw_info->feature = adev->psp.rap_context.context
298 .bin_desc.feature_version;
299 break;
300 case TA_FW_TYPE_PSP_SECUREDISPLAY:
301 fw_info->ver = adev->psp.securedisplay_context.context.bin_desc.fw_version;
302 fw_info->feature =
303 adev->psp.securedisplay_context.context.bin_desc
304 .feature_version;
305 break;
306 default:
307 return -EINVAL;
308 }
309 break;
310 case AMDGPU_INFO_FW_SDMA:
311 if (query_fw->index >= adev->sdma.num_instances)
312 return -EINVAL;
313 fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
314 fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
315 break;
316 case AMDGPU_INFO_FW_SOS:
317 fw_info->ver = adev->psp.sos.fw_version;
318 fw_info->feature = adev->psp.sos.feature_version;
319 break;
320 case AMDGPU_INFO_FW_ASD:
321 fw_info->ver = adev->psp.asd_context.bin_desc.fw_version;
322 fw_info->feature = adev->psp.asd_context.bin_desc.feature_version;
323 break;
324 case AMDGPU_INFO_FW_DMCU:
325 fw_info->ver = adev->dm.dmcu_fw_version;
326 fw_info->feature = 0;
327 break;
328 case AMDGPU_INFO_FW_DMCUB:
329 fw_info->ver = adev->dm.dmcub_fw_version;
330 fw_info->feature = 0;
331 break;
332 case AMDGPU_INFO_FW_TOC:
333 fw_info->ver = adev->psp.toc.fw_version;
334 fw_info->feature = adev->psp.toc.feature_version;
335 break;
336 case AMDGPU_INFO_FW_CAP:
337 fw_info->ver = adev->psp.cap_fw_version;
338 fw_info->feature = adev->psp.cap_feature_version;
339 break;
340 case AMDGPU_INFO_FW_MES_KIQ:
341 fw_info->ver = adev->mes.kiq_version & AMDGPU_MES_VERSION_MASK;
342 fw_info->feature = (adev->mes.kiq_version & AMDGPU_MES_FEAT_VERSION_MASK)
343 >> AMDGPU_MES_FEAT_VERSION_SHIFT;
344 break;
345 case AMDGPU_INFO_FW_MES:
346 fw_info->ver = adev->mes.sched_version & AMDGPU_MES_VERSION_MASK;
347 fw_info->feature = (adev->mes.sched_version & AMDGPU_MES_FEAT_VERSION_MASK)
348 >> AMDGPU_MES_FEAT_VERSION_SHIFT;
349 break;
350 case AMDGPU_INFO_FW_IMU:
351 fw_info->ver = adev->gfx.imu_fw_version;
352 fw_info->feature = 0;
353 break;
354 default:
355 return -EINVAL;
356 }
357 return 0;
358}
359
360static int amdgpu_hw_ip_info(struct amdgpu_device *adev,
361 struct drm_amdgpu_info *info,
362 struct drm_amdgpu_info_hw_ip *result)
363{
364 uint32_t ib_start_alignment = 0;
365 uint32_t ib_size_alignment = 0;
366 enum amd_ip_block_type type;
367 unsigned int num_rings = 0;
368 unsigned int i, j;
369
370 if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
371 return -EINVAL;
372
373 switch (info->query_hw_ip.type) {
374 case AMDGPU_HW_IP_GFX:
375 type = AMD_IP_BLOCK_TYPE_GFX;
376 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
377 if (adev->gfx.gfx_ring[i].sched.ready)
378 ++num_rings;
379 ib_start_alignment = 32;
380 ib_size_alignment = 32;
381 break;
382 case AMDGPU_HW_IP_COMPUTE:
383 type = AMD_IP_BLOCK_TYPE_GFX;
384 for (i = 0; i < adev->gfx.num_compute_rings; i++)
385 if (adev->gfx.compute_ring[i].sched.ready)
386 ++num_rings;
387 ib_start_alignment = 32;
388 ib_size_alignment = 32;
389 break;
390 case AMDGPU_HW_IP_DMA:
391 type = AMD_IP_BLOCK_TYPE_SDMA;
392 for (i = 0; i < adev->sdma.num_instances; i++)
393 if (adev->sdma.instance[i].ring.sched.ready)
394 ++num_rings;
395 ib_start_alignment = 256;
396 ib_size_alignment = 4;
397 break;
398 case AMDGPU_HW_IP_UVD:
399 type = AMD_IP_BLOCK_TYPE_UVD;
400 for (i = 0; i < adev->uvd.num_uvd_inst; i++) {
401 if (adev->uvd.harvest_config & (1 << i))
402 continue;
403
404 if (adev->uvd.inst[i].ring.sched.ready)
405 ++num_rings;
406 }
407 ib_start_alignment = 64;
408 ib_size_alignment = 64;
409 break;
410 case AMDGPU_HW_IP_VCE:
411 type = AMD_IP_BLOCK_TYPE_VCE;
412 for (i = 0; i < adev->vce.num_rings; i++)
413 if (adev->vce.ring[i].sched.ready)
414 ++num_rings;
415 ib_start_alignment = 4;
416 ib_size_alignment = 1;
417 break;
418 case AMDGPU_HW_IP_UVD_ENC:
419 type = AMD_IP_BLOCK_TYPE_UVD;
420 for (i = 0; i < adev->uvd.num_uvd_inst; i++) {
421 if (adev->uvd.harvest_config & (1 << i))
422 continue;
423
424 for (j = 0; j < adev->uvd.num_enc_rings; j++)
425 if (adev->uvd.inst[i].ring_enc[j].sched.ready)
426 ++num_rings;
427 }
428 ib_start_alignment = 64;
429 ib_size_alignment = 64;
430 break;
431 case AMDGPU_HW_IP_VCN_DEC:
432 type = AMD_IP_BLOCK_TYPE_VCN;
433 for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
434 if (adev->vcn.harvest_config & (1 << i))
435 continue;
436
437 if (adev->vcn.inst[i].ring_dec.sched.ready)
438 ++num_rings;
439 }
440 ib_start_alignment = 16;
441 ib_size_alignment = 16;
442 break;
443 case AMDGPU_HW_IP_VCN_ENC:
444 type = AMD_IP_BLOCK_TYPE_VCN;
445 for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
446 if (adev->vcn.harvest_config & (1 << i))
447 continue;
448
449 for (j = 0; j < adev->vcn.num_enc_rings; j++)
450 if (adev->vcn.inst[i].ring_enc[j].sched.ready)
451 ++num_rings;
452 }
453 ib_start_alignment = 64;
454 ib_size_alignment = 1;
455 break;
456 case AMDGPU_HW_IP_VCN_JPEG:
457 type = (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_JPEG)) ?
458 AMD_IP_BLOCK_TYPE_JPEG : AMD_IP_BLOCK_TYPE_VCN;
459
460 for (i = 0; i < adev->jpeg.num_jpeg_inst; i++) {
461 if (adev->jpeg.harvest_config & (1 << i))
462 continue;
463
464 if (adev->jpeg.inst[i].ring_dec.sched.ready)
465 ++num_rings;
466 }
467 ib_start_alignment = 16;
468 ib_size_alignment = 16;
469 break;
470 default:
471 return -EINVAL;
472 }
473
474 for (i = 0; i < adev->num_ip_blocks; i++)
475 if (adev->ip_blocks[i].version->type == type &&
476 adev->ip_blocks[i].status.valid)
477 break;
478
479 if (i == adev->num_ip_blocks)
480 return 0;
481
482 num_rings = min(amdgpu_ctx_num_entities[info->query_hw_ip.type],
483 num_rings);
484
485 result->hw_ip_version_major = adev->ip_blocks[i].version->major;
486 result->hw_ip_version_minor = adev->ip_blocks[i].version->minor;
487
488 if (adev->asic_type >= CHIP_VEGA10) {
489 switch (type) {
490 case AMD_IP_BLOCK_TYPE_GFX:
491 result->ip_discovery_version = adev->ip_versions[GC_HWIP][0];
492 break;
493 case AMD_IP_BLOCK_TYPE_SDMA:
494 result->ip_discovery_version = adev->ip_versions[SDMA0_HWIP][0];
495 break;
496 case AMD_IP_BLOCK_TYPE_UVD:
497 case AMD_IP_BLOCK_TYPE_VCN:
498 case AMD_IP_BLOCK_TYPE_JPEG:
499 result->ip_discovery_version = adev->ip_versions[UVD_HWIP][0];
500 break;
501 case AMD_IP_BLOCK_TYPE_VCE:
502 result->ip_discovery_version = adev->ip_versions[VCE_HWIP][0];
503 break;
504 default:
505 result->ip_discovery_version = 0;
506 break;
507 }
508 } else {
509 result->ip_discovery_version = 0;
510 }
511 result->capabilities_flags = 0;
512 result->available_rings = (1 << num_rings) - 1;
513 result->ib_start_alignment = ib_start_alignment;
514 result->ib_size_alignment = ib_size_alignment;
515 return 0;
516}
517
518/*
519 * Userspace get information ioctl
520 */
521/**
522 * amdgpu_info_ioctl - answer a device specific request.
523 *
524 * @dev: drm device pointer
525 * @data: request object
526 * @filp: drm filp
527 *
528 * This function is used to pass device specific parameters to the userspace
529 * drivers. Examples include: pci device id, pipeline parms, tiling params,
530 * etc. (all asics).
531 * Returns 0 on success, -EINVAL on failure.
532 */
533int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
534{
535 struct amdgpu_device *adev = drm_to_adev(dev);
536 struct drm_amdgpu_info *info = data;
537 struct amdgpu_mode_info *minfo = &adev->mode_info;
538 void __user *out = (void __user *)(uintptr_t)info->return_pointer;
539 uint32_t size = info->return_size;
540 struct drm_crtc *crtc;
541 uint32_t ui32 = 0;
542 uint64_t ui64 = 0;
543 int i, found;
544 int ui32_size = sizeof(ui32);
545
546 if (!info->return_size || !info->return_pointer)
547 return -EINVAL;
548
549 switch (info->query) {
550 case AMDGPU_INFO_ACCEL_WORKING:
551 ui32 = adev->accel_working;
552 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
553 case AMDGPU_INFO_CRTC_FROM_ID:
554 for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
555 crtc = (struct drm_crtc *)minfo->crtcs[i];
556 if (crtc && crtc->base.id == info->mode_crtc.id) {
557 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
558 ui32 = amdgpu_crtc->crtc_id;
559 found = 1;
560 break;
561 }
562 }
563 if (!found) {
564 DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
565 return -EINVAL;
566 }
567 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
568 case AMDGPU_INFO_HW_IP_INFO: {
569 struct drm_amdgpu_info_hw_ip ip = {};
570 int ret;
571
572 ret = amdgpu_hw_ip_info(adev, info, &ip);
573 if (ret)
574 return ret;
575
576 ret = copy_to_user(out, &ip, min((size_t)size, sizeof(ip)));
577 return ret ? -EFAULT : 0;
578 }
579 case AMDGPU_INFO_HW_IP_COUNT: {
580 enum amd_ip_block_type type;
581 uint32_t count = 0;
582
583 switch (info->query_hw_ip.type) {
584 case AMDGPU_HW_IP_GFX:
585 type = AMD_IP_BLOCK_TYPE_GFX;
586 break;
587 case AMDGPU_HW_IP_COMPUTE:
588 type = AMD_IP_BLOCK_TYPE_GFX;
589 break;
590 case AMDGPU_HW_IP_DMA:
591 type = AMD_IP_BLOCK_TYPE_SDMA;
592 break;
593 case AMDGPU_HW_IP_UVD:
594 type = AMD_IP_BLOCK_TYPE_UVD;
595 break;
596 case AMDGPU_HW_IP_VCE:
597 type = AMD_IP_BLOCK_TYPE_VCE;
598 break;
599 case AMDGPU_HW_IP_UVD_ENC:
600 type = AMD_IP_BLOCK_TYPE_UVD;
601 break;
602 case AMDGPU_HW_IP_VCN_DEC:
603 case AMDGPU_HW_IP_VCN_ENC:
604 type = AMD_IP_BLOCK_TYPE_VCN;
605 break;
606 case AMDGPU_HW_IP_VCN_JPEG:
607 type = (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_JPEG)) ?
608 AMD_IP_BLOCK_TYPE_JPEG : AMD_IP_BLOCK_TYPE_VCN;
609 break;
610 default:
611 return -EINVAL;
612 }
613
614 for (i = 0; i < adev->num_ip_blocks; i++)
615 if (adev->ip_blocks[i].version->type == type &&
616 adev->ip_blocks[i].status.valid &&
617 count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
618 count++;
619
620 return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
621 }
622 case AMDGPU_INFO_TIMESTAMP:
623 ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
624 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
625 case AMDGPU_INFO_FW_VERSION: {
626 struct drm_amdgpu_info_firmware fw_info;
627 int ret;
628
629 /* We only support one instance of each IP block right now. */
630 if (info->query_fw.ip_instance != 0)
631 return -EINVAL;
632
633 ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
634 if (ret)
635 return ret;
636
637 return copy_to_user(out, &fw_info,
638 min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
639 }
640 case AMDGPU_INFO_NUM_BYTES_MOVED:
641 ui64 = atomic64_read(&adev->num_bytes_moved);
642 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
643 case AMDGPU_INFO_NUM_EVICTIONS:
644 ui64 = atomic64_read(&adev->num_evictions);
645 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
646 case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
647 ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
648 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
649 case AMDGPU_INFO_VRAM_USAGE:
650 ui64 = ttm_resource_manager_usage(&adev->mman.vram_mgr.manager);
651 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
652 case AMDGPU_INFO_VIS_VRAM_USAGE:
653 ui64 = amdgpu_vram_mgr_vis_usage(&adev->mman.vram_mgr);
654 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
655 case AMDGPU_INFO_GTT_USAGE:
656 ui64 = ttm_resource_manager_usage(&adev->mman.gtt_mgr.manager);
657 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
658 case AMDGPU_INFO_GDS_CONFIG: {
659 struct drm_amdgpu_info_gds gds_info;
660
661 memset(&gds_info, 0, sizeof(gds_info));
662 gds_info.compute_partition_size = adev->gds.gds_size;
663 gds_info.gds_total_size = adev->gds.gds_size;
664 gds_info.gws_per_compute_partition = adev->gds.gws_size;
665 gds_info.oa_per_compute_partition = adev->gds.oa_size;
666 return copy_to_user(out, &gds_info,
667 min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
668 }
669 case AMDGPU_INFO_VRAM_GTT: {
670 struct drm_amdgpu_info_vram_gtt vram_gtt;
671
672 vram_gtt.vram_size = adev->gmc.real_vram_size -
673 atomic64_read(&adev->vram_pin_size) -
674 AMDGPU_VM_RESERVED_VRAM;
675 vram_gtt.vram_cpu_accessible_size =
676 min(adev->gmc.visible_vram_size -
677 atomic64_read(&adev->visible_pin_size),
678 vram_gtt.vram_size);
679 vram_gtt.gtt_size = ttm_manager_type(&adev->mman.bdev, TTM_PL_TT)->size;
680 vram_gtt.gtt_size -= atomic64_read(&adev->gart_pin_size);
681 return copy_to_user(out, &vram_gtt,
682 min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
683 }
684 case AMDGPU_INFO_MEMORY: {
685 struct drm_amdgpu_memory_info mem;
686 struct ttm_resource_manager *gtt_man =
687 &adev->mman.gtt_mgr.manager;
688 struct ttm_resource_manager *vram_man =
689 &adev->mman.vram_mgr.manager;
690
691 memset(&mem, 0, sizeof(mem));
692 mem.vram.total_heap_size = adev->gmc.real_vram_size;
693 mem.vram.usable_heap_size = adev->gmc.real_vram_size -
694 atomic64_read(&adev->vram_pin_size) -
695 AMDGPU_VM_RESERVED_VRAM;
696 mem.vram.heap_usage =
697 ttm_resource_manager_usage(vram_man);
698 mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
699
700 mem.cpu_accessible_vram.total_heap_size =
701 adev->gmc.visible_vram_size;
702 mem.cpu_accessible_vram.usable_heap_size =
703 min(adev->gmc.visible_vram_size -
704 atomic64_read(&adev->visible_pin_size),
705 mem.vram.usable_heap_size);
706 mem.cpu_accessible_vram.heap_usage =
707 amdgpu_vram_mgr_vis_usage(&adev->mman.vram_mgr);
708 mem.cpu_accessible_vram.max_allocation =
709 mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
710
711 mem.gtt.total_heap_size = gtt_man->size;
712 mem.gtt.usable_heap_size = mem.gtt.total_heap_size -
713 atomic64_read(&adev->gart_pin_size);
714 mem.gtt.heap_usage = ttm_resource_manager_usage(gtt_man);
715 mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
716
717 return copy_to_user(out, &mem,
718 min((size_t)size, sizeof(mem)))
719 ? -EFAULT : 0;
720 }
721 case AMDGPU_INFO_READ_MMR_REG: {
722 unsigned n, alloc_size;
723 uint32_t *regs;
724 unsigned se_num = (info->read_mmr_reg.instance >>
725 AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
726 AMDGPU_INFO_MMR_SE_INDEX_MASK;
727 unsigned sh_num = (info->read_mmr_reg.instance >>
728 AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
729 AMDGPU_INFO_MMR_SH_INDEX_MASK;
730
731 /* set full masks if the userspace set all bits
732 * in the bitfields */
733 if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
734 se_num = 0xffffffff;
735 else if (se_num >= AMDGPU_GFX_MAX_SE)
736 return -EINVAL;
737 if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
738 sh_num = 0xffffffff;
739 else if (sh_num >= AMDGPU_GFX_MAX_SH_PER_SE)
740 return -EINVAL;
741
742 if (info->read_mmr_reg.count > 128)
743 return -EINVAL;
744
745 regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
746 if (!regs)
747 return -ENOMEM;
748 alloc_size = info->read_mmr_reg.count * sizeof(*regs);
749
750 amdgpu_gfx_off_ctrl(adev, false);
751 for (i = 0; i < info->read_mmr_reg.count; i++) {
752 if (amdgpu_asic_read_register(adev, se_num, sh_num,
753 info->read_mmr_reg.dword_offset + i,
754 ®s[i])) {
755 DRM_DEBUG_KMS("unallowed offset %#x\n",
756 info->read_mmr_reg.dword_offset + i);
757 kfree(regs);
758 amdgpu_gfx_off_ctrl(adev, true);
759 return -EFAULT;
760 }
761 }
762 amdgpu_gfx_off_ctrl(adev, true);
763 n = copy_to_user(out, regs, min(size, alloc_size));
764 kfree(regs);
765 return n ? -EFAULT : 0;
766 }
767 case AMDGPU_INFO_DEV_INFO: {
768 struct drm_amdgpu_info_device *dev_info;
769 uint64_t vm_size;
770 int ret;
771
772 dev_info = kzalloc(sizeof(*dev_info), GFP_KERNEL);
773 if (!dev_info)
774 return -ENOMEM;
775
776 dev_info->device_id = adev->pdev->device;
777 dev_info->chip_rev = adev->rev_id;
778 dev_info->external_rev = adev->external_rev_id;
779 dev_info->pci_rev = adev->pdev->revision;
780 dev_info->family = adev->family;
781 dev_info->num_shader_engines = adev->gfx.config.max_shader_engines;
782 dev_info->num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
783 /* return all clocks in KHz */
784 dev_info->gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
785 if (adev->pm.dpm_enabled) {
786 dev_info->max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
787 dev_info->max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
788 } else {
789 dev_info->max_engine_clock = adev->clock.default_sclk * 10;
790 dev_info->max_memory_clock = adev->clock.default_mclk * 10;
791 }
792 dev_info->enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
793 dev_info->num_rb_pipes = adev->gfx.config.max_backends_per_se *
794 adev->gfx.config.max_shader_engines;
795 dev_info->num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
796 dev_info->_pad = 0;
797 dev_info->ids_flags = 0;
798 if (adev->flags & AMD_IS_APU)
799 dev_info->ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
800 if (amdgpu_mcbp)
801 dev_info->ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
802 if (amdgpu_is_tmz(adev))
803 dev_info->ids_flags |= AMDGPU_IDS_FLAGS_TMZ;
804
805 vm_size = adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
806 vm_size -= AMDGPU_VA_RESERVED_SIZE;
807
808 /* Older VCE FW versions are buggy and can handle only 40bits */
809 if (adev->vce.fw_version &&
810 adev->vce.fw_version < AMDGPU_VCE_FW_53_45)
811 vm_size = min(vm_size, 1ULL << 40);
812
813 dev_info->virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
814 dev_info->virtual_address_max =
815 min(vm_size, AMDGPU_GMC_HOLE_START);
816
817 if (vm_size > AMDGPU_GMC_HOLE_START) {
818 dev_info->high_va_offset = AMDGPU_GMC_HOLE_END;
819 dev_info->high_va_max = AMDGPU_GMC_HOLE_END | vm_size;
820 }
821 dev_info->virtual_address_alignment = max_t(u32, PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
822 dev_info->pte_fragment_size = (1 << adev->vm_manager.fragment_size) * AMDGPU_GPU_PAGE_SIZE;
823 dev_info->gart_page_size = max_t(u32, PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
824 dev_info->cu_active_number = adev->gfx.cu_info.number;
825 dev_info->cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
826 dev_info->ce_ram_size = adev->gfx.ce_ram_size;
827 memcpy(&dev_info->cu_ao_bitmap[0], &adev->gfx.cu_info.ao_cu_bitmap[0],
828 sizeof(adev->gfx.cu_info.ao_cu_bitmap));
829 memcpy(&dev_info->cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
830 sizeof(adev->gfx.cu_info.bitmap));
831 dev_info->vram_type = adev->gmc.vram_type;
832 dev_info->vram_bit_width = adev->gmc.vram_width;
833 dev_info->vce_harvest_config = adev->vce.harvest_config;
834 dev_info->gc_double_offchip_lds_buf =
835 adev->gfx.config.double_offchip_lds_buf;
836 dev_info->wave_front_size = adev->gfx.cu_info.wave_front_size;
837 dev_info->num_shader_visible_vgprs = adev->gfx.config.max_gprs;
838 dev_info->num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
839 dev_info->num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
840 dev_info->gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
841 dev_info->gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
842 dev_info->max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
843
844 if (adev->family >= AMDGPU_FAMILY_NV)
845 dev_info->pa_sc_tile_steering_override =
846 adev->gfx.config.pa_sc_tile_steering_override;
847
848 dev_info->tcc_disabled_mask = adev->gfx.config.tcc_disabled_mask;
849
850 ret = copy_to_user(out, dev_info,
851 min((size_t)size, sizeof(*dev_info))) ? -EFAULT : 0;
852 kfree(dev_info);
853 return ret;
854 }
855 case AMDGPU_INFO_VCE_CLOCK_TABLE: {
856 unsigned i;
857 struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
858 struct amd_vce_state *vce_state;
859
860 for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
861 vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
862 if (vce_state) {
863 vce_clk_table.entries[i].sclk = vce_state->sclk;
864 vce_clk_table.entries[i].mclk = vce_state->mclk;
865 vce_clk_table.entries[i].eclk = vce_state->evclk;
866 vce_clk_table.num_valid_entries++;
867 }
868 }
869
870 return copy_to_user(out, &vce_clk_table,
871 min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
872 }
873 case AMDGPU_INFO_VBIOS: {
874 uint32_t bios_size = adev->bios_size;
875
876 switch (info->vbios_info.type) {
877 case AMDGPU_INFO_VBIOS_SIZE:
878 return copy_to_user(out, &bios_size,
879 min((size_t)size, sizeof(bios_size)))
880 ? -EFAULT : 0;
881 case AMDGPU_INFO_VBIOS_IMAGE: {
882 uint8_t *bios;
883 uint32_t bios_offset = info->vbios_info.offset;
884
885 if (bios_offset >= bios_size)
886 return -EINVAL;
887
888 bios = adev->bios + bios_offset;
889 return copy_to_user(out, bios,
890 min((size_t)size, (size_t)(bios_size - bios_offset)))
891 ? -EFAULT : 0;
892 }
893 case AMDGPU_INFO_VBIOS_INFO: {
894 struct drm_amdgpu_info_vbios vbios_info = {};
895 struct atom_context *atom_context;
896
897 atom_context = adev->mode_info.atom_context;
898 memcpy(vbios_info.name, atom_context->name, sizeof(atom_context->name));
899 memcpy(vbios_info.vbios_pn, atom_context->vbios_pn, sizeof(atom_context->vbios_pn));
900 vbios_info.version = atom_context->version;
901 memcpy(vbios_info.vbios_ver_str, atom_context->vbios_ver_str,
902 sizeof(atom_context->vbios_ver_str));
903 memcpy(vbios_info.date, atom_context->date, sizeof(atom_context->date));
904
905 return copy_to_user(out, &vbios_info,
906 min((size_t)size, sizeof(vbios_info))) ? -EFAULT : 0;
907 }
908 default:
909 DRM_DEBUG_KMS("Invalid request %d\n",
910 info->vbios_info.type);
911 return -EINVAL;
912 }
913 }
914 case AMDGPU_INFO_NUM_HANDLES: {
915 struct drm_amdgpu_info_num_handles handle;
916
917 switch (info->query_hw_ip.type) {
918 case AMDGPU_HW_IP_UVD:
919 /* Starting Polaris, we support unlimited UVD handles */
920 if (adev->asic_type < CHIP_POLARIS10) {
921 handle.uvd_max_handles = adev->uvd.max_handles;
922 handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
923
924 return copy_to_user(out, &handle,
925 min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
926 } else {
927 return -ENODATA;
928 }
929
930 break;
931 default:
932 return -EINVAL;
933 }
934 }
935 case AMDGPU_INFO_SENSOR: {
936 if (!adev->pm.dpm_enabled)
937 return -ENOENT;
938
939 switch (info->sensor_info.type) {
940 case AMDGPU_INFO_SENSOR_GFX_SCLK:
941 /* get sclk in Mhz */
942 if (amdgpu_dpm_read_sensor(adev,
943 AMDGPU_PP_SENSOR_GFX_SCLK,
944 (void *)&ui32, &ui32_size)) {
945 return -EINVAL;
946 }
947 ui32 /= 100;
948 break;
949 case AMDGPU_INFO_SENSOR_GFX_MCLK:
950 /* get mclk in Mhz */
951 if (amdgpu_dpm_read_sensor(adev,
952 AMDGPU_PP_SENSOR_GFX_MCLK,
953 (void *)&ui32, &ui32_size)) {
954 return -EINVAL;
955 }
956 ui32 /= 100;
957 break;
958 case AMDGPU_INFO_SENSOR_GPU_TEMP:
959 /* get temperature in millidegrees C */
960 if (amdgpu_dpm_read_sensor(adev,
961 AMDGPU_PP_SENSOR_GPU_TEMP,
962 (void *)&ui32, &ui32_size)) {
963 return -EINVAL;
964 }
965 break;
966 case AMDGPU_INFO_SENSOR_GPU_LOAD:
967 /* get GPU load */
968 if (amdgpu_dpm_read_sensor(adev,
969 AMDGPU_PP_SENSOR_GPU_LOAD,
970 (void *)&ui32, &ui32_size)) {
971 return -EINVAL;
972 }
973 break;
974 case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
975 /* get average GPU power */
976 if (amdgpu_dpm_read_sensor(adev,
977 AMDGPU_PP_SENSOR_GPU_POWER,
978 (void *)&ui32, &ui32_size)) {
979 return -EINVAL;
980 }
981 ui32 >>= 8;
982 break;
983 case AMDGPU_INFO_SENSOR_VDDNB:
984 /* get VDDNB in millivolts */
985 if (amdgpu_dpm_read_sensor(adev,
986 AMDGPU_PP_SENSOR_VDDNB,
987 (void *)&ui32, &ui32_size)) {
988 return -EINVAL;
989 }
990 break;
991 case AMDGPU_INFO_SENSOR_VDDGFX:
992 /* get VDDGFX in millivolts */
993 if (amdgpu_dpm_read_sensor(adev,
994 AMDGPU_PP_SENSOR_VDDGFX,
995 (void *)&ui32, &ui32_size)) {
996 return -EINVAL;
997 }
998 break;
999 case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_SCLK:
1000 /* get stable pstate sclk in Mhz */
1001 if (amdgpu_dpm_read_sensor(adev,
1002 AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK,
1003 (void *)&ui32, &ui32_size)) {
1004 return -EINVAL;
1005 }
1006 ui32 /= 100;
1007 break;
1008 case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_MCLK:
1009 /* get stable pstate mclk in Mhz */
1010 if (amdgpu_dpm_read_sensor(adev,
1011 AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK,
1012 (void *)&ui32, &ui32_size)) {
1013 return -EINVAL;
1014 }
1015 ui32 /= 100;
1016 break;
1017 default:
1018 DRM_DEBUG_KMS("Invalid request %d\n",
1019 info->sensor_info.type);
1020 return -EINVAL;
1021 }
1022 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
1023 }
1024 case AMDGPU_INFO_VRAM_LOST_COUNTER:
1025 ui32 = atomic_read(&adev->vram_lost_counter);
1026 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
1027 case AMDGPU_INFO_RAS_ENABLED_FEATURES: {
1028 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
1029 uint64_t ras_mask;
1030
1031 if (!ras)
1032 return -EINVAL;
1033 ras_mask = (uint64_t)adev->ras_enabled << 32 | ras->features;
1034
1035 return copy_to_user(out, &ras_mask,
1036 min_t(u64, size, sizeof(ras_mask))) ?
1037 -EFAULT : 0;
1038 }
1039 case AMDGPU_INFO_VIDEO_CAPS: {
1040 const struct amdgpu_video_codecs *codecs;
1041 struct drm_amdgpu_info_video_caps *caps;
1042 int r;
1043
1044 switch (info->video_cap.type) {
1045 case AMDGPU_INFO_VIDEO_CAPS_DECODE:
1046 r = amdgpu_asic_query_video_codecs(adev, false, &codecs);
1047 if (r)
1048 return -EINVAL;
1049 break;
1050 case AMDGPU_INFO_VIDEO_CAPS_ENCODE:
1051 r = amdgpu_asic_query_video_codecs(adev, true, &codecs);
1052 if (r)
1053 return -EINVAL;
1054 break;
1055 default:
1056 DRM_DEBUG_KMS("Invalid request %d\n",
1057 info->video_cap.type);
1058 return -EINVAL;
1059 }
1060
1061 caps = kzalloc(sizeof(*caps), GFP_KERNEL);
1062 if (!caps)
1063 return -ENOMEM;
1064
1065 for (i = 0; i < codecs->codec_count; i++) {
1066 int idx = codecs->codec_array[i].codec_type;
1067
1068 switch (idx) {
1069 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2:
1070 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4:
1071 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1:
1072 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC:
1073 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC:
1074 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG:
1075 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9:
1076 case AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1:
1077 caps->codec_info[idx].valid = 1;
1078 caps->codec_info[idx].max_width =
1079 codecs->codec_array[i].max_width;
1080 caps->codec_info[idx].max_height =
1081 codecs->codec_array[i].max_height;
1082 caps->codec_info[idx].max_pixels_per_frame =
1083 codecs->codec_array[i].max_pixels_per_frame;
1084 caps->codec_info[idx].max_level =
1085 codecs->codec_array[i].max_level;
1086 break;
1087 default:
1088 break;
1089 }
1090 }
1091 r = copy_to_user(out, caps,
1092 min((size_t)size, sizeof(*caps))) ? -EFAULT : 0;
1093 kfree(caps);
1094 return r;
1095 }
1096 default:
1097 DRM_DEBUG_KMS("Invalid request %d\n", info->query);
1098 return -EINVAL;
1099 }
1100 return 0;
1101}
1102
1103
1104/*
1105 * Outdated mess for old drm with Xorg being in charge (void function now).
1106 */
1107/**
1108 * amdgpu_driver_lastclose_kms - drm callback for last close
1109 *
1110 * @dev: drm dev pointer
1111 *
1112 * Switch vga_switcheroo state after last close (all asics).
1113 */
1114void amdgpu_driver_lastclose_kms(struct drm_device *dev)
1115{
1116 drm_fb_helper_lastclose(dev);
1117 vga_switcheroo_process_delayed_switch();
1118}
1119
1120/**
1121 * amdgpu_driver_open_kms - drm callback for open
1122 *
1123 * @dev: drm dev pointer
1124 * @file_priv: drm file
1125 *
1126 * On device open, init vm on cayman+ (all asics).
1127 * Returns 0 on success, error on failure.
1128 */
1129int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
1130{
1131 struct amdgpu_device *adev = drm_to_adev(dev);
1132 struct amdgpu_fpriv *fpriv;
1133 int r, pasid;
1134
1135 /* Ensure IB tests are run on ring */
1136 flush_delayed_work(&adev->delayed_init_work);
1137
1138
1139 if (amdgpu_ras_intr_triggered()) {
1140 DRM_ERROR("RAS Intr triggered, device disabled!!");
1141 return -EHWPOISON;
1142 }
1143
1144 file_priv->driver_priv = NULL;
1145
1146 r = pm_runtime_get_sync(dev->dev);
1147 if (r < 0)
1148 goto pm_put;
1149
1150 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
1151 if (unlikely(!fpriv)) {
1152 r = -ENOMEM;
1153 goto out_suspend;
1154 }
1155
1156 pasid = amdgpu_pasid_alloc(16);
1157 if (pasid < 0) {
1158 dev_warn(adev->dev, "No more PASIDs available!");
1159 pasid = 0;
1160 }
1161
1162 r = amdgpu_vm_init(adev, &fpriv->vm);
1163 if (r)
1164 goto error_pasid;
1165
1166 r = amdgpu_vm_set_pasid(adev, &fpriv->vm, pasid);
1167 if (r)
1168 goto error_vm;
1169
1170 fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
1171 if (!fpriv->prt_va) {
1172 r = -ENOMEM;
1173 goto error_vm;
1174 }
1175
1176 if (amdgpu_mcbp) {
1177 uint64_t csa_addr = amdgpu_csa_vaddr(adev) & AMDGPU_GMC_HOLE_MASK;
1178
1179 r = amdgpu_map_static_csa(adev, &fpriv->vm, adev->virt.csa_obj,
1180 &fpriv->csa_va, csa_addr, AMDGPU_CSA_SIZE);
1181 if (r)
1182 goto error_vm;
1183 }
1184
1185 mutex_init(&fpriv->bo_list_lock);
1186 idr_init_base(&fpriv->bo_list_handles, 1);
1187
1188 amdgpu_ctx_mgr_init(&fpriv->ctx_mgr, adev);
1189
1190 file_priv->driver_priv = fpriv;
1191 goto out_suspend;
1192
1193error_vm:
1194 amdgpu_vm_fini(adev, &fpriv->vm);
1195
1196error_pasid:
1197 if (pasid) {
1198 amdgpu_pasid_free(pasid);
1199 amdgpu_vm_set_pasid(adev, &fpriv->vm, 0);
1200 }
1201
1202 kfree(fpriv);
1203
1204out_suspend:
1205 pm_runtime_mark_last_busy(dev->dev);
1206pm_put:
1207 pm_runtime_put_autosuspend(dev->dev);
1208
1209 return r;
1210}
1211
1212/**
1213 * amdgpu_driver_postclose_kms - drm callback for post close
1214 *
1215 * @dev: drm dev pointer
1216 * @file_priv: drm file
1217 *
1218 * On device post close, tear down vm on cayman+ (all asics).
1219 */
1220void amdgpu_driver_postclose_kms(struct drm_device *dev,
1221 struct drm_file *file_priv)
1222{
1223 struct amdgpu_device *adev = drm_to_adev(dev);
1224 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
1225 struct amdgpu_bo_list *list;
1226 struct amdgpu_bo *pd;
1227 u32 pasid;
1228 int handle;
1229
1230 if (!fpriv)
1231 return;
1232
1233 pm_runtime_get_sync(dev->dev);
1234
1235 if (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_UVD) != NULL)
1236 amdgpu_uvd_free_handles(adev, file_priv);
1237 if (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_VCE) != NULL)
1238 amdgpu_vce_free_handles(adev, file_priv);
1239
1240 if (amdgpu_mcbp) {
1241 /* TODO: how to handle reserve failure */
1242 BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, true));
1243 amdgpu_vm_bo_del(adev, fpriv->csa_va);
1244 fpriv->csa_va = NULL;
1245 amdgpu_bo_unreserve(adev->virt.csa_obj);
1246 }
1247
1248 pasid = fpriv->vm.pasid;
1249 pd = amdgpu_bo_ref(fpriv->vm.root.bo);
1250 if (!WARN_ON(amdgpu_bo_reserve(pd, true))) {
1251 amdgpu_vm_bo_del(adev, fpriv->prt_va);
1252 amdgpu_bo_unreserve(pd);
1253 }
1254
1255 amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
1256 amdgpu_vm_fini(adev, &fpriv->vm);
1257
1258 if (pasid)
1259 amdgpu_pasid_free_delayed(pd->tbo.base.resv, pasid);
1260 amdgpu_bo_unref(&pd);
1261
1262 idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
1263 amdgpu_bo_list_put(list);
1264
1265 idr_destroy(&fpriv->bo_list_handles);
1266 mutex_destroy(&fpriv->bo_list_lock);
1267
1268 kfree(fpriv);
1269 file_priv->driver_priv = NULL;
1270
1271 pm_runtime_mark_last_busy(dev->dev);
1272 pm_runtime_put_autosuspend(dev->dev);
1273}
1274
1275
1276void amdgpu_driver_release_kms(struct drm_device *dev)
1277{
1278 struct amdgpu_device *adev = drm_to_adev(dev);
1279
1280 amdgpu_device_fini_sw(adev);
1281 pci_set_drvdata(adev->pdev, NULL);
1282}
1283
1284/*
1285 * VBlank related functions.
1286 */
1287/**
1288 * amdgpu_get_vblank_counter_kms - get frame count
1289 *
1290 * @crtc: crtc to get the frame count from
1291 *
1292 * Gets the frame count on the requested crtc (all asics).
1293 * Returns frame count on success, -EINVAL on failure.
1294 */
1295u32 amdgpu_get_vblank_counter_kms(struct drm_crtc *crtc)
1296{
1297 struct drm_device *dev = crtc->dev;
1298 unsigned int pipe = crtc->index;
1299 struct amdgpu_device *adev = drm_to_adev(dev);
1300 int vpos, hpos, stat;
1301 u32 count;
1302
1303 if (pipe >= adev->mode_info.num_crtc) {
1304 DRM_ERROR("Invalid crtc %u\n", pipe);
1305 return -EINVAL;
1306 }
1307
1308 /* The hw increments its frame counter at start of vsync, not at start
1309 * of vblank, as is required by DRM core vblank counter handling.
1310 * Cook the hw count here to make it appear to the caller as if it
1311 * incremented at start of vblank. We measure distance to start of
1312 * vblank in vpos. vpos therefore will be >= 0 between start of vblank
1313 * and start of vsync, so vpos >= 0 means to bump the hw frame counter
1314 * result by 1 to give the proper appearance to caller.
1315 */
1316 if (adev->mode_info.crtcs[pipe]) {
1317 /* Repeat readout if needed to provide stable result if
1318 * we cross start of vsync during the queries.
1319 */
1320 do {
1321 count = amdgpu_display_vblank_get_counter(adev, pipe);
1322 /* Ask amdgpu_display_get_crtc_scanoutpos to return
1323 * vpos as distance to start of vblank, instead of
1324 * regular vertical scanout pos.
1325 */
1326 stat = amdgpu_display_get_crtc_scanoutpos(
1327 dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
1328 &vpos, &hpos, NULL, NULL,
1329 &adev->mode_info.crtcs[pipe]->base.hwmode);
1330 } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
1331
1332 if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
1333 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
1334 DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
1335 } else {
1336 DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
1337 pipe, vpos);
1338
1339 /* Bump counter if we are at >= leading edge of vblank,
1340 * but before vsync where vpos would turn negative and
1341 * the hw counter really increments.
1342 */
1343 if (vpos >= 0)
1344 count++;
1345 }
1346 } else {
1347 /* Fallback to use value as is. */
1348 count = amdgpu_display_vblank_get_counter(adev, pipe);
1349 DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
1350 }
1351
1352 return count;
1353}
1354
1355/**
1356 * amdgpu_enable_vblank_kms - enable vblank interrupt
1357 *
1358 * @crtc: crtc to enable vblank interrupt for
1359 *
1360 * Enable the interrupt on the requested crtc (all asics).
1361 * Returns 0 on success, -EINVAL on failure.
1362 */
1363int amdgpu_enable_vblank_kms(struct drm_crtc *crtc)
1364{
1365 struct drm_device *dev = crtc->dev;
1366 unsigned int pipe = crtc->index;
1367 struct amdgpu_device *adev = drm_to_adev(dev);
1368 int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
1369
1370 return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
1371}
1372
1373/**
1374 * amdgpu_disable_vblank_kms - disable vblank interrupt
1375 *
1376 * @crtc: crtc to disable vblank interrupt for
1377 *
1378 * Disable the interrupt on the requested crtc (all asics).
1379 */
1380void amdgpu_disable_vblank_kms(struct drm_crtc *crtc)
1381{
1382 struct drm_device *dev = crtc->dev;
1383 unsigned int pipe = crtc->index;
1384 struct amdgpu_device *adev = drm_to_adev(dev);
1385 int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
1386
1387 amdgpu_irq_put(adev, &adev->crtc_irq, idx);
1388}
1389
1390/*
1391 * Debugfs info
1392 */
1393#if defined(CONFIG_DEBUG_FS)
1394
1395static int amdgpu_debugfs_firmware_info_show(struct seq_file *m, void *unused)
1396{
1397 struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
1398 struct drm_amdgpu_info_firmware fw_info;
1399 struct drm_amdgpu_query_fw query_fw;
1400 struct atom_context *ctx = adev->mode_info.atom_context;
1401 uint8_t smu_program, smu_major, smu_minor, smu_debug;
1402 int ret, i;
1403
1404 static const char *ta_fw_name[TA_FW_TYPE_MAX_INDEX] = {
1405#define TA_FW_NAME(type) [TA_FW_TYPE_PSP_##type] = #type
1406 TA_FW_NAME(XGMI),
1407 TA_FW_NAME(RAS),
1408 TA_FW_NAME(HDCP),
1409 TA_FW_NAME(DTM),
1410 TA_FW_NAME(RAP),
1411 TA_FW_NAME(SECUREDISPLAY),
1412#undef TA_FW_NAME
1413 };
1414
1415 /* VCE */
1416 query_fw.fw_type = AMDGPU_INFO_FW_VCE;
1417 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1418 if (ret)
1419 return ret;
1420 seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
1421 fw_info.feature, fw_info.ver);
1422
1423 /* UVD */
1424 query_fw.fw_type = AMDGPU_INFO_FW_UVD;
1425 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1426 if (ret)
1427 return ret;
1428 seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
1429 fw_info.feature, fw_info.ver);
1430
1431 /* GMC */
1432 query_fw.fw_type = AMDGPU_INFO_FW_GMC;
1433 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1434 if (ret)
1435 return ret;
1436 seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
1437 fw_info.feature, fw_info.ver);
1438
1439 /* ME */
1440 query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
1441 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1442 if (ret)
1443 return ret;
1444 seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
1445 fw_info.feature, fw_info.ver);
1446
1447 /* PFP */
1448 query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
1449 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1450 if (ret)
1451 return ret;
1452 seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
1453 fw_info.feature, fw_info.ver);
1454
1455 /* CE */
1456 query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
1457 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1458 if (ret)
1459 return ret;
1460 seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
1461 fw_info.feature, fw_info.ver);
1462
1463 /* RLC */
1464 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
1465 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1466 if (ret)
1467 return ret;
1468 seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
1469 fw_info.feature, fw_info.ver);
1470
1471 /* RLC SAVE RESTORE LIST CNTL */
1472 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL;
1473 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1474 if (ret)
1475 return ret;
1476 seq_printf(m, "RLC SRLC feature version: %u, firmware version: 0x%08x\n",
1477 fw_info.feature, fw_info.ver);
1478
1479 /* RLC SAVE RESTORE LIST GPM MEM */
1480 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM;
1481 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1482 if (ret)
1483 return ret;
1484 seq_printf(m, "RLC SRLG feature version: %u, firmware version: 0x%08x\n",
1485 fw_info.feature, fw_info.ver);
1486
1487 /* RLC SAVE RESTORE LIST SRM MEM */
1488 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM;
1489 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1490 if (ret)
1491 return ret;
1492 seq_printf(m, "RLC SRLS feature version: %u, firmware version: 0x%08x\n",
1493 fw_info.feature, fw_info.ver);
1494
1495 /* RLCP */
1496 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLCP;
1497 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1498 if (ret)
1499 return ret;
1500 seq_printf(m, "RLCP feature version: %u, firmware version: 0x%08x\n",
1501 fw_info.feature, fw_info.ver);
1502
1503 /* RLCV */
1504 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLCV;
1505 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1506 if (ret)
1507 return ret;
1508 seq_printf(m, "RLCV feature version: %u, firmware version: 0x%08x\n",
1509 fw_info.feature, fw_info.ver);
1510
1511 /* MEC */
1512 query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
1513 query_fw.index = 0;
1514 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1515 if (ret)
1516 return ret;
1517 seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
1518 fw_info.feature, fw_info.ver);
1519
1520 /* MEC2 */
1521 if (adev->gfx.mec2_fw) {
1522 query_fw.index = 1;
1523 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1524 if (ret)
1525 return ret;
1526 seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
1527 fw_info.feature, fw_info.ver);
1528 }
1529
1530 /* IMU */
1531 query_fw.fw_type = AMDGPU_INFO_FW_IMU;
1532 query_fw.index = 0;
1533 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1534 if (ret)
1535 return ret;
1536 seq_printf(m, "IMU feature version: %u, firmware version: 0x%08x\n",
1537 fw_info.feature, fw_info.ver);
1538
1539 /* PSP SOS */
1540 query_fw.fw_type = AMDGPU_INFO_FW_SOS;
1541 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1542 if (ret)
1543 return ret;
1544 seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
1545 fw_info.feature, fw_info.ver);
1546
1547
1548 /* PSP ASD */
1549 query_fw.fw_type = AMDGPU_INFO_FW_ASD;
1550 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1551 if (ret)
1552 return ret;
1553 seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
1554 fw_info.feature, fw_info.ver);
1555
1556 query_fw.fw_type = AMDGPU_INFO_FW_TA;
1557 for (i = TA_FW_TYPE_PSP_XGMI; i < TA_FW_TYPE_MAX_INDEX; i++) {
1558 query_fw.index = i;
1559 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1560 if (ret)
1561 continue;
1562
1563 seq_printf(m, "TA %s feature version: 0x%08x, firmware version: 0x%08x\n",
1564 ta_fw_name[i], fw_info.feature, fw_info.ver);
1565 }
1566
1567 /* SMC */
1568 query_fw.fw_type = AMDGPU_INFO_FW_SMC;
1569 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1570 if (ret)
1571 return ret;
1572 smu_program = (fw_info.ver >> 24) & 0xff;
1573 smu_major = (fw_info.ver >> 16) & 0xff;
1574 smu_minor = (fw_info.ver >> 8) & 0xff;
1575 smu_debug = (fw_info.ver >> 0) & 0xff;
1576 seq_printf(m, "SMC feature version: %u, program: %d, firmware version: 0x%08x (%d.%d.%d)\n",
1577 fw_info.feature, smu_program, fw_info.ver, smu_major, smu_minor, smu_debug);
1578
1579 /* SDMA */
1580 query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
1581 for (i = 0; i < adev->sdma.num_instances; i++) {
1582 query_fw.index = i;
1583 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1584 if (ret)
1585 return ret;
1586 seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
1587 i, fw_info.feature, fw_info.ver);
1588 }
1589
1590 /* VCN */
1591 query_fw.fw_type = AMDGPU_INFO_FW_VCN;
1592 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1593 if (ret)
1594 return ret;
1595 seq_printf(m, "VCN feature version: %u, firmware version: 0x%08x\n",
1596 fw_info.feature, fw_info.ver);
1597
1598 /* DMCU */
1599 query_fw.fw_type = AMDGPU_INFO_FW_DMCU;
1600 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1601 if (ret)
1602 return ret;
1603 seq_printf(m, "DMCU feature version: %u, firmware version: 0x%08x\n",
1604 fw_info.feature, fw_info.ver);
1605
1606 /* DMCUB */
1607 query_fw.fw_type = AMDGPU_INFO_FW_DMCUB;
1608 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1609 if (ret)
1610 return ret;
1611 seq_printf(m, "DMCUB feature version: %u, firmware version: 0x%08x\n",
1612 fw_info.feature, fw_info.ver);
1613
1614 /* TOC */
1615 query_fw.fw_type = AMDGPU_INFO_FW_TOC;
1616 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1617 if (ret)
1618 return ret;
1619 seq_printf(m, "TOC feature version: %u, firmware version: 0x%08x\n",
1620 fw_info.feature, fw_info.ver);
1621
1622 /* CAP */
1623 if (adev->psp.cap_fw) {
1624 query_fw.fw_type = AMDGPU_INFO_FW_CAP;
1625 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1626 if (ret)
1627 return ret;
1628 seq_printf(m, "CAP feature version: %u, firmware version: 0x%08x\n",
1629 fw_info.feature, fw_info.ver);
1630 }
1631
1632 /* MES_KIQ */
1633 query_fw.fw_type = AMDGPU_INFO_FW_MES_KIQ;
1634 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1635 if (ret)
1636 return ret;
1637 seq_printf(m, "MES_KIQ feature version: %u, firmware version: 0x%08x\n",
1638 fw_info.feature, fw_info.ver);
1639
1640 /* MES */
1641 query_fw.fw_type = AMDGPU_INFO_FW_MES;
1642 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1643 if (ret)
1644 return ret;
1645 seq_printf(m, "MES feature version: %u, firmware version: 0x%08x\n",
1646 fw_info.feature, fw_info.ver);
1647
1648 seq_printf(m, "VBIOS version: %s\n", ctx->vbios_version);
1649
1650 return 0;
1651}
1652
1653DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_firmware_info);
1654
1655#endif
1656
1657void amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
1658{
1659#if defined(CONFIG_DEBUG_FS)
1660 struct drm_minor *minor = adev_to_drm(adev)->primary;
1661 struct dentry *root = minor->debugfs_root;
1662
1663 debugfs_create_file("amdgpu_firmware_info", 0444, root,
1664 adev, &amdgpu_debugfs_firmware_info_fops);
1665
1666#endif
1667}