Loading...
1/*
2 * Copyright (C) 2014 Alexander Shiyan <shc_work@mail.ru>
3 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 */
11
12#include "imx1-pinfunc.h"
13
14#include <dt-bindings/clock/imx1-clock.h>
15#include <dt-bindings/gpio/gpio.h>
16#include <dt-bindings/interrupt-controller/irq.h>
17
18/ {
19 #address-cells = <1>;
20 #size-cells = <1>;
21 /*
22 * The decompressor and also some bootloaders rely on a
23 * pre-existing /chosen node to be available to insert the
24 * command line and merge other ATAGS info.
25 * Also for U-Boot there must be a pre-existing /memory node.
26 */
27 chosen {};
28 memory { device_type = "memory"; };
29
30 aliases {
31 gpio0 = &gpio1;
32 gpio1 = &gpio2;
33 gpio2 = &gpio3;
34 gpio3 = &gpio4;
35 i2c0 = &i2c;
36 serial0 = &uart1;
37 serial1 = &uart2;
38 serial2 = &uart3;
39 spi0 = &cspi1;
40 spi1 = &cspi2;
41 };
42
43 aitc: aitc-interrupt-controller@223000 {
44 compatible = "fsl,imx1-aitc", "fsl,avic";
45 interrupt-controller;
46 #interrupt-cells = <1>;
47 reg = <0x00223000 0x1000>;
48 };
49
50 cpus {
51 #size-cells = <0>;
52 #address-cells = <1>;
53
54 cpu@0 {
55 device_type = "cpu";
56 reg = <0>;
57 compatible = "arm,arm920t";
58 operating-points = <200000 1900000>;
59 clock-latency = <62500>;
60 clocks = <&clks IMX1_CLK_MCU>;
61 voltage-tolerance = <5>;
62 };
63 };
64
65 soc {
66 #address-cells = <1>;
67 #size-cells = <1>;
68 compatible = "simple-bus";
69 interrupt-parent = <&aitc>;
70 ranges;
71
72 aipi@200000 {
73 compatible = "fsl,aipi-bus", "simple-bus";
74 #address-cells = <1>;
75 #size-cells = <1>;
76 reg = <0x00200000 0x10000>;
77 ranges;
78
79 gpt1: timer@202000 {
80 compatible = "fsl,imx1-gpt";
81 reg = <0x00202000 0x1000>;
82 interrupts = <59>;
83 clocks = <&clks IMX1_CLK_HCLK>,
84 <&clks IMX1_CLK_PER1>;
85 clock-names = "ipg", "per";
86 };
87
88 gpt2: timer@203000 {
89 compatible = "fsl,imx1-gpt";
90 reg = <0x00203000 0x1000>;
91 interrupts = <58>;
92 clocks = <&clks IMX1_CLK_HCLK>,
93 <&clks IMX1_CLK_PER1>;
94 clock-names = "ipg", "per";
95 };
96
97 fb: fb@205000 {
98 compatible = "fsl,imx1-fb";
99 reg = <0x00205000 0x1000>;
100 interrupts = <14>;
101 clocks = <&clks IMX1_CLK_DUMMY>,
102 <&clks IMX1_CLK_DUMMY>,
103 <&clks IMX1_CLK_PER2>;
104 clock-names = "ipg", "ahb", "per";
105 status = "disabled";
106 };
107
108 uart1: serial@206000 {
109 compatible = "fsl,imx1-uart";
110 reg = <0x00206000 0x1000>;
111 interrupts = <30 29 26>;
112 clocks = <&clks IMX1_CLK_HCLK>,
113 <&clks IMX1_CLK_PER1>;
114 clock-names = "ipg", "per";
115 status = "disabled";
116 };
117
118 uart2: serial@207000 {
119 compatible = "fsl,imx1-uart";
120 reg = <0x00207000 0x1000>;
121 interrupts = <24 23 20>;
122 clocks = <&clks IMX1_CLK_HCLK>,
123 <&clks IMX1_CLK_PER1>;
124 clock-names = "ipg", "per";
125 status = "disabled";
126 };
127
128 pwm: pwm@208000 {
129 #pwm-cells = <2>;
130 compatible = "fsl,imx1-pwm";
131 reg = <0x00208000 0x1000>;
132 interrupts = <34>;
133 clocks = <&clks IMX1_CLK_DUMMY>,
134 <&clks IMX1_CLK_PER1>;
135 clock-names = "ipg", "per";
136 };
137
138 dma: dma@209000 {
139 compatible = "fsl,imx1-dma";
140 reg = <0x00209000 0x1000>;
141 interrupts = <61 60>;
142 clocks = <&clks IMX1_CLK_HCLK>,
143 <&clks IMX1_CLK_DMA_GATE>;
144 clock-names = "ipg", "ahb";
145 #dma-cells = <1>;
146 };
147
148 uart3: serial@20a000 {
149 compatible = "fsl,imx1-uart";
150 reg = <0x0020a000 0x1000>;
151 interrupts = <54 4 1>;
152 clocks = <&clks IMX1_CLK_UART3_GATE>,
153 <&clks IMX1_CLK_PER1>;
154 clock-names = "ipg", "per";
155 status = "disabled";
156 };
157 };
158
159 aipi@210000 {
160 compatible = "fsl,aipi-bus", "simple-bus";
161 #address-cells = <1>;
162 #size-cells = <1>;
163 reg = <0x00210000 0x10000>;
164 ranges;
165
166 cspi1: cspi@213000 {
167 #address-cells = <1>;
168 #size-cells = <0>;
169 compatible = "fsl,imx1-cspi";
170 reg = <0x00213000 0x1000>;
171 interrupts = <41>;
172 clocks = <&clks IMX1_CLK_DUMMY>,
173 <&clks IMX1_CLK_PER1>;
174 clock-names = "ipg", "per";
175 status = "disabled";
176 };
177
178 i2c: i2c@217000 {
179 #address-cells = <1>;
180 #size-cells = <0>;
181 compatible = "fsl,imx1-i2c";
182 reg = <0x00217000 0x1000>;
183 interrupts = <39>;
184 clocks = <&clks IMX1_CLK_HCLK>;
185 status = "disabled";
186 };
187
188 cspi2: cspi@219000 {
189 #address-cells = <1>;
190 #size-cells = <0>;
191 compatible = "fsl,imx1-cspi";
192 reg = <0x00219000 0x1000>;
193 interrupts = <40>;
194 clocks = <&clks IMX1_CLK_DUMMY>,
195 <&clks IMX1_CLK_PER1>;
196 clock-names = "ipg", "per";
197 status = "disabled";
198 };
199
200 clks: ccm@21b000 {
201 compatible = "fsl,imx1-ccm";
202 reg = <0x0021b000 0x1000>;
203 #clock-cells = <1>;
204 };
205
206 iomuxc: iomuxc@21c000 {
207 compatible = "fsl,imx1-iomuxc";
208 reg = <0x0021c000 0x1000>;
209 #address-cells = <1>;
210 #size-cells = <1>;
211 ranges;
212
213 gpio1: gpio@21c000 {
214 compatible = "fsl,imx1-gpio";
215 reg = <0x0021c000 0x100>;
216 interrupts = <11>;
217 gpio-controller;
218 #gpio-cells = <2>;
219 interrupt-controller;
220 #interrupt-cells = <2>;
221 };
222
223 gpio2: gpio@21c100 {
224 compatible = "fsl,imx1-gpio";
225 reg = <0x0021c100 0x100>;
226 interrupts = <12>;
227 gpio-controller;
228 #gpio-cells = <2>;
229 interrupt-controller;
230 #interrupt-cells = <2>;
231 };
232
233 gpio3: gpio@21c200 {
234 compatible = "fsl,imx1-gpio";
235 reg = <0x0021c200 0x100>;
236 interrupts = <13>;
237 gpio-controller;
238 #gpio-cells = <2>;
239 interrupt-controller;
240 #interrupt-cells = <2>;
241 };
242
243 gpio4: gpio@21c300 {
244 compatible = "fsl,imx1-gpio";
245 reg = <0x0021c300 0x100>;
246 interrupts = <62>;
247 gpio-controller;
248 #gpio-cells = <2>;
249 interrupt-controller;
250 #interrupt-cells = <2>;
251 };
252 };
253 };
254
255 weim: weim@220000 {
256 #address-cells = <2>;
257 #size-cells = <1>;
258 compatible = "fsl,imx1-weim";
259 reg = <0x00220000 0x1000>;
260 clocks = <&clks IMX1_CLK_DUMMY>;
261 ranges = <
262 0 0 0x10000000 0x02000000
263 1 0 0x12000000 0x01000000
264 2 0 0x13000000 0x01000000
265 3 0 0x14000000 0x01000000
266 4 0 0x15000000 0x01000000
267 5 0 0x16000000 0x01000000
268 >;
269 status = "disabled";
270 };
271
272 esram: esram@300000 {
273 compatible = "mmio-sram";
274 reg = <0x00300000 0x20000>;
275 };
276 };
277};
1// SPDX-License-Identifier: GPL-2.0+
2//
3// Copyright (C) 2014 Alexander Shiyan <shc_work@mail.ru>
4
5#include "imx1-pinfunc.h"
6
7#include <dt-bindings/clock/imx1-clock.h>
8#include <dt-bindings/gpio/gpio.h>
9#include <dt-bindings/interrupt-controller/irq.h>
10
11/ {
12 #address-cells = <1>;
13 #size-cells = <1>;
14 /*
15 * The decompressor and also some bootloaders rely on a
16 * pre-existing /chosen node to be available to insert the
17 * command line and merge other ATAGS info.
18 */
19 chosen {};
20
21 aliases {
22 gpio0 = &gpio1;
23 gpio1 = &gpio2;
24 gpio2 = &gpio3;
25 gpio3 = &gpio4;
26 i2c0 = &i2c;
27 serial0 = &uart1;
28 serial1 = &uart2;
29 serial2 = &uart3;
30 spi0 = &cspi1;
31 spi1 = &cspi2;
32 };
33
34 aitc: aitc-interrupt-controller@223000 {
35 compatible = "fsl,imx1-aitc", "fsl,avic";
36 interrupt-controller;
37 #interrupt-cells = <1>;
38 reg = <0x00223000 0x1000>;
39 };
40
41 cpus {
42 #size-cells = <0>;
43 #address-cells = <1>;
44
45 cpu@0 {
46 device_type = "cpu";
47 reg = <0>;
48 compatible = "arm,arm920t";
49 operating-points = <200000 1900000>;
50 clock-latency = <62500>;
51 clocks = <&clks IMX1_CLK_MCU>;
52 voltage-tolerance = <5>;
53 };
54 };
55
56 clocks {
57 clk32 {
58 compatible = "fixed-clock";
59 #clock-cells = <0>;
60 clock-frequency = <32000>;
61 };
62 };
63
64 soc {
65 #address-cells = <1>;
66 #size-cells = <1>;
67 compatible = "simple-bus";
68 interrupt-parent = <&aitc>;
69 ranges;
70
71 aipi@200000 {
72 compatible = "fsl,aipi-bus", "simple-bus";
73 #address-cells = <1>;
74 #size-cells = <1>;
75 reg = <0x00200000 0x10000>;
76 ranges;
77
78 gpt1: timer@202000 {
79 compatible = "fsl,imx1-gpt";
80 reg = <0x00202000 0x1000>;
81 interrupts = <59>;
82 clocks = <&clks IMX1_CLK_HCLK>,
83 <&clks IMX1_CLK_PER1>;
84 clock-names = "ipg", "per";
85 };
86
87 gpt2: timer@203000 {
88 compatible = "fsl,imx1-gpt";
89 reg = <0x00203000 0x1000>;
90 interrupts = <58>;
91 clocks = <&clks IMX1_CLK_HCLK>,
92 <&clks IMX1_CLK_PER1>;
93 clock-names = "ipg", "per";
94 };
95
96 fb: fb@205000 {
97 compatible = "fsl,imx1-fb";
98 reg = <0x00205000 0x1000>;
99 interrupts = <14>;
100 clocks = <&clks IMX1_CLK_DUMMY>,
101 <&clks IMX1_CLK_DUMMY>,
102 <&clks IMX1_CLK_PER2>;
103 clock-names = "ipg", "ahb", "per";
104 status = "disabled";
105 };
106
107 uart1: serial@206000 {
108 compatible = "fsl,imx1-uart";
109 reg = <0x00206000 0x1000>;
110 interrupts = <30 29 26>;
111 clocks = <&clks IMX1_CLK_HCLK>,
112 <&clks IMX1_CLK_PER1>;
113 clock-names = "ipg", "per";
114 status = "disabled";
115 };
116
117 uart2: serial@207000 {
118 compatible = "fsl,imx1-uart";
119 reg = <0x00207000 0x1000>;
120 interrupts = <24 23 20>;
121 clocks = <&clks IMX1_CLK_HCLK>,
122 <&clks IMX1_CLK_PER1>;
123 clock-names = "ipg", "per";
124 status = "disabled";
125 };
126
127 pwm: pwm@208000 {
128 #pwm-cells = <3>;
129 compatible = "fsl,imx1-pwm";
130 reg = <0x00208000 0x1000>;
131 interrupts = <34>;
132 clocks = <&clks IMX1_CLK_DUMMY>,
133 <&clks IMX1_CLK_PER1>;
134 clock-names = "ipg", "per";
135 };
136
137 dma: dma@209000 {
138 compatible = "fsl,imx1-dma";
139 reg = <0x00209000 0x1000>;
140 interrupts = <61 60>;
141 clocks = <&clks IMX1_CLK_HCLK>,
142 <&clks IMX1_CLK_DMA_GATE>;
143 clock-names = "ipg", "ahb";
144 #dma-cells = <1>;
145 };
146
147 uart3: serial@20a000 {
148 compatible = "fsl,imx1-uart";
149 reg = <0x0020a000 0x1000>;
150 interrupts = <54 4 1>;
151 clocks = <&clks IMX1_CLK_UART3_GATE>,
152 <&clks IMX1_CLK_PER1>;
153 clock-names = "ipg", "per";
154 status = "disabled";
155 };
156 };
157
158 aipi@210000 {
159 compatible = "fsl,aipi-bus", "simple-bus";
160 #address-cells = <1>;
161 #size-cells = <1>;
162 reg = <0x00210000 0x10000>;
163 ranges;
164
165 cspi1: spi@213000 {
166 #address-cells = <1>;
167 #size-cells = <0>;
168 compatible = "fsl,imx1-cspi";
169 reg = <0x00213000 0x1000>;
170 interrupts = <41>;
171 clocks = <&clks IMX1_CLK_DUMMY>,
172 <&clks IMX1_CLK_PER1>;
173 clock-names = "ipg", "per";
174 status = "disabled";
175 };
176
177 i2c: i2c@217000 {
178 #address-cells = <1>;
179 #size-cells = <0>;
180 compatible = "fsl,imx1-i2c";
181 reg = <0x00217000 0x1000>;
182 interrupts = <39>;
183 clocks = <&clks IMX1_CLK_HCLK>;
184 status = "disabled";
185 };
186
187 cspi2: spi@219000 {
188 #address-cells = <1>;
189 #size-cells = <0>;
190 compatible = "fsl,imx1-cspi";
191 reg = <0x00219000 0x1000>;
192 interrupts = <40>;
193 clocks = <&clks IMX1_CLK_DUMMY>,
194 <&clks IMX1_CLK_PER1>;
195 clock-names = "ipg", "per";
196 status = "disabled";
197 };
198
199 clks: ccm@21b000 {
200 compatible = "fsl,imx1-ccm";
201 reg = <0x0021b000 0x1000>;
202 #clock-cells = <1>;
203 };
204
205 iomuxc: iomuxc@21c000 {
206 compatible = "fsl,imx1-iomuxc";
207 reg = <0x0021c000 0x1000>;
208 #address-cells = <1>;
209 #size-cells = <1>;
210 ranges;
211
212 gpio1: gpio@21c000 {
213 compatible = "fsl,imx1-gpio";
214 reg = <0x0021c000 0x100>;
215 interrupts = <11>;
216 gpio-controller;
217 #gpio-cells = <2>;
218 interrupt-controller;
219 #interrupt-cells = <2>;
220 };
221
222 gpio2: gpio@21c100 {
223 compatible = "fsl,imx1-gpio";
224 reg = <0x0021c100 0x100>;
225 interrupts = <12>;
226 gpio-controller;
227 #gpio-cells = <2>;
228 interrupt-controller;
229 #interrupt-cells = <2>;
230 };
231
232 gpio3: gpio@21c200 {
233 compatible = "fsl,imx1-gpio";
234 reg = <0x0021c200 0x100>;
235 interrupts = <13>;
236 gpio-controller;
237 #gpio-cells = <2>;
238 interrupt-controller;
239 #interrupt-cells = <2>;
240 };
241
242 gpio4: gpio@21c300 {
243 compatible = "fsl,imx1-gpio";
244 reg = <0x0021c300 0x100>;
245 interrupts = <62>;
246 gpio-controller;
247 #gpio-cells = <2>;
248 interrupt-controller;
249 #interrupt-cells = <2>;
250 };
251 };
252 };
253
254 weim: weim@220000 {
255 #address-cells = <2>;
256 #size-cells = <1>;
257 compatible = "fsl,imx1-weim";
258 reg = <0x00220000 0x1000>;
259 clocks = <&clks IMX1_CLK_DUMMY>;
260 ranges = <
261 0 0 0x10000000 0x02000000
262 1 0 0x12000000 0x01000000
263 2 0 0x13000000 0x01000000
264 3 0 0x14000000 0x01000000
265 4 0 0x15000000 0x01000000
266 5 0 0x16000000 0x01000000
267 >;
268 status = "disabled";
269 };
270
271 esram: esram@300000 {
272 compatible = "mmio-sram";
273 reg = <0x00300000 0x20000>;
274 };
275 };
276};