Loading...
1/*
2 * Mediatek Pulse Width Modulator driver
3 *
4 * Copyright (C) 2015 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2017 Zhi Mao <zhi.mao@mediatek.com>
6 *
7 * This file is licensed under the terms of the GNU General Public
8 * License version 2. This program is licensed "as is" without any
9 * warranty of any kind, whether express or implied.
10 */
11
12#include <linux/err.h>
13#include <linux/io.h>
14#include <linux/ioport.h>
15#include <linux/kernel.h>
16#include <linux/module.h>
17#include <linux/clk.h>
18#include <linux/of.h>
19#include <linux/of_device.h>
20#include <linux/platform_device.h>
21#include <linux/pwm.h>
22#include <linux/slab.h>
23#include <linux/types.h>
24
25/* PWM registers and bits definitions */
26#define PWMCON 0x00
27#define PWMHDUR 0x04
28#define PWMLDUR 0x08
29#define PWMGDUR 0x0c
30#define PWMWAVENUM 0x28
31#define PWMDWIDTH 0x2c
32#define PWM45DWIDTH_FIXUP 0x30
33#define PWMTHRES 0x30
34#define PWM45THRES_FIXUP 0x34
35
36#define PWM_CLK_DIV_MAX 7
37
38enum {
39 MTK_CLK_MAIN = 0,
40 MTK_CLK_TOP,
41 MTK_CLK_PWM1,
42 MTK_CLK_PWM2,
43 MTK_CLK_PWM3,
44 MTK_CLK_PWM4,
45 MTK_CLK_PWM5,
46 MTK_CLK_PWM6,
47 MTK_CLK_PWM7,
48 MTK_CLK_PWM8,
49 MTK_CLK_MAX,
50};
51
52static const char * const mtk_pwm_clk_name[MTK_CLK_MAX] = {
53 "main", "top", "pwm1", "pwm2", "pwm3", "pwm4", "pwm5", "pwm6", "pwm7",
54 "pwm8"
55};
56
57struct mtk_pwm_platform_data {
58 unsigned int num_pwms;
59 bool pwm45_fixup;
60};
61
62/**
63 * struct mtk_pwm_chip - struct representing PWM chip
64 * @chip: linux PWM chip representation
65 * @regs: base address of PWM chip
66 * @clks: list of clocks
67 */
68struct mtk_pwm_chip {
69 struct pwm_chip chip;
70 void __iomem *regs;
71 struct clk *clks[MTK_CLK_MAX];
72 const struct mtk_pwm_platform_data *soc;
73};
74
75static const unsigned int mtk_pwm_reg_offset[] = {
76 0x0010, 0x0050, 0x0090, 0x00d0, 0x0110, 0x0150, 0x0190, 0x0220
77};
78
79static inline struct mtk_pwm_chip *to_mtk_pwm_chip(struct pwm_chip *chip)
80{
81 return container_of(chip, struct mtk_pwm_chip, chip);
82}
83
84static int mtk_pwm_clk_enable(struct pwm_chip *chip, struct pwm_device *pwm)
85{
86 struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
87 int ret;
88
89 ret = clk_prepare_enable(pc->clks[MTK_CLK_TOP]);
90 if (ret < 0)
91 return ret;
92
93 ret = clk_prepare_enable(pc->clks[MTK_CLK_MAIN]);
94 if (ret < 0)
95 goto disable_clk_top;
96
97 ret = clk_prepare_enable(pc->clks[MTK_CLK_PWM1 + pwm->hwpwm]);
98 if (ret < 0)
99 goto disable_clk_main;
100
101 return 0;
102
103disable_clk_main:
104 clk_disable_unprepare(pc->clks[MTK_CLK_MAIN]);
105disable_clk_top:
106 clk_disable_unprepare(pc->clks[MTK_CLK_TOP]);
107
108 return ret;
109}
110
111static void mtk_pwm_clk_disable(struct pwm_chip *chip, struct pwm_device *pwm)
112{
113 struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
114
115 clk_disable_unprepare(pc->clks[MTK_CLK_PWM1 + pwm->hwpwm]);
116 clk_disable_unprepare(pc->clks[MTK_CLK_MAIN]);
117 clk_disable_unprepare(pc->clks[MTK_CLK_TOP]);
118}
119
120static inline u32 mtk_pwm_readl(struct mtk_pwm_chip *chip, unsigned int num,
121 unsigned int offset)
122{
123 return readl(chip->regs + mtk_pwm_reg_offset[num] + offset);
124}
125
126static inline void mtk_pwm_writel(struct mtk_pwm_chip *chip,
127 unsigned int num, unsigned int offset,
128 u32 value)
129{
130 writel(value, chip->regs + mtk_pwm_reg_offset[num] + offset);
131}
132
133static int mtk_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
134 int duty_ns, int period_ns)
135{
136 struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
137 struct clk *clk = pc->clks[MTK_CLK_PWM1 + pwm->hwpwm];
138 u32 clkdiv = 0, cnt_period, cnt_duty, reg_width = PWMDWIDTH,
139 reg_thres = PWMTHRES;
140 u64 resolution;
141 int ret;
142
143 ret = mtk_pwm_clk_enable(chip, pwm);
144 if (ret < 0)
145 return ret;
146
147 /* Using resolution in picosecond gets accuracy higher */
148 resolution = (u64)NSEC_PER_SEC * 1000;
149 do_div(resolution, clk_get_rate(clk));
150
151 cnt_period = DIV_ROUND_CLOSEST_ULL((u64)period_ns * 1000, resolution);
152 while (cnt_period > 8191) {
153 resolution *= 2;
154 clkdiv++;
155 cnt_period = DIV_ROUND_CLOSEST_ULL((u64)period_ns * 1000,
156 resolution);
157 }
158
159 if (clkdiv > PWM_CLK_DIV_MAX) {
160 mtk_pwm_clk_disable(chip, pwm);
161 dev_err(chip->dev, "period %d not supported\n", period_ns);
162 return -EINVAL;
163 }
164
165 if (pc->soc->pwm45_fixup && pwm->hwpwm > 2) {
166 /*
167 * PWM[4,5] has distinct offset for PWMDWIDTH and PWMTHRES
168 * from the other PWMs on MT7623.
169 */
170 reg_width = PWM45DWIDTH_FIXUP;
171 reg_thres = PWM45THRES_FIXUP;
172 }
173
174 cnt_duty = DIV_ROUND_CLOSEST_ULL((u64)duty_ns * 1000, resolution);
175 mtk_pwm_writel(pc, pwm->hwpwm, PWMCON, BIT(15) | clkdiv);
176 mtk_pwm_writel(pc, pwm->hwpwm, reg_width, cnt_period);
177 mtk_pwm_writel(pc, pwm->hwpwm, reg_thres, cnt_duty);
178
179 mtk_pwm_clk_disable(chip, pwm);
180
181 return 0;
182}
183
184static int mtk_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
185{
186 struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
187 u32 value;
188 int ret;
189
190 ret = mtk_pwm_clk_enable(chip, pwm);
191 if (ret < 0)
192 return ret;
193
194 value = readl(pc->regs);
195 value |= BIT(pwm->hwpwm);
196 writel(value, pc->regs);
197
198 return 0;
199}
200
201static void mtk_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
202{
203 struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
204 u32 value;
205
206 value = readl(pc->regs);
207 value &= ~BIT(pwm->hwpwm);
208 writel(value, pc->regs);
209
210 mtk_pwm_clk_disable(chip, pwm);
211}
212
213static const struct pwm_ops mtk_pwm_ops = {
214 .config = mtk_pwm_config,
215 .enable = mtk_pwm_enable,
216 .disable = mtk_pwm_disable,
217 .owner = THIS_MODULE,
218};
219
220static int mtk_pwm_probe(struct platform_device *pdev)
221{
222 const struct mtk_pwm_platform_data *data;
223 struct mtk_pwm_chip *pc;
224 struct resource *res;
225 unsigned int i;
226 int ret;
227
228 pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
229 if (!pc)
230 return -ENOMEM;
231
232 data = of_device_get_match_data(&pdev->dev);
233 if (data == NULL)
234 return -EINVAL;
235 pc->soc = data;
236
237 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
238 pc->regs = devm_ioremap_resource(&pdev->dev, res);
239 if (IS_ERR(pc->regs))
240 return PTR_ERR(pc->regs);
241
242 for (i = 0; i < data->num_pwms + 2; i++) {
243 pc->clks[i] = devm_clk_get(&pdev->dev, mtk_pwm_clk_name[i]);
244 if (IS_ERR(pc->clks[i])) {
245 dev_err(&pdev->dev, "clock: %s fail: %ld\n",
246 mtk_pwm_clk_name[i], PTR_ERR(pc->clks[i]));
247 return PTR_ERR(pc->clks[i]);
248 }
249 }
250
251 platform_set_drvdata(pdev, pc);
252
253 pc->chip.dev = &pdev->dev;
254 pc->chip.ops = &mtk_pwm_ops;
255 pc->chip.base = -1;
256 pc->chip.npwm = data->num_pwms;
257
258 ret = pwmchip_add(&pc->chip);
259 if (ret < 0) {
260 dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
261 return ret;
262 }
263
264 return 0;
265}
266
267static int mtk_pwm_remove(struct platform_device *pdev)
268{
269 struct mtk_pwm_chip *pc = platform_get_drvdata(pdev);
270
271 return pwmchip_remove(&pc->chip);
272}
273
274static const struct mtk_pwm_platform_data mt2712_pwm_data = {
275 .num_pwms = 8,
276 .pwm45_fixup = false,
277};
278
279static const struct mtk_pwm_platform_data mt7622_pwm_data = {
280 .num_pwms = 6,
281 .pwm45_fixup = false,
282};
283
284static const struct mtk_pwm_platform_data mt7623_pwm_data = {
285 .num_pwms = 5,
286 .pwm45_fixup = true,
287};
288
289static const struct of_device_id mtk_pwm_of_match[] = {
290 { .compatible = "mediatek,mt2712-pwm", .data = &mt2712_pwm_data },
291 { .compatible = "mediatek,mt7622-pwm", .data = &mt7622_pwm_data },
292 { .compatible = "mediatek,mt7623-pwm", .data = &mt7623_pwm_data },
293 { },
294};
295MODULE_DEVICE_TABLE(of, mtk_pwm_of_match);
296
297static struct platform_driver mtk_pwm_driver = {
298 .driver = {
299 .name = "mtk-pwm",
300 .of_match_table = mtk_pwm_of_match,
301 },
302 .probe = mtk_pwm_probe,
303 .remove = mtk_pwm_remove,
304};
305module_platform_driver(mtk_pwm_driver);
306
307MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
308MODULE_LICENSE("GPL");
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * MediaTek Pulse Width Modulator driver
4 *
5 * Copyright (C) 2015 John Crispin <blogic@openwrt.org>
6 * Copyright (C) 2017 Zhi Mao <zhi.mao@mediatek.com>
7 *
8 */
9
10#include <linux/err.h>
11#include <linux/io.h>
12#include <linux/ioport.h>
13#include <linux/kernel.h>
14#include <linux/module.h>
15#include <linux/clk.h>
16#include <linux/of.h>
17#include <linux/of_device.h>
18#include <linux/platform_device.h>
19#include <linux/pwm.h>
20#include <linux/slab.h>
21#include <linux/types.h>
22
23/* PWM registers and bits definitions */
24#define PWMCON 0x00
25#define PWMHDUR 0x04
26#define PWMLDUR 0x08
27#define PWMGDUR 0x0c
28#define PWMWAVENUM 0x28
29#define PWMDWIDTH 0x2c
30#define PWM45DWIDTH_FIXUP 0x30
31#define PWMTHRES 0x30
32#define PWM45THRES_FIXUP 0x34
33#define PWM_CK_26M_SEL 0x210
34
35#define PWM_CLK_DIV_MAX 7
36
37struct pwm_mediatek_of_data {
38 unsigned int num_pwms;
39 bool pwm45_fixup;
40 bool has_ck_26m_sel;
41};
42
43/**
44 * struct pwm_mediatek_chip - struct representing PWM chip
45 * @chip: linux PWM chip representation
46 * @regs: base address of PWM chip
47 * @clk_top: the top clock generator
48 * @clk_main: the clock used by PWM core
49 * @clk_pwms: the clock used by each PWM channel
50 * @clk_freq: the fix clock frequency of legacy MIPS SoC
51 * @soc: pointer to chip's platform data
52 */
53struct pwm_mediatek_chip {
54 struct pwm_chip chip;
55 void __iomem *regs;
56 struct clk *clk_top;
57 struct clk *clk_main;
58 struct clk **clk_pwms;
59 const struct pwm_mediatek_of_data *soc;
60};
61
62static const unsigned int pwm_mediatek_reg_offset[] = {
63 0x0010, 0x0050, 0x0090, 0x00d0, 0x0110, 0x0150, 0x0190, 0x0220
64};
65
66static inline struct pwm_mediatek_chip *
67to_pwm_mediatek_chip(struct pwm_chip *chip)
68{
69 return container_of(chip, struct pwm_mediatek_chip, chip);
70}
71
72static int pwm_mediatek_clk_enable(struct pwm_chip *chip,
73 struct pwm_device *pwm)
74{
75 struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
76 int ret;
77
78 ret = clk_prepare_enable(pc->clk_top);
79 if (ret < 0)
80 return ret;
81
82 ret = clk_prepare_enable(pc->clk_main);
83 if (ret < 0)
84 goto disable_clk_top;
85
86 ret = clk_prepare_enable(pc->clk_pwms[pwm->hwpwm]);
87 if (ret < 0)
88 goto disable_clk_main;
89
90 return 0;
91
92disable_clk_main:
93 clk_disable_unprepare(pc->clk_main);
94disable_clk_top:
95 clk_disable_unprepare(pc->clk_top);
96
97 return ret;
98}
99
100static void pwm_mediatek_clk_disable(struct pwm_chip *chip,
101 struct pwm_device *pwm)
102{
103 struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
104
105 clk_disable_unprepare(pc->clk_pwms[pwm->hwpwm]);
106 clk_disable_unprepare(pc->clk_main);
107 clk_disable_unprepare(pc->clk_top);
108}
109
110static inline void pwm_mediatek_writel(struct pwm_mediatek_chip *chip,
111 unsigned int num, unsigned int offset,
112 u32 value)
113{
114 writel(value, chip->regs + pwm_mediatek_reg_offset[num] + offset);
115}
116
117static int pwm_mediatek_config(struct pwm_chip *chip, struct pwm_device *pwm,
118 int duty_ns, int period_ns)
119{
120 struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
121 u32 clkdiv = 0, cnt_period, cnt_duty, reg_width = PWMDWIDTH,
122 reg_thres = PWMTHRES;
123 u64 resolution;
124 int ret;
125
126 ret = pwm_mediatek_clk_enable(chip, pwm);
127
128 if (ret < 0)
129 return ret;
130
131 /* Make sure we use the bus clock and not the 26MHz clock */
132 if (pc->soc->has_ck_26m_sel)
133 writel(0, pc->regs + PWM_CK_26M_SEL);
134
135 /* Using resolution in picosecond gets accuracy higher */
136 resolution = (u64)NSEC_PER_SEC * 1000;
137 do_div(resolution, clk_get_rate(pc->clk_pwms[pwm->hwpwm]));
138
139 cnt_period = DIV_ROUND_CLOSEST_ULL((u64)period_ns * 1000, resolution);
140 while (cnt_period > 8191) {
141 resolution *= 2;
142 clkdiv++;
143 cnt_period = DIV_ROUND_CLOSEST_ULL((u64)period_ns * 1000,
144 resolution);
145 }
146
147 if (clkdiv > PWM_CLK_DIV_MAX) {
148 pwm_mediatek_clk_disable(chip, pwm);
149 dev_err(chip->dev, "period of %d ns not supported\n", period_ns);
150 return -EINVAL;
151 }
152
153 if (pc->soc->pwm45_fixup && pwm->hwpwm > 2) {
154 /*
155 * PWM[4,5] has distinct offset for PWMDWIDTH and PWMTHRES
156 * from the other PWMs on MT7623.
157 */
158 reg_width = PWM45DWIDTH_FIXUP;
159 reg_thres = PWM45THRES_FIXUP;
160 }
161
162 cnt_duty = DIV_ROUND_CLOSEST_ULL((u64)duty_ns * 1000, resolution);
163 pwm_mediatek_writel(pc, pwm->hwpwm, PWMCON, BIT(15) | clkdiv);
164 pwm_mediatek_writel(pc, pwm->hwpwm, reg_width, cnt_period);
165 pwm_mediatek_writel(pc, pwm->hwpwm, reg_thres, cnt_duty);
166
167 pwm_mediatek_clk_disable(chip, pwm);
168
169 return 0;
170}
171
172static int pwm_mediatek_enable(struct pwm_chip *chip, struct pwm_device *pwm)
173{
174 struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
175 u32 value;
176 int ret;
177
178 ret = pwm_mediatek_clk_enable(chip, pwm);
179 if (ret < 0)
180 return ret;
181
182 value = readl(pc->regs);
183 value |= BIT(pwm->hwpwm);
184 writel(value, pc->regs);
185
186 return 0;
187}
188
189static void pwm_mediatek_disable(struct pwm_chip *chip, struct pwm_device *pwm)
190{
191 struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
192 u32 value;
193
194 value = readl(pc->regs);
195 value &= ~BIT(pwm->hwpwm);
196 writel(value, pc->regs);
197
198 pwm_mediatek_clk_disable(chip, pwm);
199}
200
201static int pwm_mediatek_apply(struct pwm_chip *chip, struct pwm_device *pwm,
202 const struct pwm_state *state)
203{
204 int err;
205
206 if (state->polarity != PWM_POLARITY_NORMAL)
207 return -EINVAL;
208
209 if (!state->enabled) {
210 if (pwm->state.enabled)
211 pwm_mediatek_disable(chip, pwm);
212
213 return 0;
214 }
215
216 err = pwm_mediatek_config(pwm->chip, pwm, state->duty_cycle, state->period);
217 if (err)
218 return err;
219
220 if (!pwm->state.enabled)
221 err = pwm_mediatek_enable(chip, pwm);
222
223 return err;
224}
225
226static const struct pwm_ops pwm_mediatek_ops = {
227 .apply = pwm_mediatek_apply,
228 .owner = THIS_MODULE,
229};
230
231static int pwm_mediatek_probe(struct platform_device *pdev)
232{
233 struct pwm_mediatek_chip *pc;
234 unsigned int i;
235 int ret;
236
237 pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
238 if (!pc)
239 return -ENOMEM;
240
241 pc->soc = of_device_get_match_data(&pdev->dev);
242
243 pc->regs = devm_platform_ioremap_resource(pdev, 0);
244 if (IS_ERR(pc->regs))
245 return PTR_ERR(pc->regs);
246
247 pc->clk_pwms = devm_kmalloc_array(&pdev->dev, pc->soc->num_pwms,
248 sizeof(*pc->clk_pwms), GFP_KERNEL);
249 if (!pc->clk_pwms)
250 return -ENOMEM;
251
252 pc->clk_top = devm_clk_get(&pdev->dev, "top");
253 if (IS_ERR(pc->clk_top))
254 return dev_err_probe(&pdev->dev, PTR_ERR(pc->clk_top),
255 "Failed to get top clock\n");
256
257 pc->clk_main = devm_clk_get(&pdev->dev, "main");
258 if (IS_ERR(pc->clk_main))
259 return dev_err_probe(&pdev->dev, PTR_ERR(pc->clk_main),
260 "Failed to get main clock\n");
261
262 for (i = 0; i < pc->soc->num_pwms; i++) {
263 char name[8];
264
265 snprintf(name, sizeof(name), "pwm%d", i + 1);
266
267 pc->clk_pwms[i] = devm_clk_get(&pdev->dev, name);
268 if (IS_ERR(pc->clk_pwms[i]))
269 return dev_err_probe(&pdev->dev, PTR_ERR(pc->clk_pwms[i]),
270 "Failed to get %s clock\n", name);
271 }
272
273 pc->chip.dev = &pdev->dev;
274 pc->chip.ops = &pwm_mediatek_ops;
275 pc->chip.npwm = pc->soc->num_pwms;
276
277 ret = devm_pwmchip_add(&pdev->dev, &pc->chip);
278 if (ret < 0)
279 return dev_err_probe(&pdev->dev, ret, "pwmchip_add() failed\n");
280
281 return 0;
282}
283
284static const struct pwm_mediatek_of_data mt2712_pwm_data = {
285 .num_pwms = 8,
286 .pwm45_fixup = false,
287 .has_ck_26m_sel = false,
288};
289
290static const struct pwm_mediatek_of_data mt6795_pwm_data = {
291 .num_pwms = 7,
292 .pwm45_fixup = false,
293 .has_ck_26m_sel = false,
294};
295
296static const struct pwm_mediatek_of_data mt7622_pwm_data = {
297 .num_pwms = 6,
298 .pwm45_fixup = false,
299 .has_ck_26m_sel = true,
300};
301
302static const struct pwm_mediatek_of_data mt7623_pwm_data = {
303 .num_pwms = 5,
304 .pwm45_fixup = true,
305 .has_ck_26m_sel = false,
306};
307
308static const struct pwm_mediatek_of_data mt7628_pwm_data = {
309 .num_pwms = 4,
310 .pwm45_fixup = true,
311 .has_ck_26m_sel = false,
312};
313
314static const struct pwm_mediatek_of_data mt7629_pwm_data = {
315 .num_pwms = 1,
316 .pwm45_fixup = false,
317 .has_ck_26m_sel = false,
318};
319
320static const struct pwm_mediatek_of_data mt8183_pwm_data = {
321 .num_pwms = 4,
322 .pwm45_fixup = false,
323 .has_ck_26m_sel = true,
324};
325
326static const struct pwm_mediatek_of_data mt8365_pwm_data = {
327 .num_pwms = 3,
328 .pwm45_fixup = false,
329 .has_ck_26m_sel = true,
330};
331
332static const struct pwm_mediatek_of_data mt7986_pwm_data = {
333 .num_pwms = 2,
334 .pwm45_fixup = false,
335 .has_ck_26m_sel = true,
336};
337
338static const struct pwm_mediatek_of_data mt8516_pwm_data = {
339 .num_pwms = 5,
340 .pwm45_fixup = false,
341 .has_ck_26m_sel = true,
342};
343
344static const struct of_device_id pwm_mediatek_of_match[] = {
345 { .compatible = "mediatek,mt2712-pwm", .data = &mt2712_pwm_data },
346 { .compatible = "mediatek,mt6795-pwm", .data = &mt6795_pwm_data },
347 { .compatible = "mediatek,mt7622-pwm", .data = &mt7622_pwm_data },
348 { .compatible = "mediatek,mt7623-pwm", .data = &mt7623_pwm_data },
349 { .compatible = "mediatek,mt7628-pwm", .data = &mt7628_pwm_data },
350 { .compatible = "mediatek,mt7629-pwm", .data = &mt7629_pwm_data },
351 { .compatible = "mediatek,mt7986-pwm", .data = &mt7986_pwm_data },
352 { .compatible = "mediatek,mt8183-pwm", .data = &mt8183_pwm_data },
353 { .compatible = "mediatek,mt8365-pwm", .data = &mt8365_pwm_data },
354 { .compatible = "mediatek,mt8516-pwm", .data = &mt8516_pwm_data },
355 { },
356};
357MODULE_DEVICE_TABLE(of, pwm_mediatek_of_match);
358
359static struct platform_driver pwm_mediatek_driver = {
360 .driver = {
361 .name = "pwm-mediatek",
362 .of_match_table = pwm_mediatek_of_match,
363 },
364 .probe = pwm_mediatek_probe,
365};
366module_platform_driver(pwm_mediatek_driver);
367
368MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
369MODULE_LICENSE("GPL v2");