Loading...
1/*
2 * Marvell 88E6xxx Switch Global 2 Registers support
3 *
4 * Copyright (c) 2008 Marvell Semiconductor
5 *
6 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
7 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 */
14
15#ifndef _MV88E6XXX_GLOBAL2_H
16#define _MV88E6XXX_GLOBAL2_H
17
18#include "chip.h"
19
20/* Offset 0x00: Interrupt Source Register */
21#define MV88E6XXX_G2_INT_SRC 0x00
22#define MV88E6XXX_G2_INT_SRC_WDOG 0x8000
23#define MV88E6XXX_G2_INT_SRC_JAM_LIMIT 0x4000
24#define MV88E6XXX_G2_INT_SRC_DUPLEX_MISMATCH 0x2000
25#define MV88E6XXX_G2_INT_SRC_WAKE_EVENT 0x1000
26#define MV88E6352_G2_INT_SRC_SERDES 0x0800
27#define MV88E6352_G2_INT_SRC_PHY 0x001f
28#define MV88E6390_G2_INT_SRC_PHY 0x07fe
29
30#define MV88E6XXX_G2_INT_SOURCE_WATCHDOG 15
31
32/* Offset 0x01: Interrupt Mask Register */
33#define MV88E6XXX_G2_INT_MASK 0x01
34#define MV88E6XXX_G2_INT_MASK_WDOG 0x8000
35#define MV88E6XXX_G2_INT_MASK_JAM_LIMIT 0x4000
36#define MV88E6XXX_G2_INT_MASK_DUPLEX_MISMATCH 0x2000
37#define MV88E6XXX_G2_INT_MASK_WAKE_EVENT 0x1000
38#define MV88E6352_G2_INT_MASK_SERDES 0x0800
39#define MV88E6352_G2_INT_MASK_PHY 0x001f
40#define MV88E6390_G2_INT_MASK_PHY 0x07fe
41
42/* Offset 0x02: MGMT Enable Register 2x */
43#define MV88E6XXX_G2_MGMT_EN_2X 0x02
44
45/* Offset 0x03: MGMT Enable Register 0x */
46#define MV88E6XXX_G2_MGMT_EN_0X 0x03
47
48/* Offset 0x04: Flow Control Delay Register */
49#define MV88E6XXX_G2_FLOW_CTL 0x04
50
51/* Offset 0x05: Switch Management Register */
52#define MV88E6XXX_G2_SWITCH_MGMT 0x05
53#define MV88E6XXX_G2_SWITCH_MGMT_USE_DOUBLE_TAG_DATA 0x8000
54#define MV88E6XXX_G2_SWITCH_MGMT_PREVENT_LOOPS 0x4000
55#define MV88E6XXX_G2_SWITCH_MGMT_FLOW_CTL_MSG 0x2000
56#define MV88E6XXX_G2_SWITCH_MGMT_FORCE_FLOW_CTL_PRI 0x0080
57#define MV88E6XXX_G2_SWITCH_MGMT_RSVD2CPU 0x0008
58
59/* Offset 0x06: Device Mapping Table Register */
60#define MV88E6XXX_G2_DEVICE_MAPPING 0x06
61#define MV88E6XXX_G2_DEVICE_MAPPING_UPDATE 0x8000
62#define MV88E6XXX_G2_DEVICE_MAPPING_DEV_MASK 0x1f00
63#define MV88E6XXX_G2_DEVICE_MAPPING_PORT_MASK 0x000f
64
65/* Offset 0x07: Trunk Mask Table Register */
66#define MV88E6XXX_G2_TRUNK_MASK 0x07
67#define MV88E6XXX_G2_TRUNK_MASK_UPDATE 0x8000
68#define MV88E6XXX_G2_TRUNK_MASK_NUM_MASK 0x7000
69#define MV88E6XXX_G2_TRUNK_MASK_HASH 0x0800
70
71/* Offset 0x08: Trunk Mapping Table Register */
72#define MV88E6XXX_G2_TRUNK_MAPPING 0x08
73#define MV88E6XXX_G2_TRUNK_MAPPING_UPDATE 0x8000
74#define MV88E6XXX_G2_TRUNK_MAPPING_ID_MASK 0x7800
75
76/* Offset 0x09: Ingress Rate Command Register */
77#define MV88E6XXX_G2_IRL_CMD 0x09
78#define MV88E6XXX_G2_IRL_CMD_BUSY 0x8000
79#define MV88E6352_G2_IRL_CMD_OP_MASK 0x7000
80#define MV88E6352_G2_IRL_CMD_OP_NOOP 0x0000
81#define MV88E6352_G2_IRL_CMD_OP_INIT_ALL 0x1000
82#define MV88E6352_G2_IRL_CMD_OP_INIT_RES 0x2000
83#define MV88E6352_G2_IRL_CMD_OP_WRITE_REG 0x3000
84#define MV88E6352_G2_IRL_CMD_OP_READ_REG 0x4000
85#define MV88E6390_G2_IRL_CMD_OP_MASK 0x6000
86#define MV88E6390_G2_IRL_CMD_OP_READ_REG 0x0000
87#define MV88E6390_G2_IRL_CMD_OP_INIT_ALL 0x2000
88#define MV88E6390_G2_IRL_CMD_OP_INIT_RES 0x4000
89#define MV88E6390_G2_IRL_CMD_OP_WRITE_REG 0x6000
90#define MV88E6352_G2_IRL_CMD_PORT_MASK 0x0f00
91#define MV88E6390_G2_IRL_CMD_PORT_MASK 0x1f00
92#define MV88E6XXX_G2_IRL_CMD_RES_MASK 0x00e0
93#define MV88E6XXX_G2_IRL_CMD_REG_MASK 0x000f
94
95/* Offset 0x0A: Ingress Rate Data Register */
96#define MV88E6XXX_G2_IRL_DATA 0x0a
97#define MV88E6XXX_G2_IRL_DATA_MASK 0xffff
98
99/* Offset 0x0B: Cross-chip Port VLAN Register */
100#define MV88E6XXX_G2_PVT_ADDR 0x0b
101#define MV88E6XXX_G2_PVT_ADDR_BUSY 0x8000
102#define MV88E6XXX_G2_PVT_ADDR_OP_MASK 0x7000
103#define MV88E6XXX_G2_PVT_ADDR_OP_INIT_ONES 0x1000
104#define MV88E6XXX_G2_PVT_ADDR_OP_WRITE_PVLAN 0x3000
105#define MV88E6XXX_G2_PVT_ADDR_OP_READ 0x4000
106#define MV88E6XXX_G2_PVT_ADDR_PTR_MASK 0x01ff
107
108/* Offset 0x0C: Cross-chip Port VLAN Data Register */
109#define MV88E6XXX_G2_PVT_DATA 0x0c
110#define MV88E6XXX_G2_PVT_DATA_MASK 0x7f
111
112/* Offset 0x0D: Switch MAC/WoL/WoF Register */
113#define MV88E6XXX_G2_SWITCH_MAC 0x0d
114#define MV88E6XXX_G2_SWITCH_MAC_UPDATE 0x8000
115#define MV88E6XXX_G2_SWITCH_MAC_PTR_MASK 0x1f00
116#define MV88E6XXX_G2_SWITCH_MAC_DATA_MASK 0x00ff
117
118/* Offset 0x0E: ATU Stats Register */
119#define MV88E6XXX_G2_ATU_STATS 0x0e
120
121/* Offset 0x0F: Priority Override Table */
122#define MV88E6XXX_G2_PRIO_OVERRIDE 0x0f
123#define MV88E6XXX_G2_PRIO_OVERRIDE_UPDATE 0x8000
124#define MV88E6XXX_G2_PRIO_OVERRIDE_FPRISET 0x1000
125#define MV88E6XXX_G2_PRIO_OVERRIDE_PTR_MASK 0x0f00
126#define MV88E6352_G2_PRIO_OVERRIDE_QPRIAVBEN 0x0080
127#define MV88E6352_G2_PRIO_OVERRIDE_DATAAVB_MASK 0x0030
128#define MV88E6XXX_G2_PRIO_OVERRIDE_QFPRIEN 0x0008
129#define MV88E6XXX_G2_PRIO_OVERRIDE_DATA_MASK 0x0007
130
131/* Offset 0x14: EEPROM Command */
132#define MV88E6XXX_G2_EEPROM_CMD 0x14
133#define MV88E6XXX_G2_EEPROM_CMD_BUSY 0x8000
134#define MV88E6XXX_G2_EEPROM_CMD_OP_MASK 0x7000
135#define MV88E6XXX_G2_EEPROM_CMD_OP_WRITE 0x3000
136#define MV88E6XXX_G2_EEPROM_CMD_OP_READ 0x4000
137#define MV88E6XXX_G2_EEPROM_CMD_OP_LOAD 0x6000
138#define MV88E6XXX_G2_EEPROM_CMD_RUNNING 0x0800
139#define MV88E6XXX_G2_EEPROM_CMD_WRITE_EN 0x0400
140#define MV88E6352_G2_EEPROM_CMD_ADDR_MASK 0x00ff
141#define MV88E6390_G2_EEPROM_CMD_DATA_MASK 0x00ff
142
143/* Offset 0x15: EEPROM Data */
144#define MV88E6352_G2_EEPROM_DATA 0x15
145#define MV88E6352_G2_EEPROM_DATA_MASK 0xffff
146
147/* Offset 0x15: EEPROM Addr */
148#define MV88E6390_G2_EEPROM_ADDR 0x15
149#define MV88E6390_G2_EEPROM_ADDR_MASK 0xffff
150
151/* Offset 0x16: AVB Command Register */
152#define MV88E6352_G2_AVB_CMD 0x16
153#define MV88E6352_G2_AVB_CMD_BUSY 0x8000
154#define MV88E6352_G2_AVB_CMD_OP_READ 0x4000
155#define MV88E6352_G2_AVB_CMD_OP_READ_INCR 0x6000
156#define MV88E6352_G2_AVB_CMD_OP_WRITE 0x3000
157#define MV88E6390_G2_AVB_CMD_OP_READ 0x0000
158#define MV88E6390_G2_AVB_CMD_OP_READ_INCR 0x4000
159#define MV88E6390_G2_AVB_CMD_OP_WRITE 0x6000
160#define MV88E6352_G2_AVB_CMD_PORT_MASK 0x0f00
161#define MV88E6352_G2_AVB_CMD_PORT_TAIGLOBAL 0xe
162#define MV88E6352_G2_AVB_CMD_PORT_PTPGLOBAL 0xf
163#define MV88E6390_G2_AVB_CMD_PORT_MASK 0x1f00
164#define MV88E6390_G2_AVB_CMD_PORT_TAIGLOBAL 0x1e
165#define MV88E6390_G2_AVB_CMD_PORT_PTPGLOBAL 0x1f
166#define MV88E6352_G2_AVB_CMD_BLOCK_PTP 0
167#define MV88E6352_G2_AVB_CMD_BLOCK_AVB 1
168#define MV88E6352_G2_AVB_CMD_BLOCK_QAV 2
169#define MV88E6352_G2_AVB_CMD_BLOCK_QVB 3
170#define MV88E6352_G2_AVB_CMD_BLOCK_MASK 0x00e0
171#define MV88E6352_G2_AVB_CMD_ADDR_MASK 0x001f
172
173/* Offset 0x17: AVB Data Register */
174#define MV88E6352_G2_AVB_DATA 0x17
175
176/* Offset 0x18: SMI PHY Command Register */
177#define MV88E6XXX_G2_SMI_PHY_CMD 0x18
178#define MV88E6XXX_G2_SMI_PHY_CMD_BUSY 0x8000
179#define MV88E6390_G2_SMI_PHY_CMD_FUNC_MASK 0x6000
180#define MV88E6390_G2_SMI_PHY_CMD_FUNC_INTERNAL 0x0000
181#define MV88E6390_G2_SMI_PHY_CMD_FUNC_EXTERNAL 0x2000
182#define MV88E6390_G2_SMI_PHY_CMD_FUNC_SETUP 0x4000
183#define MV88E6XXX_G2_SMI_PHY_CMD_MODE_MASK 0x1000
184#define MV88E6XXX_G2_SMI_PHY_CMD_MODE_45 0x0000
185#define MV88E6XXX_G2_SMI_PHY_CMD_MODE_22 0x1000
186#define MV88E6XXX_G2_SMI_PHY_CMD_OP_MASK 0x0c00
187#define MV88E6XXX_G2_SMI_PHY_CMD_OP_22_WRITE_DATA 0x0400
188#define MV88E6XXX_G2_SMI_PHY_CMD_OP_22_READ_DATA 0x0800
189#define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_WRITE_ADDR 0x0000
190#define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_WRITE_DATA 0x0400
191#define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_READ_DATA_INC 0x0800
192#define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_READ_DATA 0x0c00
193#define MV88E6XXX_G2_SMI_PHY_CMD_DEV_ADDR_MASK 0x03e0
194#define MV88E6XXX_G2_SMI_PHY_CMD_REG_ADDR_MASK 0x001f
195#define MV88E6XXX_G2_SMI_PHY_CMD_SETUP_PTR_MASK 0x03ff
196
197/* Offset 0x19: SMI PHY Data Register */
198#define MV88E6XXX_G2_SMI_PHY_DATA 0x19
199
200/* Offset 0x1A: Scratch and Misc. Register */
201#define MV88E6XXX_G2_SCRATCH_MISC_MISC 0x1a
202#define MV88E6XXX_G2_SCRATCH_MISC_UPDATE 0x8000
203#define MV88E6XXX_G2_SCRATCH_MISC_PTR_MASK 0x7f00
204#define MV88E6XXX_G2_SCRATCH_MISC_DATA_MASK 0x00ff
205
206/* Offset 0x1B: Watch Dog Control Register */
207#define MV88E6352_G2_WDOG_CTL 0x1b
208#define MV88E6352_G2_WDOG_CTL_EGRESS_EVENT 0x0080
209#define MV88E6352_G2_WDOG_CTL_RMU_TIMEOUT 0x0040
210#define MV88E6352_G2_WDOG_CTL_QC_ENABLE 0x0020
211#define MV88E6352_G2_WDOG_CTL_EGRESS_HISTORY 0x0010
212#define MV88E6352_G2_WDOG_CTL_EGRESS_ENABLE 0x0008
213#define MV88E6352_G2_WDOG_CTL_FORCE_IRQ 0x0004
214#define MV88E6352_G2_WDOG_CTL_HISTORY 0x0002
215#define MV88E6352_G2_WDOG_CTL_SWRESET 0x0001
216
217/* Offset 0x1B: Watch Dog Control Register */
218#define MV88E6390_G2_WDOG_CTL 0x1b
219#define MV88E6390_G2_WDOG_CTL_UPDATE 0x8000
220#define MV88E6390_G2_WDOG_CTL_PTR_MASK 0x7f00
221#define MV88E6390_G2_WDOG_CTL_PTR_INT_SOURCE 0x0000
222#define MV88E6390_G2_WDOG_CTL_PTR_INT_STS 0x1000
223#define MV88E6390_G2_WDOG_CTL_PTR_INT_ENABLE 0x1100
224#define MV88E6390_G2_WDOG_CTL_PTR_EVENT 0x1200
225#define MV88E6390_G2_WDOG_CTL_PTR_HISTORY 0x1300
226#define MV88E6390_G2_WDOG_CTL_DATA_MASK 0x00ff
227#define MV88E6390_G2_WDOG_CTL_CUT_THROUGH 0x0008
228#define MV88E6390_G2_WDOG_CTL_QUEUE_CONTROLLER 0x0004
229#define MV88E6390_G2_WDOG_CTL_EGRESS 0x0002
230#define MV88E6390_G2_WDOG_CTL_FORCE_IRQ 0x0001
231
232/* Offset 0x1C: QoS Weights Register */
233#define MV88E6XXX_G2_QOS_WEIGHTS 0x1c
234#define MV88E6XXX_G2_QOS_WEIGHTS_UPDATE 0x8000
235#define MV88E6352_G2_QOS_WEIGHTS_PTR_MASK 0x3f00
236#define MV88E6390_G2_QOS_WEIGHTS_PTR_MASK 0x7f00
237#define MV88E6XXX_G2_QOS_WEIGHTS_DATA_MASK 0x00ff
238
239/* Offset 0x1D: Misc Register */
240#define MV88E6XXX_G2_MISC 0x1d
241#define MV88E6XXX_G2_MISC_5_BIT_PORT 0x4000
242#define MV88E6352_G2_NOEGR_POLICY 0x2000
243#define MV88E6390_G2_LAG_ID_4 0x2000
244
245/* Scratch/Misc registers accessed through MV88E6XXX_G2_SCRATCH_MISC */
246/* Offset 0x02: Misc Configuration */
247#define MV88E6352_G2_SCRATCH_MISC_CFG 0x02
248#define MV88E6352_G2_SCRATCH_MISC_CFG_NORMALSMI 0x80
249/* Offset 0x60-0x61: GPIO Configuration */
250#define MV88E6352_G2_SCRATCH_GPIO_CFG0 0x60
251#define MV88E6352_G2_SCRATCH_GPIO_CFG1 0x61
252/* Offset 0x62-0x63: GPIO Direction */
253#define MV88E6352_G2_SCRATCH_GPIO_DIR0 0x62
254#define MV88E6352_G2_SCRATCH_GPIO_DIR1 0x63
255#define MV88E6352_G2_SCRATCH_GPIO_DIR_OUT 0
256#define MV88E6352_G2_SCRATCH_GPIO_DIR_IN 1
257/* Offset 0x64-0x65: GPIO Data */
258#define MV88E6352_G2_SCRATCH_GPIO_DATA0 0x64
259#define MV88E6352_G2_SCRATCH_GPIO_DATA1 0x65
260/* Offset 0x68-0x6F: GPIO Pin Control */
261#define MV88E6352_G2_SCRATCH_GPIO_PCTL0 0x68
262#define MV88E6352_G2_SCRATCH_GPIO_PCTL1 0x69
263#define MV88E6352_G2_SCRATCH_GPIO_PCTL2 0x6A
264#define MV88E6352_G2_SCRATCH_GPIO_PCTL3 0x6B
265#define MV88E6352_G2_SCRATCH_GPIO_PCTL4 0x6C
266#define MV88E6352_G2_SCRATCH_GPIO_PCTL5 0x6D
267#define MV88E6352_G2_SCRATCH_GPIO_PCTL6 0x6E
268#define MV88E6352_G2_SCRATCH_GPIO_PCTL7 0x6F
269#define MV88E6352_G2_SCRATCH_CONFIG_DATA0 0x70
270#define MV88E6352_G2_SCRATCH_CONFIG_DATA1 0x71
271#define MV88E6352_G2_SCRATCH_CONFIG_DATA1_NO_CPU BIT(2)
272#define MV88E6352_G2_SCRATCH_CONFIG_DATA2 0x72
273#define MV88E6352_G2_SCRATCH_CONFIG_DATA2_P0_MODE_MASK 0x3
274
275#define MV88E6352_G2_SCRATCH_GPIO_PCTL_GPIO 0
276#define MV88E6352_G2_SCRATCH_GPIO_PCTL_TRIG 1
277#define MV88E6352_G2_SCRATCH_GPIO_PCTL_EVREQ 2
278
279#ifdef CONFIG_NET_DSA_MV88E6XXX_GLOBAL2
280
281static inline int mv88e6xxx_g2_require(struct mv88e6xxx_chip *chip)
282{
283 return 0;
284}
285
286int mv88e6xxx_g2_read(struct mv88e6xxx_chip *chip, int reg, u16 *val);
287int mv88e6xxx_g2_write(struct mv88e6xxx_chip *chip, int reg, u16 val);
288int mv88e6xxx_g2_update(struct mv88e6xxx_chip *chip, int reg, u16 update);
289int mv88e6xxx_g2_wait(struct mv88e6xxx_chip *chip, int reg, u16 mask);
290
291int mv88e6352_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port);
292int mv88e6390_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port);
293
294int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip,
295 struct mii_bus *bus,
296 int addr, int reg, u16 *val);
297int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip,
298 struct mii_bus *bus,
299 int addr, int reg, u16 val);
300int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr);
301
302int mv88e6xxx_g2_get_eeprom8(struct mv88e6xxx_chip *chip,
303 struct ethtool_eeprom *eeprom, u8 *data);
304int mv88e6xxx_g2_set_eeprom8(struct mv88e6xxx_chip *chip,
305 struct ethtool_eeprom *eeprom, u8 *data);
306
307int mv88e6xxx_g2_get_eeprom16(struct mv88e6xxx_chip *chip,
308 struct ethtool_eeprom *eeprom, u8 *data);
309int mv88e6xxx_g2_set_eeprom16(struct mv88e6xxx_chip *chip,
310 struct ethtool_eeprom *eeprom, u8 *data);
311
312int mv88e6xxx_g2_pvt_write(struct mv88e6xxx_chip *chip, int src_dev,
313 int src_port, u16 data);
314int mv88e6xxx_g2_misc_4_bit_port(struct mv88e6xxx_chip *chip);
315
316int mv88e6xxx_g2_setup(struct mv88e6xxx_chip *chip);
317int mv88e6xxx_g2_irq_setup(struct mv88e6xxx_chip *chip);
318void mv88e6xxx_g2_irq_free(struct mv88e6xxx_chip *chip);
319
320int mv88e6xxx_g2_irq_mdio_setup(struct mv88e6xxx_chip *chip,
321 struct mii_bus *bus);
322void mv88e6xxx_g2_irq_mdio_free(struct mv88e6xxx_chip *chip,
323 struct mii_bus *bus);
324
325int mv88e6185_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip);
326int mv88e6352_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip);
327
328int mv88e6xxx_g2_pot_clear(struct mv88e6xxx_chip *chip);
329
330extern const struct mv88e6xxx_irq_ops mv88e6097_watchdog_ops;
331extern const struct mv88e6xxx_irq_ops mv88e6390_watchdog_ops;
332
333extern const struct mv88e6xxx_avb_ops mv88e6352_avb_ops;
334extern const struct mv88e6xxx_avb_ops mv88e6390_avb_ops;
335
336extern const struct mv88e6xxx_gpio_ops mv88e6352_gpio_ops;
337
338int mv88e6xxx_g2_scratch_gpio_set_smi(struct mv88e6xxx_chip *chip,
339 bool external);
340
341#else /* !CONFIG_NET_DSA_MV88E6XXX_GLOBAL2 */
342
343static inline int mv88e6xxx_g2_require(struct mv88e6xxx_chip *chip)
344{
345 if (chip->info->global2_addr) {
346 dev_err(chip->dev, "this chip requires CONFIG_NET_DSA_MV88E6XXX_GLOBAL2 enabled\n");
347 return -EOPNOTSUPP;
348 }
349
350 return 0;
351}
352
353static inline int mv88e6xxx_g2_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
354{
355 return -EOPNOTSUPP;
356}
357
358static inline int mv88e6xxx_g2_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
359{
360 return -EOPNOTSUPP;
361}
362
363static inline int mv88e6xxx_g2_update(struct mv88e6xxx_chip *chip, int reg, u16 update)
364{
365 return -EOPNOTSUPP;
366}
367
368static inline int mv88e6xxx_g2_wait(struct mv88e6xxx_chip *chip, int reg, u16 mask)
369{
370 return -EOPNOTSUPP;
371}
372
373static inline int mv88e6352_g2_irl_init_all(struct mv88e6xxx_chip *chip,
374 int port)
375{
376 return -EOPNOTSUPP;
377}
378
379static inline int mv88e6390_g2_irl_init_all(struct mv88e6xxx_chip *chip,
380 int port)
381{
382 return -EOPNOTSUPP;
383}
384
385static inline int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip,
386 struct mii_bus *bus,
387 int addr, int reg, u16 *val)
388{
389 return -EOPNOTSUPP;
390}
391
392static inline int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip,
393 struct mii_bus *bus,
394 int addr, int reg, u16 val)
395{
396 return -EOPNOTSUPP;
397}
398
399static inline int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip,
400 u8 *addr)
401{
402 return -EOPNOTSUPP;
403}
404
405static inline int mv88e6xxx_g2_get_eeprom8(struct mv88e6xxx_chip *chip,
406 struct ethtool_eeprom *eeprom,
407 u8 *data)
408{
409 return -EOPNOTSUPP;
410}
411
412static inline int mv88e6xxx_g2_set_eeprom8(struct mv88e6xxx_chip *chip,
413 struct ethtool_eeprom *eeprom,
414 u8 *data)
415{
416 return -EOPNOTSUPP;
417}
418
419static inline int mv88e6xxx_g2_get_eeprom16(struct mv88e6xxx_chip *chip,
420 struct ethtool_eeprom *eeprom,
421 u8 *data)
422{
423 return -EOPNOTSUPP;
424}
425
426static inline int mv88e6xxx_g2_set_eeprom16(struct mv88e6xxx_chip *chip,
427 struct ethtool_eeprom *eeprom,
428 u8 *data)
429{
430 return -EOPNOTSUPP;
431}
432
433static inline int mv88e6xxx_g2_pvt_write(struct mv88e6xxx_chip *chip,
434 int src_dev, int src_port, u16 data)
435{
436 return -EOPNOTSUPP;
437}
438
439static inline int mv88e6xxx_g2_misc_4_bit_port(struct mv88e6xxx_chip *chip)
440{
441 return -EOPNOTSUPP;
442}
443
444static inline int mv88e6xxx_g2_setup(struct mv88e6xxx_chip *chip)
445{
446 return -EOPNOTSUPP;
447}
448
449static inline int mv88e6xxx_g2_irq_setup(struct mv88e6xxx_chip *chip)
450{
451 return -EOPNOTSUPP;
452}
453
454static inline void mv88e6xxx_g2_irq_free(struct mv88e6xxx_chip *chip)
455{
456}
457
458static inline int mv88e6xxx_g2_irq_mdio_setup(struct mv88e6xxx_chip *chip,
459 struct mii_bus *bus)
460{
461 return 0;
462}
463
464static inline void mv88e6xxx_g2_irq_mdio_free(struct mv88e6xxx_chip *chip,
465 struct mii_bus *bus)
466{
467}
468
469static inline int mv88e6185_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
470{
471 return -EOPNOTSUPP;
472}
473
474static inline int mv88e6352_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
475{
476 return -EOPNOTSUPP;
477}
478
479static inline int mv88e6xxx_g2_pot_clear(struct mv88e6xxx_chip *chip)
480{
481 return -EOPNOTSUPP;
482}
483
484static const struct mv88e6xxx_irq_ops mv88e6097_watchdog_ops = {};
485static const struct mv88e6xxx_irq_ops mv88e6390_watchdog_ops = {};
486
487static const struct mv88e6xxx_avb_ops mv88e6352_avb_ops = {};
488static const struct mv88e6xxx_avb_ops mv88e6390_avb_ops = {};
489
490static const struct mv88e6xxx_gpio_ops mv88e6352_gpio_ops = {};
491
492static inline int mv88e6xxx_g2_scratch_gpio_set_smi(struct mv88e6xxx_chip *chip,
493 bool external)
494{
495 return -EOPNOTSUPP;
496}
497
498#endif /* CONFIG_NET_DSA_MV88E6XXX_GLOBAL2 */
499
500#endif /* _MV88E6XXX_GLOBAL2_H */
1/* SPDX-License-Identifier: GPL-2.0-or-later */
2/*
3 * Marvell 88E6xxx Switch Global 2 Registers support
4 *
5 * Copyright (c) 2008 Marvell Semiconductor
6 *
7 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
8 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
9 */
10
11#ifndef _MV88E6XXX_GLOBAL2_H
12#define _MV88E6XXX_GLOBAL2_H
13
14#include "chip.h"
15
16/* Offset 0x00: Interrupt Source Register */
17#define MV88E6XXX_G2_INT_SRC 0x00
18#define MV88E6XXX_G2_INT_SRC_WDOG 0x8000
19#define MV88E6XXX_G2_INT_SRC_JAM_LIMIT 0x4000
20#define MV88E6XXX_G2_INT_SRC_DUPLEX_MISMATCH 0x2000
21#define MV88E6XXX_G2_INT_SRC_WAKE_EVENT 0x1000
22#define MV88E6352_G2_INT_SRC_SERDES 0x0800
23#define MV88E6352_G2_INT_SRC_PHY 0x001f
24#define MV88E6390_G2_INT_SRC_PHY 0x07fe
25
26#define MV88E6XXX_G2_INT_SOURCE_WATCHDOG 15
27
28/* Offset 0x01: Interrupt Mask Register */
29#define MV88E6XXX_G2_INT_MASK 0x01
30#define MV88E6XXX_G2_INT_MASK_WDOG 0x8000
31#define MV88E6XXX_G2_INT_MASK_JAM_LIMIT 0x4000
32#define MV88E6XXX_G2_INT_MASK_DUPLEX_MISMATCH 0x2000
33#define MV88E6XXX_G2_INT_MASK_WAKE_EVENT 0x1000
34#define MV88E6352_G2_INT_MASK_SERDES 0x0800
35#define MV88E6352_G2_INT_MASK_PHY 0x001f
36#define MV88E6390_G2_INT_MASK_PHY 0x07fe
37
38/* Offset 0x02: MGMT Enable Register 2x */
39#define MV88E6XXX_G2_MGMT_EN_2X 0x02
40
41/* Offset 0x03: MGMT Enable Register 0x */
42#define MV88E6XXX_G2_MGMT_EN_0X 0x03
43
44/* Offset 0x04: Flow Control Delay Register */
45#define MV88E6XXX_G2_FLOW_CTL 0x04
46
47/* Offset 0x05: Switch Management Register */
48#define MV88E6XXX_G2_SWITCH_MGMT 0x05
49#define MV88E6XXX_G2_SWITCH_MGMT_USE_DOUBLE_TAG_DATA 0x8000
50#define MV88E6XXX_G2_SWITCH_MGMT_PREVENT_LOOPS 0x4000
51#define MV88E6XXX_G2_SWITCH_MGMT_FLOW_CTL_MSG 0x2000
52#define MV88E6XXX_G2_SWITCH_MGMT_FORCE_FLOW_CTL_PRI 0x0080
53#define MV88E6XXX_G2_SWITCH_MGMT_RSVD2CPU 0x0008
54
55/* Offset 0x06: Device Mapping Table Register */
56#define MV88E6XXX_G2_DEVICE_MAPPING 0x06
57#define MV88E6XXX_G2_DEVICE_MAPPING_UPDATE 0x8000
58#define MV88E6XXX_G2_DEVICE_MAPPING_DEV_MASK 0x1f00
59#define MV88E6352_G2_DEVICE_MAPPING_PORT_MASK 0x000f
60#define MV88E6390_G2_DEVICE_MAPPING_PORT_MASK 0x001f
61
62/* Offset 0x07: Trunk Mask Table Register */
63#define MV88E6XXX_G2_TRUNK_MASK 0x07
64#define MV88E6XXX_G2_TRUNK_MASK_UPDATE 0x8000
65#define MV88E6XXX_G2_TRUNK_MASK_NUM_MASK 0x7000
66#define MV88E6XXX_G2_TRUNK_MASK_HASH 0x0800
67
68/* Offset 0x08: Trunk Mapping Table Register */
69#define MV88E6XXX_G2_TRUNK_MAPPING 0x08
70#define MV88E6XXX_G2_TRUNK_MAPPING_UPDATE 0x8000
71#define MV88E6XXX_G2_TRUNK_MAPPING_ID_MASK 0x7800
72
73/* Offset 0x09: Ingress Rate Command Register */
74#define MV88E6XXX_G2_IRL_CMD 0x09
75#define MV88E6XXX_G2_IRL_CMD_BUSY 0x8000
76#define MV88E6352_G2_IRL_CMD_OP_MASK 0x7000
77#define MV88E6352_G2_IRL_CMD_OP_NOOP 0x0000
78#define MV88E6352_G2_IRL_CMD_OP_INIT_ALL 0x1000
79#define MV88E6352_G2_IRL_CMD_OP_INIT_RES 0x2000
80#define MV88E6352_G2_IRL_CMD_OP_WRITE_REG 0x3000
81#define MV88E6352_G2_IRL_CMD_OP_READ_REG 0x4000
82#define MV88E6390_G2_IRL_CMD_OP_MASK 0x6000
83#define MV88E6390_G2_IRL_CMD_OP_READ_REG 0x0000
84#define MV88E6390_G2_IRL_CMD_OP_INIT_ALL 0x2000
85#define MV88E6390_G2_IRL_CMD_OP_INIT_RES 0x4000
86#define MV88E6390_G2_IRL_CMD_OP_WRITE_REG 0x6000
87#define MV88E6352_G2_IRL_CMD_PORT_MASK 0x0f00
88#define MV88E6390_G2_IRL_CMD_PORT_MASK 0x1f00
89#define MV88E6XXX_G2_IRL_CMD_RES_MASK 0x00e0
90#define MV88E6XXX_G2_IRL_CMD_REG_MASK 0x000f
91
92/* Offset 0x0A: Ingress Rate Data Register */
93#define MV88E6XXX_G2_IRL_DATA 0x0a
94#define MV88E6XXX_G2_IRL_DATA_MASK 0xffff
95
96/* Offset 0x0B: Cross-chip Port VLAN Register */
97#define MV88E6XXX_G2_PVT_ADDR 0x0b
98#define MV88E6XXX_G2_PVT_ADDR_BUSY 0x8000
99#define MV88E6XXX_G2_PVT_ADDR_OP_MASK 0x7000
100#define MV88E6XXX_G2_PVT_ADDR_OP_INIT_ONES 0x1000
101#define MV88E6XXX_G2_PVT_ADDR_OP_WRITE_PVLAN 0x3000
102#define MV88E6XXX_G2_PVT_ADDR_OP_READ 0x4000
103#define MV88E6XXX_G2_PVT_ADDR_PTR_MASK 0x01ff
104
105/* Offset 0x0C: Cross-chip Port VLAN Data Register */
106#define MV88E6XXX_G2_PVT_DATA 0x0c
107#define MV88E6XXX_G2_PVT_DATA_MASK 0x7f
108
109/* Offset 0x0D: Switch MAC/WoL/WoF Register */
110#define MV88E6XXX_G2_SWITCH_MAC 0x0d
111#define MV88E6XXX_G2_SWITCH_MAC_UPDATE 0x8000
112#define MV88E6XXX_G2_SWITCH_MAC_PTR_MASK 0x1f00
113#define MV88E6XXX_G2_SWITCH_MAC_DATA_MASK 0x00ff
114
115/* Offset 0x0E: ATU Stats Register */
116#define MV88E6XXX_G2_ATU_STATS 0x0e
117#define MV88E6XXX_G2_ATU_STATS_BIN_0 (0x0 << 14)
118#define MV88E6XXX_G2_ATU_STATS_BIN_1 (0x1 << 14)
119#define MV88E6XXX_G2_ATU_STATS_BIN_2 (0x2 << 14)
120#define MV88E6XXX_G2_ATU_STATS_BIN_3 (0x3 << 14)
121#define MV88E6XXX_G2_ATU_STATS_MODE_ALL (0x0 << 12)
122#define MV88E6XXX_G2_ATU_STATS_MODE_ALL_DYNAMIC (0x1 << 12)
123#define MV88E6XXX_G2_ATU_STATS_MODE_FID_ALL (0x2 << 12)
124#define MV88E6XXX_G2_ATU_STATS_MODE_FID_ALL_DYNAMIC (0x3 << 12)
125#define MV88E6XXX_G2_ATU_STATS_MASK 0x0fff
126
127/* Offset 0x0F: Priority Override Table */
128#define MV88E6XXX_G2_PRIO_OVERRIDE 0x0f
129#define MV88E6XXX_G2_PRIO_OVERRIDE_UPDATE 0x8000
130#define MV88E6XXX_G2_PRIO_OVERRIDE_FPRISET 0x1000
131#define MV88E6XXX_G2_PRIO_OVERRIDE_PTR_MASK 0x0f00
132#define MV88E6352_G2_PRIO_OVERRIDE_QPRIAVBEN 0x0080
133#define MV88E6352_G2_PRIO_OVERRIDE_DATAAVB_MASK 0x0030
134#define MV88E6XXX_G2_PRIO_OVERRIDE_QFPRIEN 0x0008
135#define MV88E6XXX_G2_PRIO_OVERRIDE_DATA_MASK 0x0007
136
137/* Offset 0x14: EEPROM Command */
138#define MV88E6XXX_G2_EEPROM_CMD 0x14
139#define MV88E6XXX_G2_EEPROM_CMD_BUSY 0x8000
140#define MV88E6XXX_G2_EEPROM_CMD_OP_MASK 0x7000
141#define MV88E6XXX_G2_EEPROM_CMD_OP_WRITE 0x3000
142#define MV88E6XXX_G2_EEPROM_CMD_OP_READ 0x4000
143#define MV88E6XXX_G2_EEPROM_CMD_OP_LOAD 0x6000
144#define MV88E6XXX_G2_EEPROM_CMD_RUNNING 0x0800
145#define MV88E6XXX_G2_EEPROM_CMD_WRITE_EN 0x0400
146#define MV88E6352_G2_EEPROM_CMD_ADDR_MASK 0x00ff
147#define MV88E6390_G2_EEPROM_CMD_DATA_MASK 0x00ff
148
149/* Offset 0x15: EEPROM Data */
150#define MV88E6352_G2_EEPROM_DATA 0x15
151#define MV88E6352_G2_EEPROM_DATA_MASK 0xffff
152
153/* Offset 0x15: EEPROM Addr */
154#define MV88E6390_G2_EEPROM_ADDR 0x15
155#define MV88E6390_G2_EEPROM_ADDR_MASK 0xffff
156
157/* Offset 0x16: AVB Command Register */
158#define MV88E6352_G2_AVB_CMD 0x16
159#define MV88E6352_G2_AVB_CMD_BUSY 0x8000
160#define MV88E6352_G2_AVB_CMD_OP_READ 0x4000
161#define MV88E6352_G2_AVB_CMD_OP_READ_INCR 0x6000
162#define MV88E6352_G2_AVB_CMD_OP_WRITE 0x3000
163#define MV88E6390_G2_AVB_CMD_OP_READ 0x0000
164#define MV88E6390_G2_AVB_CMD_OP_READ_INCR 0x4000
165#define MV88E6390_G2_AVB_CMD_OP_WRITE 0x6000
166#define MV88E6352_G2_AVB_CMD_PORT_MASK 0x0f00
167#define MV88E6352_G2_AVB_CMD_PORT_TAIGLOBAL 0xe
168#define MV88E6165_G2_AVB_CMD_PORT_PTPGLOBAL 0xf
169#define MV88E6352_G2_AVB_CMD_PORT_PTPGLOBAL 0xf
170#define MV88E6390_G2_AVB_CMD_PORT_MASK 0x1f00
171#define MV88E6390_G2_AVB_CMD_PORT_TAIGLOBAL 0x1e
172#define MV88E6390_G2_AVB_CMD_PORT_PTPGLOBAL 0x1f
173#define MV88E6352_G2_AVB_CMD_BLOCK_PTP 0
174#define MV88E6352_G2_AVB_CMD_BLOCK_AVB 1
175#define MV88E6352_G2_AVB_CMD_BLOCK_QAV 2
176#define MV88E6352_G2_AVB_CMD_BLOCK_QVB 3
177#define MV88E6352_G2_AVB_CMD_BLOCK_MASK 0x00e0
178#define MV88E6352_G2_AVB_CMD_ADDR_MASK 0x001f
179
180/* Offset 0x17: AVB Data Register */
181#define MV88E6352_G2_AVB_DATA 0x17
182
183/* Offset 0x18: SMI PHY Command Register */
184#define MV88E6XXX_G2_SMI_PHY_CMD 0x18
185#define MV88E6XXX_G2_SMI_PHY_CMD_BUSY 0x8000
186#define MV88E6390_G2_SMI_PHY_CMD_FUNC_MASK 0x6000
187#define MV88E6390_G2_SMI_PHY_CMD_FUNC_INTERNAL 0x0000
188#define MV88E6390_G2_SMI_PHY_CMD_FUNC_EXTERNAL 0x2000
189#define MV88E6390_G2_SMI_PHY_CMD_FUNC_SETUP 0x4000
190#define MV88E6XXX_G2_SMI_PHY_CMD_MODE_MASK 0x1000
191#define MV88E6XXX_G2_SMI_PHY_CMD_MODE_45 0x0000
192#define MV88E6XXX_G2_SMI_PHY_CMD_MODE_22 0x1000
193#define MV88E6XXX_G2_SMI_PHY_CMD_OP_MASK 0x0c00
194#define MV88E6XXX_G2_SMI_PHY_CMD_OP_22_WRITE_DATA 0x0400
195#define MV88E6XXX_G2_SMI_PHY_CMD_OP_22_READ_DATA 0x0800
196#define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_WRITE_ADDR 0x0000
197#define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_WRITE_DATA 0x0400
198#define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_READ_DATA_INC 0x0800
199#define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_READ_DATA 0x0c00
200#define MV88E6XXX_G2_SMI_PHY_CMD_DEV_ADDR_MASK 0x03e0
201#define MV88E6XXX_G2_SMI_PHY_CMD_REG_ADDR_MASK 0x001f
202#define MV88E6XXX_G2_SMI_PHY_CMD_SETUP_PTR_MASK 0x03ff
203
204/* Offset 0x19: SMI PHY Data Register */
205#define MV88E6XXX_G2_SMI_PHY_DATA 0x19
206
207/* Offset 0x1A: Scratch and Misc. Register */
208#define MV88E6XXX_G2_SCRATCH_MISC_MISC 0x1a
209#define MV88E6XXX_G2_SCRATCH_MISC_UPDATE 0x8000
210#define MV88E6XXX_G2_SCRATCH_MISC_PTR_MASK 0x7f00
211#define MV88E6XXX_G2_SCRATCH_MISC_DATA_MASK 0x00ff
212
213/* Offset 0x1B: Watch Dog Control Register */
214#define MV88E6250_G2_WDOG_CTL 0x1b
215#define MV88E6250_G2_WDOG_CTL_QC_HISTORY 0x0100
216#define MV88E6250_G2_WDOG_CTL_QC_EVENT 0x0080
217#define MV88E6250_G2_WDOG_CTL_QC_ENABLE 0x0040
218#define MV88E6250_G2_WDOG_CTL_EGRESS_HISTORY 0x0020
219#define MV88E6250_G2_WDOG_CTL_EGRESS_EVENT 0x0010
220#define MV88E6250_G2_WDOG_CTL_EGRESS_ENABLE 0x0008
221#define MV88E6250_G2_WDOG_CTL_FORCE_IRQ 0x0004
222#define MV88E6250_G2_WDOG_CTL_HISTORY 0x0002
223#define MV88E6250_G2_WDOG_CTL_SWRESET 0x0001
224
225/* Offset 0x1B: Watch Dog Control Register */
226#define MV88E6352_G2_WDOG_CTL 0x1b
227#define MV88E6352_G2_WDOG_CTL_EGRESS_EVENT 0x0080
228#define MV88E6352_G2_WDOG_CTL_RMU_TIMEOUT 0x0040
229#define MV88E6352_G2_WDOG_CTL_QC_ENABLE 0x0020
230#define MV88E6352_G2_WDOG_CTL_EGRESS_HISTORY 0x0010
231#define MV88E6352_G2_WDOG_CTL_EGRESS_ENABLE 0x0008
232#define MV88E6352_G2_WDOG_CTL_FORCE_IRQ 0x0004
233#define MV88E6352_G2_WDOG_CTL_HISTORY 0x0002
234#define MV88E6352_G2_WDOG_CTL_SWRESET 0x0001
235
236/* Offset 0x1B: Watch Dog Control Register */
237#define MV88E6390_G2_WDOG_CTL 0x1b
238#define MV88E6390_G2_WDOG_CTL_UPDATE 0x8000
239#define MV88E6390_G2_WDOG_CTL_PTR_MASK 0x7f00
240#define MV88E6390_G2_WDOG_CTL_PTR_INT_SOURCE 0x0000
241#define MV88E6390_G2_WDOG_CTL_PTR_INT_STS 0x1000
242#define MV88E6390_G2_WDOG_CTL_PTR_INT_ENABLE 0x1100
243#define MV88E6390_G2_WDOG_CTL_PTR_EVENT 0x1200
244#define MV88E6390_G2_WDOG_CTL_PTR_HISTORY 0x1300
245#define MV88E6390_G2_WDOG_CTL_DATA_MASK 0x00ff
246#define MV88E6390_G2_WDOG_CTL_CUT_THROUGH 0x0008
247#define MV88E6390_G2_WDOG_CTL_QUEUE_CONTROLLER 0x0004
248#define MV88E6390_G2_WDOG_CTL_EGRESS 0x0002
249#define MV88E6390_G2_WDOG_CTL_FORCE_IRQ 0x0001
250
251/* Offset 0x1C: QoS Weights Register */
252#define MV88E6XXX_G2_QOS_WEIGHTS 0x1c
253#define MV88E6XXX_G2_QOS_WEIGHTS_UPDATE 0x8000
254#define MV88E6352_G2_QOS_WEIGHTS_PTR_MASK 0x3f00
255#define MV88E6390_G2_QOS_WEIGHTS_PTR_MASK 0x7f00
256#define MV88E6XXX_G2_QOS_WEIGHTS_DATA_MASK 0x00ff
257
258/* Offset 0x1D: Misc Register */
259#define MV88E6XXX_G2_MISC 0x1d
260#define MV88E6XXX_G2_MISC_5_BIT_PORT 0x4000
261#define MV88E6352_G2_NOEGR_POLICY 0x2000
262#define MV88E6390_G2_LAG_ID_4 0x2000
263
264/* Scratch/Misc registers accessed through MV88E6XXX_G2_SCRATCH_MISC */
265/* Offset 0x02: Misc Configuration */
266#define MV88E6352_G2_SCRATCH_MISC_CFG 0x02
267#define MV88E6352_G2_SCRATCH_MISC_CFG_NORMALSMI 0x80
268/* Offset 0x60-0x61: GPIO Configuration */
269#define MV88E6352_G2_SCRATCH_GPIO_CFG0 0x60
270#define MV88E6352_G2_SCRATCH_GPIO_CFG1 0x61
271/* Offset 0x62-0x63: GPIO Direction */
272#define MV88E6352_G2_SCRATCH_GPIO_DIR0 0x62
273#define MV88E6352_G2_SCRATCH_GPIO_DIR1 0x63
274#define MV88E6352_G2_SCRATCH_GPIO_DIR_OUT 0
275#define MV88E6352_G2_SCRATCH_GPIO_DIR_IN 1
276/* Offset 0x64-0x65: GPIO Data */
277#define MV88E6352_G2_SCRATCH_GPIO_DATA0 0x64
278#define MV88E6352_G2_SCRATCH_GPIO_DATA1 0x65
279/* Offset 0x68-0x6F: GPIO Pin Control */
280#define MV88E6352_G2_SCRATCH_GPIO_PCTL0 0x68
281#define MV88E6352_G2_SCRATCH_GPIO_PCTL1 0x69
282#define MV88E6352_G2_SCRATCH_GPIO_PCTL2 0x6A
283#define MV88E6352_G2_SCRATCH_GPIO_PCTL3 0x6B
284#define MV88E6352_G2_SCRATCH_GPIO_PCTL4 0x6C
285#define MV88E6352_G2_SCRATCH_GPIO_PCTL5 0x6D
286#define MV88E6352_G2_SCRATCH_GPIO_PCTL6 0x6E
287#define MV88E6352_G2_SCRATCH_GPIO_PCTL7 0x6F
288#define MV88E6352_G2_SCRATCH_CONFIG_DATA0 0x70
289#define MV88E6352_G2_SCRATCH_CONFIG_DATA1 0x71
290#define MV88E6352_G2_SCRATCH_CONFIG_DATA1_NO_CPU BIT(2)
291#define MV88E6352_G2_SCRATCH_CONFIG_DATA2 0x72
292#define MV88E6352_G2_SCRATCH_CONFIG_DATA2_P0_MODE_MASK 0x3
293
294#define MV88E6352_G2_SCRATCH_GPIO_PCTL_GPIO 0
295#define MV88E6352_G2_SCRATCH_GPIO_PCTL_TRIG 1
296#define MV88E6352_G2_SCRATCH_GPIO_PCTL_EVREQ 2
297
298#ifdef CONFIG_NET_DSA_MV88E6XXX_GLOBAL2
299
300static inline int mv88e6xxx_g2_require(struct mv88e6xxx_chip *chip)
301{
302 return 0;
303}
304
305int mv88e6xxx_g2_read(struct mv88e6xxx_chip *chip, int reg, u16 *val);
306int mv88e6xxx_g2_write(struct mv88e6xxx_chip *chip, int reg, u16 val);
307int mv88e6xxx_g2_wait_bit(struct mv88e6xxx_chip *chip, int reg,
308 int bit, int val);
309
310int mv88e6352_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port);
311int mv88e6390_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port);
312
313int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip,
314 struct mii_bus *bus,
315 int addr, int reg, u16 *val);
316int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip,
317 struct mii_bus *bus,
318 int addr, int reg, u16 val);
319int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr);
320
321int mv88e6xxx_g2_get_eeprom8(struct mv88e6xxx_chip *chip,
322 struct ethtool_eeprom *eeprom, u8 *data);
323int mv88e6xxx_g2_set_eeprom8(struct mv88e6xxx_chip *chip,
324 struct ethtool_eeprom *eeprom, u8 *data);
325
326int mv88e6xxx_g2_get_eeprom16(struct mv88e6xxx_chip *chip,
327 struct ethtool_eeprom *eeprom, u8 *data);
328int mv88e6xxx_g2_set_eeprom16(struct mv88e6xxx_chip *chip,
329 struct ethtool_eeprom *eeprom, u8 *data);
330
331int mv88e6xxx_g2_pvt_write(struct mv88e6xxx_chip *chip, int src_dev,
332 int src_port, u16 data);
333int mv88e6xxx_g2_misc_4_bit_port(struct mv88e6xxx_chip *chip);
334
335int mv88e6xxx_g2_irq_setup(struct mv88e6xxx_chip *chip);
336void mv88e6xxx_g2_irq_free(struct mv88e6xxx_chip *chip);
337
338int mv88e6xxx_g2_irq_mdio_setup(struct mv88e6xxx_chip *chip,
339 struct mii_bus *bus);
340void mv88e6xxx_g2_irq_mdio_free(struct mv88e6xxx_chip *chip,
341 struct mii_bus *bus);
342
343int mv88e6185_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip);
344int mv88e6352_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip);
345
346int mv88e6xxx_g2_pot_clear(struct mv88e6xxx_chip *chip);
347
348int mv88e6xxx_g2_trunk_clear(struct mv88e6xxx_chip *chip);
349
350int mv88e6xxx_g2_device_mapping_write(struct mv88e6xxx_chip *chip, int target,
351 int port);
352
353extern const struct mv88e6xxx_irq_ops mv88e6097_watchdog_ops;
354extern const struct mv88e6xxx_irq_ops mv88e6250_watchdog_ops;
355extern const struct mv88e6xxx_irq_ops mv88e6390_watchdog_ops;
356
357extern const struct mv88e6xxx_avb_ops mv88e6165_avb_ops;
358extern const struct mv88e6xxx_avb_ops mv88e6352_avb_ops;
359extern const struct mv88e6xxx_avb_ops mv88e6390_avb_ops;
360
361extern const struct mv88e6xxx_gpio_ops mv88e6352_gpio_ops;
362
363int mv88e6xxx_g2_scratch_gpio_set_smi(struct mv88e6xxx_chip *chip,
364 bool external);
365int mv88e6xxx_g2_atu_stats_set(struct mv88e6xxx_chip *chip, u16 kind, u16 bin);
366int mv88e6xxx_g2_atu_stats_get(struct mv88e6xxx_chip *chip, u16 *stats);
367
368#else /* !CONFIG_NET_DSA_MV88E6XXX_GLOBAL2 */
369
370static inline int mv88e6xxx_g2_require(struct mv88e6xxx_chip *chip)
371{
372 if (chip->info->global2_addr) {
373 dev_err(chip->dev, "this chip requires CONFIG_NET_DSA_MV88E6XXX_GLOBAL2 enabled\n");
374 return -EOPNOTSUPP;
375 }
376
377 return 0;
378}
379
380static inline int mv88e6xxx_g2_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
381{
382 return -EOPNOTSUPP;
383}
384
385static inline int mv88e6xxx_g2_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
386{
387 return -EOPNOTSUPP;
388}
389
390static inline int mv88e6xxx_g2_wait_bit(struct mv88e6xxx_chip *chip,
391 int reg, int bit, int val)
392{
393 return -EOPNOTSUPP;
394}
395
396static inline int mv88e6352_g2_irl_init_all(struct mv88e6xxx_chip *chip,
397 int port)
398{
399 return -EOPNOTSUPP;
400}
401
402static inline int mv88e6390_g2_irl_init_all(struct mv88e6xxx_chip *chip,
403 int port)
404{
405 return -EOPNOTSUPP;
406}
407
408static inline int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip,
409 struct mii_bus *bus,
410 int addr, int reg, u16 *val)
411{
412 return -EOPNOTSUPP;
413}
414
415static inline int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip,
416 struct mii_bus *bus,
417 int addr, int reg, u16 val)
418{
419 return -EOPNOTSUPP;
420}
421
422static inline int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip,
423 u8 *addr)
424{
425 return -EOPNOTSUPP;
426}
427
428static inline int mv88e6xxx_g2_get_eeprom8(struct mv88e6xxx_chip *chip,
429 struct ethtool_eeprom *eeprom,
430 u8 *data)
431{
432 return -EOPNOTSUPP;
433}
434
435static inline int mv88e6xxx_g2_set_eeprom8(struct mv88e6xxx_chip *chip,
436 struct ethtool_eeprom *eeprom,
437 u8 *data)
438{
439 return -EOPNOTSUPP;
440}
441
442static inline int mv88e6xxx_g2_get_eeprom16(struct mv88e6xxx_chip *chip,
443 struct ethtool_eeprom *eeprom,
444 u8 *data)
445{
446 return -EOPNOTSUPP;
447}
448
449static inline int mv88e6xxx_g2_set_eeprom16(struct mv88e6xxx_chip *chip,
450 struct ethtool_eeprom *eeprom,
451 u8 *data)
452{
453 return -EOPNOTSUPP;
454}
455
456static inline int mv88e6xxx_g2_pvt_write(struct mv88e6xxx_chip *chip,
457 int src_dev, int src_port, u16 data)
458{
459 return -EOPNOTSUPP;
460}
461
462static inline int mv88e6xxx_g2_misc_4_bit_port(struct mv88e6xxx_chip *chip)
463{
464 return -EOPNOTSUPP;
465}
466
467static inline int mv88e6xxx_g2_irq_setup(struct mv88e6xxx_chip *chip)
468{
469 return -EOPNOTSUPP;
470}
471
472static inline void mv88e6xxx_g2_irq_free(struct mv88e6xxx_chip *chip)
473{
474}
475
476static inline int mv88e6xxx_g2_irq_mdio_setup(struct mv88e6xxx_chip *chip,
477 struct mii_bus *bus)
478{
479 return 0;
480}
481
482static inline void mv88e6xxx_g2_irq_mdio_free(struct mv88e6xxx_chip *chip,
483 struct mii_bus *bus)
484{
485}
486
487static inline int mv88e6185_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
488{
489 return -EOPNOTSUPP;
490}
491
492static inline int mv88e6352_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
493{
494 return -EOPNOTSUPP;
495}
496
497static inline int mv88e6xxx_g2_pot_clear(struct mv88e6xxx_chip *chip)
498{
499 return -EOPNOTSUPP;
500}
501
502static const struct mv88e6xxx_irq_ops mv88e6097_watchdog_ops = {};
503static const struct mv88e6xxx_irq_ops mv88e6250_watchdog_ops = {};
504static const struct mv88e6xxx_irq_ops mv88e6390_watchdog_ops = {};
505
506static const struct mv88e6xxx_avb_ops mv88e6165_avb_ops = {};
507static const struct mv88e6xxx_avb_ops mv88e6352_avb_ops = {};
508static const struct mv88e6xxx_avb_ops mv88e6390_avb_ops = {};
509
510static const struct mv88e6xxx_gpio_ops mv88e6352_gpio_ops = {};
511
512static inline int mv88e6xxx_g2_scratch_gpio_set_smi(struct mv88e6xxx_chip *chip,
513 bool external)
514{
515 return -EOPNOTSUPP;
516}
517
518static inline int mv88e6xxx_g2_trunk_clear(struct mv88e6xxx_chip *chip)
519{
520 return -EOPNOTSUPP;
521}
522
523static inline int mv88e6xxx_g2_device_mapping_write(struct mv88e6xxx_chip *chip,
524 int target, int port)
525{
526 return -EOPNOTSUPP;
527}
528
529static inline int mv88e6xxx_g2_atu_stats_set(struct mv88e6xxx_chip *chip,
530 u16 kind, u16 bin)
531{
532 return -EOPNOTSUPP;
533}
534
535static inline int mv88e6xxx_g2_atu_stats_get(struct mv88e6xxx_chip *chip,
536 u16 *stats)
537{
538 return -EOPNOTSUPP;
539}
540
541#endif /* CONFIG_NET_DSA_MV88E6XXX_GLOBAL2 */
542
543#endif /* _MV88E6XXX_GLOBAL2_H */