Loading...
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 * Christian König
28 */
29#include <linux/seq_file.h>
30#include <linux/slab.h>
31#include <linux/debugfs.h>
32#include <drm/drmP.h>
33#include <drm/amdgpu_drm.h>
34#include "amdgpu.h"
35#include "atom.h"
36
37/*
38 * Rings
39 * Most engines on the GPU are fed via ring buffers. Ring
40 * buffers are areas of GPU accessible memory that the host
41 * writes commands into and the GPU reads commands out of.
42 * There is a rptr (read pointer) that determines where the
43 * GPU is currently reading, and a wptr (write pointer)
44 * which determines where the host has written. When the
45 * pointers are equal, the ring is idle. When the host
46 * writes commands to the ring buffer, it increments the
47 * wptr. The GPU then starts fetching commands and executes
48 * them until the pointers are equal again.
49 */
50static int amdgpu_debugfs_ring_init(struct amdgpu_device *adev,
51 struct amdgpu_ring *ring);
52static void amdgpu_debugfs_ring_fini(struct amdgpu_ring *ring);
53
54/**
55 * amdgpu_ring_alloc - allocate space on the ring buffer
56 *
57 * @adev: amdgpu_device pointer
58 * @ring: amdgpu_ring structure holding ring information
59 * @ndw: number of dwords to allocate in the ring buffer
60 *
61 * Allocate @ndw dwords in the ring buffer (all asics).
62 * Returns 0 on success, error on failure.
63 */
64int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw)
65{
66 /* Align requested size with padding so unlock_commit can
67 * pad safely */
68 ndw = (ndw + ring->funcs->align_mask) & ~ring->funcs->align_mask;
69
70 /* Make sure we aren't trying to allocate more space
71 * than the maximum for one submission
72 */
73 if (WARN_ON_ONCE(ndw > ring->max_dw))
74 return -ENOMEM;
75
76 ring->count_dw = ndw;
77 ring->wptr_old = ring->wptr;
78
79 if (ring->funcs->begin_use)
80 ring->funcs->begin_use(ring);
81
82 return 0;
83}
84
85/** amdgpu_ring_insert_nop - insert NOP packets
86 *
87 * @ring: amdgpu_ring structure holding ring information
88 * @count: the number of NOP packets to insert
89 *
90 * This is the generic insert_nop function for rings except SDMA
91 */
92void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
93{
94 int i;
95
96 for (i = 0; i < count; i++)
97 amdgpu_ring_write(ring, ring->funcs->nop);
98}
99
100/** amdgpu_ring_generic_pad_ib - pad IB with NOP packets
101 *
102 * @ring: amdgpu_ring structure holding ring information
103 * @ib: IB to add NOP packets to
104 *
105 * This is the generic pad_ib function for rings except SDMA
106 */
107void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
108{
109 while (ib->length_dw & ring->funcs->align_mask)
110 ib->ptr[ib->length_dw++] = ring->funcs->nop;
111}
112
113/**
114 * amdgpu_ring_commit - tell the GPU to execute the new
115 * commands on the ring buffer
116 *
117 * @adev: amdgpu_device pointer
118 * @ring: amdgpu_ring structure holding ring information
119 *
120 * Update the wptr (write pointer) to tell the GPU to
121 * execute new commands on the ring buffer (all asics).
122 */
123void amdgpu_ring_commit(struct amdgpu_ring *ring)
124{
125 uint32_t count;
126
127 /* We pad to match fetch size */
128 count = ring->funcs->align_mask + 1 -
129 (ring->wptr & ring->funcs->align_mask);
130 count %= ring->funcs->align_mask + 1;
131 ring->funcs->insert_nop(ring, count);
132
133 mb();
134 amdgpu_ring_set_wptr(ring);
135
136 if (ring->funcs->end_use)
137 ring->funcs->end_use(ring);
138
139 if (ring->funcs->type != AMDGPU_RING_TYPE_KIQ)
140 amdgpu_ring_lru_touch(ring->adev, ring);
141}
142
143/**
144 * amdgpu_ring_undo - reset the wptr
145 *
146 * @ring: amdgpu_ring structure holding ring information
147 *
148 * Reset the driver's copy of the wptr (all asics).
149 */
150void amdgpu_ring_undo(struct amdgpu_ring *ring)
151{
152 ring->wptr = ring->wptr_old;
153
154 if (ring->funcs->end_use)
155 ring->funcs->end_use(ring);
156}
157
158/**
159 * amdgpu_ring_priority_put - restore a ring's priority
160 *
161 * @ring: amdgpu_ring structure holding the information
162 * @priority: target priority
163 *
164 * Release a request for executing at @priority
165 */
166void amdgpu_ring_priority_put(struct amdgpu_ring *ring,
167 enum drm_sched_priority priority)
168{
169 int i;
170
171 if (!ring->funcs->set_priority)
172 return;
173
174 if (atomic_dec_return(&ring->num_jobs[priority]) > 0)
175 return;
176
177 /* no need to restore if the job is already at the lowest priority */
178 if (priority == DRM_SCHED_PRIORITY_NORMAL)
179 return;
180
181 mutex_lock(&ring->priority_mutex);
182 /* something higher prio is executing, no need to decay */
183 if (ring->priority > priority)
184 goto out_unlock;
185
186 /* decay priority to the next level with a job available */
187 for (i = priority; i >= DRM_SCHED_PRIORITY_MIN; i--) {
188 if (i == DRM_SCHED_PRIORITY_NORMAL
189 || atomic_read(&ring->num_jobs[i])) {
190 ring->priority = i;
191 ring->funcs->set_priority(ring, i);
192 break;
193 }
194 }
195
196out_unlock:
197 mutex_unlock(&ring->priority_mutex);
198}
199
200/**
201 * amdgpu_ring_priority_get - change the ring's priority
202 *
203 * @ring: amdgpu_ring structure holding the information
204 * @priority: target priority
205 *
206 * Request a ring's priority to be raised to @priority (refcounted).
207 */
208void amdgpu_ring_priority_get(struct amdgpu_ring *ring,
209 enum drm_sched_priority priority)
210{
211 if (!ring->funcs->set_priority)
212 return;
213
214 atomic_inc(&ring->num_jobs[priority]);
215
216 mutex_lock(&ring->priority_mutex);
217 if (priority <= ring->priority)
218 goto out_unlock;
219
220 ring->priority = priority;
221 ring->funcs->set_priority(ring, priority);
222
223out_unlock:
224 mutex_unlock(&ring->priority_mutex);
225}
226
227/**
228 * amdgpu_ring_init - init driver ring struct.
229 *
230 * @adev: amdgpu_device pointer
231 * @ring: amdgpu_ring structure holding ring information
232 * @max_ndw: maximum number of dw for ring alloc
233 * @nop: nop packet for this ring
234 *
235 * Initialize the driver information for the selected ring (all asics).
236 * Returns 0 on success, error on failure.
237 */
238int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
239 unsigned max_dw, struct amdgpu_irq_src *irq_src,
240 unsigned irq_type)
241{
242 int r, i;
243 int sched_hw_submission = amdgpu_sched_hw_submission;
244
245 /* Set the hw submission limit higher for KIQ because
246 * it's used for a number of gfx/compute tasks by both
247 * KFD and KGD which may have outstanding fences and
248 * it doesn't really use the gpu scheduler anyway;
249 * KIQ tasks get submitted directly to the ring.
250 */
251 if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)
252 sched_hw_submission = max(sched_hw_submission, 256);
253
254 if (ring->adev == NULL) {
255 if (adev->num_rings >= AMDGPU_MAX_RINGS)
256 return -EINVAL;
257
258 ring->adev = adev;
259 ring->idx = adev->num_rings++;
260 adev->rings[ring->idx] = ring;
261 r = amdgpu_fence_driver_init_ring(ring, sched_hw_submission);
262 if (r)
263 return r;
264 }
265
266 r = amdgpu_device_wb_get(adev, &ring->rptr_offs);
267 if (r) {
268 dev_err(adev->dev, "(%d) ring rptr_offs wb alloc failed\n", r);
269 return r;
270 }
271
272 r = amdgpu_device_wb_get(adev, &ring->wptr_offs);
273 if (r) {
274 dev_err(adev->dev, "(%d) ring wptr_offs wb alloc failed\n", r);
275 return r;
276 }
277
278 r = amdgpu_device_wb_get(adev, &ring->fence_offs);
279 if (r) {
280 dev_err(adev->dev, "(%d) ring fence_offs wb alloc failed\n", r);
281 return r;
282 }
283
284 r = amdgpu_device_wb_get(adev, &ring->cond_exe_offs);
285 if (r) {
286 dev_err(adev->dev, "(%d) ring cond_exec_polling wb alloc failed\n", r);
287 return r;
288 }
289 ring->cond_exe_gpu_addr = adev->wb.gpu_addr + (ring->cond_exe_offs * 4);
290 ring->cond_exe_cpu_addr = &adev->wb.wb[ring->cond_exe_offs];
291 /* always set cond_exec_polling to CONTINUE */
292 *ring->cond_exe_cpu_addr = 1;
293
294 r = amdgpu_fence_driver_start_ring(ring, irq_src, irq_type);
295 if (r) {
296 dev_err(adev->dev, "failed initializing fences (%d).\n", r);
297 return r;
298 }
299
300 ring->ring_size = roundup_pow_of_two(max_dw * 4 * sched_hw_submission);
301
302 ring->buf_mask = (ring->ring_size / 4) - 1;
303 ring->ptr_mask = ring->funcs->support_64bit_ptrs ?
304 0xffffffffffffffff : ring->buf_mask;
305 /* Allocate ring buffer */
306 if (ring->ring_obj == NULL) {
307 r = amdgpu_bo_create_kernel(adev, ring->ring_size, PAGE_SIZE,
308 AMDGPU_GEM_DOMAIN_GTT,
309 &ring->ring_obj,
310 &ring->gpu_addr,
311 (void **)&ring->ring);
312 if (r) {
313 dev_err(adev->dev, "(%d) ring create failed\n", r);
314 return r;
315 }
316 amdgpu_ring_clear_ring(ring);
317 }
318
319 ring->max_dw = max_dw;
320 ring->priority = DRM_SCHED_PRIORITY_NORMAL;
321 mutex_init(&ring->priority_mutex);
322 INIT_LIST_HEAD(&ring->lru_list);
323 amdgpu_ring_lru_touch(adev, ring);
324
325 for (i = 0; i < DRM_SCHED_PRIORITY_MAX; ++i)
326 atomic_set(&ring->num_jobs[i], 0);
327
328 if (amdgpu_debugfs_ring_init(adev, ring)) {
329 DRM_ERROR("Failed to register debugfs file for rings !\n");
330 }
331
332 return 0;
333}
334
335/**
336 * amdgpu_ring_fini - tear down the driver ring struct.
337 *
338 * @adev: amdgpu_device pointer
339 * @ring: amdgpu_ring structure holding ring information
340 *
341 * Tear down the driver information for the selected ring (all asics).
342 */
343void amdgpu_ring_fini(struct amdgpu_ring *ring)
344{
345 ring->ready = false;
346
347 /* Not to finish a ring which is not initialized */
348 if (!(ring->adev) || !(ring->adev->rings[ring->idx]))
349 return;
350
351 amdgpu_device_wb_free(ring->adev, ring->rptr_offs);
352 amdgpu_device_wb_free(ring->adev, ring->wptr_offs);
353
354 amdgpu_device_wb_free(ring->adev, ring->cond_exe_offs);
355 amdgpu_device_wb_free(ring->adev, ring->fence_offs);
356
357 amdgpu_bo_free_kernel(&ring->ring_obj,
358 &ring->gpu_addr,
359 (void **)&ring->ring);
360
361 amdgpu_debugfs_ring_fini(ring);
362
363 dma_fence_put(ring->vmid_wait);
364 ring->vmid_wait = NULL;
365
366 ring->adev->rings[ring->idx] = NULL;
367}
368
369static void amdgpu_ring_lru_touch_locked(struct amdgpu_device *adev,
370 struct amdgpu_ring *ring)
371{
372 /* list_move_tail handles the case where ring isn't part of the list */
373 list_move_tail(&ring->lru_list, &adev->ring_lru_list);
374}
375
376static bool amdgpu_ring_is_blacklisted(struct amdgpu_ring *ring,
377 int *blacklist, int num_blacklist)
378{
379 int i;
380
381 for (i = 0; i < num_blacklist; i++) {
382 if (ring->idx == blacklist[i])
383 return true;
384 }
385
386 return false;
387}
388
389/**
390 * amdgpu_ring_lru_get - get the least recently used ring for a HW IP block
391 *
392 * @adev: amdgpu_device pointer
393 * @type: amdgpu_ring_type enum
394 * @blacklist: blacklisted ring ids array
395 * @num_blacklist: number of entries in @blacklist
396 * @lru_pipe_order: find a ring from the least recently used pipe
397 * @ring: output ring
398 *
399 * Retrieve the amdgpu_ring structure for the least recently used ring of
400 * a specific IP block (all asics).
401 * Returns 0 on success, error on failure.
402 */
403int amdgpu_ring_lru_get(struct amdgpu_device *adev, int type,
404 int *blacklist, int num_blacklist,
405 bool lru_pipe_order, struct amdgpu_ring **ring)
406{
407 struct amdgpu_ring *entry;
408
409 /* List is sorted in LRU order, find first entry corresponding
410 * to the desired HW IP */
411 *ring = NULL;
412 spin_lock(&adev->ring_lru_list_lock);
413 list_for_each_entry(entry, &adev->ring_lru_list, lru_list) {
414 if (entry->funcs->type != type)
415 continue;
416
417 if (amdgpu_ring_is_blacklisted(entry, blacklist, num_blacklist))
418 continue;
419
420 if (!*ring) {
421 *ring = entry;
422
423 /* We are done for ring LRU */
424 if (!lru_pipe_order)
425 break;
426 }
427
428 /* Move all rings on the same pipe to the end of the list */
429 if (entry->pipe == (*ring)->pipe)
430 amdgpu_ring_lru_touch_locked(adev, entry);
431 }
432
433 /* Move the ring we found to the end of the list */
434 if (*ring)
435 amdgpu_ring_lru_touch_locked(adev, *ring);
436
437 spin_unlock(&adev->ring_lru_list_lock);
438
439 if (!*ring) {
440 DRM_ERROR("Ring LRU contains no entries for ring type:%d\n", type);
441 return -EINVAL;
442 }
443
444 return 0;
445}
446
447/**
448 * amdgpu_ring_lru_touch - mark a ring as recently being used
449 *
450 * @adev: amdgpu_device pointer
451 * @ring: ring to touch
452 *
453 * Move @ring to the tail of the lru list
454 */
455void amdgpu_ring_lru_touch(struct amdgpu_device *adev, struct amdgpu_ring *ring)
456{
457 spin_lock(&adev->ring_lru_list_lock);
458 amdgpu_ring_lru_touch_locked(adev, ring);
459 spin_unlock(&adev->ring_lru_list_lock);
460}
461
462/*
463 * Debugfs info
464 */
465#if defined(CONFIG_DEBUG_FS)
466
467/* Layout of file is 12 bytes consisting of
468 * - rptr
469 * - wptr
470 * - driver's copy of wptr
471 *
472 * followed by n-words of ring data
473 */
474static ssize_t amdgpu_debugfs_ring_read(struct file *f, char __user *buf,
475 size_t size, loff_t *pos)
476{
477 struct amdgpu_ring *ring = file_inode(f)->i_private;
478 int r, i;
479 uint32_t value, result, early[3];
480
481 if (*pos & 3 || size & 3)
482 return -EINVAL;
483
484 result = 0;
485
486 if (*pos < 12) {
487 early[0] = amdgpu_ring_get_rptr(ring) & ring->buf_mask;
488 early[1] = amdgpu_ring_get_wptr(ring) & ring->buf_mask;
489 early[2] = ring->wptr & ring->buf_mask;
490 for (i = *pos / 4; i < 3 && size; i++) {
491 r = put_user(early[i], (uint32_t *)buf);
492 if (r)
493 return r;
494 buf += 4;
495 result += 4;
496 size -= 4;
497 *pos += 4;
498 }
499 }
500
501 while (size) {
502 if (*pos >= (ring->ring_size + 12))
503 return result;
504
505 value = ring->ring[(*pos - 12)/4];
506 r = put_user(value, (uint32_t*)buf);
507 if (r)
508 return r;
509 buf += 4;
510 result += 4;
511 size -= 4;
512 *pos += 4;
513 }
514
515 return result;
516}
517
518static const struct file_operations amdgpu_debugfs_ring_fops = {
519 .owner = THIS_MODULE,
520 .read = amdgpu_debugfs_ring_read,
521 .llseek = default_llseek
522};
523
524#endif
525
526static int amdgpu_debugfs_ring_init(struct amdgpu_device *adev,
527 struct amdgpu_ring *ring)
528{
529#if defined(CONFIG_DEBUG_FS)
530 struct drm_minor *minor = adev->ddev->primary;
531 struct dentry *ent, *root = minor->debugfs_root;
532 char name[32];
533
534 sprintf(name, "amdgpu_ring_%s", ring->name);
535
536 ent = debugfs_create_file(name,
537 S_IFREG | S_IRUGO, root,
538 ring, &amdgpu_debugfs_ring_fops);
539 if (!ent)
540 return -ENOMEM;
541
542 i_size_write(ent->d_inode, ring->ring_size + 12);
543 ring->ent = ent;
544#endif
545 return 0;
546}
547
548static void amdgpu_debugfs_ring_fini(struct amdgpu_ring *ring)
549{
550#if defined(CONFIG_DEBUG_FS)
551 debugfs_remove(ring->ent);
552#endif
553}
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 * Christian König
28 */
29#include <linux/seq_file.h>
30#include <linux/slab.h>
31#include <linux/uaccess.h>
32#include <linux/debugfs.h>
33
34#include <drm/amdgpu_drm.h>
35#include "amdgpu.h"
36#include "atom.h"
37
38/*
39 * Rings
40 * Most engines on the GPU are fed via ring buffers. Ring
41 * buffers are areas of GPU accessible memory that the host
42 * writes commands into and the GPU reads commands out of.
43 * There is a rptr (read pointer) that determines where the
44 * GPU is currently reading, and a wptr (write pointer)
45 * which determines where the host has written. When the
46 * pointers are equal, the ring is idle. When the host
47 * writes commands to the ring buffer, it increments the
48 * wptr. The GPU then starts fetching commands and executes
49 * them until the pointers are equal again.
50 */
51
52/**
53 * amdgpu_ring_alloc - allocate space on the ring buffer
54 *
55 * @adev: amdgpu_device pointer
56 * @ring: amdgpu_ring structure holding ring information
57 * @ndw: number of dwords to allocate in the ring buffer
58 *
59 * Allocate @ndw dwords in the ring buffer (all asics).
60 * Returns 0 on success, error on failure.
61 */
62int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw)
63{
64 /* Align requested size with padding so unlock_commit can
65 * pad safely */
66 ndw = (ndw + ring->funcs->align_mask) & ~ring->funcs->align_mask;
67
68 /* Make sure we aren't trying to allocate more space
69 * than the maximum for one submission
70 */
71 if (WARN_ON_ONCE(ndw > ring->max_dw))
72 return -ENOMEM;
73
74 ring->count_dw = ndw;
75 ring->wptr_old = ring->wptr;
76
77 if (ring->funcs->begin_use)
78 ring->funcs->begin_use(ring);
79
80 return 0;
81}
82
83/** amdgpu_ring_insert_nop - insert NOP packets
84 *
85 * @ring: amdgpu_ring structure holding ring information
86 * @count: the number of NOP packets to insert
87 *
88 * This is the generic insert_nop function for rings except SDMA
89 */
90void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
91{
92 int i;
93
94 for (i = 0; i < count; i++)
95 amdgpu_ring_write(ring, ring->funcs->nop);
96}
97
98/** amdgpu_ring_generic_pad_ib - pad IB with NOP packets
99 *
100 * @ring: amdgpu_ring structure holding ring information
101 * @ib: IB to add NOP packets to
102 *
103 * This is the generic pad_ib function for rings except SDMA
104 */
105void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
106{
107 while (ib->length_dw & ring->funcs->align_mask)
108 ib->ptr[ib->length_dw++] = ring->funcs->nop;
109}
110
111/**
112 * amdgpu_ring_commit - tell the GPU to execute the new
113 * commands on the ring buffer
114 *
115 * @adev: amdgpu_device pointer
116 * @ring: amdgpu_ring structure holding ring information
117 *
118 * Update the wptr (write pointer) to tell the GPU to
119 * execute new commands on the ring buffer (all asics).
120 */
121void amdgpu_ring_commit(struct amdgpu_ring *ring)
122{
123 uint32_t count;
124
125 /* We pad to match fetch size */
126 count = ring->funcs->align_mask + 1 -
127 (ring->wptr & ring->funcs->align_mask);
128 count %= ring->funcs->align_mask + 1;
129 ring->funcs->insert_nop(ring, count);
130
131 mb();
132 amdgpu_ring_set_wptr(ring);
133
134 if (ring->funcs->end_use)
135 ring->funcs->end_use(ring);
136}
137
138/**
139 * amdgpu_ring_undo - reset the wptr
140 *
141 * @ring: amdgpu_ring structure holding ring information
142 *
143 * Reset the driver's copy of the wptr (all asics).
144 */
145void amdgpu_ring_undo(struct amdgpu_ring *ring)
146{
147 ring->wptr = ring->wptr_old;
148
149 if (ring->funcs->end_use)
150 ring->funcs->end_use(ring);
151}
152
153/**
154 * amdgpu_ring_init - init driver ring struct.
155 *
156 * @adev: amdgpu_device pointer
157 * @ring: amdgpu_ring structure holding ring information
158 * @max_ndw: maximum number of dw for ring alloc
159 * @nop: nop packet for this ring
160 *
161 * Initialize the driver information for the selected ring (all asics).
162 * Returns 0 on success, error on failure.
163 */
164int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
165 unsigned int max_dw, struct amdgpu_irq_src *irq_src,
166 unsigned int irq_type, unsigned int hw_prio)
167{
168 int r, i;
169 int sched_hw_submission = amdgpu_sched_hw_submission;
170 u32 *num_sched;
171 u32 hw_ip;
172
173 /* Set the hw submission limit higher for KIQ because
174 * it's used for a number of gfx/compute tasks by both
175 * KFD and KGD which may have outstanding fences and
176 * it doesn't really use the gpu scheduler anyway;
177 * KIQ tasks get submitted directly to the ring.
178 */
179 if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)
180 sched_hw_submission = max(sched_hw_submission, 256);
181 else if (ring == &adev->sdma.instance[0].page)
182 sched_hw_submission = 256;
183
184 if (ring->adev == NULL) {
185 if (adev->num_rings >= AMDGPU_MAX_RINGS)
186 return -EINVAL;
187
188 ring->adev = adev;
189 ring->idx = adev->num_rings++;
190 adev->rings[ring->idx] = ring;
191 r = amdgpu_fence_driver_init_ring(ring, sched_hw_submission);
192 if (r)
193 return r;
194 }
195
196 r = amdgpu_device_wb_get(adev, &ring->rptr_offs);
197 if (r) {
198 dev_err(adev->dev, "(%d) ring rptr_offs wb alloc failed\n", r);
199 return r;
200 }
201
202 r = amdgpu_device_wb_get(adev, &ring->wptr_offs);
203 if (r) {
204 dev_err(adev->dev, "(%d) ring wptr_offs wb alloc failed\n", r);
205 return r;
206 }
207
208 r = amdgpu_device_wb_get(adev, &ring->fence_offs);
209 if (r) {
210 dev_err(adev->dev, "(%d) ring fence_offs wb alloc failed\n", r);
211 return r;
212 }
213
214 r = amdgpu_device_wb_get(adev, &ring->trail_fence_offs);
215 if (r) {
216 dev_err(adev->dev,
217 "(%d) ring trail_fence_offs wb alloc failed\n", r);
218 return r;
219 }
220 ring->trail_fence_gpu_addr =
221 adev->wb.gpu_addr + (ring->trail_fence_offs * 4);
222 ring->trail_fence_cpu_addr = &adev->wb.wb[ring->trail_fence_offs];
223
224 r = amdgpu_device_wb_get(adev, &ring->cond_exe_offs);
225 if (r) {
226 dev_err(adev->dev, "(%d) ring cond_exec_polling wb alloc failed\n", r);
227 return r;
228 }
229 ring->cond_exe_gpu_addr = adev->wb.gpu_addr + (ring->cond_exe_offs * 4);
230 ring->cond_exe_cpu_addr = &adev->wb.wb[ring->cond_exe_offs];
231 /* always set cond_exec_polling to CONTINUE */
232 *ring->cond_exe_cpu_addr = 1;
233
234 r = amdgpu_fence_driver_start_ring(ring, irq_src, irq_type);
235 if (r) {
236 dev_err(adev->dev, "failed initializing fences (%d).\n", r);
237 return r;
238 }
239
240 ring->ring_size = roundup_pow_of_two(max_dw * 4 * sched_hw_submission);
241
242 ring->buf_mask = (ring->ring_size / 4) - 1;
243 ring->ptr_mask = ring->funcs->support_64bit_ptrs ?
244 0xffffffffffffffff : ring->buf_mask;
245 /* Allocate ring buffer */
246 if (ring->ring_obj == NULL) {
247 r = amdgpu_bo_create_kernel(adev, ring->ring_size + ring->funcs->extra_dw, PAGE_SIZE,
248 AMDGPU_GEM_DOMAIN_GTT,
249 &ring->ring_obj,
250 &ring->gpu_addr,
251 (void **)&ring->ring);
252 if (r) {
253 dev_err(adev->dev, "(%d) ring create failed\n", r);
254 return r;
255 }
256 amdgpu_ring_clear_ring(ring);
257 }
258
259 ring->max_dw = max_dw;
260 ring->priority = DRM_SCHED_PRIORITY_NORMAL;
261 mutex_init(&ring->priority_mutex);
262
263 if (!ring->no_scheduler) {
264 hw_ip = ring->funcs->type;
265 num_sched = &adev->gpu_sched[hw_ip][hw_prio].num_scheds;
266 adev->gpu_sched[hw_ip][hw_prio].sched[(*num_sched)++] =
267 &ring->sched;
268 }
269
270 for (i = 0; i < DRM_SCHED_PRIORITY_MAX; ++i)
271 atomic_set(&ring->num_jobs[i], 0);
272
273 return 0;
274}
275
276/**
277 * amdgpu_ring_fini - tear down the driver ring struct.
278 *
279 * @adev: amdgpu_device pointer
280 * @ring: amdgpu_ring structure holding ring information
281 *
282 * Tear down the driver information for the selected ring (all asics).
283 */
284void amdgpu_ring_fini(struct amdgpu_ring *ring)
285{
286
287 /* Not to finish a ring which is not initialized */
288 if (!(ring->adev) || !(ring->adev->rings[ring->idx]))
289 return;
290
291 ring->sched.ready = false;
292
293 amdgpu_device_wb_free(ring->adev, ring->rptr_offs);
294 amdgpu_device_wb_free(ring->adev, ring->wptr_offs);
295
296 amdgpu_device_wb_free(ring->adev, ring->cond_exe_offs);
297 amdgpu_device_wb_free(ring->adev, ring->fence_offs);
298
299 amdgpu_bo_free_kernel(&ring->ring_obj,
300 &ring->gpu_addr,
301 (void **)&ring->ring);
302
303 dma_fence_put(ring->vmid_wait);
304 ring->vmid_wait = NULL;
305 ring->me = 0;
306
307 ring->adev->rings[ring->idx] = NULL;
308}
309
310/**
311 * amdgpu_ring_emit_reg_write_reg_wait_helper - ring helper
312 *
313 * @adev: amdgpu_device pointer
314 * @reg0: register to write
315 * @reg1: register to wait on
316 * @ref: reference value to write/wait on
317 * @mask: mask to wait on
318 *
319 * Helper for rings that don't support write and wait in a
320 * single oneshot packet.
321 */
322void amdgpu_ring_emit_reg_write_reg_wait_helper(struct amdgpu_ring *ring,
323 uint32_t reg0, uint32_t reg1,
324 uint32_t ref, uint32_t mask)
325{
326 amdgpu_ring_emit_wreg(ring, reg0, ref);
327 amdgpu_ring_emit_reg_wait(ring, reg1, mask, mask);
328}
329
330/**
331 * amdgpu_ring_soft_recovery - try to soft recover a ring lockup
332 *
333 * @ring: ring to try the recovery on
334 * @vmid: VMID we try to get going again
335 * @fence: timedout fence
336 *
337 * Tries to get a ring proceeding again when it is stuck.
338 */
339bool amdgpu_ring_soft_recovery(struct amdgpu_ring *ring, unsigned int vmid,
340 struct dma_fence *fence)
341{
342 ktime_t deadline = ktime_add_us(ktime_get(), 10000);
343
344 if (amdgpu_sriov_vf(ring->adev) || !ring->funcs->soft_recovery || !fence)
345 return false;
346
347 atomic_inc(&ring->adev->gpu_reset_counter);
348 while (!dma_fence_is_signaled(fence) &&
349 ktime_to_ns(ktime_sub(deadline, ktime_get())) > 0)
350 ring->funcs->soft_recovery(ring, vmid);
351
352 return dma_fence_is_signaled(fence);
353}
354
355/*
356 * Debugfs info
357 */
358#if defined(CONFIG_DEBUG_FS)
359
360/* Layout of file is 12 bytes consisting of
361 * - rptr
362 * - wptr
363 * - driver's copy of wptr
364 *
365 * followed by n-words of ring data
366 */
367static ssize_t amdgpu_debugfs_ring_read(struct file *f, char __user *buf,
368 size_t size, loff_t *pos)
369{
370 struct amdgpu_ring *ring = file_inode(f)->i_private;
371 int r, i;
372 uint32_t value, result, early[3];
373
374 if (*pos & 3 || size & 3)
375 return -EINVAL;
376
377 result = 0;
378
379 if (*pos < 12) {
380 early[0] = amdgpu_ring_get_rptr(ring) & ring->buf_mask;
381 early[1] = amdgpu_ring_get_wptr(ring) & ring->buf_mask;
382 early[2] = ring->wptr & ring->buf_mask;
383 for (i = *pos / 4; i < 3 && size; i++) {
384 r = put_user(early[i], (uint32_t *)buf);
385 if (r)
386 return r;
387 buf += 4;
388 result += 4;
389 size -= 4;
390 *pos += 4;
391 }
392 }
393
394 while (size) {
395 if (*pos >= (ring->ring_size + 12))
396 return result;
397
398 value = ring->ring[(*pos - 12)/4];
399 r = put_user(value, (uint32_t*)buf);
400 if (r)
401 return r;
402 buf += 4;
403 result += 4;
404 size -= 4;
405 *pos += 4;
406 }
407
408 return result;
409}
410
411static const struct file_operations amdgpu_debugfs_ring_fops = {
412 .owner = THIS_MODULE,
413 .read = amdgpu_debugfs_ring_read,
414 .llseek = default_llseek
415};
416
417#endif
418
419int amdgpu_debugfs_ring_init(struct amdgpu_device *adev,
420 struct amdgpu_ring *ring)
421{
422#if defined(CONFIG_DEBUG_FS)
423 struct drm_minor *minor = adev->ddev->primary;
424 struct dentry *ent, *root = minor->debugfs_root;
425 char name[32];
426
427 sprintf(name, "amdgpu_ring_%s", ring->name);
428
429 ent = debugfs_create_file(name,
430 S_IFREG | S_IRUGO, root,
431 ring, &amdgpu_debugfs_ring_fops);
432 if (!ent)
433 return -ENOMEM;
434
435 i_size_write(ent->d_inode, ring->ring_size + 12);
436 ring->ent = ent;
437#endif
438 return 0;
439}
440
441/**
442 * amdgpu_ring_test_helper - tests ring and set sched readiness status
443 *
444 * @ring: ring to try the recovery on
445 *
446 * Tests ring and set sched readiness status
447 *
448 * Returns 0 on success, error on failure.
449 */
450int amdgpu_ring_test_helper(struct amdgpu_ring *ring)
451{
452 struct amdgpu_device *adev = ring->adev;
453 int r;
454
455 r = amdgpu_ring_test_ring(ring);
456 if (r)
457 DRM_DEV_ERROR(adev->dev, "ring %s test failed (%d)\n",
458 ring->name, r);
459 else
460 DRM_DEV_DEBUG(adev->dev, "ring test on %s succeeded\n",
461 ring->name);
462
463 ring->sched.ready = !r;
464 return r;
465}