Linux Audio

Check our new training course

Loading...
v4.17
  1// SPDX-License-Identifier: GPL-2.0
  2#include "tegra30.dtsi"
  3
  4/*
  5 * Toradex Apalis T30 Module Device Tree
  6 * Compatible for Revisions 1GB: V1.0A, V1.1A; 1GB IT: V1.1A;
  7 * 2GB: V1.0B, V1.0C, V1.0E, V1.1A
  8 */
  9/ {
 10	model = "Toradex Apalis T30";
 11	compatible = "toradex,apalis_t30", "nvidia,tegra30";
 
 12
 13	pcie@3000 {
 
 14		avdd-pexa-supply = <&vdd2_reg>;
 15		vdd-pexa-supply = <&vdd2_reg>;
 16		avdd-pexb-supply = <&vdd2_reg>;
 17		vdd-pexb-supply = <&vdd2_reg>;
 18		avdd-pex-pll-supply = <&vdd2_reg>;
 19		avdd-plle-supply = <&ldo6_reg>;
 20		vddio-pex-ctl-supply = <&sys_3v3_reg>;
 21		hvdd-pex-supply = <&sys_3v3_reg>;
 
 
 22
 
 23		pci@1,0 {
 24			nvidia,num-lanes = <4>;
 25		};
 26
 
 27		pci@2,0 {
 28			nvidia,num-lanes = <1>;
 29		};
 30
 
 31		pci@3,0 {
 
 32			nvidia,num-lanes = <1>;
 
 
 
 
 
 33		};
 34	};
 35
 36	host1x@50000000 {
 37		hdmi@54280000 {
 38			vdd-supply = <&avdd_hdmi_3v3_reg>;
 39			pll-supply = <&avdd_hdmi_pll_1v8_reg>;
 40
 41			nvidia,hpd-gpio =
 42				<&gpio TEGRA_GPIO(N, 7) GPIO_ACTIVE_HIGH>;
 43			nvidia,ddc-i2c-bus = <&hdmiddc>;
 
 44		};
 45	};
 46
 47	pinmux@70000868 {
 48		pinctrl-names = "default";
 49		pinctrl-0 = <&state_default>;
 50
 51		state_default: pinmux {
 52			/* Analogue Audio (On-module) */
 53			clk1_out_pw4 {
 54				nvidia,pins = "clk1_out_pw4";
 55				nvidia,function = "extperiph1";
 56				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 57				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 58				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 59			};
 60			dap3_fs_pp0 {
 61				nvidia,pins =	"dap3_fs_pp0",
 62						"dap3_sclk_pp3",
 63						"dap3_din_pp1",
 64						"dap3_dout_pp2";
 65				nvidia,function = "i2s2";
 66				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 67				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 68			};
 69
 70			/* Apalis BKL1_ON */
 71			pv2 {
 72				nvidia,pins = "pv2";
 73				nvidia,function = "rsvd4";
 74				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 75				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 
 76			};
 77
 78			/* Apalis BKL1_PWM */
 79			uart3_rts_n_pc0 {
 80				nvidia,pins = "uart3_rts_n_pc0";
 81				nvidia,function = "pwm0";
 82				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 83				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 
 84			};
 85			/* BKL1_PWM_EN#, disable TPS65911 PMIC PWM backlight */
 86			uart3_cts_n_pa1 {
 87				nvidia,pins = "uart3_cts_n_pa1";
 88				nvidia,function = "rsvd2";
 89				nvidia,pull = <TEGRA_PIN_PULL_UP>;
 90				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 
 91			};
 92
 93			/* Apalis CAN1 on SPI6 */
 94			spi2_cs0_n_px3 {
 95				nvidia,pins = "spi2_cs0_n_px3",
 96					      "spi2_miso_px1",
 97					      "spi2_mosi_px0",
 98					      "spi2_sck_px2";
 99				nvidia,function = "spi6";
100				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
101				nvidia,tristate = <TEGRA_PIN_DISABLE>;
102			};
103			/* CAN_INT1 */
104			spi2_cs1_n_pw2 {
105				nvidia,pins = "spi2_cs1_n_pw2";
106				nvidia,function = "spi3";
107				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
108				nvidia,tristate = <TEGRA_PIN_DISABLE>;
109				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
110			};
111
112			/* Apalis CAN2 on SPI4 */
113			gmi_a16_pj7 {
114				nvidia,pins = "gmi_a16_pj7",
115					      "gmi_a17_pb0",
116					      "gmi_a18_pb1",
117					      "gmi_a19_pk7";
118				nvidia,function = "spi4";
119				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
120				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 
121			};
122			/* CAN_INT2 */
123			spi2_cs2_n_pw3 {
124				nvidia,pins = "spi2_cs2_n_pw3";
125				nvidia,function = "spi3";
126				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
127				nvidia,tristate = <TEGRA_PIN_DISABLE>;
128				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
129			};
130
131			/* Apalis Digital Audio */
132			clk1_req_pee2 {
133				nvidia,pins = "clk1_req_pee2";
134				nvidia,function = "hda";
135				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
136				nvidia,tristate = <TEGRA_PIN_DISABLE>;
137			};
138			clk2_out_pw5 {
139				nvidia,pins = "clk2_out_pw5";
140				nvidia,function = "extperiph2";
141				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
142				nvidia,tristate = <TEGRA_PIN_DISABLE>;
143				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
144			};
145			dap1_fs_pn0 {
146				nvidia,pins = "dap1_fs_pn0",
147					      "dap1_din_pn1",
148					      "dap1_dout_pn2",
149					      "dap1_sclk_pn3";
150				nvidia,function = "hda";
151				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
152				nvidia,tristate = <TEGRA_PIN_DISABLE>;
153			};
154
155			/* Apalis I2C3 */
156			cam_i2c_scl_pbb1 {
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
157				nvidia,pins = "cam_i2c_scl_pbb1",
158					      "cam_i2c_sda_pbb2";
159				nvidia,function = "i2c3";
160				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
161				nvidia,tristate = <TEGRA_PIN_DISABLE>;
162				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
163				nvidia,lock = <TEGRA_PIN_DISABLE>;
164				nvidia,open-drain = <TEGRA_PIN_ENABLE>;
165			};
166
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
167			/* Apalis MMC1 */
168			sdmmc3_clk_pa6 {
169				nvidia,pins = "sdmmc3_clk_pa6",
170					      "sdmmc3_cmd_pa7";
171				nvidia,function = "sdmmc3";
172				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
173				nvidia,tristate = <TEGRA_PIN_DISABLE>;
174			};
175			sdmmc3_dat0_pb7 {
176				nvidia,pins = "sdmmc3_dat0_pb7",
 
177					      "sdmmc3_dat1_pb6",
178					      "sdmmc3_dat2_pb5",
179					      "sdmmc3_dat3_pb4",
180					      "sdmmc3_dat4_pd1",
181					      "sdmmc3_dat5_pd0",
182					      "sdmmc3_dat6_pd3",
183					      "sdmmc3_dat7_pd4";
184				nvidia,function = "sdmmc3";
185				nvidia,pull = <TEGRA_PIN_PULL_UP>;
186				nvidia,tristate = <TEGRA_PIN_DISABLE>;
187			};
188			/* Apalis MMC1_CD# */
189			pv3 {
190				nvidia,pins = "pv3";
191				nvidia,function = "rsvd2";
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
192				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
193				nvidia,tristate = <TEGRA_PIN_DISABLE>;
194				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
195			};
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
196
197			/* Apalis PWM1 */
198			pu6 {
199				nvidia,pins = "pu6";
200				nvidia,function = "pwm3";
201				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
202				nvidia,tristate = <TEGRA_PIN_DISABLE>;
203			};
204
205			/* Apalis PWM2 */
206			pu5 {
207				nvidia,pins = "pu5";
208				nvidia,function = "pwm2";
209				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
210				nvidia,tristate = <TEGRA_PIN_DISABLE>;
211			};
212
213			/* Apalis PWM3 */
214			pu4 {
215				nvidia,pins = "pu4";
216				nvidia,function = "pwm1";
217				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
218				nvidia,tristate = <TEGRA_PIN_DISABLE>;
219			};
220
221			/* Apalis PWM4 */
222			pu3 {
223				nvidia,pins = "pu3";
224				nvidia,function = "pwm0";
225				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
226				nvidia,tristate = <TEGRA_PIN_DISABLE>;
227			};
228
229			/* Apalis RESET_MOCI# */
230			gmi_rst_n_pi4 {
231				nvidia,pins = "gmi_rst_n_pi4";
232				nvidia,function = "gmi";
233				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
234				nvidia,tristate = <TEGRA_PIN_DISABLE>;
235			};
236
 
 
 
 
 
 
 
 
 
237			/* Apalis SD1 */
238			sdmmc1_clk_pz0 {
239				nvidia,pins = "sdmmc1_clk_pz0";
240				nvidia,function = "sdmmc1";
241				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
242				nvidia,tristate = <TEGRA_PIN_DISABLE>;
243			};
244			sdmmc1_cmd_pz1 {
245				nvidia,pins = "sdmmc1_cmd_pz1",
246					      "sdmmc1_dat0_py7",
247					      "sdmmc1_dat1_py6",
248					      "sdmmc1_dat2_py5",
249					      "sdmmc1_dat3_py4";
250				nvidia,function = "sdmmc1";
251				nvidia,pull = <TEGRA_PIN_PULL_UP>;
252				nvidia,tristate = <TEGRA_PIN_DISABLE>;
253			};
254			/* Apalis SD1_CD# */
255			clk2_req_pcc5 {
256				nvidia,pins = "clk2_req_pcc5";
257				nvidia,function = "rsvd2";
 
 
 
 
 
 
 
 
 
 
258				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
259				nvidia,tristate = <TEGRA_PIN_DISABLE>;
260				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
261			};
262
263			/* Apalis SPI1 */
264			spi1_sck_px5 {
265				nvidia,pins = "spi1_sck_px5",
266					      "spi1_mosi_px4",
267					      "spi1_miso_px7",
268					      "spi1_cs0_n_px6";
269				nvidia,function = "spi1";
270				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
271				nvidia,tristate = <TEGRA_PIN_DISABLE>;
272			};
273
274			/* Apalis SPI2 */
275			lcd_sck_pz4 {
276				nvidia,pins = "lcd_sck_pz4",
277					      "lcd_sdout_pn5",
278					      "lcd_sdin_pz2",
279					      "lcd_cs0_n_pn4";
280				nvidia,function = "spi5";
281				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
282				nvidia,tristate = <TEGRA_PIN_DISABLE>;
283			};
284
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
285			/* Apalis UART1 */
286			ulpi_data0 {
287				nvidia,pins = "ulpi_data0_po1",
288					      "ulpi_data1_po2",
289					      "ulpi_data2_po3",
290					      "ulpi_data3_po4",
291					      "ulpi_data4_po5",
292					      "ulpi_data5_po6",
293					      "ulpi_data6_po7",
294					      "ulpi_data7_po0";
295				nvidia,function = "uarta";
296				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
297				nvidia,tristate = <TEGRA_PIN_DISABLE>;
298			};
299
300			/* Apalis UART2 */
301			ulpi_clk_py0 {
302				nvidia,pins = "ulpi_clk_py0",
303					      "ulpi_dir_py1",
304					      "ulpi_nxt_py2",
305					      "ulpi_stp_py3";
306				nvidia,function = "uartd";
307				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
308				nvidia,tristate = <TEGRA_PIN_DISABLE>;
309			};
310
311			/* Apalis UART3 */
312			uart2_rxd_pc3 {
313				nvidia,pins = "uart2_rxd_pc3",
314					      "uart2_txd_pc2";
315				nvidia,function = "uartb";
316				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
317				nvidia,tristate = <TEGRA_PIN_DISABLE>;
318			};
319
320			/* Apalis UART4 */
321			uart3_rxd_pw7 {
322				nvidia,pins = "uart3_rxd_pw7",
323					      "uart3_txd_pw6";
324				nvidia,function = "uartc";
325				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
326				nvidia,tristate = <TEGRA_PIN_DISABLE>;
327			};
328
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
329			/* Apalis USBO1_EN */
330			gen2_i2c_scl_pt5 {
331				nvidia,pins = "gen2_i2c_scl_pt5";
332				nvidia,function = "rsvd4";
333				nvidia,open-drain = <TEGRA_PIN_DISABLE>;
334				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
335				nvidia,tristate = <TEGRA_PIN_DISABLE>;
336			};
337
338			/* Apalis USBO1_OC# */
339			gen2_i2c_sda_pt6 {
340				nvidia,pins = "gen2_i2c_sda_pt6";
341				nvidia,function = "rsvd4";
342				nvidia,open-drain = <TEGRA_PIN_DISABLE>;
343				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
344				nvidia,tristate = <TEGRA_PIN_DISABLE>;
345				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
346			};
347
 
 
 
 
 
 
 
 
 
 
348			/* Apalis WAKE1_MICO */
349			pv1 {
350				nvidia,pins = "pv1";
351				nvidia,function = "rsvd1";
352				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
353				nvidia,tristate = <TEGRA_PIN_DISABLE>;
354				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
355			};
356
357			/* eMMC (On-module) */
358			sdmmc4_clk_pcc4 {
359				nvidia,pins = "sdmmc4_clk_pcc4",
 
360					      "sdmmc4_rst_n_pcc3";
361				nvidia,function = "sdmmc4";
362				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
363				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 
364			};
365			sdmmc4_dat0_paa0 {
366				nvidia,pins = "sdmmc4_dat0_paa0",
367					      "sdmmc4_dat1_paa1",
368					      "sdmmc4_dat2_paa2",
369					      "sdmmc4_dat3_paa3",
370					      "sdmmc4_dat4_paa4",
371					      "sdmmc4_dat5_paa5",
372					      "sdmmc4_dat6_paa6",
373					      "sdmmc4_dat7_paa7";
374				nvidia,function = "sdmmc4";
375				nvidia,pull = <TEGRA_PIN_PULL_UP>;
376				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
377			};
378
379			/* LVDS Transceiver Configuration */
380			pbb0 {
381				nvidia,pins = "pbb0",
382					      "pbb7",
383					      "pcc1",
384					      "pcc2";
385				nvidia,function = "rsvd2";
386				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
387				nvidia,tristate = <TEGRA_PIN_DISABLE>;
388				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
389				nvidia,lock = <TEGRA_PIN_DISABLE>;
390			};
391			pbb3 {
392				nvidia,pins = "pbb3",
393					      "pbb4",
394					      "pbb5",
395					      "pbb6";
396				nvidia,function = "displayb";
397				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
398				nvidia,tristate = <TEGRA_PIN_DISABLE>;
399				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
400				nvidia,lock = <TEGRA_PIN_DISABLE>;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
401			};
402
403			/* Power I2C (On-module) */
404			pwr_i2c_scl_pz6 {
405				nvidia,pins = "pwr_i2c_scl_pz6",
406					      "pwr_i2c_sda_pz7";
407				nvidia,function = "i2cpwr";
408				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
409				nvidia,tristate = <TEGRA_PIN_DISABLE>;
410				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
411				nvidia,lock = <TEGRA_PIN_DISABLE>;
412				nvidia,open-drain = <TEGRA_PIN_ENABLE>;
413			};
414
415			/*
416			 * THERMD_ALERT#, unlatched I2C address pin of LM95245
417			 * temperature sensor therefore requires disabling for
418			 * now
419			 */
420			lcd_dc1_pd2 {
421				nvidia,pins = "lcd_dc1_pd2";
422				nvidia,function = "rsvd3";
423				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
424				nvidia,tristate = <TEGRA_PIN_DISABLE>;
425				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
426			};
427
428			/* TOUCH_PEN_INT# */
429			pv0 {
430				nvidia,pins = "pv0";
431				nvidia,function = "rsvd1";
432				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
433				nvidia,tristate = <TEGRA_PIN_DISABLE>;
434				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
435			};
436		};
437	};
438
439	hdmiddc: i2c@7000c700 {
 
 
 
 
 
 
 
 
 
 
 
 
440		clock-frequency = <10000>;
441	};
442
443	/*
444	 * PWR_I2C: power I2C to audio codec, PMIC, temperature sensor and
445	 * touch screen controller
446	 */
447	i2c@7000d000 {
448		status = "okay";
449		clock-frequency = <100000>;
450
451		/* SGTL5000 audio codec */
452		sgtl5000: codec@a {
453			compatible = "fsl,sgtl5000";
454			reg = <0x0a>;
455			VDDA-supply = <&sys_3v3_reg>;
456			VDDIO-supply = <&sys_3v3_reg>;
 
 
457			clocks = <&tegra_car TEGRA30_CLK_EXTERN1>;
458		};
459
460		pmic: tps65911@2d {
461			compatible = "ti,tps65911";
462			reg = <0x2d>;
463
464			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
465			#interrupt-cells = <2>;
466			interrupt-controller;
467
468			ti,system-power-controller;
469
470			#gpio-cells = <2>;
471			gpio-controller;
472
473			vcc1-supply = <&sys_3v3_reg>;
474			vcc2-supply = <&sys_3v3_reg>;
475			vcc3-supply = <&vio_reg>;
476			vcc4-supply = <&sys_3v3_reg>;
477			vcc5-supply = <&sys_3v3_reg>;
478			vcc6-supply = <&vio_reg>;
479			vcc7-supply = <&charge_pump_5v0_reg>;
480			vccio-supply = <&sys_3v3_reg>;
481
482			regulators {
483				/* SW1: +V1.35_VDDIO_DDR */
484				vdd1_reg: vdd1 {
485					regulator-name = "vddio_ddr_1v35";
486					regulator-min-microvolt = <1350000>;
487					regulator-max-microvolt = <1350000>;
488					regulator-always-on;
489				};
490
491				/* SW2: +V1.05 */
492				vdd2_reg: vdd2 {
493					regulator-name =
494						"vdd_pexa,vdd_pexb,vdd_sata";
495					regulator-min-microvolt = <1050000>;
496					regulator-max-microvolt = <1050000>;
497				};
498
499				/* SW CTRL: +V1.0_VDD_CPU */
500				vddctrl_reg: vddctrl {
501					regulator-name = "vdd_cpu,vdd_sys";
502					regulator-min-microvolt = <1150000>;
503					regulator-max-microvolt = <1150000>;
504					regulator-always-on;
505				};
506
507				/* SWIO: +V1.8 */
508				vio_reg: vio {
509					regulator-name = "vdd_1v8_gen";
510					regulator-min-microvolt = <1800000>;
511					regulator-max-microvolt = <1800000>;
512					regulator-always-on;
513				};
514
515				/* LDO1: unused */
516
517				/*
518				 * EN_+V3.3 switching via FET:
519				 * +V3.3_AUDIO_AVDD_S, +V3.3 and +V1.8_VDD_LAN
520				 * see also v3_3 fixed supply
521				 */
522				ldo2_reg: ldo2 {
523					regulator-name = "en_3v3";
524					regulator-min-microvolt = <3300000>;
525					regulator-max-microvolt = <3300000>;
526					regulator-always-on;
527				};
528
529				/* +V1.2_CSI */
530				ldo3_reg: ldo3 {
531					regulator-name =
532						"avdd_dsi_csi,pwrdet_mipi";
533					regulator-min-microvolt = <1200000>;
534					regulator-max-microvolt = <1200000>;
535				};
536
537				/* +V1.2_VDD_RTC */
538				ldo4_reg: ldo4 {
539					regulator-name = "vdd_rtc";
540					regulator-min-microvolt = <1200000>;
541					regulator-max-microvolt = <1200000>;
542					regulator-always-on;
543				};
544
545				/*
546				 * +V2.8_AVDD_VDAC:
547				 * only required for analog RGB
548				 */
549				ldo5_reg: ldo5 {
550					regulator-name = "avdd_vdac";
551					regulator-min-microvolt = <2800000>;
552					regulator-max-microvolt = <2800000>;
553					regulator-always-on;
554				};
555
556				/*
557				 * +V1.05_AVDD_PLLE: avdd_plle should be 1.05V
558				 * but LDO6 can't set voltage in 50mV
559				 * granularity
560				 */
561				ldo6_reg: ldo6 {
562					regulator-name = "avdd_plle";
563					regulator-min-microvolt = <1100000>;
564					regulator-max-microvolt = <1100000>;
565				};
566
567				/* +V1.2_AVDD_PLL */
568				ldo7_reg: ldo7 {
569					regulator-name = "avdd_pll";
570					regulator-min-microvolt = <1200000>;
571					regulator-max-microvolt = <1200000>;
572					regulator-always-on;
573				};
574
575				/* +V1.0_VDD_DDR_HS */
576				ldo8_reg: ldo8 {
577					regulator-name = "vdd_ddr_hs";
578					regulator-min-microvolt = <1000000>;
579					regulator-max-microvolt = <1000000>;
580					regulator-always-on;
581				};
582			};
583		};
584
585		/* STMPE811 touch screen controller */
586		stmpe811@41 {
587			compatible = "st,stmpe811";
588			#address-cells = <1>;
589			#size-cells = <0>;
590			reg = <0x41>;
591			interrupts = <TEGRA_GPIO(V, 0) IRQ_TYPE_LEVEL_LOW>;
592			interrupt-parent = <&gpio>;
593			interrupt-controller;
594			id = <0>;
595			blocks = <0x5>;
596			irq-trigger = <0x1>;
 
 
 
 
 
 
 
 
597
598			stmpe_touchscreen@0 {
599				compatible = "st,stmpe-ts";
600				/* 3.25 MHz ADC clock speed */
601				st,adc-freq = <1>;
602				/* 8 sample average control */
603				st,ave-ctrl = <3>;
604				/* 7 length fractional part in z */
605				st,fraction-z = <7>;
606				/*
607				 * 50 mA typical 80 mA max touchscreen drivers
608				 * current limit value
609				 */
610				st,i-drive = <1>;
611				/* 12-bit ADC */
612				st,mod-12b = <1>;
613				/* internal ADC reference */
614				st,ref-sel = <0>;
615				/* ADC converstion time: 80 clocks */
616				st,sample-time = <4>;
617				/* 1 ms panel driver settling time */
618				st,settling = <3>;
619				/* 5 ms touch detect interrupt delay */
620				st,touch-det-delay = <5>;
621			};
 
 
 
 
 
 
622		};
623
624		/*
625		 * LM95245 temperature sensor
626		 * Note: OVERT_N directly connected to PMIC PWRDN
627		 */
628		temp-sensor@4c {
629			compatible = "national,lm95245";
630			reg = <0x4c>;
631		};
632
633		/* SW: +V1.2_VDD_CORE */
634		tps62362@60 {
635			compatible = "ti,tps62362";
636			reg = <0x60>;
637
638			regulator-name = "tps62362-vout";
639			regulator-min-microvolt = <900000>;
640			regulator-max-microvolt = <1400000>;
641			regulator-boot-on;
642			regulator-always-on;
643			ti,vsel0-state-low;
644			/* VSEL1: EN_CORE_DVFS_N low for DVFS */
645			ti,vsel1-state-low;
646		};
647	};
648
649	/* SPI4: CAN2 */
650	spi@7000da00 {
651		status = "okay";
652		spi-max-frequency = <10000000>;
653
654		can@1 {
655			compatible = "microchip,mcp2515";
656			reg = <1>;
657			clocks = <&clk16m>;
658			interrupt-parent = <&gpio>;
659			interrupts = <TEGRA_GPIO(W, 3) IRQ_TYPE_EDGE_RISING>;
660			spi-max-frequency = <10000000>;
661		};
662	};
663
664	/* SPI6: CAN1 */
665	spi@7000de00 {
666		status = "okay";
667		spi-max-frequency = <10000000>;
668
669		can@0 {
670			compatible = "microchip,mcp2515";
671			reg = <0>;
672			clocks = <&clk16m>;
673			interrupt-parent = <&gpio>;
674			interrupts = <TEGRA_GPIO(W, 2) IRQ_TYPE_EDGE_RISING>;
675			spi-max-frequency = <10000000>;
676		};
677	};
678
679	pmc@7000e400 {
680		nvidia,invert-interrupt;
681		nvidia,suspend-mode = <1>;
682		nvidia,cpu-pwr-good-time = <5000>;
683		nvidia,cpu-pwr-off-time = <5000>;
684		nvidia,core-pwr-good-time = <3845 3845>;
685		nvidia,core-pwr-off-time = <0>;
686		nvidia,core-power-req-active-high;
687		nvidia,sys-clock-req-active-high;
 
 
 
 
 
 
 
 
 
 
 
 
688	};
689
690	ahub@70080000 {
691		i2s@70080500 {
692			status = "okay";
693		};
694	};
695
696	/* eMMC */
697	sdhci@78000600 {
698		status = "okay";
699		bus-width = <8>;
700		non-removable;
 
 
 
701	};
702
703	clocks {
704		compatible = "simple-bus";
705		#address-cells = <1>;
706		#size-cells = <0>;
 
707
708		clk32k_in: clk@0 {
709			compatible = "fixed-clock";
710			reg = <0>;
711			#clock-cells = <0>;
712			clock-frequency = <32768>;
713		};
714
715		clk16m: clk@1 {
716			compatible = "fixed-clock";
717			reg = <1>;
718			#clock-cells = <0>;
719			clock-frequency = <16000000>;
720			clock-output-names = "clk16m";
721		};
 
722	};
723
724	regulators {
725		compatible = "simple-bus";
726		#address-cells = <1>;
727		#size-cells = <0>;
728
729		avdd_hdmi_pll_1v8_reg: regulator@100 {
730			compatible = "regulator-fixed";
731			reg = <100>;
732			regulator-name = "+V1.8_AVDD_HDMI_PLL";
733			regulator-min-microvolt = <1800000>;
734			regulator-max-microvolt = <1800000>;
735			enable-active-high;
736			gpio = <&pmic 6 GPIO_ACTIVE_HIGH>;
737			vin-supply = <&vio_reg>;
738		};
739
740		sys_3v3_reg: regulator@101 {
741			compatible = "regulator-fixed";
742			reg = <101>;
743			regulator-name = "3v3";
744			regulator-min-microvolt = <3300000>;
745			regulator-max-microvolt = <3300000>;
746			regulator-always-on;
747		};
748
749		avdd_hdmi_3v3_reg: regulator@102 {
750			compatible = "regulator-fixed";
751			reg = <102>;
752			regulator-name = "+V3.3_AVDD_HDMI";
753			regulator-min-microvolt = <3300000>;
754			regulator-max-microvolt = <3300000>;
755			enable-active-high;
756			gpio = <&pmic 6 GPIO_ACTIVE_HIGH>;
757			vin-supply = <&sys_3v3_reg>;
758		};
759
760		charge_pump_5v0_reg: regulator@103 {
761			compatible = "regulator-fixed";
762			reg = <103>;
763			regulator-name = "5v0";
764			regulator-min-microvolt = <5000000>;
765			regulator-max-microvolt = <5000000>;
766			regulator-always-on;
767		};
 
 
 
768	};
769
770	sound {
771		compatible = "toradex,tegra-audio-sgtl5000-apalis_t30",
772			     "nvidia,tegra-audio-sgtl5000";
773		nvidia,model = "Toradex Apalis T30";
774		nvidia,audio-routing =
775			"Headphone Jack", "HP_OUT",
776			"LINE_IN", "Line In Jack",
777			"MIC_IN", "Mic Jack";
778		nvidia,i2s-controller = <&tegra_i2s2>;
779		nvidia,audio-codec = <&sgtl5000>;
780		clocks = <&tegra_car TEGRA30_CLK_PLL_A>,
781			 <&tegra_car TEGRA30_CLK_PLL_A_OUT0>,
782			 <&tegra_car TEGRA30_CLK_EXTERN1>;
783		clock-names = "pll_a", "pll_a_out0", "mclk";
 
 
 
 
 
 
784	};
785};
v5.9
   1// SPDX-License-Identifier: GPL-2.0
   2#include "tegra30.dtsi"
   3
   4/*
   5 * Toradex Apalis T30 Module Device Tree
   6 * Compatible for Revisions 1GB: V1.0A; 2GB: V1.0B, V1.0C, V1.0E
 
   7 */
   8/ {
   9	memory@80000000 {
  10		reg = <0x80000000 0x40000000>;
  11	};
  12
  13	pcie@3000 {
  14		status = "okay";
  15		avdd-pexa-supply = <&vdd2_reg>;
 
  16		avdd-pexb-supply = <&vdd2_reg>;
 
  17		avdd-pex-pll-supply = <&vdd2_reg>;
  18		avdd-plle-supply = <&ldo6_reg>;
  19		hvdd-pex-supply = <&reg_module_3v3>;
  20		vddio-pex-ctl-supply = <&reg_module_3v3>;
  21		vdd-pexa-supply = <&vdd2_reg>;
  22		vdd-pexb-supply = <&vdd2_reg>;
  23
  24		/* Apalis type specific */
  25		pci@1,0 {
  26			nvidia,num-lanes = <4>;
  27		};
  28
  29		/* Apalis PCIe */
  30		pci@2,0 {
  31			nvidia,num-lanes = <1>;
  32		};
  33
  34		/* I210/I211 Gigabit Ethernet Controller (on-module) */
  35		pci@3,0 {
  36			status = "okay";
  37			nvidia,num-lanes = <1>;
  38
  39			ethernet@0,0 {
  40				reg = <0 0 0 0 0>;
  41				local-mac-address = [00 00 00 00 00 00];
  42			};
  43		};
  44	};
  45
  46	host1x@50000000 {
  47		hdmi@54280000 {
  48			nvidia,ddc-i2c-bus = <&hdmi_ddc>;
 
 
  49			nvidia,hpd-gpio =
  50				<&gpio TEGRA_GPIO(N, 7) GPIO_ACTIVE_HIGH>;
  51			pll-supply = <&reg_1v8_avdd_hdmi_pll>;
  52			vdd-supply = <&reg_3v3_avdd_hdmi>;
  53		};
  54	};
  55
  56	pinmux@70000868 {
  57		pinctrl-names = "default";
  58		pinctrl-0 = <&state_default>;
  59
  60		state_default: pinmux {
  61			/* Analogue Audio (On-module) */
  62			clk1-out-pw4 {
  63				nvidia,pins = "clk1_out_pw4";
  64				nvidia,function = "extperiph1";
  65				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
  66				nvidia,tristate = <TEGRA_PIN_DISABLE>;
  67				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
  68			};
  69			dap3-fs-pp0 {
  70				nvidia,pins = "dap3_fs_pp0",
  71					      "dap3_sclk_pp3",
  72					      "dap3_din_pp1",
  73					      "dap3_dout_pp2";
  74				nvidia,function = "i2s2";
  75				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
  76				nvidia,tristate = <TEGRA_PIN_DISABLE>;
  77			};
  78
  79			/* Apalis BKL1_ON */
  80			pv2 {
  81				nvidia,pins = "pv2";
  82				nvidia,function = "rsvd4";
  83				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
  84				nvidia,tristate = <TEGRA_PIN_DISABLE>;
  85				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
  86			};
  87
  88			/* Apalis BKL1_PWM */
  89			uart3-rts-n-pc0 {
  90				nvidia,pins = "uart3_rts_n_pc0";
  91				nvidia,function = "pwm0";
  92				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
  93				nvidia,tristate = <TEGRA_PIN_DISABLE>;
  94				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
  95			};
  96			/* BKL1_PWM_EN#, disable TPS65911 PMIC PWM backlight */
  97			uart3-cts-n-pa1 {
  98				nvidia,pins = "uart3_cts_n_pa1";
  99				nvidia,function = "rsvd2";
 100				nvidia,pull = <TEGRA_PIN_PULL_UP>;
 101				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 102				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 103			};
 104
 105			/* Apalis CAN1 on SPI6 */
 106			spi2-cs0-n-px3 {
 107				nvidia,pins = "spi2_cs0_n_px3",
 108					      "spi2_miso_px1",
 109					      "spi2_mosi_px0",
 110					      "spi2_sck_px2";
 111				nvidia,function = "spi6";
 112				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 113				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 114			};
 115			/* CAN_INT1 */
 116			spi2-cs1-n-pw2 {
 117				nvidia,pins = "spi2_cs1_n_pw2";
 118				nvidia,function = "spi3";
 119				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 120				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 121				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 122			};
 123
 124			/* Apalis CAN2 on SPI4 */
 125			gmi-a16-pj7 {
 126				nvidia,pins = "gmi_a16_pj7",
 127					      "gmi_a17_pb0",
 128					      "gmi_a18_pb1",
 129					      "gmi_a19_pk7";
 130				nvidia,function = "spi4";
 131				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 132				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 133				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 134			};
 135			/* CAN_INT2 */
 136			spi2-cs2-n-pw3 {
 137				nvidia,pins = "spi2_cs2_n_pw3";
 138				nvidia,function = "spi3";
 139				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 140				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 141				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 142			};
 143
 144			/* Apalis Digital Audio */
 145			clk1-req-pee2 {
 146				nvidia,pins = "clk1_req_pee2";
 147				nvidia,function = "hda";
 148				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 149				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 150			};
 151			clk2-out-pw5 {
 152				nvidia,pins = "clk2_out_pw5";
 153				nvidia,function = "extperiph2";
 154				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 155				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 156				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 157			};
 158			dap1-fs-pn0 {
 159				nvidia,pins = "dap1_fs_pn0",
 160					      "dap1_din_pn1",
 161					      "dap1_dout_pn2",
 162					      "dap1_sclk_pn3";
 163				nvidia,function = "hda";
 164				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 165				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 166			};
 167
 168			/* Apalis GPIO */
 169			kb-col0-pq0 {
 170				nvidia,pins = "kb_col0_pq0",
 171					      "kb_col1_pq1",
 172					      "kb_row10_ps2",
 173					      "kb_row11_ps3",
 174					      "kb_row12_ps4",
 175					      "kb_row13_ps5",
 176					      "kb_row14_ps6",
 177					      "kb_row15_ps7";
 178				nvidia,function = "kbc";
 179				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 180				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 181				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 182			};
 183			/* Multiplexed and therefore disabled */
 184			owr {
 185				nvidia,pins = "owr";
 186				nvidia,function = "rsvd3";
 187				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
 188				nvidia,tristate = <TEGRA_PIN_ENABLE>;
 189				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 190			};
 191
 192			/* Apalis HDMI1 */
 193			hdmi-cec-pee3 {
 194				nvidia,pins = "hdmi_cec_pee3";
 195				nvidia,function = "cec";
 196				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 197				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 198				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 199				nvidia,open-drain = <TEGRA_PIN_DISABLE>;
 200			};
 201			hdmi-int-pn7 {
 202				nvidia,pins = "hdmi_int_pn7";
 203				nvidia,function = "hdmi";
 204				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 205				nvidia,tristate = <TEGRA_PIN_ENABLE>;
 206				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 207			};
 208
 209			/* Apalis I2C1 */
 210			gen1-i2c-scl-pc4 {
 211				nvidia,pins = "gen1_i2c_scl_pc4",
 212					      "gen1_i2c_sda_pc5";
 213				nvidia,function = "i2c1";
 214				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 215				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 216				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 217				nvidia,open-drain = <TEGRA_PIN_ENABLE>;
 218			};
 219
 220			/* Apalis I2C2 (DDC) */
 221			ddc-scl-pv4 {
 222				nvidia,pins = "ddc_scl_pv4",
 223					      "ddc_sda_pv5";
 224				nvidia,function = "i2c4";
 225				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 226				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 227				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 228			};
 229
 230			/* Apalis I2C3 (CAM) */
 231			cam-i2c-scl-pbb1 {
 232				nvidia,pins = "cam_i2c_scl_pbb1",
 233					      "cam_i2c_sda_pbb2";
 234				nvidia,function = "i2c3";
 235				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 236				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 237				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 
 238				nvidia,open-drain = <TEGRA_PIN_ENABLE>;
 239			};
 240
 241			/* Apalis LCD1 */
 242			lcd-d0-pe0 {
 243				nvidia,pins = "lcd_d0_pe0",
 244					      "lcd_d1_pe1",
 245					      "lcd_d2_pe2",
 246					      "lcd_d3_pe3",
 247					      "lcd_d4_pe4",
 248					      "lcd_d5_pe5",
 249					      "lcd_d6_pe6",
 250					      "lcd_d7_pe7",
 251					      "lcd_d8_pf0",
 252					      "lcd_d9_pf1",
 253					      "lcd_d10_pf2",
 254					      "lcd_d11_pf3",
 255					      "lcd_d12_pf4",
 256					      "lcd_d13_pf5",
 257					      "lcd_d14_pf6",
 258					      "lcd_d15_pf7",
 259					      "lcd_d16_pm0",
 260					      "lcd_d17_pm1",
 261					      "lcd_d18_pm2",
 262					      "lcd_d19_pm3",
 263					      "lcd_d20_pm4",
 264					      "lcd_d21_pm5",
 265					      "lcd_d22_pm6",
 266					      "lcd_d23_pm7",
 267					      "lcd_de_pj1",
 268					      "lcd_hsync_pj3",
 269					      "lcd_pclk_pb3",
 270					      "lcd_vsync_pj4";
 271				nvidia,function = "displaya";
 272				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 273				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 274				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 275			};
 276
 277			/* Apalis MMC1 */
 278			sdmmc3-clk-pa6 {
 279				nvidia,pins = "sdmmc3_clk_pa6";
 
 280				nvidia,function = "sdmmc3";
 281				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 282				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 283			};
 284			sdmmc3-dat0-pb7 {
 285				nvidia,pins = "sdmmc3_cmd_pa7",
 286					      "sdmmc3_dat0_pb7",
 287					      "sdmmc3_dat1_pb6",
 288					      "sdmmc3_dat2_pb5",
 289					      "sdmmc3_dat3_pb4",
 290					      "sdmmc3_dat4_pd1",
 291					      "sdmmc3_dat5_pd0",
 292					      "sdmmc3_dat6_pd3",
 293					      "sdmmc3_dat7_pd4";
 294				nvidia,function = "sdmmc3";
 295				nvidia,pull = <TEGRA_PIN_PULL_UP>;
 296				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 297			};
 298			/* Apalis MMC1_CD# */
 299			pv3 {
 300				nvidia,pins = "pv3";
 301				nvidia,function = "rsvd2";
 302				nvidia,pull = <TEGRA_PIN_PULL_UP>;
 303				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 304				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 305			};
 306
 307			/* Apalis Parallel Camera */
 308			cam-mclk-pcc0 {
 309				nvidia,pins = "cam_mclk_pcc0";
 310				nvidia,function = "vi_alt3";
 311				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 312				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 313				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 314			};
 315			vi-vsync-pd6 {
 316				nvidia,pins = "vi_d0_pt4",
 317					      "vi_d1_pd5",
 318					      "vi_d2_pl0",
 319					      "vi_d3_pl1",
 320					      "vi_d4_pl2",
 321					      "vi_d5_pl3",
 322					      "vi_d6_pl4",
 323					      "vi_d7_pl5",
 324					      "vi_d8_pl6",
 325					      "vi_d9_pl7",
 326					      "vi_d10_pt2",
 327					      "vi_d11_pt3",
 328					      "vi_hsync_pd7",
 329					      "vi_pclk_pt0",
 330					      "vi_vsync_pd6";
 331				nvidia,function = "vi";
 332				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 333				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 334				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 335			};
 336			/* Multiplexed and therefore disabled */
 337			kb-col2-pq2 {
 338				nvidia,pins = "kb_col2_pq2",
 339					      "kb_col3_pq3",
 340					      "kb_col4_pq4",
 341					      "kb_row4_pr4";
 342				nvidia,function = "rsvd4";
 343				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
 344				nvidia,tristate = <TEGRA_PIN_ENABLE>;
 345				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 346			};
 347			kb-row0-pr0 {
 348				nvidia,pins = "kb_row0_pr0",
 349					      "kb_row1_pr1",
 350					      "kb_row2_pr2",
 351					      "kb_row3_pr3";
 352				nvidia,function = "rsvd3";
 353				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
 354				nvidia,tristate = <TEGRA_PIN_ENABLE>;
 355				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 356			};
 357			kb-row5-pr5 {
 358				nvidia,pins = "kb_row5_pr5",
 359					      "kb_row6_pr6",
 360					      "kb_row7_pr7";
 361				nvidia,function = "kbc";
 362				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
 363				nvidia,tristate = <TEGRA_PIN_ENABLE>;
 364				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 365			};
 366			/*
 367			 * VI level-shifter direction
 368			 * (pull-down => default direction input)
 369			 */
 370			vi-mclk-pt1 {
 371				nvidia,pins = "vi_mclk_pt1";
 372				nvidia,function = "vi_alt3";
 373				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
 374				nvidia,tristate = <TEGRA_PIN_ENABLE>;
 375				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 376			};
 377
 378			/* Apalis PWM1 */
 379			pu6 {
 380				nvidia,pins = "pu6";
 381				nvidia,function = "pwm3";
 382				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 383				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 384			};
 385
 386			/* Apalis PWM2 */
 387			pu5 {
 388				nvidia,pins = "pu5";
 389				nvidia,function = "pwm2";
 390				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 391				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 392			};
 393
 394			/* Apalis PWM3 */
 395			pu4 {
 396				nvidia,pins = "pu4";
 397				nvidia,function = "pwm1";
 398				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 399				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 400			};
 401
 402			/* Apalis PWM4 */
 403			pu3 {
 404				nvidia,pins = "pu3";
 405				nvidia,function = "pwm0";
 406				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 407				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 408			};
 409
 410			/* Apalis RESET_MOCI# */
 411			gmi-rst-n-pi4 {
 412				nvidia,pins = "gmi_rst_n_pi4";
 413				nvidia,function = "gmi";
 414				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 415				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 416			};
 417
 418			/* Apalis SATA1_ACT# */
 419			pex-l0-prsnt-n-pdd0 {
 420				nvidia,pins = "pex_l0_prsnt_n_pdd0";
 421				nvidia,function = "rsvd3";
 422				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 423				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 424				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 425			};
 426
 427			/* Apalis SD1 */
 428			sdmmc1-clk-pz0 {
 429				nvidia,pins = "sdmmc1_clk_pz0";
 430				nvidia,function = "sdmmc1";
 431				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 432				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 433			};
 434			sdmmc1-cmd-pz1 {
 435				nvidia,pins = "sdmmc1_cmd_pz1",
 436					      "sdmmc1_dat0_py7",
 437					      "sdmmc1_dat1_py6",
 438					      "sdmmc1_dat2_py5",
 439					      "sdmmc1_dat3_py4";
 440				nvidia,function = "sdmmc1";
 441				nvidia,pull = <TEGRA_PIN_PULL_UP>;
 442				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 443			};
 444			/* Apalis SD1_CD# */
 445			clk2-req-pcc5 {
 446				nvidia,pins = "clk2_req_pcc5";
 447				nvidia,function = "rsvd2";
 448				nvidia,pull = <TEGRA_PIN_PULL_UP>;
 449				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 450				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 451			};
 452
 453			/* Apalis SPDIF1 */
 454			spdif-out-pk5 {
 455				nvidia,pins = "spdif_out_pk5",
 456					      "spdif_in_pk6";
 457				nvidia,function = "spdif";
 458				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 459				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 460				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 461			};
 462
 463			/* Apalis SPI1 */
 464			spi1-sck-px5 {
 465				nvidia,pins = "spi1_sck_px5",
 466					      "spi1_mosi_px4",
 467					      "spi1_miso_px7",
 468					      "spi1_cs0_n_px6";
 469				nvidia,function = "spi1";
 470				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 471				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 472			};
 473
 474			/* Apalis SPI2 */
 475			lcd-sck-pz4 {
 476				nvidia,pins = "lcd_sck_pz4",
 477					      "lcd_sdout_pn5",
 478					      "lcd_sdin_pz2",
 479					      "lcd_cs0_n_pn4";
 480				nvidia,function = "spi5";
 481				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 482				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 483			};
 484
 485			/*
 486			 * Apalis TS (Low-speed type specific)
 487			 * pins may be used as GPIOs
 488			 */
 489			kb-col5-pq5 {
 490				nvidia,pins = "kb_col5_pq5";
 491				nvidia,function = "rsvd4";
 492				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 493				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 494				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 495			};
 496			kb-col6-pq6 {
 497				nvidia,pins = "kb_col6_pq6",
 498					      "kb_col7_pq7",
 499					      "kb_row8_ps0",
 500					      "kb_row9_ps1";
 501				nvidia,function = "kbc";
 502				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 503				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 504				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 505			};
 506
 507			/* Apalis UART1 */
 508			ulpi-data0 {
 509				nvidia,pins = "ulpi_data0_po1",
 510					      "ulpi_data1_po2",
 511					      "ulpi_data2_po3",
 512					      "ulpi_data3_po4",
 513					      "ulpi_data4_po5",
 514					      "ulpi_data5_po6",
 515					      "ulpi_data6_po7",
 516					      "ulpi_data7_po0";
 517				nvidia,function = "uarta";
 518				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 519				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 520			};
 521
 522			/* Apalis UART2 */
 523			ulpi-clk-py0 {
 524				nvidia,pins = "ulpi_clk_py0",
 525					      "ulpi_dir_py1",
 526					      "ulpi_nxt_py2",
 527					      "ulpi_stp_py3";
 528				nvidia,function = "uartd";
 529				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 530				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 531			};
 532
 533			/* Apalis UART3 */
 534			uart2-rxd-pc3 {
 535				nvidia,pins = "uart2_rxd_pc3",
 536					      "uart2_txd_pc2";
 537				nvidia,function = "uartb";
 538				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 539				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 540			};
 541
 542			/* Apalis UART4 */
 543			uart3-rxd-pw7 {
 544				nvidia,pins = "uart3_rxd_pw7",
 545					      "uart3_txd_pw6";
 546				nvidia,function = "uartc";
 547				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 548				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 549			};
 550
 551			/* Apalis USBH_EN */
 552			pex-l0-rst-n-pdd1 {
 553				nvidia,pins = "pex_l0_rst_n_pdd1";
 554				nvidia,function = "rsvd3";
 555				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 556				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 557				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 558			};
 559
 560			/* Apalis USBH_OC# */
 561			pex-l0-clkreq-n-pdd2 {
 562				nvidia,pins = "pex_l0_clkreq_n_pdd2";
 563				nvidia,function = "rsvd3";
 564				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 565				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 566				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 567			};
 568
 569			/* Apalis USBO1_EN */
 570			gen2-i2c-scl-pt5 {
 571				nvidia,pins = "gen2_i2c_scl_pt5";
 572				nvidia,function = "rsvd4";
 573				nvidia,open-drain = <TEGRA_PIN_DISABLE>;
 574				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 575				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 576			};
 577
 578			/* Apalis USBO1_OC# */
 579			gen2-i2c-sda-pt6 {
 580				nvidia,pins = "gen2_i2c_sda_pt6";
 581				nvidia,function = "rsvd4";
 582				nvidia,open-drain = <TEGRA_PIN_DISABLE>;
 583				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 584				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 585				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 586			};
 587
 588			/* Apalis VGA1 not supported and therefore disabled */
 589			crt-hsync-pv6 {
 590				nvidia,pins = "crt_hsync_pv6",
 591					      "crt_vsync_pv7";
 592				nvidia,function = "rsvd2";
 593				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
 594				nvidia,tristate = <TEGRA_PIN_ENABLE>;
 595				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 596			};
 597
 598			/* Apalis WAKE1_MICO */
 599			pv1 {
 600				nvidia,pins = "pv1";
 601				nvidia,function = "rsvd1";
 602				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 603				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 604				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 605			};
 606
 607			/* eMMC (On-module) */
 608			sdmmc4-clk-pcc4 {
 609				nvidia,pins = "sdmmc4_clk_pcc4",
 610					      "sdmmc4_cmd_pt7",
 611					      "sdmmc4_rst_n_pcc3";
 612				nvidia,function = "sdmmc4";
 613				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 614				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 615				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 616			};
 617			sdmmc4-dat0-paa0 {
 618				nvidia,pins = "sdmmc4_dat0_paa0",
 619					      "sdmmc4_dat1_paa1",
 620					      "sdmmc4_dat2_paa2",
 621					      "sdmmc4_dat3_paa3",
 622					      "sdmmc4_dat4_paa4",
 623					      "sdmmc4_dat5_paa5",
 624					      "sdmmc4_dat6_paa6",
 625					      "sdmmc4_dat7_paa7";
 626				nvidia,function = "sdmmc4";
 627				nvidia,pull = <TEGRA_PIN_PULL_UP>;
 628				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 629				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 630			};
 631
 632			/* LAN i210/i211 DEV_OFF_N, PE_RST_N (On-module) */
 633			pex-l2-prsnt-n-pdd7 {
 634				nvidia,pins = "pex_l2_prsnt_n_pdd7",
 635					      "pex_l2_rst_n_pcc6";
 636				nvidia,function = "pcie";
 637				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 638				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 639				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 640			};
 641			/* LAN i210/i211 PE_WAKE_N, SDP3 (On-module) */
 642			pex-wake-n-pdd3 {
 643				nvidia,pins = "pex_wake_n_pdd3",
 644					      "pex_l2_clkreq_n_pcc7";
 645				nvidia,function = "pcie";
 646				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 647				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 648				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 649			};
 650			/* LAN i210/i211 SMB_ALERT_N (On-module) */
 651			sys-clk-req-pz5 {
 652				nvidia,pins = "sys_clk_req_pz5";
 653				nvidia,function = "rsvd2";
 654				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 655				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 656				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 657			};
 658
 659			/* LVDS Transceiver Configuration */
 660			pbb0 {
 661				nvidia,pins = "pbb0",
 662					      "pbb7",
 663					      "pcc1",
 664					      "pcc2";
 665				nvidia,function = "rsvd2";
 666				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 667				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 668				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 
 669			};
 670			pbb3 {
 671				nvidia,pins = "pbb3",
 672					      "pbb4",
 673					      "pbb5",
 674					      "pbb6";
 675				nvidia,function = "displayb";
 676				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 677				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 678				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 679			};
 680
 681			/* Not connected and therefore disabled */
 682			clk-32k-out-pa0 {
 683				nvidia,pins = "clk3_out_pee0",
 684					      "clk3_req_pee1",
 685					      "clk_32k_out_pa0",
 686					      "dap4_din_pp5",
 687					      "dap4_dout_pp6",
 688					      "dap4_fs_pp4",
 689					      "dap4_sclk_pp7";
 690				nvidia,function = "rsvd2";
 691				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
 692				nvidia,tristate = <TEGRA_PIN_ENABLE>;
 693				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 694			};
 695			dap2-fs-pa2 {
 696				nvidia,pins = "dap2_fs_pa2",
 697					      "dap2_sclk_pa3",
 698					      "dap2_din_pa4",
 699					      "dap2_dout_pa5",
 700					      "lcd_dc0_pn6",
 701					      "lcd_m1_pw1",
 702					      "lcd_pwr1_pc1",
 703					      "pex_l1_clkreq_n_pdd6",
 704					      "pex_l1_prsnt_n_pdd4",
 705					      "pex_l1_rst_n_pdd5";
 706				nvidia,function = "rsvd3";
 707				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
 708				nvidia,tristate = <TEGRA_PIN_ENABLE>;
 709				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 710			};
 711			gmi-ad0-pg0 {
 712				nvidia,pins = "gmi_ad0_pg0",
 713					      "gmi_ad2_pg2",
 714					      "gmi_ad3_pg3",
 715					      "gmi_ad4_pg4",
 716					      "gmi_ad5_pg5",
 717					      "gmi_ad6_pg6",
 718					      "gmi_ad7_pg7",
 719					      "gmi_ad8_ph0",
 720					      "gmi_ad9_ph1",
 721					      "gmi_ad10_ph2",
 722					      "gmi_ad11_ph3",
 723					      "gmi_ad12_ph4",
 724					      "gmi_ad13_ph5",
 725					      "gmi_ad14_ph6",
 726					      "gmi_ad15_ph7",
 727					      "gmi_adv_n_pk0",
 728					      "gmi_clk_pk1",
 729					      "gmi_cs4_n_pk2",
 730					      "gmi_cs2_n_pk3",
 731					      "gmi_dqs_pi2",
 732					      "gmi_iordy_pi5",
 733					      "gmi_oe_n_pi1",
 734					      "gmi_wait_pi7",
 735					      "gmi_wr_n_pi0",
 736					      "lcd_cs1_n_pw0",
 737					      "pu0",
 738					      "pu1",
 739					      "pu2";
 740				nvidia,function = "rsvd4";
 741				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
 742				nvidia,tristate = <TEGRA_PIN_ENABLE>;
 743				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 744			};
 745			gmi-cs0-n-pj0 {
 746				nvidia,pins = "gmi_cs0_n_pj0",
 747					      "gmi_cs1_n_pj2",
 748					      "gmi_cs3_n_pk4";
 749				nvidia,function = "rsvd1";
 750				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
 751				nvidia,tristate = <TEGRA_PIN_ENABLE>;
 752				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 753			};
 754			gmi-cs6-n-pi3 {
 755				nvidia,pins = "gmi_cs6_n_pi3";
 756				nvidia,function = "sata";
 757				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
 758				nvidia,tristate = <TEGRA_PIN_ENABLE>;
 759				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 760			};
 761			gmi-cs7-n-pi6 {
 762				nvidia,pins = "gmi_cs7_n_pi6";
 763				nvidia,function = "gmi_alt";
 764				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
 765				nvidia,tristate = <TEGRA_PIN_ENABLE>;
 766				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 767			};
 768			lcd-pwr0-pb2 {
 769				nvidia,pins = "lcd_pwr0_pb2",
 770					      "lcd_pwr2_pc6",
 771					      "lcd_wr_n_pz3";
 772				nvidia,function = "hdcp";
 773				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
 774				nvidia,tristate = <TEGRA_PIN_ENABLE>;
 775				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 776			};
 777			uart2-cts-n-pj5 {
 778				nvidia,pins = "uart2_cts_n_pj5",
 779					      "uart2_rts_n_pj6";
 780				nvidia,function = "gmi";
 781				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
 782				nvidia,tristate = <TEGRA_PIN_ENABLE>;
 783				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 784			};
 785
 786			/* Power I2C (On-module) */
 787			pwr-i2c-scl-pz6 {
 788				nvidia,pins = "pwr_i2c_scl_pz6",
 789					      "pwr_i2c_sda_pz7";
 790				nvidia,function = "i2cpwr";
 791				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 792				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 793				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 
 794				nvidia,open-drain = <TEGRA_PIN_ENABLE>;
 795			};
 796
 797			/*
 798			 * THERMD_ALERT#, unlatched I2C address pin of LM95245
 799			 * temperature sensor therefore requires disabling for
 800			 * now
 801			 */
 802			lcd-dc1-pd2 {
 803				nvidia,pins = "lcd_dc1_pd2";
 804				nvidia,function = "rsvd3";
 805				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
 806				nvidia,tristate = <TEGRA_PIN_ENABLE>;
 807				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
 808			};
 809
 810			/* TOUCH_PEN_INT# (On-module) */
 811			pv0 {
 812				nvidia,pins = "pv0";
 813				nvidia,function = "rsvd1";
 814				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
 815				nvidia,tristate = <TEGRA_PIN_DISABLE>;
 816				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 817			};
 818		};
 819	};
 820
 821	serial@70006040 {
 822		compatible = "nvidia,tegra30-hsuart";
 823	};
 824
 825	serial@70006200 {
 826		compatible = "nvidia,tegra30-hsuart";
 827	};
 828
 829	serial@70006300 {
 830		compatible = "nvidia,tegra30-hsuart";
 831	};
 832
 833	hdmi_ddc: i2c@7000c700 {
 834		clock-frequency = <10000>;
 835	};
 836
 837	/*
 838	 * PWR_I2C: power I2C to audio codec, PMIC, temperature sensor and
 839	 * touch screen controller
 840	 */
 841	i2c@7000d000 {
 842		status = "okay";
 843		clock-frequency = <100000>;
 844
 845		/* SGTL5000 audio codec */
 846		sgtl5000: codec@a {
 847			compatible = "fsl,sgtl5000";
 848			reg = <0x0a>;
 849			#sound-dai-cells = <0>;
 850			VDDA-supply = <&reg_module_3v3_audio>;
 851			VDDD-supply = <&reg_1v8_vio>;
 852			VDDIO-supply = <&reg_module_3v3>;
 853			clocks = <&tegra_car TEGRA30_CLK_EXTERN1>;
 854		};
 855
 856		pmic: pmic@2d {
 857			compatible = "ti,tps65911";
 858			reg = <0x2d>;
 859
 860			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
 861			#interrupt-cells = <2>;
 862			interrupt-controller;
 863
 864			ti,system-power-controller;
 865
 866			#gpio-cells = <2>;
 867			gpio-controller;
 868
 869			vcc1-supply = <&reg_module_3v3>;
 870			vcc2-supply = <&reg_module_3v3>;
 871			vcc3-supply = <&reg_1v8_vio>;
 872			vcc4-supply = <&reg_module_3v3>;
 873			vcc5-supply = <&reg_module_3v3>;
 874			vcc6-supply = <&reg_1v8_vio>;
 875			vcc7-supply = <&reg_5v0_charge_pump>;
 876			vccio-supply = <&reg_module_3v3>;
 877
 878			regulators {
 
 879				vdd1_reg: vdd1 {
 880					regulator-name = "+V1.35_VDDIO_DDR";
 881					regulator-min-microvolt = <1350000>;
 882					regulator-max-microvolt = <1350000>;
 883					regulator-always-on;
 884				};
 885
 
 886				vdd2_reg: vdd2 {
 887					regulator-name = "+V1.05";
 
 888					regulator-min-microvolt = <1050000>;
 889					regulator-max-microvolt = <1050000>;
 890				};
 891
 
 892				vddctrl_reg: vddctrl {
 893					regulator-name = "+V1.0_VDD_CPU";
 894					regulator-min-microvolt = <1150000>;
 895					regulator-max-microvolt = <1150000>;
 896					regulator-always-on;
 897				};
 898
 899				reg_1v8_vio: vio {
 900					regulator-name = "+V1.8";
 
 901					regulator-min-microvolt = <1800000>;
 902					regulator-max-microvolt = <1800000>;
 903					regulator-always-on;
 904				};
 905
 906				/* LDO1: unused */
 907
 908				/*
 909				 * EN_+V3.3 switching via FET:
 910				 * +V3.3_AUDIO_AVDD_S, +V3.3
 911				 * see also +V3.3 fixed supply
 912				 */
 913				ldo2_reg: ldo2 {
 914					regulator-name = "EN_+V3.3";
 915					regulator-min-microvolt = <3300000>;
 916					regulator-max-microvolt = <3300000>;
 917					regulator-always-on;
 918				};
 919
 
 920				ldo3_reg: ldo3 {
 921					regulator-name = "+V1.2_CSI";
 
 922					regulator-min-microvolt = <1200000>;
 923					regulator-max-microvolt = <1200000>;
 924				};
 925
 
 926				ldo4_reg: ldo4 {
 927					regulator-name = "+V1.2_VDD_RTC";
 928					regulator-min-microvolt = <1200000>;
 929					regulator-max-microvolt = <1200000>;
 930					regulator-always-on;
 931				};
 932
 933				/*
 934				 * +V2.8_AVDD_VDAC:
 935				 * only required for (unsupported) analog RGB
 936				 */
 937				ldo5_reg: ldo5 {
 938					regulator-name = "+V2.8_AVDD_VDAC";
 939					regulator-min-microvolt = <2800000>;
 940					regulator-max-microvolt = <2800000>;
 941					regulator-always-on;
 942				};
 943
 944				/*
 945				 * +V1.05_AVDD_PLLE: avdd_plle should be 1.05V
 946				 * but LDO6 can't set voltage in 50mV
 947				 * granularity
 948				 */
 949				ldo6_reg: ldo6 {
 950					regulator-name = "+V1.05_AVDD_PLLE";
 951					regulator-min-microvolt = <1100000>;
 952					regulator-max-microvolt = <1100000>;
 953				};
 954
 
 955				ldo7_reg: ldo7 {
 956					regulator-name = "+V1.2_AVDD_PLL";
 957					regulator-min-microvolt = <1200000>;
 958					regulator-max-microvolt = <1200000>;
 959					regulator-always-on;
 960				};
 961
 
 962				ldo8_reg: ldo8 {
 963					regulator-name = "+V1.0_VDD_DDR_HS";
 964					regulator-min-microvolt = <1000000>;
 965					regulator-max-microvolt = <1000000>;
 966					regulator-always-on;
 967				};
 968			};
 969		};
 970
 971		/* STMPE811 touch screen controller */
 972		touchscreen@41 {
 973			compatible = "st,stmpe811";
 
 
 974			reg = <0x41>;
 975			irq-gpio = <&gpio TEGRA_GPIO(V, 0) IRQ_TYPE_LEVEL_LOW>;
 
 976			interrupt-controller;
 977			id = <0>;
 978			blocks = <0x5>;
 979			irq-trigger = <0x1>;
 980			/* 3.25 MHz ADC clock speed */
 981			st,adc-freq = <1>;
 982			/* 12-bit ADC */
 983			st,mod-12b = <1>;
 984			/* internal ADC reference */
 985			st,ref-sel = <0>;
 986			/* ADC converstion time: 80 clocks */
 987			st,sample-time = <4>;
 988
 989			stmpe_touchscreen {
 990				compatible = "st,stmpe-ts";
 
 
 991				/* 8 sample average control */
 992				st,ave-ctrl = <3>;
 993				/* 7 length fractional part in z */
 994				st,fraction-z = <7>;
 995				/*
 996				 * 50 mA typical 80 mA max touchscreen drivers
 997				 * current limit value
 998				 */
 999				st,i-drive = <1>;
 
 
 
 
 
 
1000				/* 1 ms panel driver settling time */
1001				st,settling = <3>;
1002				/* 5 ms touch detect interrupt delay */
1003				st,touch-det-delay = <5>;
1004			};
1005
1006			stmpe_adc {
1007				compatible = "st,stmpe-adc";
1008				/* forbid to use ADC channels 3-0 (touch) */
1009				st,norequest-mask = <0x0F>;
1010			};
1011		};
1012
1013		/*
1014		 * LM95245 temperature sensor
1015		 * Note: OVERT1# directly connected to TPS65911 PMIC PWRDN
1016		 */
1017		temp-sensor@4c {
1018			compatible = "national,lm95245";
1019			reg = <0x4c>;
1020		};
1021
1022		/* SW: +V1.2_VDD_CORE */
1023		regulator@60 {
1024			compatible = "ti,tps62362";
1025			reg = <0x60>;
1026
1027			regulator-name = "tps62362-vout";
1028			regulator-min-microvolt = <900000>;
1029			regulator-max-microvolt = <1400000>;
1030			regulator-boot-on;
1031			regulator-always-on;
1032			ti,vsel0-state-low;
1033			/* VSEL1: EN_CORE_DVFS_N low for DVFS */
1034			ti,vsel1-state-low;
1035		};
1036	};
1037
1038	/* SPI4: CAN2 */
1039	spi@7000da00 {
1040		status = "okay";
1041		spi-max-frequency = <10000000>;
1042
1043		can@1 {
1044			compatible = "microchip,mcp2515";
1045			reg = <1>;
1046			clocks = <&clk16m>;
1047			interrupt-parent = <&gpio>;
1048			interrupts = <TEGRA_GPIO(W, 3) IRQ_TYPE_EDGE_FALLING>;
1049			spi-max-frequency = <10000000>;
1050		};
1051	};
1052
1053	/* SPI6: CAN1 */
1054	spi@7000de00 {
1055		status = "okay";
1056		spi-max-frequency = <10000000>;
1057
1058		can@0 {
1059			compatible = "microchip,mcp2515";
1060			reg = <0>;
1061			clocks = <&clk16m>;
1062			interrupt-parent = <&gpio>;
1063			interrupts = <TEGRA_GPIO(W, 2) IRQ_TYPE_EDGE_FALLING>;
1064			spi-max-frequency = <10000000>;
1065		};
1066	};
1067
1068	pmc@7000e400 {
1069		nvidia,invert-interrupt;
1070		nvidia,suspend-mode = <1>;
1071		nvidia,cpu-pwr-good-time = <5000>;
1072		nvidia,cpu-pwr-off-time = <5000>;
1073		nvidia,core-pwr-good-time = <3845 3845>;
1074		nvidia,core-pwr-off-time = <0>;
1075		nvidia,core-power-req-active-high;
1076		nvidia,sys-clock-req-active-high;
1077
1078		/* Set DEV_OFF bit in DCDC control register of TPS65911 PMIC */
1079		i2c-thermtrip {
1080			nvidia,i2c-controller-id = <4>;
1081			nvidia,bus-addr = <0x2d>;
1082			nvidia,reg-addr = <0x3f>;
1083			nvidia,reg-data = <0x1>;
1084		};
1085	};
1086
1087	hda@70030000 {
1088		status = "okay";
1089	};
1090
1091	ahub@70080000 {
1092		i2s@70080500 {
1093			status = "okay";
1094		};
1095	};
1096
1097	/* eMMC */
1098	mmc@78000600 {
1099		status = "okay";
1100		bus-width = <8>;
1101		non-removable;
1102		vmmc-supply = <&reg_module_3v3>; /* VCC */
1103		vqmmc-supply = <&reg_1v8_vio>; /* VCCQ */
1104		mmc-ddr-1_8v;
1105	};
1106
1107	clk32k_in: xtal1 {
1108		compatible = "fixed-clock";
1109		#clock-cells = <0>;
1110		clock-frequency = <32768>;
1111	};
1112
1113	clk16m: osc4 {
1114		compatible = "fixed-clock";
1115		#clock-cells = <0>;
1116		clock-frequency = <16000000>;
1117	};
 
1118
1119	reg_1v8_avdd_hdmi_pll: regulator-1v8-avdd-hdmi-pll {
1120		compatible = "regulator-fixed";
1121		regulator-name = "+V1.8_AVDD_HDMI_PLL";
1122		regulator-min-microvolt = <1800000>;
1123		regulator-max-microvolt = <1800000>;
1124		enable-active-high;
1125		gpio = <&pmic 6 GPIO_ACTIVE_HIGH>;
1126		vin-supply = <&reg_1v8_vio>;
1127	};
1128
1129	reg_3v3_avdd_hdmi: regulator-3v3-avdd-hdmi {
1130		compatible = "regulator-fixed";
1131		regulator-name = "+V3.3_AVDD_HDMI";
1132		regulator-min-microvolt = <3300000>;
1133		regulator-max-microvolt = <3300000>;
1134		enable-active-high;
1135		gpio = <&pmic 6 GPIO_ACTIVE_HIGH>;
1136		vin-supply = <&reg_module_3v3>;
1137	};
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1138
1139	reg_5v0_charge_pump: regulator-5v0-charge-pump {
1140		compatible = "regulator-fixed";
1141		regulator-name = "+V5.0";
1142		regulator-min-microvolt = <5000000>;
1143		regulator-max-microvolt = <5000000>;
1144		regulator-always-on;
1145	};
1146
1147	reg_module_3v3: regulator-module-3v3 {
1148		compatible = "regulator-fixed";
1149		regulator-name = "+V3.3";
1150		regulator-min-microvolt = <3300000>;
1151		regulator-max-microvolt = <3300000>;
1152		regulator-always-on;
1153	};
1154
1155	reg_module_3v3_audio: regulator-module-3v3-audio {
1156		compatible = "regulator-fixed";
1157		regulator-name = "+V3.3_AUDIO_AVDD_S";
1158		regulator-min-microvolt = <3300000>;
1159		regulator-max-microvolt = <3300000>;
1160		regulator-always-on;
1161	};
1162
1163	sound {
1164		compatible = "toradex,tegra-audio-sgtl5000-apalis_t30",
1165			     "nvidia,tegra-audio-sgtl5000";
1166		nvidia,model = "Toradex Apalis T30";
1167		nvidia,audio-routing =
1168			"Headphone Jack", "HP_OUT",
1169			"LINE_IN", "Line In Jack",
1170			"MIC_IN", "Mic Jack";
1171		nvidia,i2s-controller = <&tegra_i2s2>;
1172		nvidia,audio-codec = <&sgtl5000>;
1173		clocks = <&tegra_car TEGRA30_CLK_PLL_A>,
1174			 <&tegra_car TEGRA30_CLK_PLL_A_OUT0>,
1175			 <&tegra_pmc TEGRA_PMC_CLK_OUT_1>;
1176		clock-names = "pll_a", "pll_a_out0", "mclk";
1177
1178		assigned-clocks = <&tegra_car TEGRA30_CLK_EXTERN1>,
1179				  <&tegra_pmc TEGRA_PMC_CLK_OUT_1>;
1180
1181		assigned-clock-parents = <&tegra_car TEGRA30_CLK_PLL_A_OUT0>,
1182					 <&tegra_car TEGRA30_CLK_EXTERN1>;
1183	};
1184};