Linux Audio

Check our new training course

Loading...
v4.17
 
   1/*
   2 * sama5d3.dtsi - Device Tree Include file for SAMA5D3 family SoC
   3 *                applies to SAMA5D31, SAMA5D33, SAMA5D34, SAMA5D35, SAMA5D36 SoC
   4 *
   5 *  Copyright (C) 2013 Atmel,
   6 *                2013 Ludovic Desroches <ludovic.desroches@atmel.com>
   7 *
   8 * Licensed under GPLv2 or later.
   9 */
  10
  11#include "skeleton.dtsi"
  12#include <dt-bindings/dma/at91.h>
  13#include <dt-bindings/pinctrl/at91.h>
  14#include <dt-bindings/interrupt-controller/irq.h>
  15#include <dt-bindings/gpio/gpio.h>
  16#include <dt-bindings/clock/at91.h>
  17
  18/ {
 
 
  19	model = "Atmel SAMA5D3 family SoC";
  20	compatible = "atmel,sama5d3", "atmel,sama5";
  21	interrupt-parent = <&aic>;
  22
  23	aliases {
  24		serial0 = &dbgu;
  25		serial1 = &usart0;
  26		serial2 = &usart1;
  27		serial3 = &usart2;
  28		serial4 = &usart3;
  29		serial5 = &uart0;
  30		gpio0 = &pioA;
  31		gpio1 = &pioB;
  32		gpio2 = &pioC;
  33		gpio3 = &pioD;
  34		gpio4 = &pioE;
  35		tcb0 = &tcb0;
  36		i2c0 = &i2c0;
  37		i2c1 = &i2c1;
  38		i2c2 = &i2c2;
  39		ssc0 = &ssc0;
  40		ssc1 = &ssc1;
  41		pwm0 = &pwm0;
  42	};
  43	cpus {
  44		#address-cells = <1>;
  45		#size-cells = <0>;
  46		cpu@0 {
  47			device_type = "cpu";
  48			compatible = "arm,cortex-a5";
  49			reg = <0x0>;
  50		};
  51	};
  52
  53	pmu {
  54		compatible = "arm,cortex-a5-pmu";
  55		interrupts = <46 IRQ_TYPE_LEVEL_HIGH 0>;
  56	};
  57
  58	memory {
 
  59		reg = <0x20000000 0x8000000>;
  60	};
  61
  62	clocks {
  63		slow_xtal: slow_xtal {
  64			compatible = "fixed-clock";
  65			#clock-cells = <0>;
  66			clock-frequency = <0>;
  67		};
  68
  69		main_xtal: main_xtal {
  70			compatible = "fixed-clock";
  71			#clock-cells = <0>;
  72			clock-frequency = <0>;
  73		};
  74
  75		adc_op_clk: adc_op_clk{
  76			compatible = "fixed-clock";
  77			#clock-cells = <0>;
  78			clock-frequency = <1000000>;
  79		};
  80	};
  81
  82	sram: sram@300000 {
  83		compatible = "mmio-sram";
  84		reg = <0x00300000 0x20000>;
  85	};
  86
  87	ahb {
  88		compatible = "simple-bus";
  89		#address-cells = <1>;
  90		#size-cells = <1>;
  91		ranges;
  92
  93		apb {
  94			compatible = "simple-bus";
  95			#address-cells = <1>;
  96			#size-cells = <1>;
  97			ranges;
  98
  99			mmc0: mmc@f0000000 {
 100				compatible = "atmel,hsmci";
 101				reg = <0xf0000000 0x600>;
 102				interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
 103				dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(0)>;
 104				dma-names = "rxtx";
 105				pinctrl-names = "default";
 106				pinctrl-0 = <&pinctrl_mmc0_clk_cmd_dat0 &pinctrl_mmc0_dat1_3 &pinctrl_mmc0_dat4_7>;
 107				status = "disabled";
 108				#address-cells = <1>;
 109				#size-cells = <0>;
 110				clocks = <&mci0_clk>;
 111				clock-names = "mci_clk";
 112			};
 113
 114			spi0: spi@f0004000 {
 115				#address-cells = <1>;
 116				#size-cells = <0>;
 117				compatible = "atmel,at91rm9200-spi";
 118				reg = <0xf0004000 0x100>;
 119				interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>;
 120				dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(1)>,
 121				       <&dma0 2 AT91_DMA_CFG_PER_ID(2)>;
 122				dma-names = "tx", "rx";
 123				pinctrl-names = "default";
 124				pinctrl-0 = <&pinctrl_spi0>;
 125				clocks = <&spi0_clk>;
 126				clock-names = "spi_clk";
 127				status = "disabled";
 128			};
 129
 130			ssc0: ssc@f0008000 {
 131				compatible = "atmel,at91sam9g45-ssc";
 132				reg = <0xf0008000 0x4000>;
 133				interrupts = <38 IRQ_TYPE_LEVEL_HIGH 4>;
 134				dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(13)>,
 135				       <&dma0 2 AT91_DMA_CFG_PER_ID(14)>;
 136				dma-names = "tx", "rx";
 137				pinctrl-names = "default";
 138				pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
 139				clocks = <&ssc0_clk>;
 140				clock-names = "pclk";
 141				status = "disabled";
 142			};
 143
 144			tcb0: timer@f0010000 {
 145				compatible = "atmel,at91sam9x5-tcb", "simple-mfd", "syscon";
 146				#address-cells = <1>;
 147				#size-cells = <0>;
 148				reg = <0xf0010000 0x100>;
 149				interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0>;
 150				clocks = <&tcb0_clk>, <&clk32k>;
 151				clock-names = "t0_clk", "slow_clk";
 152			};
 153
 154			i2c0: i2c@f0014000 {
 155				compatible = "atmel,at91sam9x5-i2c";
 156				reg = <0xf0014000 0x4000>;
 157				interrupts = <18 IRQ_TYPE_LEVEL_HIGH 6>;
 158				dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(7)>,
 159				       <&dma0 2 AT91_DMA_CFG_PER_ID(8)>;
 160				dma-names = "tx", "rx";
 161				pinctrl-names = "default";
 162				pinctrl-0 = <&pinctrl_i2c0>;
 163				#address-cells = <1>;
 164				#size-cells = <0>;
 165				clocks = <&twi0_clk>;
 166				status = "disabled";
 167			};
 168
 169			i2c1: i2c@f0018000 {
 170				compatible = "atmel,at91sam9x5-i2c";
 171				reg = <0xf0018000 0x4000>;
 172				interrupts = <19 IRQ_TYPE_LEVEL_HIGH 6>;
 173				dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(9)>,
 174				       <&dma0 2 AT91_DMA_CFG_PER_ID(10)>;
 175				dma-names = "tx", "rx";
 176				pinctrl-names = "default";
 177				pinctrl-0 = <&pinctrl_i2c1>;
 178				#address-cells = <1>;
 179				#size-cells = <0>;
 180				clocks = <&twi1_clk>;
 181				status = "disabled";
 182			};
 183
 184			usart0: serial@f001c000 {
 185				compatible = "atmel,at91sam9260-usart";
 186				reg = <0xf001c000 0x100>;
 187				interrupts = <12 IRQ_TYPE_LEVEL_HIGH 5>;
 188				dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(3)>,
 189				       <&dma0 2 (AT91_DMA_CFG_PER_ID(4) | AT91_DMA_CFG_FIFOCFG_ASAP)>;
 190				dma-names = "tx", "rx";
 191				pinctrl-names = "default";
 192				pinctrl-0 = <&pinctrl_usart0>;
 193				clocks = <&usart0_clk>;
 194				clock-names = "usart";
 195				status = "disabled";
 196			};
 197
 198			usart1: serial@f0020000 {
 199				compatible = "atmel,at91sam9260-usart";
 200				reg = <0xf0020000 0x100>;
 201				interrupts = <13 IRQ_TYPE_LEVEL_HIGH 5>;
 202				dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(5)>,
 203				       <&dma0 2 (AT91_DMA_CFG_PER_ID(6) | AT91_DMA_CFG_FIFOCFG_ASAP)>;
 204				dma-names = "tx", "rx";
 205				pinctrl-names = "default";
 206				pinctrl-0 = <&pinctrl_usart1>;
 207				clocks = <&usart1_clk>;
 208				clock-names = "usart";
 209				status = "disabled";
 210			};
 211
 212			uart0: serial@f0024000 {
 213				compatible = "atmel,at91sam9260-usart";
 214				reg = <0xf0024000 0x100>;
 215				interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
 216				pinctrl-names = "default";
 217				pinctrl-0 = <&pinctrl_uart0>;
 218				clocks = <&uart0_clk>;
 219				clock-names = "usart";
 220				status = "disabled";
 221			};
 222
 223			pwm0: pwm@f002c000 {
 224				compatible = "atmel,sama5d3-pwm";
 225				reg = <0xf002c000 0x300>;
 226				interrupts = <28 IRQ_TYPE_LEVEL_HIGH 4>;
 227				#pwm-cells = <3>;
 228				clocks = <&pwm_clk>;
 229				status = "disabled";
 230			};
 231
 232			isi: isi@f0034000 {
 233				compatible = "atmel,at91sam9g45-isi";
 234				reg = <0xf0034000 0x4000>;
 235				interrupts = <37 IRQ_TYPE_LEVEL_HIGH 5>;
 236				pinctrl-names = "default";
 237				pinctrl-0 = <&pinctrl_isi_data_0_7>;
 238				clocks = <&isi_clk>;
 239				clock-names = "isi_clk";
 240				status = "disabled";
 241				port {
 242					#address-cells = <1>;
 243					#size-cells = <0>;
 244				};
 245			};
 246
 247			sfr: sfr@f0038000 {
 248				compatible = "atmel,sama5d3-sfr", "syscon";
 249				reg = <0xf0038000 0x60>;
 250			};
 251
 252			mmc1: mmc@f8000000 {
 253				compatible = "atmel,hsmci";
 254				reg = <0xf8000000 0x600>;
 255				interrupts = <22 IRQ_TYPE_LEVEL_HIGH 0>;
 256				dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(0)>;
 257				dma-names = "rxtx";
 258				pinctrl-names = "default";
 259				pinctrl-0 = <&pinctrl_mmc1_clk_cmd_dat0 &pinctrl_mmc1_dat1_3>;
 260				status = "disabled";
 261				#address-cells = <1>;
 262				#size-cells = <0>;
 263				clocks = <&mci1_clk>;
 264				clock-names = "mci_clk";
 265			};
 266
 267			spi1: spi@f8008000 {
 268				#address-cells = <1>;
 269				#size-cells = <0>;
 270				compatible = "atmel,at91rm9200-spi";
 271				reg = <0xf8008000 0x100>;
 272				interrupts = <25 IRQ_TYPE_LEVEL_HIGH 3>;
 273				dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(15)>,
 274				       <&dma1 2 AT91_DMA_CFG_PER_ID(16)>;
 275				dma-names = "tx", "rx";
 276				pinctrl-names = "default";
 277				pinctrl-0 = <&pinctrl_spi1>;
 278				clocks = <&spi1_clk>;
 279				clock-names = "spi_clk";
 280				status = "disabled";
 281			};
 282
 283			ssc1: ssc@f800c000 {
 284				compatible = "atmel,at91sam9g45-ssc";
 285				reg = <0xf800c000 0x4000>;
 286				interrupts = <39 IRQ_TYPE_LEVEL_HIGH 4>;
 287				dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(3)>,
 288				       <&dma1 2 AT91_DMA_CFG_PER_ID(4)>;
 289				dma-names = "tx", "rx";
 290				pinctrl-names = "default";
 291				pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
 292				clocks = <&ssc1_clk>;
 293				clock-names = "pclk";
 294				status = "disabled";
 295			};
 296
 297			adc0: adc@f8018000 {
 298				#address-cells = <1>;
 299				#size-cells = <0>;
 300				compatible = "atmel,at91sam9x5-adc";
 301				reg = <0xf8018000 0x100>;
 302				interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>;
 303				pinctrl-names = "default";
 304				pinctrl-0 = <
 305					&pinctrl_adc0_adtrg
 306					&pinctrl_adc0_ad0
 307					&pinctrl_adc0_ad1
 308					&pinctrl_adc0_ad2
 309					&pinctrl_adc0_ad3
 310					&pinctrl_adc0_ad4
 311					&pinctrl_adc0_ad5
 312					&pinctrl_adc0_ad6
 313					&pinctrl_adc0_ad7
 314					&pinctrl_adc0_ad8
 315					&pinctrl_adc0_ad9
 316					&pinctrl_adc0_ad10
 317					&pinctrl_adc0_ad11
 318					>;
 319				clocks = <&adc_clk>,
 320					 <&adc_op_clk>;
 321				clock-names = "adc_clk", "adc_op_clk";
 322				atmel,adc-channels-used = <0xfff>;
 323				atmel,adc-startup-time = <40>;
 324				atmel,adc-use-external-triggers;
 325				atmel,adc-vref = <3000>;
 326				atmel,adc-res = <10 12>;
 327				atmel,adc-sample-hold-time = <11>;
 328				atmel,adc-res-names = "lowres", "highres";
 329				status = "disabled";
 330
 331				trigger0 {
 332					trigger-name = "external-rising";
 333					trigger-value = <0x1>;
 334					trigger-external;
 335				};
 336				trigger1 {
 337					trigger-name = "external-falling";
 338					trigger-value = <0x2>;
 339					trigger-external;
 340				};
 341				trigger2 {
 342					trigger-name = "external-any";
 343					trigger-value = <0x3>;
 344					trigger-external;
 345				};
 346				trigger3 {
 347					trigger-name = "continuous";
 348					trigger-value = <0x6>;
 349				};
 350			};
 351
 352			i2c2: i2c@f801c000 {
 353				compatible = "atmel,at91sam9x5-i2c";
 354				reg = <0xf801c000 0x4000>;
 355				interrupts = <20 IRQ_TYPE_LEVEL_HIGH 6>;
 356				dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(11)>,
 357				       <&dma1 2 AT91_DMA_CFG_PER_ID(12)>;
 358				dma-names = "tx", "rx";
 359				pinctrl-names = "default";
 360				pinctrl-0 = <&pinctrl_i2c2>;
 361				#address-cells = <1>;
 362				#size-cells = <0>;
 363				clocks = <&twi2_clk>;
 364				status = "disabled";
 365			};
 366
 367			usart2: serial@f8020000 {
 368				compatible = "atmel,at91sam9260-usart";
 369				reg = <0xf8020000 0x100>;
 370				interrupts = <14 IRQ_TYPE_LEVEL_HIGH 5>;
 371				dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(7)>,
 372				       <&dma1 2 (AT91_DMA_CFG_PER_ID(8) | AT91_DMA_CFG_FIFOCFG_ASAP)>;
 373				dma-names = "tx", "rx";
 374				pinctrl-names = "default";
 375				pinctrl-0 = <&pinctrl_usart2>;
 376				clocks = <&usart2_clk>;
 377				clock-names = "usart";
 378				status = "disabled";
 379			};
 380
 381			usart3: serial@f8024000 {
 382				compatible = "atmel,at91sam9260-usart";
 383				reg = <0xf8024000 0x100>;
 384				interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
 385				dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(9)>,
 386				       <&dma1 2 (AT91_DMA_CFG_PER_ID(10) | AT91_DMA_CFG_FIFOCFG_ASAP)>;
 387				dma-names = "tx", "rx";
 388				pinctrl-names = "default";
 389				pinctrl-0 = <&pinctrl_usart3>;
 390				clocks = <&usart3_clk>;
 391				clock-names = "usart";
 392				status = "disabled";
 393			};
 394
 395			sha@f8034000 {
 396				compatible = "atmel,at91sam9g46-sha";
 397				reg = <0xf8034000 0x100>;
 398				interrupts = <42 IRQ_TYPE_LEVEL_HIGH 0>;
 399				dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(17)>;
 400				dma-names = "tx";
 401				clocks = <&sha_clk>;
 402				clock-names = "sha_clk";
 403			};
 404
 405			aes@f8038000 {
 406				compatible = "atmel,at91sam9g46-aes";
 407				reg = <0xf8038000 0x100>;
 408				interrupts = <43 IRQ_TYPE_LEVEL_HIGH 0>;
 409				dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(18)>,
 410				       <&dma1 2 AT91_DMA_CFG_PER_ID(19)>;
 411				dma-names = "tx", "rx";
 412				clocks = <&aes_clk>;
 413				clock-names = "aes_clk";
 414			};
 415
 416			tdes@f803c000 {
 417				compatible = "atmel,at91sam9g46-tdes";
 418				reg = <0xf803c000 0x100>;
 419				interrupts = <44 IRQ_TYPE_LEVEL_HIGH 0>;
 420				dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(20)>,
 421				       <&dma1 2 AT91_DMA_CFG_PER_ID(21)>;
 422				dma-names = "tx", "rx";
 423				clocks = <&tdes_clk>;
 424				clock-names = "tdes_clk";
 425			};
 426
 427			trng@f8040000 {
 428				compatible = "atmel,at91sam9g45-trng";
 429				reg = <0xf8040000 0x100>;
 430				interrupts = <45 IRQ_TYPE_LEVEL_HIGH 0>;
 431				clocks = <&trng_clk>;
 432			};
 433
 434			hsmc: hsmc@ffffc000 {
 435				compatible = "atmel,sama5d3-smc", "syscon", "simple-mfd";
 436				reg = <0xffffc000 0x1000>;
 437				interrupts = <5 IRQ_TYPE_LEVEL_HIGH 6>;
 438				clocks = <&hsmc_clk>;
 439				#address-cells = <1>;
 440				#size-cells = <1>;
 441				ranges;
 442
 443				pmecc: ecc-engine@ffffc070 {
 444					compatible = "atmel,at91sam9g45-pmecc";
 445					reg = <0xffffc070 0x490>,
 446					      <0xffffc500 0x100>;
 447				};
 448			};
 449
 450			dma0: dma-controller@ffffe600 {
 451				compatible = "atmel,at91sam9g45-dma";
 452				reg = <0xffffe600 0x200>;
 453				interrupts = <30 IRQ_TYPE_LEVEL_HIGH 0>;
 454				#dma-cells = <2>;
 455				clocks = <&dma0_clk>;
 456				clock-names = "dma_clk";
 457			};
 458
 459			dma1: dma-controller@ffffe800 {
 460				compatible = "atmel,at91sam9g45-dma";
 461				reg = <0xffffe800 0x200>;
 462				interrupts = <31 IRQ_TYPE_LEVEL_HIGH 0>;
 463				#dma-cells = <2>;
 464				clocks = <&dma1_clk>;
 465				clock-names = "dma_clk";
 466			};
 467
 468			ramc0: ramc@ffffea00 {
 469				compatible = "atmel,sama5d3-ddramc";
 470				reg = <0xffffea00 0x200>;
 471				clocks = <&ddrck>, <&mpddr_clk>;
 472				clock-names = "ddrck", "mpddr";
 473			};
 474
 475			dbgu: serial@ffffee00 {
 476				compatible = "atmel,at91sam9260-dbgu", "atmel,at91sam9260-usart";
 477				reg = <0xffffee00 0x200>;
 478				interrupts = <2 IRQ_TYPE_LEVEL_HIGH 7>;
 479				dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(13)>,
 480				       <&dma1 2 (AT91_DMA_CFG_PER_ID(14) | AT91_DMA_CFG_FIFOCFG_ASAP)>;
 481				dma-names = "tx", "rx";
 482				pinctrl-names = "default";
 483				pinctrl-0 = <&pinctrl_dbgu>;
 484				clocks = <&dbgu_clk>;
 485				clock-names = "usart";
 486				status = "disabled";
 487			};
 488
 489			aic: interrupt-controller@fffff000 {
 490				#interrupt-cells = <3>;
 491				compatible = "atmel,sama5d3-aic";
 492				interrupt-controller;
 493				reg = <0xfffff000 0x200>;
 494				atmel,external-irqs = <47>;
 495			};
 496
 497			pinctrl@fffff200 {
 498				#address-cells = <1>;
 499				#size-cells = <1>;
 500				compatible = "atmel,sama5d3-pinctrl", "atmel,at91sam9x5-pinctrl", "simple-bus";
 501				ranges = <0xfffff200 0xfffff200 0xa00>;
 502				atmel,mux-mask = <
 503					/*   A          B          C  */
 504					0xffffffff 0xc0fc0000 0xc0ff0000	/* pioA */
 505					0xffffffff 0x0ff8ffff 0x00000000	/* pioB */
 506					0xffffffff 0xbc00f1ff 0x7c00fc00	/* pioC */
 507					0xffffffff 0xc001c0e0 0x0001c1e0	/* pioD */
 508					0xffffffff 0xbf9f8000 0x18000000	/* pioE */
 509					>;
 510
 511				/* shared pinctrl settings */
 512				adc0 {
 513					pinctrl_adc0_adtrg: adc0_adtrg {
 514						atmel,pins =
 515							<AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD19 periph A ADTRG */
 516					};
 517					pinctrl_adc0_ad0: adc0_ad0 {
 518						atmel,pins =
 519							<AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD20 periph A AD0 */
 520					};
 521					pinctrl_adc0_ad1: adc0_ad1 {
 522						atmel,pins =
 523							<AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD21 periph A AD1 */
 524					};
 525					pinctrl_adc0_ad2: adc0_ad2 {
 526						atmel,pins =
 527							<AT91_PIOD 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD22 periph A AD2 */
 528					};
 529					pinctrl_adc0_ad3: adc0_ad3 {
 530						atmel,pins =
 531							<AT91_PIOD 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD23 periph A AD3 */
 532					};
 533					pinctrl_adc0_ad4: adc0_ad4 {
 534						atmel,pins =
 535							<AT91_PIOD 24 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD24 periph A AD4 */
 536					};
 537					pinctrl_adc0_ad5: adc0_ad5 {
 538						atmel,pins =
 539							<AT91_PIOD 25 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD25 periph A AD5 */
 540					};
 541					pinctrl_adc0_ad6: adc0_ad6 {
 542						atmel,pins =
 543							<AT91_PIOD 26 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD26 periph A AD6 */
 544					};
 545					pinctrl_adc0_ad7: adc0_ad7 {
 546						atmel,pins =
 547							<AT91_PIOD 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD27 periph A AD7 */
 548					};
 549					pinctrl_adc0_ad8: adc0_ad8 {
 550						atmel,pins =
 551							<AT91_PIOD 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD28 periph A AD8 */
 552					};
 553					pinctrl_adc0_ad9: adc0_ad9 {
 554						atmel,pins =
 555							<AT91_PIOD 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD29 periph A AD9 */
 556					};
 557					pinctrl_adc0_ad10: adc0_ad10 {
 558						atmel,pins =
 559							<AT91_PIOD 30 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD30 periph A AD10, conflicts with PCK0 */
 560					};
 561					pinctrl_adc0_ad11: adc0_ad11 {
 562						atmel,pins =
 563							<AT91_PIOD 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD31 periph A AD11, conflicts with PCK1 */
 564					};
 565				};
 566
 567				dbgu {
 568					pinctrl_dbgu: dbgu-0 {
 569						atmel,pins =
 570							<AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_PULL_UP
 571							 AT91_PIOB 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;
 572					};
 573				};
 574
 575				ebi {
 576					pinctrl_ebi_addr: ebi-addr-0 {
 577						atmel,pins =
 578							<AT91_PIOE 1 AT91_PERIPH_A AT91_PINCTRL_NONE
 579							 AT91_PIOE 2 AT91_PERIPH_A AT91_PINCTRL_NONE
 580							 AT91_PIOE 3 AT91_PERIPH_A AT91_PINCTRL_NONE
 581							 AT91_PIOE 4 AT91_PERIPH_A AT91_PINCTRL_NONE
 582							 AT91_PIOE 5 AT91_PERIPH_A AT91_PINCTRL_NONE
 583							 AT91_PIOE 6 AT91_PERIPH_A AT91_PINCTRL_NONE
 584							 AT91_PIOE 7 AT91_PERIPH_A AT91_PINCTRL_NONE
 585							 AT91_PIOE 8 AT91_PERIPH_A AT91_PINCTRL_NONE
 586							 AT91_PIOE 9 AT91_PERIPH_A AT91_PINCTRL_NONE
 587							 AT91_PIOE 10 AT91_PERIPH_A AT91_PINCTRL_NONE
 588							 AT91_PIOE 11 AT91_PERIPH_A AT91_PINCTRL_NONE
 589							 AT91_PIOE 12 AT91_PERIPH_A AT91_PINCTRL_NONE
 590							 AT91_PIOE 13 AT91_PERIPH_A AT91_PINCTRL_NONE
 591							 AT91_PIOE 14 AT91_PERIPH_A AT91_PINCTRL_NONE
 592							 AT91_PIOE 15 AT91_PERIPH_A AT91_PINCTRL_NONE
 593							 AT91_PIOE 16 AT91_PERIPH_A AT91_PINCTRL_NONE
 594							 AT91_PIOE 17 AT91_PERIPH_A AT91_PINCTRL_NONE
 595							 AT91_PIOE 18 AT91_PERIPH_A AT91_PINCTRL_NONE
 596							 AT91_PIOE 19 AT91_PERIPH_A AT91_PINCTRL_NONE
 597							 AT91_PIOE 20 AT91_PERIPH_A AT91_PINCTRL_NONE
 598							 AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_NONE
 599							 AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_NONE
 600							 AT91_PIOE 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;
 601					};
 602
 603					pinctrl_ebi_nand_addr: ebi-addr-1 {
 604						atmel,pins =
 605							<AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_NONE
 606							 AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;
 607					};
 608
 609					pinctrl_ebi_cs0: ebi-cs0-0 {
 610						atmel,pins =
 611							<AT91_PIOE 24 AT91_PERIPH_A AT91_PINCTRL_NONE>;
 612					};
 613
 614					pinctrl_ebi_cs1: ebi-cs1-0 {
 615						atmel,pins =
 616							<AT91_PIOE 25 AT91_PERIPH_A AT91_PINCTRL_NONE>;
 617					};
 618
 619					pinctrl_ebi_cs2: ebi-cs2-0 {
 620						atmel,pins =
 621							<AT91_PIOE 26 AT91_PERIPH_A AT91_PINCTRL_NONE>;
 622					};
 623
 624					pinctrl_ebi_nwait: ebi-nwait-0 {
 625						atmel,pins =
 626							<AT91_PIOE 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
 627					};
 628
 629					pinctrl_ebi_nwr1_nbs1: ebi-nwr1-nbs1-0 {
 630						atmel,pins =
 631							<AT91_PIOE 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;
 632					};
 633				};
 634
 635				i2c0 {
 636					pinctrl_i2c0: i2c0-0 {
 637						atmel,pins =
 638							<AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PA30 periph A TWD0 pin, conflicts with URXD1, ISI_VSYNC */
 639							 AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PA31 periph A TWCK0 pin, conflicts with UTXD1, ISI_HSYNC */
 640					};
 641				};
 642
 643				i2c1 {
 644					pinctrl_i2c1: i2c1-0 {
 645						atmel,pins =
 646							<AT91_PIOC 26 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PC26 periph B TWD1 pin, conflicts with SPI1_NPCS1, ISI_D11 */
 647							 AT91_PIOC 27 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PC27 periph B TWCK1 pin, conflicts with SPI1_NPCS2, ISI_D10 */
 648					};
 649				};
 650
 651				i2c2 {
 652					pinctrl_i2c2: i2c2-0 {
 653						atmel,pins =
 654							<AT91_PIOA 18 AT91_PERIPH_B AT91_PINCTRL_NONE	/* TWD2 pin, conflicts with LCDDAT18, ISI_D2 */
 655							 AT91_PIOA 19 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* TWCK2 pin, conflicts with LCDDAT19, ISI_D3 */
 656					};
 657				};
 658
 659				isi {
 660					pinctrl_isi_data_0_7: isi-0-data-0-7 {
 661						atmel,pins =
 662							<AT91_PIOA 16 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PA16 periph C ISI_D0, conflicts with LCDDAT16 */
 663							 AT91_PIOA 17 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PA17 periph C ISI_D1, conflicts with LCDDAT17 */
 664							 AT91_PIOA 18 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PA18 periph C ISI_D2, conflicts with LCDDAT18, TWD2 */
 665							 AT91_PIOA 19 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PA19 periph C ISI_D3, conflicts with LCDDAT19, TWCK2 */
 666							 AT91_PIOA 20 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PA20 periph C ISI_D4, conflicts with LCDDAT20, PWMH0 */
 667							 AT91_PIOA 21 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PA21 periph C ISI_D5, conflicts with LCDDAT21, PWML0 */
 668							 AT91_PIOA 22 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PA22 periph C ISI_D6, conflicts with LCDDAT22, PWMH1 */
 669							 AT91_PIOA 23 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PA23 periph C ISI_D7, conflicts with LCDDAT23, PWML1 */
 670							 AT91_PIOC 30 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PC30 periph C ISI_PCK, conflicts with UTXD0 */
 671							 AT91_PIOA 31 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PA31 periph C ISI_HSYNC, conflicts with TWCK0, UTXD1 */
 672							 AT91_PIOA 30 AT91_PERIPH_C AT91_PINCTRL_NONE>;	/* PA30 periph C ISI_VSYNC, conflicts with TWD0, URXD1 */
 673					};
 674
 675					pinctrl_isi_data_8_9: isi-0-data-8-9 {
 676						atmel,pins =
 677							<AT91_PIOC 29 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PC29 periph C ISI_PD8, conflicts with URXD0, PWMFI2 */
 678							 AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>;	/* PC28 periph C ISI_PD9, conflicts with SPI1_NPCS3, PWMFI0 */
 679					};
 680
 681					pinctrl_isi_data_10_11: isi-0-data-10-11 {
 682						atmel,pins =
 683							<AT91_PIOC 27 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PC27 periph C ISI_PD10, conflicts with SPI1_NPCS2, TWCK1 */
 684							 AT91_PIOC 26 AT91_PERIPH_C AT91_PINCTRL_NONE>;	/* PC26 periph C ISI_PD11, conflicts with SPI1_NPCS1, TWD1 */
 685					};
 686				};
 687
 688				mmc0 {
 689					pinctrl_mmc0_clk_cmd_dat0: mmc0_clk_cmd_dat0 {
 690						atmel,pins =
 691							<AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD9 periph A MCI0_CK */
 692							 AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PD0 periph A MCI0_CDA with pullup */
 693							 AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;	/* PD1 periph A MCI0_DA0 with pullup */
 694					};
 695					pinctrl_mmc0_dat1_3: mmc0_dat1_3 {
 696						atmel,pins =
 697							<AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PD2 periph A MCI0_DA1 with pullup */
 698							 AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PD3 periph A MCI0_DA2 with pullup */
 699							 AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;	/* PD4 periph A MCI0_DA3 with pullup */
 700					};
 701					pinctrl_mmc0_dat4_7: mmc0_dat4_7 {
 702						atmel,pins =
 703							<AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PD5 periph A MCI0_DA4 with pullup, conflicts with TIOA0, PWMH2 */
 704							 AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PD6 periph A MCI0_DA5 with pullup, conflicts with TIOB0, PWML2 */
 705							 AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PD7 periph A MCI0_DA6 with pullup, conlicts with TCLK0, PWMH3 */
 706							 AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;	/* PD8 periph A MCI0_DA7 with pullup, conflicts with PWML3 */
 707					};
 708				};
 709
 710				mmc1 {
 711					pinctrl_mmc1_clk_cmd_dat0: mmc1_clk_cmd_dat0 {
 712						atmel,pins =
 713							<AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB24 periph A MCI1_CK, conflicts with GRX5 */
 714							 AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PB19 periph A MCI1_CDA with pullup, conflicts with GTX4 */
 715							 AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;	/* PB20 periph A MCI1_DA0 with pullup, conflicts with GTX5 */
 716					};
 717					pinctrl_mmc1_dat1_3: mmc1_dat1_3 {
 718						atmel,pins =
 719							<AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PB21 periph A MCI1_DA1 with pullup, conflicts with GTX6 */
 720							 AT91_PIOB 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PB22 periph A MCI1_DA2 with pullup, conflicts with GTX7 */
 721							 AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;	/* PB23 periph A MCI1_DA3 with pullup, conflicts with GRX4 */
 722					};
 723				};
 724
 725				nand0 {
 726					pinctrl_nand0_ale_cle: nand0_ale_cle-0 {
 727						atmel,pins =
 728							<AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PE21 periph A with pullup */
 729							 AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;	/* PE22 periph A with pullup */
 730					};
 731				};
 732
 733				pwm0 {
 734					pinctrl_pwm0_pwmh0_0: pwm0_pwmh0-0 {
 735						atmel,pins =
 736							<AT91_PIOA 20 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with ISI_D4 and LCDDAT20 */
 737					};
 738					pinctrl_pwm0_pwmh0_1: pwm0_pwmh0-1 {
 739						atmel,pins =
 740							<AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with GTX0 */
 741					};
 742					pinctrl_pwm0_pwml0_0: pwm0_pwml0-0 {
 743						atmel,pins =
 744							<AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with ISI_D5 and LCDDAT21 */
 745					};
 746					pinctrl_pwm0_pwml0_1: pwm0_pwml0-1 {
 747						atmel,pins =
 748							<AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with GTX1 */
 749					};
 750
 751					pinctrl_pwm0_pwmh1_0: pwm0_pwmh1-0 {
 752						atmel,pins =
 753							<AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with ISI_D6 and LCDDAT22 */
 754					};
 755					pinctrl_pwm0_pwmh1_1: pwm0_pwmh1-1 {
 756						atmel,pins =
 757							<AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with GRX0 */
 758					};
 759					pinctrl_pwm0_pwmh1_2: pwm0_pwmh1-2 {
 760						atmel,pins =
 761							<AT91_PIOB 27 AT91_PERIPH_C AT91_PINCTRL_NONE>;	/* conflicts with G125CKO and RTS1 */
 762					};
 763					pinctrl_pwm0_pwml1_0: pwm0_pwml1-0 {
 764						atmel,pins =
 765							<AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with ISI_D7 and LCDDAT23 */
 766					};
 767					pinctrl_pwm0_pwml1_1: pwm0_pwml1-1 {
 768						atmel,pins =
 769							<AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with GRX1 */
 770					};
 771					pinctrl_pwm0_pwml1_2: pwm0_pwml1-2 {
 772						atmel,pins =
 773							<AT91_PIOE 31 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with IRQ */
 774					};
 775
 776					pinctrl_pwm0_pwmh2_0: pwm0_pwmh2-0 {
 777						atmel,pins =
 778							<AT91_PIOB 8 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with GTXCK */
 779					};
 780					pinctrl_pwm0_pwmh2_1: pwm0_pwmh2-1 {
 781						atmel,pins =
 782							<AT91_PIOD 5 AT91_PERIPH_C AT91_PINCTRL_NONE>;	/* conflicts with MCI0_DA4 and TIOA0 */
 783					};
 784					pinctrl_pwm0_pwml2_0: pwm0_pwml2-0 {
 785						atmel,pins =
 786							<AT91_PIOB 9 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with GTXEN */
 787					};
 788					pinctrl_pwm0_pwml2_1: pwm0_pwml2-1 {
 789						atmel,pins =
 790							<AT91_PIOD 6 AT91_PERIPH_C AT91_PINCTRL_NONE>;	/* conflicts with MCI0_DA5 and TIOB0 */
 791					};
 792
 793					pinctrl_pwm0_pwmh3_0: pwm0_pwmh3-0 {
 794						atmel,pins =
 795							<AT91_PIOB 12 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with GRXDV */
 796					};
 797					pinctrl_pwm0_pwmh3_1: pwm0_pwmh3-1 {
 798						atmel,pins =
 799							<AT91_PIOD 7 AT91_PERIPH_C AT91_PINCTRL_NONE>;	/* conflicts with MCI0_DA6 and TCLK0 */
 800					};
 801					pinctrl_pwm0_pwml3_0: pwm0_pwml3-0 {
 802						atmel,pins =
 803							<AT91_PIOB 13 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with GRXER */
 804					};
 805					pinctrl_pwm0_pwml3_1: pwm0_pwml3-1 {
 806						atmel,pins =
 807							<AT91_PIOD 8 AT91_PERIPH_C AT91_PINCTRL_NONE>;	/* conflicts with MCI0_DA7 */
 808					};
 809				};
 810
 811				spi0 {
 812					pinctrl_spi0: spi0-0 {
 813						atmel,pins =
 814							<AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD10 periph A SPI0_MISO pin */
 815							 AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD11 periph A SPI0_MOSI pin */
 816							 AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD12 periph A SPI0_SPCK pin */
 817					};
 818				};
 819
 820				spi1 {
 821					pinctrl_spi1: spi1-0 {
 822						atmel,pins =
 823							<AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PC22 periph A SPI1_MISO pin */
 824							 AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PC23 periph A SPI1_MOSI pin */
 825							 AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PC24 periph A SPI1_SPCK pin */
 826					};
 827				};
 828
 829				ssc0 {
 830					pinctrl_ssc0_tx: ssc0_tx {
 831						atmel,pins =
 832							<AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PC16 periph A TK0 */
 833							 AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PC17 periph A TF0 */
 834							 AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PC18 periph A TD0 */
 835					};
 836
 837					pinctrl_ssc0_rx: ssc0_rx {
 838						atmel,pins =
 839							<AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PC19 periph A RK0 */
 840							 AT91_PIOC 20 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PC20 periph A RF0 */
 841							 AT91_PIOC 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PC21 periph A RD0 */
 842					};
 843				};
 844
 845				ssc1 {
 846					pinctrl_ssc1_tx: ssc1_tx {
 847						atmel,pins =
 848							<AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PB2 periph B TK1, conflicts with GTX2 */
 849							 AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PB3 periph B TF1, conflicts with GTX3 */
 850							 AT91_PIOB 6 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PB6 periph B TD1, conflicts with TD1 */
 851					};
 852
 853					pinctrl_ssc1_rx: ssc1_rx {
 854						atmel,pins =
 855							<AT91_PIOB 7 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PB7 periph B RK1, conflicts with EREFCK */
 856							 AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PB10 periph B RF1, conflicts with GTXER */
 857							 AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PB11 periph B RD1, conflicts with GRXCK */
 858					};
 859				};
 860
 861				uart0 {
 862					pinctrl_uart0: uart0-0 {
 863						atmel,pins =
 864							<AT91_PIOC 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* conflicts with PWMFI2, ISI_D8 */
 865							 AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* conflicts with ISI_PCK */
 866					};
 867				};
 868
 869				uart1 {
 870					pinctrl_uart1: uart1-0 {
 871						atmel,pins =
 872							<AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_PULL_UP	/* conflicts with TWD0, ISI_VSYNC */
 873							 AT91_PIOA 31 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with TWCK0, ISI_HSYNC */
 874					};
 875				};
 876
 877				usart0 {
 878					pinctrl_usart0: usart0-0 {
 879						atmel,pins =
 880							<AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_PULL_UP
 881							 AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_NONE>;
 882					};
 883
 884					pinctrl_usart0_rts_cts: usart0_rts_cts-0 {
 885						atmel,pins =
 886							<AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD15 periph A, conflicts with SPI0_NPCS2, CANTX0 */
 887							 AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD16 periph A, conflicts with SPI0_NPCS3, PWMFI3 */
 888					};
 889				};
 890
 891				usart1 {
 892					pinctrl_usart1: usart1-0 {
 893						atmel,pins =
 894							<AT91_PIOB 28 AT91_PERIPH_A AT91_PINCTRL_PULL_UP
 895							 AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
 896					};
 897
 898					pinctrl_usart1_rts_cts: usart1_rts_cts-0 {
 899						atmel,pins =
 900							<AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB26 periph A, conflicts with GRX7 */
 901							 AT91_PIOB 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PB27 periph A, conflicts with G125CKO */
 902					};
 903				};
 904
 905				usart2 {
 906					pinctrl_usart2: usart2-0 {
 907						atmel,pins =
 908							<AT91_PIOE 25 AT91_PERIPH_B AT91_PINCTRL_PULL_UP	/* conflicts with A25 */
 909							 AT91_PIOE 26 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts NCS0 */
 910					};
 911
 912					pinctrl_usart2_rts_cts: usart2_rts_cts-0 {
 913						atmel,pins =
 914							<AT91_PIOE 23 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PE23 periph B, conflicts with A23 */
 915							 AT91_PIOE 24 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PE24 periph B, conflicts with A24 */
 916					};
 917				};
 918
 919				usart3 {
 920					pinctrl_usart3: usart3-0 {
 921						atmel,pins =
 922							<AT91_PIOE 18 AT91_PERIPH_B AT91_PINCTRL_PULL_UP	/* conflicts with A18 */
 923							 AT91_PIOE 19 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with A19 */
 924					};
 925
 926					pinctrl_usart3_rts_cts: usart3_rts_cts-0 {
 927						atmel,pins =
 928							<AT91_PIOE 16 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PE16 periph B, conflicts with A16 */
 929							 AT91_PIOE 17 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PE17 periph B, conflicts with A17 */
 930					};
 931				};
 932
 933
 934				pioA: gpio@fffff200 {
 935					compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
 936					reg = <0xfffff200 0x100>;
 937					interrupts = <6 IRQ_TYPE_LEVEL_HIGH 1>;
 938					#gpio-cells = <2>;
 939					gpio-controller;
 940					interrupt-controller;
 941					#interrupt-cells = <2>;
 942					clocks = <&pioA_clk>;
 943				};
 944
 945				pioB: gpio@fffff400 {
 946					compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
 947					reg = <0xfffff400 0x100>;
 948					interrupts = <7 IRQ_TYPE_LEVEL_HIGH 1>;
 949					#gpio-cells = <2>;
 950					gpio-controller;
 951					interrupt-controller;
 952					#interrupt-cells = <2>;
 953					clocks = <&pioB_clk>;
 954				};
 955
 956				pioC: gpio@fffff600 {
 957					compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
 958					reg = <0xfffff600 0x100>;
 959					interrupts = <8 IRQ_TYPE_LEVEL_HIGH 1>;
 960					#gpio-cells = <2>;
 961					gpio-controller;
 962					interrupt-controller;
 963					#interrupt-cells = <2>;
 964					clocks = <&pioC_clk>;
 965				};
 966
 967				pioD: gpio@fffff800 {
 968					compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
 969					reg = <0xfffff800 0x100>;
 970					interrupts = <9 IRQ_TYPE_LEVEL_HIGH 1>;
 971					#gpio-cells = <2>;
 972					gpio-controller;
 973					interrupt-controller;
 974					#interrupt-cells = <2>;
 975					clocks = <&pioD_clk>;
 976				};
 977
 978				pioE: gpio@fffffa00 {
 979					compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
 980					reg = <0xfffffa00 0x100>;
 981					interrupts = <10 IRQ_TYPE_LEVEL_HIGH 1>;
 982					#gpio-cells = <2>;
 983					gpio-controller;
 984					interrupt-controller;
 985					#interrupt-cells = <2>;
 986					clocks = <&pioE_clk>;
 987				};
 988			};
 989
 990			pmc: pmc@fffffc00 {
 991				compatible = "atmel,sama5d3-pmc", "syscon";
 992				reg = <0xfffffc00 0x120>;
 993				interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
 994				interrupt-controller;
 995				#address-cells = <1>;
 996				#size-cells = <0>;
 997				#interrupt-cells = <1>;
 998
 999				main_rc_osc: main_rc_osc {
1000					compatible = "atmel,at91sam9x5-clk-main-rc-osc";
1001					#clock-cells = <0>;
1002					interrupt-parent = <&pmc>;
1003					interrupts = <AT91_PMC_MOSCRCS>;
1004					clock-frequency = <12000000>;
1005					clock-accuracy = <50000000>;
1006				};
1007
1008				main_osc: main_osc {
1009					compatible = "atmel,at91rm9200-clk-main-osc";
1010					#clock-cells = <0>;
1011					interrupt-parent = <&pmc>;
1012					interrupts = <AT91_PMC_MOSCS>;
1013					clocks = <&main_xtal>;
1014				};
1015
1016				main: mainck {
1017					compatible = "atmel,at91sam9x5-clk-main";
1018					#clock-cells = <0>;
1019					interrupt-parent = <&pmc>;
1020					interrupts = <AT91_PMC_MOSCSELS>;
1021					clocks = <&main_rc_osc &main_osc>;
1022				};
1023
1024				plla: pllack {
1025					compatible = "atmel,sama5d3-clk-pll";
1026					#clock-cells = <0>;
1027					interrupt-parent = <&pmc>;
1028					interrupts = <AT91_PMC_LOCKA>;
1029					clocks = <&main>;
1030					reg = <0>;
1031					atmel,clk-input-range = <8000000 50000000>;
1032					#atmel,pll-clk-output-range-cells = <4>;
1033					atmel,pll-clk-output-ranges = <400000000 1000000000 0 0>;
1034				};
1035
1036				plladiv: plladivck {
1037					compatible = "atmel,at91sam9x5-clk-plldiv";
1038					#clock-cells = <0>;
1039					clocks = <&plla>;
1040				};
1041
1042				utmi: utmick {
1043					compatible = "atmel,at91sam9x5-clk-utmi";
1044					#clock-cells = <0>;
1045					interrupt-parent = <&pmc>;
1046					interrupts = <AT91_PMC_LOCKU>;
1047					clocks = <&main>;
1048				};
1049
1050				mck: masterck {
1051					compatible = "atmel,at91sam9x5-clk-master";
1052					#clock-cells = <0>;
1053					interrupt-parent = <&pmc>;
1054					interrupts = <AT91_PMC_MCKRDY>;
1055					clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>;
1056					atmel,clk-output-range = <0 166000000>;
1057					atmel,clk-divisors = <1 2 4 3>;
1058				};
1059
1060				usb: usbck {
1061					compatible = "atmel,at91sam9x5-clk-usb";
1062					#clock-cells = <0>;
1063					clocks = <&plladiv>, <&utmi>;
1064				};
1065
1066				prog: progck {
1067					compatible = "atmel,at91sam9x5-clk-programmable";
1068					#address-cells = <1>;
1069					#size-cells = <0>;
1070					interrupt-parent = <&pmc>;
1071					clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>, <&mck>;
1072
1073					prog0: prog0 {
1074						#clock-cells = <0>;
1075						reg = <0>;
1076						interrupts = <AT91_PMC_PCKRDY(0)>;
1077					};
1078
1079					prog1: prog1 {
1080						#clock-cells = <0>;
1081						reg = <1>;
1082						interrupts = <AT91_PMC_PCKRDY(1)>;
1083					};
1084
1085					prog2: prog2 {
1086						#clock-cells = <0>;
1087						reg = <2>;
1088						interrupts = <AT91_PMC_PCKRDY(2)>;
1089					};
1090				};
1091
1092				smd: smdclk {
1093					compatible = "atmel,at91sam9x5-clk-smd";
1094					#clock-cells = <0>;
1095					clocks = <&plladiv>, <&utmi>;
1096				};
1097
1098				systemck {
1099					compatible = "atmel,at91rm9200-clk-system";
1100					#address-cells = <1>;
1101					#size-cells = <0>;
1102
1103					ddrck: ddrck {
1104						#clock-cells = <0>;
1105						reg = <2>;
1106						clocks = <&mck>;
1107					};
1108
1109					smdck: smdck {
1110						#clock-cells = <0>;
1111						reg = <4>;
1112						clocks = <&smd>;
1113					};
1114
1115					uhpck: uhpck {
1116						#clock-cells = <0>;
1117						reg = <6>;
1118						clocks = <&usb>;
1119					};
1120
1121					udpck: udpck {
1122						#clock-cells = <0>;
1123						reg = <7>;
1124						clocks = <&usb>;
1125					};
1126
1127					pck0: pck0 {
1128						#clock-cells = <0>;
1129						reg = <8>;
1130						clocks = <&prog0>;
1131					};
1132
1133					pck1: pck1 {
1134						#clock-cells = <0>;
1135						reg = <9>;
1136						clocks = <&prog1>;
1137					};
1138
1139					pck2: pck2 {
1140						#clock-cells = <0>;
1141						reg = <10>;
1142						clocks = <&prog2>;
1143					};
1144				};
1145
1146				periphck {
1147					compatible = "atmel,at91sam9x5-clk-peripheral";
1148					#address-cells = <1>;
1149					#size-cells = <0>;
1150					clocks = <&mck>;
1151
1152					dbgu_clk: dbgu_clk {
1153						#clock-cells = <0>;
1154						reg = <2>;
1155					};
1156
1157					hsmc_clk: hsmc_clk {
1158						#clock-cells = <0>;
1159						reg = <5>;
1160					};
1161
1162					pioA_clk: pioA_clk {
1163						#clock-cells = <0>;
1164						reg = <6>;
1165					};
1166
1167					pioB_clk: pioB_clk {
1168						#clock-cells = <0>;
1169						reg = <7>;
1170					};
1171
1172					pioC_clk: pioC_clk {
1173						#clock-cells = <0>;
1174						reg = <8>;
1175					};
1176
1177					pioD_clk: pioD_clk {
1178						#clock-cells = <0>;
1179						reg = <9>;
1180					};
1181
1182					pioE_clk: pioE_clk {
1183						#clock-cells = <0>;
1184						reg = <10>;
1185					};
1186
1187					usart0_clk: usart0_clk {
1188						#clock-cells = <0>;
1189						reg = <12>;
1190						atmel,clk-output-range = <0 66000000>;
1191					};
1192
1193					usart1_clk: usart1_clk {
1194						#clock-cells = <0>;
1195						reg = <13>;
1196						atmel,clk-output-range = <0 66000000>;
1197					};
1198
1199					usart2_clk: usart2_clk {
1200						#clock-cells = <0>;
1201						reg = <14>;
1202						atmel,clk-output-range = <0 66000000>;
1203					};
1204
1205					usart3_clk: usart3_clk {
1206						#clock-cells = <0>;
1207						reg = <15>;
1208						atmel,clk-output-range = <0 66000000>;
1209					};
1210
1211					uart0_clk: uart0_clk {
1212						#clock-cells = <0>;
1213						reg = <16>;
1214						atmel,clk-output-range = <0 66000000>;
1215					};
1216
1217					twi0_clk: twi0_clk {
1218						reg = <18>;
1219						#clock-cells = <0>;
1220						atmel,clk-output-range = <0 16625000>;
1221					};
1222
1223					twi1_clk: twi1_clk {
1224						#clock-cells = <0>;
1225						reg = <19>;
1226						atmel,clk-output-range = <0 16625000>;
1227					};
1228
1229					twi2_clk: twi2_clk {
1230						#clock-cells = <0>;
1231						reg = <20>;
1232						atmel,clk-output-range = <0 16625000>;
1233					};
1234
1235					mci0_clk: mci0_clk {
1236						#clock-cells = <0>;
1237						reg = <21>;
1238					};
1239
1240					mci1_clk: mci1_clk {
1241						#clock-cells = <0>;
1242						reg = <22>;
1243					};
1244
1245					spi0_clk: spi0_clk {
1246						#clock-cells = <0>;
1247						reg = <24>;
1248						atmel,clk-output-range = <0 133000000>;
1249					};
1250
1251					spi1_clk: spi1_clk {
1252						#clock-cells = <0>;
1253						reg = <25>;
1254						atmel,clk-output-range = <0 133000000>;
1255					};
1256
1257					tcb0_clk: tcb0_clk {
1258						#clock-cells = <0>;
1259						reg = <26>;
1260						atmel,clk-output-range = <0 133000000>;
1261					};
1262
1263					pwm_clk: pwm_clk {
1264						#clock-cells = <0>;
1265						reg = <28>;
1266					};
1267
1268					adc_clk: adc_clk {
1269						#clock-cells = <0>;
1270						reg = <29>;
1271						atmel,clk-output-range = <0 66000000>;
1272					};
1273
1274					dma0_clk: dma0_clk {
1275						#clock-cells = <0>;
1276						reg = <30>;
1277					};
1278
1279					dma1_clk: dma1_clk {
1280						#clock-cells = <0>;
1281						reg = <31>;
1282					};
1283
1284					uhphs_clk: uhphs_clk {
1285						#clock-cells = <0>;
1286						reg = <32>;
1287					};
1288
1289					udphs_clk: udphs_clk {
1290						#clock-cells = <0>;
1291						reg = <33>;
1292					};
1293
1294					isi_clk: isi_clk {
1295						#clock-cells = <0>;
1296						reg = <37>;
1297					};
1298
1299					ssc0_clk: ssc0_clk {
1300						#clock-cells = <0>;
1301						reg = <38>;
1302						atmel,clk-output-range = <0 66000000>;
1303					};
1304
1305					ssc1_clk: ssc1_clk {
1306						#clock-cells = <0>;
1307						reg = <39>;
1308						atmel,clk-output-range = <0 66000000>;
1309					};
1310
1311					sha_clk: sha_clk {
1312						#clock-cells = <0>;
1313						reg = <42>;
1314					};
1315
1316					aes_clk: aes_clk {
1317						#clock-cells = <0>;
1318						reg = <43>;
1319					};
1320
1321					tdes_clk: tdes_clk {
1322						#clock-cells = <0>;
1323						reg = <44>;
1324					};
1325
1326					trng_clk: trng_clk {
1327						#clock-cells = <0>;
1328						reg = <45>;
1329					};
1330
1331					fuse_clk: fuse_clk {
1332						#clock-cells = <0>;
1333						reg = <48>;
1334					};
1335
1336					mpddr_clk: mpddr_clk {
1337						#clock-cells = <0>;
1338						reg = <49>;
1339					};
1340				};
1341			};
1342
1343			rstc@fffffe00 {
1344				compatible = "atmel,sama5d3-rstc", "atmel,at91sam9g45-rstc";
1345				reg = <0xfffffe00 0x10>;
1346				clocks = <&clk32k>;
1347			};
1348
1349			shutdown-controller@fffffe10 {
1350				compatible = "atmel,at91sam9x5-shdwc";
1351				reg = <0xfffffe10 0x10>;
1352				clocks = <&clk32k>;
1353			};
1354
1355			pit: timer@fffffe30 {
1356				compatible = "atmel,at91sam9260-pit";
1357				reg = <0xfffffe30 0xf>;
1358				interrupts = <3 IRQ_TYPE_LEVEL_HIGH 5>;
1359				clocks = <&mck>;
1360			};
1361
1362			watchdog@fffffe40 {
1363				compatible = "atmel,at91sam9260-wdt";
1364				reg = <0xfffffe40 0x10>;
1365				interrupts = <4 IRQ_TYPE_LEVEL_HIGH 7>;
1366				clocks = <&clk32k>;
1367				atmel,watchdog-type = "hardware";
1368				atmel,reset-type = "all";
1369				atmel,dbg-halt;
1370				status = "disabled";
1371			};
1372
1373			sckc@fffffe50 {
1374				compatible = "atmel,at91sam9x5-sckc";
1375				reg = <0xfffffe50 0x4>;
1376
1377				slow_rc_osc: slow_rc_osc {
1378					compatible = "atmel,at91sam9x5-clk-slow-rc-osc";
1379					#clock-cells = <0>;
1380					clock-frequency = <32768>;
1381					clock-accuracy = <50000000>;
1382					atmel,startup-time-usec = <75>;
1383				};
1384
1385				slow_osc: slow_osc {
1386					compatible = "atmel,at91sam9x5-clk-slow-osc";
1387					#clock-cells = <0>;
1388					clocks = <&slow_xtal>;
1389					atmel,startup-time-usec = <1200000>;
1390				};
1391
1392				clk32k: slowck {
1393					compatible = "atmel,at91sam9x5-clk-slow";
1394					#clock-cells = <0>;
1395					clocks = <&slow_rc_osc &slow_osc>;
1396				};
1397			};
1398
1399			rtc@fffffeb0 {
1400				compatible = "atmel,at91rm9200-rtc";
1401				reg = <0xfffffeb0 0x30>;
1402				interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
1403				clocks = <&clk32k>;
1404			};
1405		};
1406
1407		nfc_sram: sram@200000 {
1408			compatible = "mmio-sram";
1409			no-memory-wc;
1410			reg = <0x200000 0x2400>;
1411		};
1412
1413		usb0: gadget@500000 {
1414			#address-cells = <1>;
1415			#size-cells = <0>;
1416			compatible = "atmel,sama5d3-udc";
1417			reg = <0x00500000 0x100000
1418			       0xf8030000 0x4000>;
1419			interrupts = <33 IRQ_TYPE_LEVEL_HIGH 2>;
1420			clocks = <&udphs_clk>, <&utmi>;
1421			clock-names = "pclk", "hclk";
1422			status = "disabled";
1423
1424			ep@0 {
1425				reg = <0>;
1426				atmel,fifo-size = <64>;
1427				atmel,nb-banks = <1>;
1428			};
1429
1430			ep@1 {
1431				reg = <1>;
1432				atmel,fifo-size = <1024>;
1433				atmel,nb-banks = <3>;
1434				atmel,can-dma;
1435				atmel,can-isoc;
1436			};
1437
1438			ep@2 {
1439				reg = <2>;
1440				atmel,fifo-size = <1024>;
1441				atmel,nb-banks = <3>;
1442				atmel,can-dma;
1443				atmel,can-isoc;
1444			};
1445
1446			ep@3 {
1447				reg = <3>;
1448				atmel,fifo-size = <1024>;
1449				atmel,nb-banks = <2>;
1450				atmel,can-dma;
1451			};
1452
1453			ep@4 {
1454				reg = <4>;
1455				atmel,fifo-size = <1024>;
1456				atmel,nb-banks = <2>;
1457				atmel,can-dma;
1458			};
1459
1460			ep@5 {
1461				reg = <5>;
1462				atmel,fifo-size = <1024>;
1463				atmel,nb-banks = <2>;
1464				atmel,can-dma;
1465			};
1466
1467			ep@6 {
1468				reg = <6>;
1469				atmel,fifo-size = <1024>;
1470				atmel,nb-banks = <2>;
1471				atmel,can-dma;
1472			};
1473
1474			ep@7 {
1475				reg = <7>;
1476				atmel,fifo-size = <1024>;
1477				atmel,nb-banks = <2>;
1478				atmel,can-dma;
1479			};
1480
1481			ep@8 {
1482				reg = <8>;
1483				atmel,fifo-size = <1024>;
1484				atmel,nb-banks = <2>;
1485			};
1486
1487			ep@9 {
1488				reg = <9>;
1489				atmel,fifo-size = <1024>;
1490				atmel,nb-banks = <2>;
1491			};
1492
1493			ep@10 {
1494				reg = <10>;
1495				atmel,fifo-size = <1024>;
1496				atmel,nb-banks = <2>;
1497			};
1498
1499			ep@11 {
1500				reg = <11>;
1501				atmel,fifo-size = <1024>;
1502				atmel,nb-banks = <2>;
1503			};
1504
1505			ep@12 {
1506				reg = <12>;
1507				atmel,fifo-size = <1024>;
1508				atmel,nb-banks = <2>;
1509			};
1510
1511			ep@13 {
1512				reg = <13>;
1513				atmel,fifo-size = <1024>;
1514				atmel,nb-banks = <2>;
1515			};
1516
1517			ep@14 {
1518				reg = <14>;
1519				atmel,fifo-size = <1024>;
1520				atmel,nb-banks = <2>;
1521			};
1522
1523			ep@15 {
1524				reg = <15>;
1525				atmel,fifo-size = <1024>;
1526				atmel,nb-banks = <2>;
1527			};
1528		};
1529
1530		usb1: ohci@600000 {
1531			compatible = "atmel,at91rm9200-ohci", "usb-ohci";
1532			reg = <0x00600000 0x100000>;
1533			interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>;
1534			clocks = <&uhphs_clk>, <&uhphs_clk>, <&uhpck>;
1535			clock-names = "ohci_clk", "hclk", "uhpck";
1536			status = "disabled";
1537		};
1538
1539		usb2: ehci@700000 {
1540			compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
1541			reg = <0x00700000 0x100000>;
1542			interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>;
1543			clocks = <&utmi>, <&uhphs_clk>;
1544			clock-names = "usb_clk", "ehci_clk";
1545			status = "disabled";
1546		};
1547
1548		ebi: ebi@10000000 {
1549			compatible = "atmel,sama5d3-ebi";
1550			#address-cells = <2>;
1551			#size-cells = <1>;
1552			atmel,smc = <&hsmc>;
1553			reg = <0x10000000 0x10000000
1554			       0x40000000 0x30000000>;
1555			ranges = <0x0 0x0 0x10000000 0x10000000
1556				  0x1 0x0 0x40000000 0x10000000
1557				  0x2 0x0 0x50000000 0x10000000
1558				  0x3 0x0 0x60000000 0x10000000>;
1559			clocks = <&mck>;
1560			status = "disabled";
1561
1562			nand_controller: nand-controller {
1563				compatible = "atmel,sama5d3-nand-controller";
1564				atmel,nfc-sram = <&nfc_sram>;
1565				atmel,nfc-io = <&nfc_io>;
1566				ecc-engine = <&pmecc>;
1567				#address-cells = <2>;
1568				#size-cells = <1>;
1569				ranges;
1570				status = "disabled";
1571			};
1572		};
1573
1574		nfc_io: nfc-io@70000000 {
1575			compatible = "atmel,sama5d3-nfc-io", "syscon";
1576			reg = <0x70000000 0x8000000>;
1577		};
1578	};
1579};
v5.4
   1// SPDX-License-Identifier: GPL-2.0-or-later
   2/*
   3 * sama5d3.dtsi - Device Tree Include file for SAMA5D3 family SoC
   4 *                applies to SAMA5D31, SAMA5D33, SAMA5D34, SAMA5D35, SAMA5D36 SoC
   5 *
   6 *  Copyright (C) 2013 Atmel,
   7 *                2013 Ludovic Desroches <ludovic.desroches@atmel.com>
 
 
   8 */
   9
 
  10#include <dt-bindings/dma/at91.h>
  11#include <dt-bindings/pinctrl/at91.h>
  12#include <dt-bindings/interrupt-controller/irq.h>
  13#include <dt-bindings/gpio/gpio.h>
  14#include <dt-bindings/clock/at91.h>
  15
  16/ {
  17	#address-cells = <1>;
  18	#size-cells = <1>;
  19	model = "Atmel SAMA5D3 family SoC";
  20	compatible = "atmel,sama5d3", "atmel,sama5";
  21	interrupt-parent = <&aic>;
  22
  23	aliases {
  24		serial0 = &dbgu;
  25		serial1 = &usart0;
  26		serial2 = &usart1;
  27		serial3 = &usart2;
  28		serial4 = &usart3;
  29		serial5 = &uart0;
  30		gpio0 = &pioA;
  31		gpio1 = &pioB;
  32		gpio2 = &pioC;
  33		gpio3 = &pioD;
  34		gpio4 = &pioE;
  35		tcb0 = &tcb0;
  36		i2c0 = &i2c0;
  37		i2c1 = &i2c1;
  38		i2c2 = &i2c2;
  39		ssc0 = &ssc0;
  40		ssc1 = &ssc1;
  41		pwm0 = &pwm0;
  42	};
  43	cpus {
  44		#address-cells = <1>;
  45		#size-cells = <0>;
  46		cpu@0 {
  47			device_type = "cpu";
  48			compatible = "arm,cortex-a5";
  49			reg = <0x0>;
  50		};
  51	};
  52
  53	pmu {
  54		compatible = "arm,cortex-a5-pmu";
  55		interrupts = <46 IRQ_TYPE_LEVEL_HIGH 0>;
  56	};
  57
  58	memory {
  59		device_type = "memory";
  60		reg = <0x20000000 0x8000000>;
  61	};
  62
  63	clocks {
  64		slow_xtal: slow_xtal {
  65			compatible = "fixed-clock";
  66			#clock-cells = <0>;
  67			clock-frequency = <0>;
  68		};
  69
  70		main_xtal: main_xtal {
  71			compatible = "fixed-clock";
  72			#clock-cells = <0>;
  73			clock-frequency = <0>;
  74		};
  75
  76		adc_op_clk: adc_op_clk{
  77			compatible = "fixed-clock";
  78			#clock-cells = <0>;
  79			clock-frequency = <1000000>;
  80		};
  81	};
  82
  83	sram: sram@300000 {
  84		compatible = "mmio-sram";
  85		reg = <0x00300000 0x20000>;
  86	};
  87
  88	ahb {
  89		compatible = "simple-bus";
  90		#address-cells = <1>;
  91		#size-cells = <1>;
  92		ranges;
  93
  94		apb {
  95			compatible = "simple-bus";
  96			#address-cells = <1>;
  97			#size-cells = <1>;
  98			ranges;
  99
 100			mmc0: mmc@f0000000 {
 101				compatible = "atmel,hsmci";
 102				reg = <0xf0000000 0x600>;
 103				interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
 104				dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(0)>;
 105				dma-names = "rxtx";
 106				pinctrl-names = "default";
 107				pinctrl-0 = <&pinctrl_mmc0_clk_cmd_dat0 &pinctrl_mmc0_dat1_3 &pinctrl_mmc0_dat4_7>;
 108				status = "disabled";
 109				#address-cells = <1>;
 110				#size-cells = <0>;
 111				clocks = <&mci0_clk>;
 112				clock-names = "mci_clk";
 113			};
 114
 115			spi0: spi@f0004000 {
 116				#address-cells = <1>;
 117				#size-cells = <0>;
 118				compatible = "atmel,at91rm9200-spi";
 119				reg = <0xf0004000 0x100>;
 120				interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>;
 121				dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(1)>,
 122				       <&dma0 2 AT91_DMA_CFG_PER_ID(2)>;
 123				dma-names = "tx", "rx";
 124				pinctrl-names = "default";
 125				pinctrl-0 = <&pinctrl_spi0>;
 126				clocks = <&spi0_clk>;
 127				clock-names = "spi_clk";
 128				status = "disabled";
 129			};
 130
 131			ssc0: ssc@f0008000 {
 132				compatible = "atmel,at91sam9g45-ssc";
 133				reg = <0xf0008000 0x4000>;
 134				interrupts = <38 IRQ_TYPE_LEVEL_HIGH 4>;
 135				dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(13)>,
 136				       <&dma0 2 AT91_DMA_CFG_PER_ID(14)>;
 137				dma-names = "tx", "rx";
 138				pinctrl-names = "default";
 139				pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
 140				clocks = <&ssc0_clk>;
 141				clock-names = "pclk";
 142				status = "disabled";
 143			};
 144
 145			tcb0: timer@f0010000 {
 146				compatible = "atmel,at91sam9x5-tcb", "simple-mfd", "syscon";
 147				#address-cells = <1>;
 148				#size-cells = <0>;
 149				reg = <0xf0010000 0x100>;
 150				interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0>;
 151				clocks = <&tcb0_clk>, <&clk32k>;
 152				clock-names = "t0_clk", "slow_clk";
 153			};
 154
 155			i2c0: i2c@f0014000 {
 156				compatible = "atmel,at91sam9x5-i2c";
 157				reg = <0xf0014000 0x4000>;
 158				interrupts = <18 IRQ_TYPE_LEVEL_HIGH 6>;
 159				dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(7)>,
 160				       <&dma0 2 AT91_DMA_CFG_PER_ID(8)>;
 161				dma-names = "tx", "rx";
 162				pinctrl-names = "default";
 163				pinctrl-0 = <&pinctrl_i2c0>;
 164				#address-cells = <1>;
 165				#size-cells = <0>;
 166				clocks = <&twi0_clk>;
 167				status = "disabled";
 168			};
 169
 170			i2c1: i2c@f0018000 {
 171				compatible = "atmel,at91sam9x5-i2c";
 172				reg = <0xf0018000 0x4000>;
 173				interrupts = <19 IRQ_TYPE_LEVEL_HIGH 6>;
 174				dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(9)>,
 175				       <&dma0 2 AT91_DMA_CFG_PER_ID(10)>;
 176				dma-names = "tx", "rx";
 177				pinctrl-names = "default";
 178				pinctrl-0 = <&pinctrl_i2c1>;
 179				#address-cells = <1>;
 180				#size-cells = <0>;
 181				clocks = <&twi1_clk>;
 182				status = "disabled";
 183			};
 184
 185			usart0: serial@f001c000 {
 186				compatible = "atmel,at91sam9260-usart";
 187				reg = <0xf001c000 0x100>;
 188				interrupts = <12 IRQ_TYPE_LEVEL_HIGH 5>;
 189				dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(3)>,
 190				       <&dma0 2 (AT91_DMA_CFG_PER_ID(4) | AT91_DMA_CFG_FIFOCFG_ASAP)>;
 191				dma-names = "tx", "rx";
 192				pinctrl-names = "default";
 193				pinctrl-0 = <&pinctrl_usart0>;
 194				clocks = <&usart0_clk>;
 195				clock-names = "usart";
 196				status = "disabled";
 197			};
 198
 199			usart1: serial@f0020000 {
 200				compatible = "atmel,at91sam9260-usart";
 201				reg = <0xf0020000 0x100>;
 202				interrupts = <13 IRQ_TYPE_LEVEL_HIGH 5>;
 203				dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(5)>,
 204				       <&dma0 2 (AT91_DMA_CFG_PER_ID(6) | AT91_DMA_CFG_FIFOCFG_ASAP)>;
 205				dma-names = "tx", "rx";
 206				pinctrl-names = "default";
 207				pinctrl-0 = <&pinctrl_usart1>;
 208				clocks = <&usart1_clk>;
 209				clock-names = "usart";
 210				status = "disabled";
 211			};
 212
 213			uart0: serial@f0024000 {
 214				compatible = "atmel,at91sam9260-usart";
 215				reg = <0xf0024000 0x100>;
 216				interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
 217				pinctrl-names = "default";
 218				pinctrl-0 = <&pinctrl_uart0>;
 219				clocks = <&uart0_clk>;
 220				clock-names = "usart";
 221				status = "disabled";
 222			};
 223
 224			pwm0: pwm@f002c000 {
 225				compatible = "atmel,sama5d3-pwm";
 226				reg = <0xf002c000 0x300>;
 227				interrupts = <28 IRQ_TYPE_LEVEL_HIGH 4>;
 228				#pwm-cells = <3>;
 229				clocks = <&pwm_clk>;
 230				status = "disabled";
 231			};
 232
 233			isi: isi@f0034000 {
 234				compatible = "atmel,at91sam9g45-isi";
 235				reg = <0xf0034000 0x4000>;
 236				interrupts = <37 IRQ_TYPE_LEVEL_HIGH 5>;
 237				pinctrl-names = "default";
 238				pinctrl-0 = <&pinctrl_isi_data_0_7>;
 239				clocks = <&isi_clk>;
 240				clock-names = "isi_clk";
 241				status = "disabled";
 242				port {
 243					#address-cells = <1>;
 244					#size-cells = <0>;
 245				};
 246			};
 247
 248			sfr: sfr@f0038000 {
 249				compatible = "atmel,sama5d3-sfr", "syscon";
 250				reg = <0xf0038000 0x60>;
 251			};
 252
 253			mmc1: mmc@f8000000 {
 254				compatible = "atmel,hsmci";
 255				reg = <0xf8000000 0x600>;
 256				interrupts = <22 IRQ_TYPE_LEVEL_HIGH 0>;
 257				dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(0)>;
 258				dma-names = "rxtx";
 259				pinctrl-names = "default";
 260				pinctrl-0 = <&pinctrl_mmc1_clk_cmd_dat0 &pinctrl_mmc1_dat1_3>;
 261				status = "disabled";
 262				#address-cells = <1>;
 263				#size-cells = <0>;
 264				clocks = <&mci1_clk>;
 265				clock-names = "mci_clk";
 266			};
 267
 268			spi1: spi@f8008000 {
 269				#address-cells = <1>;
 270				#size-cells = <0>;
 271				compatible = "atmel,at91rm9200-spi";
 272				reg = <0xf8008000 0x100>;
 273				interrupts = <25 IRQ_TYPE_LEVEL_HIGH 3>;
 274				dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(15)>,
 275				       <&dma1 2 AT91_DMA_CFG_PER_ID(16)>;
 276				dma-names = "tx", "rx";
 277				pinctrl-names = "default";
 278				pinctrl-0 = <&pinctrl_spi1>;
 279				clocks = <&spi1_clk>;
 280				clock-names = "spi_clk";
 281				status = "disabled";
 282			};
 283
 284			ssc1: ssc@f800c000 {
 285				compatible = "atmel,at91sam9g45-ssc";
 286				reg = <0xf800c000 0x4000>;
 287				interrupts = <39 IRQ_TYPE_LEVEL_HIGH 4>;
 288				dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(3)>,
 289				       <&dma1 2 AT91_DMA_CFG_PER_ID(4)>;
 290				dma-names = "tx", "rx";
 291				pinctrl-names = "default";
 292				pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
 293				clocks = <&ssc1_clk>;
 294				clock-names = "pclk";
 295				status = "disabled";
 296			};
 297
 298			adc0: adc@f8018000 {
 299				#address-cells = <1>;
 300				#size-cells = <0>;
 301				compatible = "atmel,at91sam9x5-adc";
 302				reg = <0xf8018000 0x100>;
 303				interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>;
 304				pinctrl-names = "default";
 305				pinctrl-0 = <
 306					&pinctrl_adc0_adtrg
 307					&pinctrl_adc0_ad0
 308					&pinctrl_adc0_ad1
 309					&pinctrl_adc0_ad2
 310					&pinctrl_adc0_ad3
 311					&pinctrl_adc0_ad4
 312					&pinctrl_adc0_ad5
 313					&pinctrl_adc0_ad6
 314					&pinctrl_adc0_ad7
 315					&pinctrl_adc0_ad8
 316					&pinctrl_adc0_ad9
 317					&pinctrl_adc0_ad10
 318					&pinctrl_adc0_ad11
 319					>;
 320				clocks = <&adc_clk>,
 321					 <&adc_op_clk>;
 322				clock-names = "adc_clk", "adc_op_clk";
 323				atmel,adc-channels-used = <0xfff>;
 324				atmel,adc-startup-time = <40>;
 325				atmel,adc-use-external-triggers;
 326				atmel,adc-vref = <3000>;
 327				atmel,adc-res = <10 12>;
 328				atmel,adc-sample-hold-time = <11>;
 329				atmel,adc-res-names = "lowres", "highres";
 330				status = "disabled";
 331
 332				trigger0 {
 333					trigger-name = "external-rising";
 334					trigger-value = <0x1>;
 335					trigger-external;
 336				};
 337				trigger1 {
 338					trigger-name = "external-falling";
 339					trigger-value = <0x2>;
 340					trigger-external;
 341				};
 342				trigger2 {
 343					trigger-name = "external-any";
 344					trigger-value = <0x3>;
 345					trigger-external;
 346				};
 347				trigger3 {
 348					trigger-name = "continuous";
 349					trigger-value = <0x6>;
 350				};
 351			};
 352
 353			i2c2: i2c@f801c000 {
 354				compatible = "atmel,at91sam9x5-i2c";
 355				reg = <0xf801c000 0x4000>;
 356				interrupts = <20 IRQ_TYPE_LEVEL_HIGH 6>;
 357				dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(11)>,
 358				       <&dma1 2 AT91_DMA_CFG_PER_ID(12)>;
 359				dma-names = "tx", "rx";
 360				pinctrl-names = "default";
 361				pinctrl-0 = <&pinctrl_i2c2>;
 362				#address-cells = <1>;
 363				#size-cells = <0>;
 364				clocks = <&twi2_clk>;
 365				status = "disabled";
 366			};
 367
 368			usart2: serial@f8020000 {
 369				compatible = "atmel,at91sam9260-usart";
 370				reg = <0xf8020000 0x100>;
 371				interrupts = <14 IRQ_TYPE_LEVEL_HIGH 5>;
 372				dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(7)>,
 373				       <&dma1 2 (AT91_DMA_CFG_PER_ID(8) | AT91_DMA_CFG_FIFOCFG_ASAP)>;
 374				dma-names = "tx", "rx";
 375				pinctrl-names = "default";
 376				pinctrl-0 = <&pinctrl_usart2>;
 377				clocks = <&usart2_clk>;
 378				clock-names = "usart";
 379				status = "disabled";
 380			};
 381
 382			usart3: serial@f8024000 {
 383				compatible = "atmel,at91sam9260-usart";
 384				reg = <0xf8024000 0x100>;
 385				interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
 386				dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(9)>,
 387				       <&dma1 2 (AT91_DMA_CFG_PER_ID(10) | AT91_DMA_CFG_FIFOCFG_ASAP)>;
 388				dma-names = "tx", "rx";
 389				pinctrl-names = "default";
 390				pinctrl-0 = <&pinctrl_usart3>;
 391				clocks = <&usart3_clk>;
 392				clock-names = "usart";
 393				status = "disabled";
 394			};
 395
 396			sha@f8034000 {
 397				compatible = "atmel,at91sam9g46-sha";
 398				reg = <0xf8034000 0x100>;
 399				interrupts = <42 IRQ_TYPE_LEVEL_HIGH 0>;
 400				dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(17)>;
 401				dma-names = "tx";
 402				clocks = <&sha_clk>;
 403				clock-names = "sha_clk";
 404			};
 405
 406			aes@f8038000 {
 407				compatible = "atmel,at91sam9g46-aes";
 408				reg = <0xf8038000 0x100>;
 409				interrupts = <43 IRQ_TYPE_LEVEL_HIGH 0>;
 410				dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(18)>,
 411				       <&dma1 2 AT91_DMA_CFG_PER_ID(19)>;
 412				dma-names = "tx", "rx";
 413				clocks = <&aes_clk>;
 414				clock-names = "aes_clk";
 415			};
 416
 417			tdes@f803c000 {
 418				compatible = "atmel,at91sam9g46-tdes";
 419				reg = <0xf803c000 0x100>;
 420				interrupts = <44 IRQ_TYPE_LEVEL_HIGH 0>;
 421				dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(20)>,
 422				       <&dma1 2 AT91_DMA_CFG_PER_ID(21)>;
 423				dma-names = "tx", "rx";
 424				clocks = <&tdes_clk>;
 425				clock-names = "tdes_clk";
 426			};
 427
 428			trng@f8040000 {
 429				compatible = "atmel,at91sam9g45-trng";
 430				reg = <0xf8040000 0x100>;
 431				interrupts = <45 IRQ_TYPE_LEVEL_HIGH 0>;
 432				clocks = <&trng_clk>;
 433			};
 434
 435			hsmc: hsmc@ffffc000 {
 436				compatible = "atmel,sama5d3-smc", "syscon", "simple-mfd";
 437				reg = <0xffffc000 0x1000>;
 438				interrupts = <5 IRQ_TYPE_LEVEL_HIGH 6>;
 439				clocks = <&hsmc_clk>;
 440				#address-cells = <1>;
 441				#size-cells = <1>;
 442				ranges;
 443
 444				pmecc: ecc-engine@ffffc070 {
 445					compatible = "atmel,at91sam9g45-pmecc";
 446					reg = <0xffffc070 0x490>,
 447					      <0xffffc500 0x100>;
 448				};
 449			};
 450
 451			dma0: dma-controller@ffffe600 {
 452				compatible = "atmel,at91sam9g45-dma";
 453				reg = <0xffffe600 0x200>;
 454				interrupts = <30 IRQ_TYPE_LEVEL_HIGH 0>;
 455				#dma-cells = <2>;
 456				clocks = <&dma0_clk>;
 457				clock-names = "dma_clk";
 458			};
 459
 460			dma1: dma-controller@ffffe800 {
 461				compatible = "atmel,at91sam9g45-dma";
 462				reg = <0xffffe800 0x200>;
 463				interrupts = <31 IRQ_TYPE_LEVEL_HIGH 0>;
 464				#dma-cells = <2>;
 465				clocks = <&dma1_clk>;
 466				clock-names = "dma_clk";
 467			};
 468
 469			ramc0: ramc@ffffea00 {
 470				compatible = "atmel,sama5d3-ddramc";
 471				reg = <0xffffea00 0x200>;
 472				clocks = <&ddrck>, <&mpddr_clk>;
 473				clock-names = "ddrck", "mpddr";
 474			};
 475
 476			dbgu: serial@ffffee00 {
 477				compatible = "atmel,at91sam9260-dbgu", "atmel,at91sam9260-usart";
 478				reg = <0xffffee00 0x200>;
 479				interrupts = <2 IRQ_TYPE_LEVEL_HIGH 7>;
 480				dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(13)>,
 481				       <&dma1 2 (AT91_DMA_CFG_PER_ID(14) | AT91_DMA_CFG_FIFOCFG_ASAP)>;
 482				dma-names = "tx", "rx";
 483				pinctrl-names = "default";
 484				pinctrl-0 = <&pinctrl_dbgu>;
 485				clocks = <&dbgu_clk>;
 486				clock-names = "usart";
 487				status = "disabled";
 488			};
 489
 490			aic: interrupt-controller@fffff000 {
 491				#interrupt-cells = <3>;
 492				compatible = "atmel,sama5d3-aic";
 493				interrupt-controller;
 494				reg = <0xfffff000 0x200>;
 495				atmel,external-irqs = <47>;
 496			};
 497
 498			pinctrl: pinctrl@fffff200 {
 499				#address-cells = <1>;
 500				#size-cells = <1>;
 501				compatible = "atmel,sama5d3-pinctrl", "atmel,at91sam9x5-pinctrl", "simple-bus";
 502				ranges = <0xfffff200 0xfffff200 0xa00>;
 503				atmel,mux-mask = <
 504					/*   A          B          C  */
 505					0xffffffff 0xc0fc0000 0xc0ff0000	/* pioA */
 506					0xffffffff 0x0ff8ffff 0x00000000	/* pioB */
 507					0xffffffff 0xbc00f1ff 0x7c00fc00	/* pioC */
 508					0xffffffff 0xc001c0e0 0x0001c1e0	/* pioD */
 509					0xffffffff 0xbf9f8000 0x18000000	/* pioE */
 510					>;
 511
 512				/* shared pinctrl settings */
 513				adc0 {
 514					pinctrl_adc0_adtrg: adc0_adtrg {
 515						atmel,pins =
 516							<AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD19 periph A ADTRG */
 517					};
 518					pinctrl_adc0_ad0: adc0_ad0 {
 519						atmel,pins =
 520							<AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD20 periph A AD0 */
 521					};
 522					pinctrl_adc0_ad1: adc0_ad1 {
 523						atmel,pins =
 524							<AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD21 periph A AD1 */
 525					};
 526					pinctrl_adc0_ad2: adc0_ad2 {
 527						atmel,pins =
 528							<AT91_PIOD 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD22 periph A AD2 */
 529					};
 530					pinctrl_adc0_ad3: adc0_ad3 {
 531						atmel,pins =
 532							<AT91_PIOD 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD23 periph A AD3 */
 533					};
 534					pinctrl_adc0_ad4: adc0_ad4 {
 535						atmel,pins =
 536							<AT91_PIOD 24 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD24 periph A AD4 */
 537					};
 538					pinctrl_adc0_ad5: adc0_ad5 {
 539						atmel,pins =
 540							<AT91_PIOD 25 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD25 periph A AD5 */
 541					};
 542					pinctrl_adc0_ad6: adc0_ad6 {
 543						atmel,pins =
 544							<AT91_PIOD 26 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD26 periph A AD6 */
 545					};
 546					pinctrl_adc0_ad7: adc0_ad7 {
 547						atmel,pins =
 548							<AT91_PIOD 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD27 periph A AD7 */
 549					};
 550					pinctrl_adc0_ad8: adc0_ad8 {
 551						atmel,pins =
 552							<AT91_PIOD 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD28 periph A AD8 */
 553					};
 554					pinctrl_adc0_ad9: adc0_ad9 {
 555						atmel,pins =
 556							<AT91_PIOD 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD29 periph A AD9 */
 557					};
 558					pinctrl_adc0_ad10: adc0_ad10 {
 559						atmel,pins =
 560							<AT91_PIOD 30 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD30 periph A AD10, conflicts with PCK0 */
 561					};
 562					pinctrl_adc0_ad11: adc0_ad11 {
 563						atmel,pins =
 564							<AT91_PIOD 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD31 periph A AD11, conflicts with PCK1 */
 565					};
 566				};
 567
 568				dbgu {
 569					pinctrl_dbgu: dbgu-0 {
 570						atmel,pins =
 571							<AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_PULL_UP
 572							 AT91_PIOB 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;
 573					};
 574				};
 575
 576				ebi {
 577					pinctrl_ebi_addr: ebi-addr-0 {
 578						atmel,pins =
 579							<AT91_PIOE 1 AT91_PERIPH_A AT91_PINCTRL_NONE
 580							 AT91_PIOE 2 AT91_PERIPH_A AT91_PINCTRL_NONE
 581							 AT91_PIOE 3 AT91_PERIPH_A AT91_PINCTRL_NONE
 582							 AT91_PIOE 4 AT91_PERIPH_A AT91_PINCTRL_NONE
 583							 AT91_PIOE 5 AT91_PERIPH_A AT91_PINCTRL_NONE
 584							 AT91_PIOE 6 AT91_PERIPH_A AT91_PINCTRL_NONE
 585							 AT91_PIOE 7 AT91_PERIPH_A AT91_PINCTRL_NONE
 586							 AT91_PIOE 8 AT91_PERIPH_A AT91_PINCTRL_NONE
 587							 AT91_PIOE 9 AT91_PERIPH_A AT91_PINCTRL_NONE
 588							 AT91_PIOE 10 AT91_PERIPH_A AT91_PINCTRL_NONE
 589							 AT91_PIOE 11 AT91_PERIPH_A AT91_PINCTRL_NONE
 590							 AT91_PIOE 12 AT91_PERIPH_A AT91_PINCTRL_NONE
 591							 AT91_PIOE 13 AT91_PERIPH_A AT91_PINCTRL_NONE
 592							 AT91_PIOE 14 AT91_PERIPH_A AT91_PINCTRL_NONE
 593							 AT91_PIOE 15 AT91_PERIPH_A AT91_PINCTRL_NONE
 594							 AT91_PIOE 16 AT91_PERIPH_A AT91_PINCTRL_NONE
 595							 AT91_PIOE 17 AT91_PERIPH_A AT91_PINCTRL_NONE
 596							 AT91_PIOE 18 AT91_PERIPH_A AT91_PINCTRL_NONE
 597							 AT91_PIOE 19 AT91_PERIPH_A AT91_PINCTRL_NONE
 598							 AT91_PIOE 20 AT91_PERIPH_A AT91_PINCTRL_NONE
 599							 AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_NONE
 600							 AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_NONE
 601							 AT91_PIOE 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;
 602					};
 603
 604					pinctrl_ebi_nand_addr: ebi-addr-1 {
 605						atmel,pins =
 606							<AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_NONE
 607							 AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;
 608					};
 609
 610					pinctrl_ebi_cs0: ebi-cs0-0 {
 611						atmel,pins =
 612							<AT91_PIOE 24 AT91_PERIPH_A AT91_PINCTRL_NONE>;
 613					};
 614
 615					pinctrl_ebi_cs1: ebi-cs1-0 {
 616						atmel,pins =
 617							<AT91_PIOE 25 AT91_PERIPH_A AT91_PINCTRL_NONE>;
 618					};
 619
 620					pinctrl_ebi_cs2: ebi-cs2-0 {
 621						atmel,pins =
 622							<AT91_PIOE 26 AT91_PERIPH_A AT91_PINCTRL_NONE>;
 623					};
 624
 625					pinctrl_ebi_nwait: ebi-nwait-0 {
 626						atmel,pins =
 627							<AT91_PIOE 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
 628					};
 629
 630					pinctrl_ebi_nwr1_nbs1: ebi-nwr1-nbs1-0 {
 631						atmel,pins =
 632							<AT91_PIOE 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;
 633					};
 634				};
 635
 636				i2c0 {
 637					pinctrl_i2c0: i2c0-0 {
 638						atmel,pins =
 639							<AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PA30 periph A TWD0 pin, conflicts with URXD1, ISI_VSYNC */
 640							 AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PA31 periph A TWCK0 pin, conflicts with UTXD1, ISI_HSYNC */
 641					};
 642				};
 643
 644				i2c1 {
 645					pinctrl_i2c1: i2c1-0 {
 646						atmel,pins =
 647							<AT91_PIOC 26 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PC26 periph B TWD1 pin, conflicts with SPI1_NPCS1, ISI_D11 */
 648							 AT91_PIOC 27 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PC27 periph B TWCK1 pin, conflicts with SPI1_NPCS2, ISI_D10 */
 649					};
 650				};
 651
 652				i2c2 {
 653					pinctrl_i2c2: i2c2-0 {
 654						atmel,pins =
 655							<AT91_PIOA 18 AT91_PERIPH_B AT91_PINCTRL_NONE	/* TWD2 pin, conflicts with LCDDAT18, ISI_D2 */
 656							 AT91_PIOA 19 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* TWCK2 pin, conflicts with LCDDAT19, ISI_D3 */
 657					};
 658				};
 659
 660				isi {
 661					pinctrl_isi_data_0_7: isi-0-data-0-7 {
 662						atmel,pins =
 663							<AT91_PIOA 16 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PA16 periph C ISI_D0, conflicts with LCDDAT16 */
 664							 AT91_PIOA 17 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PA17 periph C ISI_D1, conflicts with LCDDAT17 */
 665							 AT91_PIOA 18 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PA18 periph C ISI_D2, conflicts with LCDDAT18, TWD2 */
 666							 AT91_PIOA 19 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PA19 periph C ISI_D3, conflicts with LCDDAT19, TWCK2 */
 667							 AT91_PIOA 20 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PA20 periph C ISI_D4, conflicts with LCDDAT20, PWMH0 */
 668							 AT91_PIOA 21 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PA21 periph C ISI_D5, conflicts with LCDDAT21, PWML0 */
 669							 AT91_PIOA 22 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PA22 periph C ISI_D6, conflicts with LCDDAT22, PWMH1 */
 670							 AT91_PIOA 23 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PA23 periph C ISI_D7, conflicts with LCDDAT23, PWML1 */
 671							 AT91_PIOC 30 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PC30 periph C ISI_PCK, conflicts with UTXD0 */
 672							 AT91_PIOA 31 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PA31 periph C ISI_HSYNC, conflicts with TWCK0, UTXD1 */
 673							 AT91_PIOA 30 AT91_PERIPH_C AT91_PINCTRL_NONE>;	/* PA30 periph C ISI_VSYNC, conflicts with TWD0, URXD1 */
 674					};
 675
 676					pinctrl_isi_data_8_9: isi-0-data-8-9 {
 677						atmel,pins =
 678							<AT91_PIOC 29 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PC29 periph C ISI_PD8, conflicts with URXD0, PWMFI2 */
 679							 AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>;	/* PC28 periph C ISI_PD9, conflicts with SPI1_NPCS3, PWMFI0 */
 680					};
 681
 682					pinctrl_isi_data_10_11: isi-0-data-10-11 {
 683						atmel,pins =
 684							<AT91_PIOC 27 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PC27 periph C ISI_PD10, conflicts with SPI1_NPCS2, TWCK1 */
 685							 AT91_PIOC 26 AT91_PERIPH_C AT91_PINCTRL_NONE>;	/* PC26 periph C ISI_PD11, conflicts with SPI1_NPCS1, TWD1 */
 686					};
 687				};
 688
 689				mmc0 {
 690					pinctrl_mmc0_clk_cmd_dat0: mmc0_clk_cmd_dat0 {
 691						atmel,pins =
 692							<AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD9 periph A MCI0_CK */
 693							 AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PD0 periph A MCI0_CDA with pullup */
 694							 AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;	/* PD1 periph A MCI0_DA0 with pullup */
 695					};
 696					pinctrl_mmc0_dat1_3: mmc0_dat1_3 {
 697						atmel,pins =
 698							<AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PD2 periph A MCI0_DA1 with pullup */
 699							 AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PD3 periph A MCI0_DA2 with pullup */
 700							 AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;	/* PD4 periph A MCI0_DA3 with pullup */
 701					};
 702					pinctrl_mmc0_dat4_7: mmc0_dat4_7 {
 703						atmel,pins =
 704							<AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PD5 periph A MCI0_DA4 with pullup, conflicts with TIOA0, PWMH2 */
 705							 AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PD6 periph A MCI0_DA5 with pullup, conflicts with TIOB0, PWML2 */
 706							 AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PD7 periph A MCI0_DA6 with pullup, conlicts with TCLK0, PWMH3 */
 707							 AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;	/* PD8 periph A MCI0_DA7 with pullup, conflicts with PWML3 */
 708					};
 709				};
 710
 711				mmc1 {
 712					pinctrl_mmc1_clk_cmd_dat0: mmc1_clk_cmd_dat0 {
 713						atmel,pins =
 714							<AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB24 periph A MCI1_CK, conflicts with GRX5 */
 715							 AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PB19 periph A MCI1_CDA with pullup, conflicts with GTX4 */
 716							 AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;	/* PB20 periph A MCI1_DA0 with pullup, conflicts with GTX5 */
 717					};
 718					pinctrl_mmc1_dat1_3: mmc1_dat1_3 {
 719						atmel,pins =
 720							<AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PB21 periph A MCI1_DA1 with pullup, conflicts with GTX6 */
 721							 AT91_PIOB 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PB22 periph A MCI1_DA2 with pullup, conflicts with GTX7 */
 722							 AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;	/* PB23 periph A MCI1_DA3 with pullup, conflicts with GRX4 */
 723					};
 724				};
 725
 726				nand0 {
 727					pinctrl_nand0_ale_cle: nand0_ale_cle-0 {
 728						atmel,pins =
 729							<AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PE21 periph A with pullup */
 730							 AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;	/* PE22 periph A with pullup */
 731					};
 732				};
 733
 734				pwm0 {
 735					pinctrl_pwm0_pwmh0_0: pwm0_pwmh0-0 {
 736						atmel,pins =
 737							<AT91_PIOA 20 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with ISI_D4 and LCDDAT20 */
 738					};
 739					pinctrl_pwm0_pwmh0_1: pwm0_pwmh0-1 {
 740						atmel,pins =
 741							<AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with GTX0 */
 742					};
 743					pinctrl_pwm0_pwml0_0: pwm0_pwml0-0 {
 744						atmel,pins =
 745							<AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with ISI_D5 and LCDDAT21 */
 746					};
 747					pinctrl_pwm0_pwml0_1: pwm0_pwml0-1 {
 748						atmel,pins =
 749							<AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with GTX1 */
 750					};
 751
 752					pinctrl_pwm0_pwmh1_0: pwm0_pwmh1-0 {
 753						atmel,pins =
 754							<AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with ISI_D6 and LCDDAT22 */
 755					};
 756					pinctrl_pwm0_pwmh1_1: pwm0_pwmh1-1 {
 757						atmel,pins =
 758							<AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with GRX0 */
 759					};
 760					pinctrl_pwm0_pwmh1_2: pwm0_pwmh1-2 {
 761						atmel,pins =
 762							<AT91_PIOB 27 AT91_PERIPH_C AT91_PINCTRL_NONE>;	/* conflicts with G125CKO and RTS1 */
 763					};
 764					pinctrl_pwm0_pwml1_0: pwm0_pwml1-0 {
 765						atmel,pins =
 766							<AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with ISI_D7 and LCDDAT23 */
 767					};
 768					pinctrl_pwm0_pwml1_1: pwm0_pwml1-1 {
 769						atmel,pins =
 770							<AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with GRX1 */
 771					};
 772					pinctrl_pwm0_pwml1_2: pwm0_pwml1-2 {
 773						atmel,pins =
 774							<AT91_PIOE 31 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with IRQ */
 775					};
 776
 777					pinctrl_pwm0_pwmh2_0: pwm0_pwmh2-0 {
 778						atmel,pins =
 779							<AT91_PIOB 8 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with GTXCK */
 780					};
 781					pinctrl_pwm0_pwmh2_1: pwm0_pwmh2-1 {
 782						atmel,pins =
 783							<AT91_PIOD 5 AT91_PERIPH_C AT91_PINCTRL_NONE>;	/* conflicts with MCI0_DA4 and TIOA0 */
 784					};
 785					pinctrl_pwm0_pwml2_0: pwm0_pwml2-0 {
 786						atmel,pins =
 787							<AT91_PIOB 9 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with GTXEN */
 788					};
 789					pinctrl_pwm0_pwml2_1: pwm0_pwml2-1 {
 790						atmel,pins =
 791							<AT91_PIOD 6 AT91_PERIPH_C AT91_PINCTRL_NONE>;	/* conflicts with MCI0_DA5 and TIOB0 */
 792					};
 793
 794					pinctrl_pwm0_pwmh3_0: pwm0_pwmh3-0 {
 795						atmel,pins =
 796							<AT91_PIOB 12 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with GRXDV */
 797					};
 798					pinctrl_pwm0_pwmh3_1: pwm0_pwmh3-1 {
 799						atmel,pins =
 800							<AT91_PIOD 7 AT91_PERIPH_C AT91_PINCTRL_NONE>;	/* conflicts with MCI0_DA6 and TCLK0 */
 801					};
 802					pinctrl_pwm0_pwml3_0: pwm0_pwml3-0 {
 803						atmel,pins =
 804							<AT91_PIOB 13 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with GRXER */
 805					};
 806					pinctrl_pwm0_pwml3_1: pwm0_pwml3-1 {
 807						atmel,pins =
 808							<AT91_PIOD 8 AT91_PERIPH_C AT91_PINCTRL_NONE>;	/* conflicts with MCI0_DA7 */
 809					};
 810				};
 811
 812				spi0 {
 813					pinctrl_spi0: spi0-0 {
 814						atmel,pins =
 815							<AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD10 periph A SPI0_MISO pin */
 816							 AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD11 periph A SPI0_MOSI pin */
 817							 AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD12 periph A SPI0_SPCK pin */
 818					};
 819				};
 820
 821				spi1 {
 822					pinctrl_spi1: spi1-0 {
 823						atmel,pins =
 824							<AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PC22 periph A SPI1_MISO pin */
 825							 AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PC23 periph A SPI1_MOSI pin */
 826							 AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PC24 periph A SPI1_SPCK pin */
 827					};
 828				};
 829
 830				ssc0 {
 831					pinctrl_ssc0_tx: ssc0_tx {
 832						atmel,pins =
 833							<AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PC16 periph A TK0 */
 834							 AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PC17 periph A TF0 */
 835							 AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PC18 periph A TD0 */
 836					};
 837
 838					pinctrl_ssc0_rx: ssc0_rx {
 839						atmel,pins =
 840							<AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PC19 periph A RK0 */
 841							 AT91_PIOC 20 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PC20 periph A RF0 */
 842							 AT91_PIOC 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PC21 periph A RD0 */
 843					};
 844				};
 845
 846				ssc1 {
 847					pinctrl_ssc1_tx: ssc1_tx {
 848						atmel,pins =
 849							<AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PB2 periph B TK1, conflicts with GTX2 */
 850							 AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PB3 periph B TF1, conflicts with GTX3 */
 851							 AT91_PIOB 6 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PB6 periph B TD1, conflicts with TD1 */
 852					};
 853
 854					pinctrl_ssc1_rx: ssc1_rx {
 855						atmel,pins =
 856							<AT91_PIOB 7 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PB7 periph B RK1, conflicts with EREFCK */
 857							 AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PB10 periph B RF1, conflicts with GTXER */
 858							 AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PB11 periph B RD1, conflicts with GRXCK */
 859					};
 860				};
 861
 862				uart0 {
 863					pinctrl_uart0: uart0-0 {
 864						atmel,pins =
 865							<AT91_PIOC 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* conflicts with PWMFI2, ISI_D8 */
 866							 AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* conflicts with ISI_PCK */
 867					};
 868				};
 869
 870				uart1 {
 871					pinctrl_uart1: uart1-0 {
 872						atmel,pins =
 873							<AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_PULL_UP	/* conflicts with TWD0, ISI_VSYNC */
 874							 AT91_PIOA 31 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with TWCK0, ISI_HSYNC */
 875					};
 876				};
 877
 878				usart0 {
 879					pinctrl_usart0: usart0-0 {
 880						atmel,pins =
 881							<AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_PULL_UP
 882							 AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_NONE>;
 883					};
 884
 885					pinctrl_usart0_rts_cts: usart0_rts_cts-0 {
 886						atmel,pins =
 887							<AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD15 periph A, conflicts with SPI0_NPCS2, CANTX0 */
 888							 AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD16 periph A, conflicts with SPI0_NPCS3, PWMFI3 */
 889					};
 890				};
 891
 892				usart1 {
 893					pinctrl_usart1: usart1-0 {
 894						atmel,pins =
 895							<AT91_PIOB 28 AT91_PERIPH_A AT91_PINCTRL_PULL_UP
 896							 AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
 897					};
 898
 899					pinctrl_usart1_rts_cts: usart1_rts_cts-0 {
 900						atmel,pins =
 901							<AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB26 periph A, conflicts with GRX7 */
 902							 AT91_PIOB 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PB27 periph A, conflicts with G125CKO */
 903					};
 904				};
 905
 906				usart2 {
 907					pinctrl_usart2: usart2-0 {
 908						atmel,pins =
 909							<AT91_PIOE 25 AT91_PERIPH_B AT91_PINCTRL_PULL_UP	/* conflicts with A25 */
 910							 AT91_PIOE 26 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts NCS0 */
 911					};
 912
 913					pinctrl_usart2_rts_cts: usart2_rts_cts-0 {
 914						atmel,pins =
 915							<AT91_PIOE 23 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PE23 periph B, conflicts with A23 */
 916							 AT91_PIOE 24 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PE24 periph B, conflicts with A24 */
 917					};
 918				};
 919
 920				usart3 {
 921					pinctrl_usart3: usart3-0 {
 922						atmel,pins =
 923							<AT91_PIOE 18 AT91_PERIPH_B AT91_PINCTRL_PULL_UP	/* conflicts with A18 */
 924							 AT91_PIOE 19 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* conflicts with A19 */
 925					};
 926
 927					pinctrl_usart3_rts_cts: usart3_rts_cts-0 {
 928						atmel,pins =
 929							<AT91_PIOE 16 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PE16 periph B, conflicts with A16 */
 930							 AT91_PIOE 17 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PE17 periph B, conflicts with A17 */
 931					};
 932				};
 933
 934
 935				pioA: gpio@fffff200 {
 936					compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
 937					reg = <0xfffff200 0x100>;
 938					interrupts = <6 IRQ_TYPE_LEVEL_HIGH 1>;
 939					#gpio-cells = <2>;
 940					gpio-controller;
 941					interrupt-controller;
 942					#interrupt-cells = <2>;
 943					clocks = <&pioA_clk>;
 944				};
 945
 946				pioB: gpio@fffff400 {
 947					compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
 948					reg = <0xfffff400 0x100>;
 949					interrupts = <7 IRQ_TYPE_LEVEL_HIGH 1>;
 950					#gpio-cells = <2>;
 951					gpio-controller;
 952					interrupt-controller;
 953					#interrupt-cells = <2>;
 954					clocks = <&pioB_clk>;
 955				};
 956
 957				pioC: gpio@fffff600 {
 958					compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
 959					reg = <0xfffff600 0x100>;
 960					interrupts = <8 IRQ_TYPE_LEVEL_HIGH 1>;
 961					#gpio-cells = <2>;
 962					gpio-controller;
 963					interrupt-controller;
 964					#interrupt-cells = <2>;
 965					clocks = <&pioC_clk>;
 966				};
 967
 968				pioD: gpio@fffff800 {
 969					compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
 970					reg = <0xfffff800 0x100>;
 971					interrupts = <9 IRQ_TYPE_LEVEL_HIGH 1>;
 972					#gpio-cells = <2>;
 973					gpio-controller;
 974					interrupt-controller;
 975					#interrupt-cells = <2>;
 976					clocks = <&pioD_clk>;
 977				};
 978
 979				pioE: gpio@fffffa00 {
 980					compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
 981					reg = <0xfffffa00 0x100>;
 982					interrupts = <10 IRQ_TYPE_LEVEL_HIGH 1>;
 983					#gpio-cells = <2>;
 984					gpio-controller;
 985					interrupt-controller;
 986					#interrupt-cells = <2>;
 987					clocks = <&pioE_clk>;
 988				};
 989			};
 990
 991			pmc: pmc@fffffc00 {
 992				compatible = "atmel,sama5d3-pmc", "syscon";
 993				reg = <0xfffffc00 0x120>;
 994				interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
 995				interrupt-controller;
 996				#address-cells = <1>;
 997				#size-cells = <0>;
 998				#interrupt-cells = <1>;
 999
1000				main_rc_osc: main_rc_osc {
1001					compatible = "atmel,at91sam9x5-clk-main-rc-osc";
1002					#clock-cells = <0>;
1003					interrupt-parent = <&pmc>;
1004					interrupts = <AT91_PMC_MOSCRCS>;
1005					clock-frequency = <12000000>;
1006					clock-accuracy = <50000000>;
1007				};
1008
1009				main_osc: main_osc {
1010					compatible = "atmel,at91rm9200-clk-main-osc";
1011					#clock-cells = <0>;
1012					interrupt-parent = <&pmc>;
1013					interrupts = <AT91_PMC_MOSCS>;
1014					clocks = <&main_xtal>;
1015				};
1016
1017				main: mainck {
1018					compatible = "atmel,at91sam9x5-clk-main";
1019					#clock-cells = <0>;
1020					interrupt-parent = <&pmc>;
1021					interrupts = <AT91_PMC_MOSCSELS>;
1022					clocks = <&main_rc_osc &main_osc>;
1023				};
1024
1025				plla: pllack {
1026					compatible = "atmel,sama5d3-clk-pll";
1027					#clock-cells = <0>;
1028					interrupt-parent = <&pmc>;
1029					interrupts = <AT91_PMC_LOCKA>;
1030					clocks = <&main>;
1031					reg = <0>;
1032					atmel,clk-input-range = <8000000 50000000>;
1033					#atmel,pll-clk-output-range-cells = <4>;
1034					atmel,pll-clk-output-ranges = <400000000 1000000000 0 0>;
1035				};
1036
1037				plladiv: plladivck {
1038					compatible = "atmel,at91sam9x5-clk-plldiv";
1039					#clock-cells = <0>;
1040					clocks = <&plla>;
1041				};
1042
1043				utmi: utmick {
1044					compatible = "atmel,at91sam9x5-clk-utmi";
1045					#clock-cells = <0>;
1046					interrupt-parent = <&pmc>;
1047					interrupts = <AT91_PMC_LOCKU>;
1048					clocks = <&main>;
1049				};
1050
1051				mck: masterck {
1052					compatible = "atmel,at91sam9x5-clk-master";
1053					#clock-cells = <0>;
1054					interrupt-parent = <&pmc>;
1055					interrupts = <AT91_PMC_MCKRDY>;
1056					clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>;
1057					atmel,clk-output-range = <0 166000000>;
1058					atmel,clk-divisors = <1 2 4 3>;
1059				};
1060
1061				usb: usbck {
1062					compatible = "atmel,at91sam9x5-clk-usb";
1063					#clock-cells = <0>;
1064					clocks = <&plladiv>, <&utmi>;
1065				};
1066
1067				prog: progck {
1068					compatible = "atmel,at91sam9x5-clk-programmable";
1069					#address-cells = <1>;
1070					#size-cells = <0>;
1071					interrupt-parent = <&pmc>;
1072					clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>, <&mck>;
1073
1074					prog0: prog0 {
1075						#clock-cells = <0>;
1076						reg = <0>;
1077						interrupts = <AT91_PMC_PCKRDY(0)>;
1078					};
1079
1080					prog1: prog1 {
1081						#clock-cells = <0>;
1082						reg = <1>;
1083						interrupts = <AT91_PMC_PCKRDY(1)>;
1084					};
1085
1086					prog2: prog2 {
1087						#clock-cells = <0>;
1088						reg = <2>;
1089						interrupts = <AT91_PMC_PCKRDY(2)>;
1090					};
1091				};
1092
1093				smd: smdclk {
1094					compatible = "atmel,at91sam9x5-clk-smd";
1095					#clock-cells = <0>;
1096					clocks = <&plladiv>, <&utmi>;
1097				};
1098
1099				systemck {
1100					compatible = "atmel,at91rm9200-clk-system";
1101					#address-cells = <1>;
1102					#size-cells = <0>;
1103
1104					ddrck: ddrck {
1105						#clock-cells = <0>;
1106						reg = <2>;
1107						clocks = <&mck>;
1108					};
1109
1110					smdck: smdck {
1111						#clock-cells = <0>;
1112						reg = <4>;
1113						clocks = <&smd>;
1114					};
1115
1116					uhpck: uhpck {
1117						#clock-cells = <0>;
1118						reg = <6>;
1119						clocks = <&usb>;
1120					};
1121
1122					udpck: udpck {
1123						#clock-cells = <0>;
1124						reg = <7>;
1125						clocks = <&usb>;
1126					};
1127
1128					pck0: pck0 {
1129						#clock-cells = <0>;
1130						reg = <8>;
1131						clocks = <&prog0>;
1132					};
1133
1134					pck1: pck1 {
1135						#clock-cells = <0>;
1136						reg = <9>;
1137						clocks = <&prog1>;
1138					};
1139
1140					pck2: pck2 {
1141						#clock-cells = <0>;
1142						reg = <10>;
1143						clocks = <&prog2>;
1144					};
1145				};
1146
1147				periphck {
1148					compatible = "atmel,at91sam9x5-clk-peripheral";
1149					#address-cells = <1>;
1150					#size-cells = <0>;
1151					clocks = <&mck>;
1152
1153					dbgu_clk: dbgu_clk {
1154						#clock-cells = <0>;
1155						reg = <2>;
1156					};
1157
1158					hsmc_clk: hsmc_clk {
1159						#clock-cells = <0>;
1160						reg = <5>;
1161					};
1162
1163					pioA_clk: pioA_clk {
1164						#clock-cells = <0>;
1165						reg = <6>;
1166					};
1167
1168					pioB_clk: pioB_clk {
1169						#clock-cells = <0>;
1170						reg = <7>;
1171					};
1172
1173					pioC_clk: pioC_clk {
1174						#clock-cells = <0>;
1175						reg = <8>;
1176					};
1177
1178					pioD_clk: pioD_clk {
1179						#clock-cells = <0>;
1180						reg = <9>;
1181					};
1182
1183					pioE_clk: pioE_clk {
1184						#clock-cells = <0>;
1185						reg = <10>;
1186					};
1187
1188					usart0_clk: usart0_clk {
1189						#clock-cells = <0>;
1190						reg = <12>;
1191						atmel,clk-output-range = <0 66000000>;
1192					};
1193
1194					usart1_clk: usart1_clk {
1195						#clock-cells = <0>;
1196						reg = <13>;
1197						atmel,clk-output-range = <0 66000000>;
1198					};
1199
1200					usart2_clk: usart2_clk {
1201						#clock-cells = <0>;
1202						reg = <14>;
1203						atmel,clk-output-range = <0 66000000>;
1204					};
1205
1206					usart3_clk: usart3_clk {
1207						#clock-cells = <0>;
1208						reg = <15>;
1209						atmel,clk-output-range = <0 66000000>;
1210					};
1211
1212					uart0_clk: uart0_clk {
1213						#clock-cells = <0>;
1214						reg = <16>;
1215						atmel,clk-output-range = <0 66000000>;
1216					};
1217
1218					twi0_clk: twi0_clk {
1219						reg = <18>;
1220						#clock-cells = <0>;
1221						atmel,clk-output-range = <0 16625000>;
1222					};
1223
1224					twi1_clk: twi1_clk {
1225						#clock-cells = <0>;
1226						reg = <19>;
1227						atmel,clk-output-range = <0 16625000>;
1228					};
1229
1230					twi2_clk: twi2_clk {
1231						#clock-cells = <0>;
1232						reg = <20>;
1233						atmel,clk-output-range = <0 16625000>;
1234					};
1235
1236					mci0_clk: mci0_clk {
1237						#clock-cells = <0>;
1238						reg = <21>;
1239					};
1240
1241					mci1_clk: mci1_clk {
1242						#clock-cells = <0>;
1243						reg = <22>;
1244					};
1245
1246					spi0_clk: spi0_clk {
1247						#clock-cells = <0>;
1248						reg = <24>;
1249						atmel,clk-output-range = <0 133000000>;
1250					};
1251
1252					spi1_clk: spi1_clk {
1253						#clock-cells = <0>;
1254						reg = <25>;
1255						atmel,clk-output-range = <0 133000000>;
1256					};
1257
1258					tcb0_clk: tcb0_clk {
1259						#clock-cells = <0>;
1260						reg = <26>;
1261						atmel,clk-output-range = <0 133000000>;
1262					};
1263
1264					pwm_clk: pwm_clk {
1265						#clock-cells = <0>;
1266						reg = <28>;
1267					};
1268
1269					adc_clk: adc_clk {
1270						#clock-cells = <0>;
1271						reg = <29>;
1272						atmel,clk-output-range = <0 66000000>;
1273					};
1274
1275					dma0_clk: dma0_clk {
1276						#clock-cells = <0>;
1277						reg = <30>;
1278					};
1279
1280					dma1_clk: dma1_clk {
1281						#clock-cells = <0>;
1282						reg = <31>;
1283					};
1284
1285					uhphs_clk: uhphs_clk {
1286						#clock-cells = <0>;
1287						reg = <32>;
1288					};
1289
1290					udphs_clk: udphs_clk {
1291						#clock-cells = <0>;
1292						reg = <33>;
1293					};
1294
1295					isi_clk: isi_clk {
1296						#clock-cells = <0>;
1297						reg = <37>;
1298					};
1299
1300					ssc0_clk: ssc0_clk {
1301						#clock-cells = <0>;
1302						reg = <38>;
1303						atmel,clk-output-range = <0 66000000>;
1304					};
1305
1306					ssc1_clk: ssc1_clk {
1307						#clock-cells = <0>;
1308						reg = <39>;
1309						atmel,clk-output-range = <0 66000000>;
1310					};
1311
1312					sha_clk: sha_clk {
1313						#clock-cells = <0>;
1314						reg = <42>;
1315					};
1316
1317					aes_clk: aes_clk {
1318						#clock-cells = <0>;
1319						reg = <43>;
1320					};
1321
1322					tdes_clk: tdes_clk {
1323						#clock-cells = <0>;
1324						reg = <44>;
1325					};
1326
1327					trng_clk: trng_clk {
1328						#clock-cells = <0>;
1329						reg = <45>;
1330					};
1331
1332					fuse_clk: fuse_clk {
1333						#clock-cells = <0>;
1334						reg = <48>;
1335					};
1336
1337					mpddr_clk: mpddr_clk {
1338						#clock-cells = <0>;
1339						reg = <49>;
1340					};
1341				};
1342			};
1343
1344			reset_controller: rstc@fffffe00 {
1345				compatible = "atmel,sama5d3-rstc", "atmel,at91sam9g45-rstc";
1346				reg = <0xfffffe00 0x10>;
1347				clocks = <&clk32k>;
1348			};
1349
1350			shutdown_controller: shutdown-controller@fffffe10 {
1351				compatible = "atmel,at91sam9x5-shdwc";
1352				reg = <0xfffffe10 0x10>;
1353				clocks = <&clk32k>;
1354			};
1355
1356			pit: timer@fffffe30 {
1357				compatible = "atmel,at91sam9260-pit";
1358				reg = <0xfffffe30 0xf>;
1359				interrupts = <3 IRQ_TYPE_LEVEL_HIGH 5>;
1360				clocks = <&mck>;
1361			};
1362
1363			watchdog: watchdog@fffffe40 {
1364				compatible = "atmel,at91sam9260-wdt";
1365				reg = <0xfffffe40 0x10>;
1366				interrupts = <4 IRQ_TYPE_LEVEL_HIGH 7>;
1367				clocks = <&clk32k>;
1368				atmel,watchdog-type = "hardware";
1369				atmel,reset-type = "all";
1370				atmel,dbg-halt;
1371				status = "disabled";
1372			};
1373
1374			clk32k: sckc@fffffe50 {
1375				compatible = "atmel,sama5d3-sckc";
1376				reg = <0xfffffe50 0x4>;
1377				clocks = <&slow_xtal>;
1378				#clock-cells = <0>;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1379			};
1380
1381			rtc@fffffeb0 {
1382				compatible = "atmel,at91rm9200-rtc";
1383				reg = <0xfffffeb0 0x30>;
1384				interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
1385				clocks = <&clk32k>;
1386			};
1387		};
1388
1389		nfc_sram: sram@200000 {
1390			compatible = "mmio-sram";
1391			no-memory-wc;
1392			reg = <0x200000 0x2400>;
1393		};
1394
1395		usb0: gadget@500000 {
1396			#address-cells = <1>;
1397			#size-cells = <0>;
1398			compatible = "atmel,sama5d3-udc";
1399			reg = <0x00500000 0x100000
1400			       0xf8030000 0x4000>;
1401			interrupts = <33 IRQ_TYPE_LEVEL_HIGH 2>;
1402			clocks = <&udphs_clk>, <&utmi>;
1403			clock-names = "pclk", "hclk";
1404			status = "disabled";
1405
1406			ep@0 {
1407				reg = <0>;
1408				atmel,fifo-size = <64>;
1409				atmel,nb-banks = <1>;
1410			};
1411
1412			ep@1 {
1413				reg = <1>;
1414				atmel,fifo-size = <1024>;
1415				atmel,nb-banks = <3>;
1416				atmel,can-dma;
1417				atmel,can-isoc;
1418			};
1419
1420			ep@2 {
1421				reg = <2>;
1422				atmel,fifo-size = <1024>;
1423				atmel,nb-banks = <3>;
1424				atmel,can-dma;
1425				atmel,can-isoc;
1426			};
1427
1428			ep@3 {
1429				reg = <3>;
1430				atmel,fifo-size = <1024>;
1431				atmel,nb-banks = <2>;
1432				atmel,can-dma;
1433			};
1434
1435			ep@4 {
1436				reg = <4>;
1437				atmel,fifo-size = <1024>;
1438				atmel,nb-banks = <2>;
1439				atmel,can-dma;
1440			};
1441
1442			ep@5 {
1443				reg = <5>;
1444				atmel,fifo-size = <1024>;
1445				atmel,nb-banks = <2>;
1446				atmel,can-dma;
1447			};
1448
1449			ep@6 {
1450				reg = <6>;
1451				atmel,fifo-size = <1024>;
1452				atmel,nb-banks = <2>;
1453				atmel,can-dma;
1454			};
1455
1456			ep@7 {
1457				reg = <7>;
1458				atmel,fifo-size = <1024>;
1459				atmel,nb-banks = <2>;
1460				atmel,can-dma;
1461			};
1462
1463			ep@8 {
1464				reg = <8>;
1465				atmel,fifo-size = <1024>;
1466				atmel,nb-banks = <2>;
1467			};
1468
1469			ep@9 {
1470				reg = <9>;
1471				atmel,fifo-size = <1024>;
1472				atmel,nb-banks = <2>;
1473			};
1474
1475			ep@10 {
1476				reg = <10>;
1477				atmel,fifo-size = <1024>;
1478				atmel,nb-banks = <2>;
1479			};
1480
1481			ep@11 {
1482				reg = <11>;
1483				atmel,fifo-size = <1024>;
1484				atmel,nb-banks = <2>;
1485			};
1486
1487			ep@12 {
1488				reg = <12>;
1489				atmel,fifo-size = <1024>;
1490				atmel,nb-banks = <2>;
1491			};
1492
1493			ep@13 {
1494				reg = <13>;
1495				atmel,fifo-size = <1024>;
1496				atmel,nb-banks = <2>;
1497			};
1498
1499			ep@14 {
1500				reg = <14>;
1501				atmel,fifo-size = <1024>;
1502				atmel,nb-banks = <2>;
1503			};
1504
1505			ep@15 {
1506				reg = <15>;
1507				atmel,fifo-size = <1024>;
1508				atmel,nb-banks = <2>;
1509			};
1510		};
1511
1512		usb1: ohci@600000 {
1513			compatible = "atmel,at91rm9200-ohci", "usb-ohci";
1514			reg = <0x00600000 0x100000>;
1515			interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>;
1516			clocks = <&uhphs_clk>, <&uhphs_clk>, <&uhpck>;
1517			clock-names = "ohci_clk", "hclk", "uhpck";
1518			status = "disabled";
1519		};
1520
1521		usb2: ehci@700000 {
1522			compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
1523			reg = <0x00700000 0x100000>;
1524			interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>;
1525			clocks = <&utmi>, <&uhphs_clk>;
1526			clock-names = "usb_clk", "ehci_clk";
1527			status = "disabled";
1528		};
1529
1530		ebi: ebi@10000000 {
1531			compatible = "atmel,sama5d3-ebi";
1532			#address-cells = <2>;
1533			#size-cells = <1>;
1534			atmel,smc = <&hsmc>;
1535			reg = <0x10000000 0x10000000
1536			       0x40000000 0x30000000>;
1537			ranges = <0x0 0x0 0x10000000 0x10000000
1538				  0x1 0x0 0x40000000 0x10000000
1539				  0x2 0x0 0x50000000 0x10000000
1540				  0x3 0x0 0x60000000 0x10000000>;
1541			clocks = <&mck>;
1542			status = "disabled";
1543
1544			nand_controller: nand-controller {
1545				compatible = "atmel,sama5d3-nand-controller";
1546				atmel,nfc-sram = <&nfc_sram>;
1547				atmel,nfc-io = <&nfc_io>;
1548				ecc-engine = <&pmecc>;
1549				#address-cells = <2>;
1550				#size-cells = <1>;
1551				ranges;
1552				status = "disabled";
1553			};
1554		};
1555
1556		nfc_io: nfc-io@70000000 {
1557			compatible = "atmel,sama5d3-nfc-io", "syscon";
1558			reg = <0x70000000 0x8000000>;
1559		};
1560	};
1561};