Linux Audio

Check our new training course

Loading...
v4.17
   1/*
   2 * Copyright 2015 Freescale Semiconductor, Inc.
   3 *
   4 * This program is free software; you can redistribute it and/or modify
   5 * it under the terms of the GNU General Public License version 2 as
   6 * published by the Free Software Foundation.
   7 */
   8
   9#include <dt-bindings/clock/imx6ul-clock.h>
  10#include <dt-bindings/gpio/gpio.h>
  11#include <dt-bindings/input/input.h>
  12#include <dt-bindings/interrupt-controller/arm-gic.h>
  13#include "imx6ul-pinfunc.h"
  14
  15/ {
  16	#address-cells = <1>;
  17	#size-cells = <1>;
  18	/*
  19	 * The decompressor and also some bootloaders rely on a
  20	 * pre-existing /chosen node to be available to insert the
  21	 * command line and merge other ATAGS info.
  22	 * Also for U-Boot there must be a pre-existing /memory node.
  23	 */
  24	chosen {};
  25	memory { device_type = "memory"; };
  26
  27	aliases {
  28		ethernet0 = &fec1;
  29		ethernet1 = &fec2;
  30		gpio0 = &gpio1;
  31		gpio1 = &gpio2;
  32		gpio2 = &gpio3;
  33		gpio3 = &gpio4;
  34		gpio4 = &gpio5;
  35		i2c0 = &i2c1;
  36		i2c1 = &i2c2;
  37		i2c2 = &i2c3;
  38		i2c3 = &i2c4;
  39		mmc0 = &usdhc1;
  40		mmc1 = &usdhc2;
  41		serial0 = &uart1;
  42		serial1 = &uart2;
  43		serial2 = &uart3;
  44		serial3 = &uart4;
  45		serial4 = &uart5;
  46		serial5 = &uart6;
  47		serial6 = &uart7;
  48		serial7 = &uart8;
  49		sai1 = &sai1;
  50		sai2 = &sai2;
  51		sai3 = &sai3;
  52		spi0 = &ecspi1;
  53		spi1 = &ecspi2;
  54		spi2 = &ecspi3;
  55		spi3 = &ecspi4;
  56		usbphy0 = &usbphy1;
  57		usbphy1 = &usbphy2;
  58	};
  59
  60	cpus {
  61		#address-cells = <1>;
  62		#size-cells = <0>;
  63
  64		cpu0: cpu@0 {
  65			compatible = "arm,cortex-a7";
  66			device_type = "cpu";
  67			reg = <0>;
 
  68			clock-latency = <61036>; /* two CLK32 periods */
 
  69			operating-points = <
  70				/* kHz	uV */
  71				696000	1275000
  72				528000	1175000
  73				396000	1025000
  74				198000	950000
  75			>;
  76			fsl,soc-operating-points = <
  77				/* KHz	uV */
  78				696000	1275000
  79				528000	1175000
  80				396000	1175000
  81				198000	1175000
  82			>;
  83			clocks = <&clks IMX6UL_CLK_ARM>,
  84				 <&clks IMX6UL_CLK_PLL2_BUS>,
  85				 <&clks IMX6UL_CLK_PLL2_PFD2>,
  86				 <&clks IMX6UL_CA7_SECONDARY_SEL>,
  87				 <&clks IMX6UL_CLK_STEP>,
  88				 <&clks IMX6UL_CLK_PLL1_SW>,
  89				 <&clks IMX6UL_CLK_PLL1_SYS>;
  90			clock-names = "arm", "pll2_bus",  "pll2_pfd2_396m",
  91				      "secondary_sel", "step", "pll1_sw",
  92				      "pll1_sys";
  93			arm-supply = <&reg_arm>;
  94			soc-supply = <&reg_soc>;
 
 
  95		};
  96	};
  97
  98	intc: interrupt-controller@a01000 {
  99		compatible = "arm,gic-400", "arm,cortex-a7-gic";
 100		interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
 101		#interrupt-cells = <3>;
 102		interrupt-controller;
 103		interrupt-parent = <&intc>;
 104		reg = <0x00a01000 0x1000>,
 105		      <0x00a02000 0x2000>,
 106		      <0x00a04000 0x2000>,
 107		      <0x00a06000 0x2000>;
 108	};
 109
 110	timer {
 111		compatible = "arm,armv7-timer";
 112		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
 113			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
 114			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
 115			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
 116		interrupt-parent = <&intc>;
 117		status = "disabled";
 118	};
 119
 120	ckil: clock-cli {
 121		compatible = "fixed-clock";
 122		#clock-cells = <0>;
 123		clock-frequency = <32768>;
 124		clock-output-names = "ckil";
 125	};
 126
 127	osc: clock-osc {
 128		compatible = "fixed-clock";
 129		#clock-cells = <0>;
 130		clock-frequency = <24000000>;
 131		clock-output-names = "osc";
 132	};
 133
 134	ipp_di0: clock-di0 {
 135		compatible = "fixed-clock";
 136		#clock-cells = <0>;
 137		clock-frequency = <0>;
 138		clock-output-names = "ipp_di0";
 139	};
 140
 141	ipp_di1: clock-di1 {
 142		compatible = "fixed-clock";
 143		#clock-cells = <0>;
 144		clock-frequency = <0>;
 145		clock-output-names = "ipp_di1";
 146	};
 147
 148	tempmon: tempmon {
 149		compatible = "fsl,imx6ul-tempmon", "fsl,imx6sx-tempmon";
 150		interrupt-parent = <&gpc>;
 151		interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
 152		fsl,tempmon = <&anatop>;
 153		nvmem-cells = <&tempmon_calib>, <&tempmon_temp_grade>;
 154		nvmem-cell-names = "calib", "temp_grade";
 155		clocks = <&clks IMX6UL_CLK_PLL3_USB_OTG>;
 156	};
 157
 158	pmu {
 159		compatible = "arm,cortex-a7-pmu";
 160		interrupt-parent = <&gpc>;
 161		interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
 162		status = "disabled";
 163	};
 164
 165	soc {
 166		#address-cells = <1>;
 167		#size-cells = <1>;
 168		compatible = "simple-bus";
 169		interrupt-parent = <&gpc>;
 170		ranges;
 171
 172		ocram: sram@900000 {
 173			compatible = "mmio-sram";
 174			reg = <0x00900000 0x20000>;
 175		};
 176
 
 
 
 
 
 
 
 
 
 
 
 
 177		dma_apbh: dma-apbh@1804000 {
 178			compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
 179			reg = <0x01804000 0x2000>;
 180			interrupts = <0 13 IRQ_TYPE_LEVEL_HIGH>,
 181				     <0 13 IRQ_TYPE_LEVEL_HIGH>,
 182				     <0 13 IRQ_TYPE_LEVEL_HIGH>,
 183				     <0 13 IRQ_TYPE_LEVEL_HIGH>;
 184			interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
 185			#dma-cells = <1>;
 186			dma-channels = <4>;
 187			clocks = <&clks IMX6UL_CLK_APBHDMA>;
 188		};
 189
 190		gpmi: gpmi-nand@1806000         {
 191			compatible = "fsl,imx6q-gpmi-nand";
 192			#address-cells = <1>;
 193			#size-cells = <1>;
 194			reg = <0x01806000 0x2000>, <0x01808000 0x2000>;
 195			reg-names = "gpmi-nand", "bch";
 196			interrupts = <0 15 IRQ_TYPE_LEVEL_HIGH>;
 197			interrupt-names = "bch";
 198			clocks = <&clks IMX6UL_CLK_GPMI_IO>,
 199				 <&clks IMX6UL_CLK_GPMI_APB>,
 200				 <&clks IMX6UL_CLK_GPMI_BCH>,
 201				 <&clks IMX6UL_CLK_GPMI_BCH_APB>,
 202				 <&clks IMX6UL_CLK_PER_BCH>;
 203			clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
 204				      "gpmi_bch_apb", "per1_bch";
 205			dmas = <&dma_apbh 0>;
 206			dma-names = "rx-tx";
 207			status = "disabled";
 208		};
 209
 210		aips1: aips-bus@2000000 {
 211			compatible = "fsl,aips-bus", "simple-bus";
 212			#address-cells = <1>;
 213			#size-cells = <1>;
 214			reg = <0x02000000 0x100000>;
 215			ranges;
 216
 217			spba-bus@2000000 {
 218				compatible = "fsl,spba-bus", "simple-bus";
 219				#address-cells = <1>;
 220				#size-cells = <1>;
 221				reg = <0x02000000 0x40000>;
 222				ranges;
 223
 224				ecspi1: ecspi@2008000 {
 225					#address-cells = <1>;
 226					#size-cells = <0>;
 227					compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
 228					reg = <0x02008000 0x4000>;
 229					interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
 230					clocks = <&clks IMX6UL_CLK_ECSPI1>,
 231						 <&clks IMX6UL_CLK_ECSPI1>;
 232					clock-names = "ipg", "per";
 
 
 233					status = "disabled";
 234				};
 235
 236				ecspi2: ecspi@200c000 {
 237					#address-cells = <1>;
 238					#size-cells = <0>;
 239					compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
 240					reg = <0x0200c000 0x4000>;
 241					interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
 242					clocks = <&clks IMX6UL_CLK_ECSPI2>,
 243						 <&clks IMX6UL_CLK_ECSPI2>;
 244					clock-names = "ipg", "per";
 
 
 245					status = "disabled";
 246				};
 247
 248				ecspi3: ecspi@2010000 {
 249					#address-cells = <1>;
 250					#size-cells = <0>;
 251					compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
 252					reg = <0x02010000 0x4000>;
 253					interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
 254					clocks = <&clks IMX6UL_CLK_ECSPI3>,
 255						 <&clks IMX6UL_CLK_ECSPI3>;
 256					clock-names = "ipg", "per";
 
 
 257					status = "disabled";
 258				};
 259
 260				ecspi4: ecspi@2014000 {
 261					#address-cells = <1>;
 262					#size-cells = <0>;
 263					compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
 264					reg = <0x02014000 0x4000>;
 265					interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
 266					clocks = <&clks IMX6UL_CLK_ECSPI4>,
 267						 <&clks IMX6UL_CLK_ECSPI4>;
 268					clock-names = "ipg", "per";
 
 
 269					status = "disabled";
 270				};
 271
 272				uart7: serial@2018000 {
 273					compatible = "fsl,imx6ul-uart",
 274						     "fsl,imx6q-uart";
 275					reg = <0x02018000 0x4000>;
 276					interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
 277					clocks = <&clks IMX6UL_CLK_UART7_IPG>,
 278						 <&clks IMX6UL_CLK_UART7_SERIAL>;
 279					clock-names = "ipg", "per";
 280					status = "disabled";
 281				};
 282
 283				uart1: serial@2020000 {
 284					compatible = "fsl,imx6ul-uart",
 285						     "fsl,imx6q-uart";
 286					reg = <0x02020000 0x4000>;
 287					interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
 288					clocks = <&clks IMX6UL_CLK_UART1_IPG>,
 289						 <&clks IMX6UL_CLK_UART1_SERIAL>;
 290					clock-names = "ipg", "per";
 291					status = "disabled";
 292				};
 293
 294				uart8: serial@2024000 {
 295					compatible = "fsl,imx6ul-uart",
 296						     "fsl,imx6q-uart";
 297					reg = <0x02024000 0x4000>;
 298					interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
 299					clocks = <&clks IMX6UL_CLK_UART8_IPG>,
 300						 <&clks IMX6UL_CLK_UART8_SERIAL>;
 301					clock-names = "ipg", "per";
 302					status = "disabled";
 303				};
 304
 305				sai1: sai@2028000 {
 306					#sound-dai-cells = <0>;
 307					compatible = "fsl,imx6ul-sai", "fsl,imx6sx-sai";
 308					reg = <0x02028000 0x4000>;
 309					interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
 310					clocks = <&clks IMX6UL_CLK_SAI1_IPG>,
 311						 <&clks IMX6UL_CLK_SAI1>,
 312						 <&clks IMX6UL_CLK_DUMMY>, <&clks IMX6UL_CLK_DUMMY>;
 313					clock-names = "bus", "mclk1", "mclk2", "mclk3";
 314					dmas = <&sdma 35 24 0>,
 315					       <&sdma 36 24 0>;
 316					dma-names = "rx", "tx";
 317					status = "disabled";
 318				};
 319
 320				sai2: sai@202c000 {
 321					#sound-dai-cells = <0>;
 322					compatible = "fsl,imx6ul-sai", "fsl,imx6sx-sai";
 323					reg = <0x0202c000 0x4000>;
 324					interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
 325					clocks = <&clks IMX6UL_CLK_SAI2_IPG>,
 326						 <&clks IMX6UL_CLK_SAI2>,
 327						 <&clks IMX6UL_CLK_DUMMY>, <&clks IMX6UL_CLK_DUMMY>;
 328					clock-names = "bus", "mclk1", "mclk2", "mclk3";
 329					dmas = <&sdma 37 24 0>,
 330					       <&sdma 38 24 0>;
 331					dma-names = "rx", "tx";
 332					status = "disabled";
 333				};
 334
 335				sai3: sai@2030000 {
 336					#sound-dai-cells = <0>;
 337					compatible = "fsl,imx6ul-sai", "fsl,imx6sx-sai";
 338					reg = <0x02030000 0x4000>;
 339					interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
 340					clocks = <&clks IMX6UL_CLK_SAI3_IPG>,
 341						 <&clks IMX6UL_CLK_SAI3>,
 342						 <&clks IMX6UL_CLK_DUMMY>, <&clks IMX6UL_CLK_DUMMY>;
 343					clock-names = "bus", "mclk1", "mclk2", "mclk3";
 344					dmas = <&sdma 39 24 0>,
 345					       <&sdma 40 24 0>;
 346					dma-names = "rx", "tx";
 347					status = "disabled";
 348				};
 349			};
 350
 351			tsc: tsc@2040000 {
 352				compatible = "fsl,imx6ul-tsc";
 353				reg = <0x02040000 0x4000>, <0x0219c000 0x4000>;
 354				interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
 355					     <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
 356				clocks = <&clks IMX6UL_CLK_IPG>,
 357					 <&clks IMX6UL_CLK_ADC2>;
 358				clock-names = "tsc", "adc";
 359				status = "disabled";
 360			};
 361
 362			pwm1: pwm@2080000 {
 363				compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
 364				reg = <0x02080000 0x4000>;
 365				interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
 366				clocks = <&clks IMX6UL_CLK_PWM1>,
 367					 <&clks IMX6UL_CLK_PWM1>;
 368				clock-names = "ipg", "per";
 369				#pwm-cells = <2>;
 370				status = "disabled";
 371			};
 372
 373			pwm2: pwm@2084000 {
 374				compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
 375				reg = <0x02084000 0x4000>;
 376				interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
 377				clocks = <&clks IMX6UL_CLK_PWM2>,
 378					 <&clks IMX6UL_CLK_PWM2>;
 379				clock-names = "ipg", "per";
 380				#pwm-cells = <2>;
 381				status = "disabled";
 382			};
 383
 384			pwm3: pwm@2088000 {
 385				compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
 386				reg = <0x02088000 0x4000>;
 387				interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
 388				clocks = <&clks IMX6UL_CLK_PWM3>,
 389					 <&clks IMX6UL_CLK_PWM3>;
 390				clock-names = "ipg", "per";
 391				#pwm-cells = <2>;
 392				status = "disabled";
 393			};
 394
 395			pwm4: pwm@208c000 {
 396				compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
 397				reg = <0x0208c000 0x4000>;
 398				interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
 399				clocks = <&clks IMX6UL_CLK_PWM4>,
 400					 <&clks IMX6UL_CLK_PWM4>;
 401				clock-names = "ipg", "per";
 402				#pwm-cells = <2>;
 403				status = "disabled";
 404			};
 405
 406			can1: flexcan@2090000 {
 407				compatible = "fsl,imx6ul-flexcan", "fsl,imx6q-flexcan";
 408				reg = <0x02090000 0x4000>;
 409				interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
 410				clocks = <&clks IMX6UL_CLK_CAN1_IPG>,
 411					 <&clks IMX6UL_CLK_CAN1_SERIAL>;
 412				clock-names = "ipg", "per";
 
 413				status = "disabled";
 414			};
 415
 416			can2: flexcan@2094000 {
 417				compatible = "fsl,imx6ul-flexcan", "fsl,imx6q-flexcan";
 418				reg = <0x02094000 0x4000>;
 419				interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
 420				clocks = <&clks IMX6UL_CLK_CAN2_IPG>,
 421					 <&clks IMX6UL_CLK_CAN2_SERIAL>;
 422				clock-names = "ipg", "per";
 
 423				status = "disabled";
 424			};
 425
 426			gpt1: gpt@2098000 {
 427				compatible = "fsl,imx6ul-gpt", "fsl,imx6sx-gpt";
 428				reg = <0x02098000 0x4000>;
 429				interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
 430				clocks = <&clks IMX6UL_CLK_GPT1_BUS>,
 431					 <&clks IMX6UL_CLK_GPT1_SERIAL>;
 432				clock-names = "ipg", "per";
 433			};
 434
 435			gpio1: gpio@209c000 {
 436				compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
 437				reg = <0x0209c000 0x4000>;
 438				interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
 439					     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
 
 440				gpio-controller;
 441				#gpio-cells = <2>;
 442				interrupt-controller;
 443				#interrupt-cells = <2>;
 444				gpio-ranges = <&iomuxc  0 23 10>, <&iomuxc 10 17 6>,
 445					      <&iomuxc 16 33 16>;
 446			};
 447
 448			gpio2: gpio@20a0000 {
 449				compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
 450				reg = <0x020a0000 0x4000>;
 451				interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
 452					     <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
 
 453				gpio-controller;
 454				#gpio-cells = <2>;
 455				interrupt-controller;
 456				#interrupt-cells = <2>;
 457				gpio-ranges = <&iomuxc 0 49 16>, <&iomuxc 16 111 6>;
 458			};
 459
 460			gpio3: gpio@20a4000 {
 461				compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
 462				reg = <0x020a4000 0x4000>;
 463				interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
 464					     <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
 
 465				gpio-controller;
 466				#gpio-cells = <2>;
 467				interrupt-controller;
 468				#interrupt-cells = <2>;
 469				gpio-ranges = <&iomuxc 0 65 29>;
 470			};
 471
 472			gpio4: gpio@20a8000 {
 473				compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
 474				reg = <0x020a8000 0x4000>;
 475				interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
 476					     <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
 
 477				gpio-controller;
 478				#gpio-cells = <2>;
 479				interrupt-controller;
 480				#interrupt-cells = <2>;
 481				gpio-ranges = <&iomuxc 0 94 17>, <&iomuxc 17 117 12>;
 482			};
 483
 484			gpio5: gpio@20ac000 {
 485				compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
 486				reg = <0x020ac000 0x4000>;
 487				interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
 488					     <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
 
 489				gpio-controller;
 490				#gpio-cells = <2>;
 491				interrupt-controller;
 492				#interrupt-cells = <2>;
 493				gpio-ranges = <&iomuxc 0 7 10>, <&iomuxc 10 5 2>;
 494			};
 495
 496			fec2: ethernet@20b4000 {
 497				compatible = "fsl,imx6ul-fec", "fsl,imx6q-fec";
 498				reg = <0x020b4000 0x4000>;
 499				interrupt-names = "int0", "pps";
 500				interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
 501					     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
 502				clocks = <&clks IMX6UL_CLK_ENET>,
 503					 <&clks IMX6UL_CLK_ENET_AHB>,
 504					 <&clks IMX6UL_CLK_ENET_PTP>,
 505					 <&clks IMX6UL_CLK_ENET2_REF_125M>,
 506					 <&clks IMX6UL_CLK_ENET2_REF_125M>;
 507				clock-names = "ipg", "ahb", "ptp",
 508					      "enet_clk_ref", "enet_out";
 509				fsl,num-tx-queues=<1>;
 510				fsl,num-rx-queues=<1>;
 511				status = "disabled";
 512			};
 513
 514			kpp: kpp@20b8000 {
 515				compatible = "fsl,imx6ul-kpp", "fsl,imx6q-kpp", "fsl,imx21-kpp";
 516				reg = <0x020b8000 0x4000>;
 517				interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
 518				clocks = <&clks IMX6UL_CLK_KPP>;
 519				status = "disabled";
 520			};
 521
 522			wdog1: wdog@20bc000 {
 523				compatible = "fsl,imx6ul-wdt", "fsl,imx21-wdt";
 524				reg = <0x020bc000 0x4000>;
 525				interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
 526				clocks = <&clks IMX6UL_CLK_WDOG1>;
 527			};
 528
 529			wdog2: wdog@20c0000 {
 530				compatible = "fsl,imx6ul-wdt", "fsl,imx21-wdt";
 531				reg = <0x020c0000 0x4000>;
 532				interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
 533				clocks = <&clks IMX6UL_CLK_WDOG2>;
 534				status = "disabled";
 535			};
 536
 537			clks: ccm@20c4000 {
 538				compatible = "fsl,imx6ul-ccm";
 539				reg = <0x020c4000 0x4000>;
 540				interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
 541					     <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
 542				#clock-cells = <1>;
 543				clocks = <&ckil>, <&osc>, <&ipp_di0>, <&ipp_di1>;
 544				clock-names = "ckil", "osc", "ipp_di0", "ipp_di1";
 545			};
 546
 547			anatop: anatop@20c8000 {
 548				compatible = "fsl,imx6ul-anatop", "fsl,imx6q-anatop",
 549					     "syscon", "simple-bus";
 550				reg = <0x020c8000 0x1000>;
 551				interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
 552					     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
 553					     <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
 554				#address-cells = <1>;
 555				#size-cells = <0>;
 556
 557				reg_3p0: regulator-3p0@20c8110 {
 558					reg = <0x20c8110>;
 559					compatible = "fsl,anatop-regulator";
 560					regulator-name = "vdd3p0";
 561					regulator-min-microvolt = <2625000>;
 562					regulator-max-microvolt = <3400000>;
 563					anatop-reg-offset = <0x120>;
 564					anatop-vol-bit-shift = <8>;
 565					anatop-vol-bit-width = <5>;
 566					anatop-min-bit-val = <0>;
 567					anatop-min-voltage = <2625000>;
 568					anatop-max-voltage = <3400000>;
 569					anatop-enable-bit = <0>;
 570				};
 571
 572				reg_arm: regulator-vddcore@20c8140 {
 573					reg = <0x20c8140>;
 574					compatible = "fsl,anatop-regulator";
 575					regulator-name = "cpu";
 576					regulator-min-microvolt = <725000>;
 577					regulator-max-microvolt = <1450000>;
 578					regulator-always-on;
 579					anatop-reg-offset = <0x140>;
 580					anatop-vol-bit-shift = <0>;
 581					anatop-vol-bit-width = <5>;
 582					anatop-delay-reg-offset = <0x170>;
 583					anatop-delay-bit-shift = <24>;
 584					anatop-delay-bit-width = <2>;
 585					anatop-min-bit-val = <1>;
 586					anatop-min-voltage = <725000>;
 587					anatop-max-voltage = <1450000>;
 588				};
 589
 590				reg_soc: regulator-vddsoc@20c8140 {
 591					reg = <0x20c8140>;
 592					compatible = "fsl,anatop-regulator";
 593					regulator-name = "vddsoc";
 594					regulator-min-microvolt = <725000>;
 595					regulator-max-microvolt = <1450000>;
 596					regulator-always-on;
 597					anatop-reg-offset = <0x140>;
 598					anatop-vol-bit-shift = <18>;
 599					anatop-vol-bit-width = <5>;
 600					anatop-delay-reg-offset = <0x170>;
 601					anatop-delay-bit-shift = <28>;
 602					anatop-delay-bit-width = <2>;
 603					anatop-min-bit-val = <1>;
 604					anatop-min-voltage = <725000>;
 605					anatop-max-voltage = <1450000>;
 606				};
 607			};
 608
 609			usbphy1: usbphy@20c9000 {
 610				compatible = "fsl,imx6ul-usbphy", "fsl,imx23-usbphy";
 611				reg = <0x020c9000 0x1000>;
 612				interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
 613				clocks = <&clks IMX6UL_CLK_USBPHY1>;
 614				phy-3p0-supply = <&reg_3p0>;
 615				fsl,anatop = <&anatop>;
 616			};
 617
 618			usbphy2: usbphy@20ca000 {
 619				compatible = "fsl,imx6ul-usbphy", "fsl,imx23-usbphy";
 620				reg = <0x020ca000 0x1000>;
 621				interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
 622				clocks = <&clks IMX6UL_CLK_USBPHY2>;
 623				phy-3p0-supply = <&reg_3p0>;
 624				fsl,anatop = <&anatop>;
 625			};
 626
 627			snvs: snvs@20cc000 {
 628				compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd";
 629				reg = <0x020cc000 0x4000>;
 630
 631				snvs_rtc: snvs-rtc-lp {
 632					compatible = "fsl,sec-v4.0-mon-rtc-lp";
 633					regmap = <&snvs>;
 634					offset = <0x34>;
 635					interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
 636						     <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
 637				};
 638
 639				snvs_poweroff: snvs-poweroff {
 640					compatible = "syscon-poweroff";
 641					regmap = <&snvs>;
 642					offset = <0x38>;
 643					value = <0x60>;
 644					mask = <0x60>;
 645					status = "disabled";
 646				};
 647
 648				snvs_pwrkey: snvs-powerkey {
 649					compatible = "fsl,sec-v4.0-pwrkey";
 650					regmap = <&snvs>;
 651					interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
 652					linux,keycode = <KEY_POWER>;
 653					wakeup-source;
 
 654				};
 655
 656				snvs_lpgpr: snvs-lpgpr {
 657					compatible = "fsl,imx6ul-snvs-lpgpr";
 658				};
 659			};
 660
 661			epit1: epit@20d0000 {
 662				reg = <0x020d0000 0x4000>;
 663				interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
 664			};
 665
 666			epit2: epit@20d4000 {
 667				reg = <0x020d4000 0x4000>;
 668				interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
 669			};
 670
 671			src: src@20d8000 {
 672				compatible = "fsl,imx6ul-src", "fsl,imx51-src";
 673				reg = <0x020d8000 0x4000>;
 674				interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>,
 675					     <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
 676				#reset-cells = <1>;
 677			};
 678
 679			gpc: gpc@20dc000 {
 680				compatible = "fsl,imx6ul-gpc", "fsl,imx6q-gpc";
 681				reg = <0x020dc000 0x4000>;
 682				interrupt-controller;
 683				#interrupt-cells = <3>;
 684				interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
 685				interrupt-parent = <&intc>;
 686			};
 687
 688			iomuxc: iomuxc@20e0000 {
 689				compatible = "fsl,imx6ul-iomuxc";
 690				reg = <0x020e0000 0x4000>;
 691			};
 692
 693			gpr: iomuxc-gpr@20e4000 {
 694				compatible = "fsl,imx6ul-iomuxc-gpr",
 695					     "fsl,imx6q-iomuxc-gpr", "syscon";
 696				reg = <0x020e4000 0x4000>;
 697			};
 698
 699			gpt2: gpt@20e8000 {
 700				compatible = "fsl,imx6ul-gpt", "fsl,imx6sx-gpt";
 701				reg = <0x020e8000 0x4000>;
 702				interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
 703				clocks = <&clks IMX6UL_CLK_GPT2_BUS>,
 704					 <&clks IMX6UL_CLK_GPT2_SERIAL>;
 705				clock-names = "ipg", "per";
 706			};
 707
 708			sdma: sdma@20ec000 {
 709				compatible = "fsl,imx6ul-sdma", "fsl,imx6q-sdma",
 710					     "fsl,imx35-sdma";
 711				reg = <0x020ec000 0x4000>;
 712				interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
 713				clocks = <&clks IMX6UL_CLK_SDMA>,
 714					 <&clks IMX6UL_CLK_SDMA>;
 715				clock-names = "ipg", "ahb";
 716				#dma-cells = <3>;
 717				fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
 718			};
 719
 720			pwm5: pwm@20f0000 {
 721				compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
 722				reg = <0x020f0000 0x4000>;
 723				interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
 724				clocks = <&clks IMX6UL_CLK_PWM5>,
 725					 <&clks IMX6UL_CLK_PWM5>;
 726				clock-names = "ipg", "per";
 727				#pwm-cells = <2>;
 728				status = "disabled";
 729			};
 730
 731			pwm6: pwm@20f4000 {
 732				compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
 733				reg = <0x020f4000 0x4000>;
 734				interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
 735				clocks = <&clks IMX6UL_CLK_PWM6>,
 736					 <&clks IMX6UL_CLK_PWM6>;
 737				clock-names = "ipg", "per";
 738				#pwm-cells = <2>;
 739				status = "disabled";
 740			};
 741
 742			pwm7: pwm@20f8000 {
 743				compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
 744				reg = <0x020f8000 0x4000>;
 745				interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
 746				clocks = <&clks IMX6UL_CLK_PWM7>,
 747					 <&clks IMX6UL_CLK_PWM7>;
 748				clock-names = "ipg", "per";
 749				#pwm-cells = <2>;
 750				status = "disabled";
 751			};
 752
 753			pwm8: pwm@20fc000 {
 754				compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
 755				reg = <0x020fc000 0x4000>;
 756				interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
 757				clocks = <&clks IMX6UL_CLK_PWM8>,
 758					 <&clks IMX6UL_CLK_PWM8>;
 759				clock-names = "ipg", "per";
 760				#pwm-cells = <2>;
 761				status = "disabled";
 762			};
 763		};
 764
 765		aips2: aips-bus@2100000 {
 766			compatible = "fsl,aips-bus", "simple-bus";
 767			#address-cells = <1>;
 768			#size-cells = <1>;
 769			reg = <0x02100000 0x100000>;
 770			ranges;
 771
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 772			usbotg1: usb@2184000 {
 773				compatible = "fsl,imx6ul-usb", "fsl,imx27-usb";
 774				reg = <0x02184000 0x200>;
 775				interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
 776				clocks = <&clks IMX6UL_CLK_USBOH3>;
 777				fsl,usbphy = <&usbphy1>;
 778				fsl,usbmisc = <&usbmisc 0>;
 779				fsl,anatop = <&anatop>;
 780				ahb-burst-config = <0x0>;
 781				tx-burst-size-dword = <0x10>;
 782				rx-burst-size-dword = <0x10>;
 783				status = "disabled";
 784			};
 785
 786			usbotg2: usb@2184200 {
 787				compatible = "fsl,imx6ul-usb", "fsl,imx27-usb";
 788				reg = <0x02184200 0x200>;
 789				interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
 790				clocks = <&clks IMX6UL_CLK_USBOH3>;
 791				fsl,usbphy = <&usbphy2>;
 792				fsl,usbmisc = <&usbmisc 1>;
 793				ahb-burst-config = <0x0>;
 794				tx-burst-size-dword = <0x10>;
 795				rx-burst-size-dword = <0x10>;
 796				status = "disabled";
 797			};
 798
 799			usbmisc: usbmisc@2184800 {
 800				#index-cells = <1>;
 801				compatible = "fsl,imx6ul-usbmisc", "fsl,imx6q-usbmisc";
 802				reg = <0x02184800 0x200>;
 803			};
 804
 805			fec1: ethernet@2188000 {
 806				compatible = "fsl,imx6ul-fec", "fsl,imx6q-fec";
 807				reg = <0x02188000 0x4000>;
 808				interrupt-names = "int0", "pps";
 809				interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
 810					     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
 811				clocks = <&clks IMX6UL_CLK_ENET>,
 812					 <&clks IMX6UL_CLK_ENET_AHB>,
 813					 <&clks IMX6UL_CLK_ENET_PTP>,
 814					 <&clks IMX6UL_CLK_ENET_REF>,
 815					 <&clks IMX6UL_CLK_ENET_REF>;
 816				clock-names = "ipg", "ahb", "ptp",
 817					      "enet_clk_ref", "enet_out";
 818				fsl,num-tx-queues=<1>;
 819				fsl,num-rx-queues=<1>;
 820				status = "disabled";
 821			};
 822
 823			usdhc1: usdhc@2190000 {
 824				compatible = "fsl,imx6ul-usdhc", "fsl,imx6sx-usdhc";
 825				reg = <0x02190000 0x4000>;
 826				interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
 827				clocks = <&clks IMX6UL_CLK_USDHC1>,
 828					 <&clks IMX6UL_CLK_USDHC1>,
 829					 <&clks IMX6UL_CLK_USDHC1>;
 830				clock-names = "ipg", "ahb", "per";
 
 
 831				bus-width = <4>;
 832				status = "disabled";
 833			};
 834
 835			usdhc2: usdhc@2194000 {
 836				compatible = "fsl,imx6ul-usdhc", "fsl,imx6sx-usdhc";
 837				reg = <0x02194000 0x4000>;
 838				interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
 839				clocks = <&clks IMX6UL_CLK_USDHC2>,
 840					 <&clks IMX6UL_CLK_USDHC2>,
 841					 <&clks IMX6UL_CLK_USDHC2>;
 842				clock-names = "ipg", "ahb", "per";
 843				bus-width = <4>;
 
 
 844				status = "disabled";
 845			};
 846
 847			adc1: adc@2198000 {
 848				compatible = "fsl,imx6ul-adc", "fsl,vf610-adc";
 849				reg = <0x02198000 0x4000>;
 850				interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
 851				clocks = <&clks IMX6UL_CLK_ADC1>;
 852				num-channels = <2>;
 853				clock-names = "adc";
 854				fsl,adck-max-frequency = <30000000>, <40000000>,
 855							 <20000000>;
 856				status = "disabled";
 857			};
 858
 859			i2c1: i2c@21a0000 {
 860				#address-cells = <1>;
 861				#size-cells = <0>;
 862				compatible = "fsl,imx6ul-i2c", "fsl,imx21-i2c";
 863				reg = <0x021a0000 0x4000>;
 864				interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
 865				clocks = <&clks IMX6UL_CLK_I2C1>;
 866				status = "disabled";
 867			};
 868
 869			i2c2: i2c@21a4000 {
 870				#address-cells = <1>;
 871				#size-cells = <0>;
 872				compatible = "fsl,imx6ul-i2c", "fsl,imx21-i2c";
 873				reg = <0x021a4000 0x4000>;
 874				interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
 875				clocks = <&clks IMX6UL_CLK_I2C2>;
 876				status = "disabled";
 877			};
 878
 879			i2c3: i2c@21a8000 {
 880				#address-cells = <1>;
 881				#size-cells = <0>;
 882				compatible = "fsl,imx6ul-i2c", "fsl,imx21-i2c";
 883				reg = <0x021a8000 0x4000>;
 884				interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
 885				clocks = <&clks IMX6UL_CLK_I2C3>;
 886				status = "disabled";
 887			};
 888
 889			mmdc: mmdc@21b0000 {
 890				compatible = "fsl,imx6ul-mmdc", "fsl,imx6q-mmdc";
 891				reg = <0x021b0000 0x4000>;
 
 
 
 
 
 
 
 
 
 
 
 
 892			};
 893
 894			ocotp: ocotp-ctrl@21bc000 {
 895				#address-cells = <1>;
 896				#size-cells = <1>;
 897				compatible = "fsl,imx6ul-ocotp", "syscon";
 898				reg = <0x021bc000 0x4000>;
 899				clocks = <&clks IMX6UL_CLK_OCOTP>;
 900
 901				tempmon_calib: calib@38 {
 902					reg = <0x38 4>;
 903				};
 904
 905				tempmon_temp_grade: temp-grade@20 {
 906					reg = <0x20 4>;
 907				};
 
 
 
 
 
 
 
 
 
 
 
 
 
 908			};
 909
 910			lcdif: lcdif@21c8000 {
 911				compatible = "fsl,imx6ul-lcdif", "fsl,imx28-lcdif";
 912				reg = <0x021c8000 0x4000>;
 913				interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
 914				clocks = <&clks IMX6UL_CLK_LCDIF_PIX>,
 915					 <&clks IMX6UL_CLK_LCDIF_APB>,
 916					 <&clks IMX6UL_CLK_DUMMY>;
 917				clock-names = "pix", "axi", "disp_axi";
 918				status = "disabled";
 919			};
 920
 921			qspi: qspi@21e0000 {
 
 
 
 
 
 
 
 
 922				#address-cells = <1>;
 923				#size-cells = <0>;
 924				compatible = "fsl,imx6ul-qspi", "fsl,imx6sx-qspi";
 925				reg = <0x021e0000 0x4000>, <0x60000000 0x10000000>;
 926				reg-names = "QuadSPI", "QuadSPI-memory";
 927				interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
 928				clocks = <&clks IMX6UL_CLK_QSPI>,
 929					 <&clks IMX6UL_CLK_QSPI>;
 930				clock-names = "qspi_en", "qspi";
 931				status = "disabled";
 932			};
 933
 934			wdog3: wdog@21e4000 {
 935				compatible = "fsl,imx6ul-wdt", "fsl,imx21-wdt";
 936				reg = <0x021e4000 0x4000>;
 937				interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
 938				clocks = <&clks IMX6UL_CLK_WDOG3>;
 939				status = "disabled";
 940			};
 941
 942			uart2: serial@21e8000 {
 943				compatible = "fsl,imx6ul-uart",
 944					     "fsl,imx6q-uart";
 945				reg = <0x021e8000 0x4000>;
 946				interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
 947				clocks = <&clks IMX6UL_CLK_UART2_IPG>,
 948					 <&clks IMX6UL_CLK_UART2_SERIAL>;
 949				clock-names = "ipg", "per";
 950				status = "disabled";
 951			};
 952
 953			uart3: serial@21ec000 {
 954				compatible = "fsl,imx6ul-uart",
 955					     "fsl,imx6q-uart";
 956				reg = <0x021ec000 0x4000>;
 957				interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
 958				clocks = <&clks IMX6UL_CLK_UART3_IPG>,
 959					 <&clks IMX6UL_CLK_UART3_SERIAL>;
 960				clock-names = "ipg", "per";
 961				status = "disabled";
 962			};
 963
 964			uart4: serial@21f0000 {
 965				compatible = "fsl,imx6ul-uart",
 966					     "fsl,imx6q-uart";
 967				reg = <0x021f0000 0x4000>;
 968				interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
 969				clocks = <&clks IMX6UL_CLK_UART4_IPG>,
 970					 <&clks IMX6UL_CLK_UART4_SERIAL>;
 971				clock-names = "ipg", "per";
 972				status = "disabled";
 973			};
 974
 975			uart5: serial@21f4000 {
 976				compatible = "fsl,imx6ul-uart",
 977					     "fsl,imx6q-uart";
 978				reg = <0x021f4000 0x4000>;
 979				interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
 980				clocks = <&clks IMX6UL_CLK_UART5_IPG>,
 981					 <&clks IMX6UL_CLK_UART5_SERIAL>;
 982				clock-names = "ipg", "per";
 983				status = "disabled";
 984			};
 985
 986			i2c4: i2c@21f8000 {
 987				#address-cells = <1>;
 988				#size-cells = <0>;
 989				compatible = "fsl,imx6ul-i2c", "fsl,imx21-i2c";
 990				reg = <0x021f8000 0x4000>;
 991				interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
 992				clocks = <&clks IMX6UL_CLK_I2C4>;
 993				status = "disabled";
 994			};
 995
 996			uart6: serial@21fc000 {
 997				compatible = "fsl,imx6ul-uart",
 998					     "fsl,imx6q-uart";
 999				reg = <0x021fc000 0x4000>;
1000				interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
1001				clocks = <&clks IMX6UL_CLK_UART6_IPG>,
1002					 <&clks IMX6UL_CLK_UART6_SERIAL>;
1003				clock-names = "ipg", "per";
1004				status = "disabled";
1005			};
1006		};
1007	};
1008};
v5.4
   1// SPDX-License-Identifier: GPL-2.0
   2//
   3// Copyright 2015 Freescale Semiconductor, Inc.
 
 
 
 
   4
   5#include <dt-bindings/clock/imx6ul-clock.h>
   6#include <dt-bindings/gpio/gpio.h>
   7#include <dt-bindings/input/input.h>
   8#include <dt-bindings/interrupt-controller/arm-gic.h>
   9#include "imx6ul-pinfunc.h"
  10
  11/ {
  12	#address-cells = <1>;
  13	#size-cells = <1>;
  14	/*
  15	 * The decompressor and also some bootloaders rely on a
  16	 * pre-existing /chosen node to be available to insert the
  17	 * command line and merge other ATAGS info.
 
  18	 */
  19	chosen {};
 
  20
  21	aliases {
  22		ethernet0 = &fec1;
  23		ethernet1 = &fec2;
  24		gpio0 = &gpio1;
  25		gpio1 = &gpio2;
  26		gpio2 = &gpio3;
  27		gpio3 = &gpio4;
  28		gpio4 = &gpio5;
  29		i2c0 = &i2c1;
  30		i2c1 = &i2c2;
  31		i2c2 = &i2c3;
  32		i2c3 = &i2c4;
  33		mmc0 = &usdhc1;
  34		mmc1 = &usdhc2;
  35		serial0 = &uart1;
  36		serial1 = &uart2;
  37		serial2 = &uart3;
  38		serial3 = &uart4;
  39		serial4 = &uart5;
  40		serial5 = &uart6;
  41		serial6 = &uart7;
  42		serial7 = &uart8;
  43		sai1 = &sai1;
  44		sai2 = &sai2;
  45		sai3 = &sai3;
  46		spi0 = &ecspi1;
  47		spi1 = &ecspi2;
  48		spi2 = &ecspi3;
  49		spi3 = &ecspi4;
  50		usbphy0 = &usbphy1;
  51		usbphy1 = &usbphy2;
  52	};
  53
  54	cpus {
  55		#address-cells = <1>;
  56		#size-cells = <0>;
  57
  58		cpu0: cpu@0 {
  59			compatible = "arm,cortex-a7";
  60			device_type = "cpu";
  61			reg = <0>;
  62			clock-frequency = <696000000>;
  63			clock-latency = <61036>; /* two CLK32 periods */
  64			#cooling-cells = <2>;
  65			operating-points = <
  66				/* kHz	uV */
  67				696000	1275000
  68				528000	1175000
  69				396000	1025000
  70				198000	950000
  71			>;
  72			fsl,soc-operating-points = <
  73				/* KHz	uV */
  74				696000	1275000
  75				528000	1175000
  76				396000	1175000
  77				198000	1175000
  78			>;
  79			clocks = <&clks IMX6UL_CLK_ARM>,
  80				 <&clks IMX6UL_CLK_PLL2_BUS>,
  81				 <&clks IMX6UL_CLK_PLL2_PFD2>,
  82				 <&clks IMX6UL_CA7_SECONDARY_SEL>,
  83				 <&clks IMX6UL_CLK_STEP>,
  84				 <&clks IMX6UL_CLK_PLL1_SW>,
  85				 <&clks IMX6UL_CLK_PLL1_SYS>;
  86			clock-names = "arm", "pll2_bus",  "pll2_pfd2_396m",
  87				      "secondary_sel", "step", "pll1_sw",
  88				      "pll1_sys";
  89			arm-supply = <&reg_arm>;
  90			soc-supply = <&reg_soc>;
  91			nvmem-cells = <&cpu_speed_grade>;
  92			nvmem-cell-names = "speed_grade";
  93		};
  94	};
  95
 
 
 
 
 
 
 
 
 
 
 
 
  96	timer {
  97		compatible = "arm,armv7-timer";
  98		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
  99			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
 100			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>,
 101			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_LOW)>;
 102		interrupt-parent = <&intc>;
 103		status = "disabled";
 104	};
 105
 106	ckil: clock-cli {
 107		compatible = "fixed-clock";
 108		#clock-cells = <0>;
 109		clock-frequency = <32768>;
 110		clock-output-names = "ckil";
 111	};
 112
 113	osc: clock-osc {
 114		compatible = "fixed-clock";
 115		#clock-cells = <0>;
 116		clock-frequency = <24000000>;
 117		clock-output-names = "osc";
 118	};
 119
 120	ipp_di0: clock-di0 {
 121		compatible = "fixed-clock";
 122		#clock-cells = <0>;
 123		clock-frequency = <0>;
 124		clock-output-names = "ipp_di0";
 125	};
 126
 127	ipp_di1: clock-di1 {
 128		compatible = "fixed-clock";
 129		#clock-cells = <0>;
 130		clock-frequency = <0>;
 131		clock-output-names = "ipp_di1";
 132	};
 133
 134	tempmon: tempmon {
 135		compatible = "fsl,imx6ul-tempmon", "fsl,imx6sx-tempmon";
 136		interrupt-parent = <&gpc>;
 137		interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
 138		fsl,tempmon = <&anatop>;
 139		nvmem-cells = <&tempmon_calib>, <&tempmon_temp_grade>;
 140		nvmem-cell-names = "calib", "temp_grade";
 141		clocks = <&clks IMX6UL_CLK_PLL3_USB_OTG>;
 142	};
 143
 144	pmu {
 145		compatible = "arm,cortex-a7-pmu";
 146		interrupt-parent = <&gpc>;
 147		interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
 
 148	};
 149
 150	soc {
 151		#address-cells = <1>;
 152		#size-cells = <1>;
 153		compatible = "simple-bus";
 154		interrupt-parent = <&gpc>;
 155		ranges;
 156
 157		ocram: sram@900000 {
 158			compatible = "mmio-sram";
 159			reg = <0x00900000 0x20000>;
 160		};
 161
 162		intc: interrupt-controller@a01000 {
 163			compatible = "arm,gic-400", "arm,cortex-a7-gic";
 164			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_HIGH)>;
 165			#interrupt-cells = <3>;
 166			interrupt-controller;
 167			interrupt-parent = <&intc>;
 168			reg = <0x00a01000 0x1000>,
 169			      <0x00a02000 0x2000>,
 170			      <0x00a04000 0x2000>,
 171			      <0x00a06000 0x2000>;
 172		};
 173
 174		dma_apbh: dma-apbh@1804000 {
 175			compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
 176			reg = <0x01804000 0x2000>;
 177			interrupts = <0 13 IRQ_TYPE_LEVEL_HIGH>,
 178				     <0 13 IRQ_TYPE_LEVEL_HIGH>,
 179				     <0 13 IRQ_TYPE_LEVEL_HIGH>,
 180				     <0 13 IRQ_TYPE_LEVEL_HIGH>;
 181			interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
 182			#dma-cells = <1>;
 183			dma-channels = <4>;
 184			clocks = <&clks IMX6UL_CLK_APBHDMA>;
 185		};
 186
 187		gpmi: gpmi-nand@1806000 {
 188			compatible = "fsl,imx6q-gpmi-nand";
 189			#address-cells = <1>;
 190			#size-cells = <1>;
 191			reg = <0x01806000 0x2000>, <0x01808000 0x2000>;
 192			reg-names = "gpmi-nand", "bch";
 193			interrupts = <0 15 IRQ_TYPE_LEVEL_HIGH>;
 194			interrupt-names = "bch";
 195			clocks = <&clks IMX6UL_CLK_GPMI_IO>,
 196				 <&clks IMX6UL_CLK_GPMI_APB>,
 197				 <&clks IMX6UL_CLK_GPMI_BCH>,
 198				 <&clks IMX6UL_CLK_GPMI_BCH_APB>,
 199				 <&clks IMX6UL_CLK_PER_BCH>;
 200			clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
 201				      "gpmi_bch_apb", "per1_bch";
 202			dmas = <&dma_apbh 0>;
 203			dma-names = "rx-tx";
 204			status = "disabled";
 205		};
 206
 207		aips1: aips-bus@2000000 {
 208			compatible = "fsl,aips-bus", "simple-bus";
 209			#address-cells = <1>;
 210			#size-cells = <1>;
 211			reg = <0x02000000 0x100000>;
 212			ranges;
 213
 214			spba-bus@2000000 {
 215				compatible = "fsl,spba-bus", "simple-bus";
 216				#address-cells = <1>;
 217				#size-cells = <1>;
 218				reg = <0x02000000 0x40000>;
 219				ranges;
 220
 221				ecspi1: spi@2008000 {
 222					#address-cells = <1>;
 223					#size-cells = <0>;
 224					compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
 225					reg = <0x02008000 0x4000>;
 226					interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
 227					clocks = <&clks IMX6UL_CLK_ECSPI1>,
 228						 <&clks IMX6UL_CLK_ECSPI1>;
 229					clock-names = "ipg", "per";
 230					dmas = <&sdma 3 7 1>, <&sdma 4 7 2>;
 231					dma-names = "rx", "tx";
 232					status = "disabled";
 233				};
 234
 235				ecspi2: spi@200c000 {
 236					#address-cells = <1>;
 237					#size-cells = <0>;
 238					compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
 239					reg = <0x0200c000 0x4000>;
 240					interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
 241					clocks = <&clks IMX6UL_CLK_ECSPI2>,
 242						 <&clks IMX6UL_CLK_ECSPI2>;
 243					clock-names = "ipg", "per";
 244					dmas = <&sdma 5 7 1>, <&sdma 6 7 2>;
 245					dma-names = "rx", "tx";
 246					status = "disabled";
 247				};
 248
 249				ecspi3: spi@2010000 {
 250					#address-cells = <1>;
 251					#size-cells = <0>;
 252					compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
 253					reg = <0x02010000 0x4000>;
 254					interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
 255					clocks = <&clks IMX6UL_CLK_ECSPI3>,
 256						 <&clks IMX6UL_CLK_ECSPI3>;
 257					clock-names = "ipg", "per";
 258					dmas = <&sdma 7 7 1>, <&sdma 8 7 2>;
 259					dma-names = "rx", "tx";
 260					status = "disabled";
 261				};
 262
 263				ecspi4: spi@2014000 {
 264					#address-cells = <1>;
 265					#size-cells = <0>;
 266					compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
 267					reg = <0x02014000 0x4000>;
 268					interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
 269					clocks = <&clks IMX6UL_CLK_ECSPI4>,
 270						 <&clks IMX6UL_CLK_ECSPI4>;
 271					clock-names = "ipg", "per";
 272					dmas = <&sdma 9 7 1>, <&sdma 10 7 2>;
 273					dma-names = "rx", "tx";
 274					status = "disabled";
 275				};
 276
 277				uart7: serial@2018000 {
 278					compatible = "fsl,imx6ul-uart",
 279						     "fsl,imx6q-uart";
 280					reg = <0x02018000 0x4000>;
 281					interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
 282					clocks = <&clks IMX6UL_CLK_UART7_IPG>,
 283						 <&clks IMX6UL_CLK_UART7_SERIAL>;
 284					clock-names = "ipg", "per";
 285					status = "disabled";
 286				};
 287
 288				uart1: serial@2020000 {
 289					compatible = "fsl,imx6ul-uart",
 290						     "fsl,imx6q-uart";
 291					reg = <0x02020000 0x4000>;
 292					interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
 293					clocks = <&clks IMX6UL_CLK_UART1_IPG>,
 294						 <&clks IMX6UL_CLK_UART1_SERIAL>;
 295					clock-names = "ipg", "per";
 296					status = "disabled";
 297				};
 298
 299				uart8: serial@2024000 {
 300					compatible = "fsl,imx6ul-uart",
 301						     "fsl,imx6q-uart";
 302					reg = <0x02024000 0x4000>;
 303					interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
 304					clocks = <&clks IMX6UL_CLK_UART8_IPG>,
 305						 <&clks IMX6UL_CLK_UART8_SERIAL>;
 306					clock-names = "ipg", "per";
 307					status = "disabled";
 308				};
 309
 310				sai1: sai@2028000 {
 311					#sound-dai-cells = <0>;
 312					compatible = "fsl,imx6ul-sai", "fsl,imx6sx-sai";
 313					reg = <0x02028000 0x4000>;
 314					interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
 315					clocks = <&clks IMX6UL_CLK_SAI1_IPG>,
 316						 <&clks IMX6UL_CLK_SAI1>,
 317						 <&clks IMX6UL_CLK_DUMMY>, <&clks IMX6UL_CLK_DUMMY>;
 318					clock-names = "bus", "mclk1", "mclk2", "mclk3";
 319					dmas = <&sdma 35 24 0>,
 320					       <&sdma 36 24 0>;
 321					dma-names = "rx", "tx";
 322					status = "disabled";
 323				};
 324
 325				sai2: sai@202c000 {
 326					#sound-dai-cells = <0>;
 327					compatible = "fsl,imx6ul-sai", "fsl,imx6sx-sai";
 328					reg = <0x0202c000 0x4000>;
 329					interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
 330					clocks = <&clks IMX6UL_CLK_SAI2_IPG>,
 331						 <&clks IMX6UL_CLK_SAI2>,
 332						 <&clks IMX6UL_CLK_DUMMY>, <&clks IMX6UL_CLK_DUMMY>;
 333					clock-names = "bus", "mclk1", "mclk2", "mclk3";
 334					dmas = <&sdma 37 24 0>,
 335					       <&sdma 38 24 0>;
 336					dma-names = "rx", "tx";
 337					status = "disabled";
 338				};
 339
 340				sai3: sai@2030000 {
 341					#sound-dai-cells = <0>;
 342					compatible = "fsl,imx6ul-sai", "fsl,imx6sx-sai";
 343					reg = <0x02030000 0x4000>;
 344					interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
 345					clocks = <&clks IMX6UL_CLK_SAI3_IPG>,
 346						 <&clks IMX6UL_CLK_SAI3>,
 347						 <&clks IMX6UL_CLK_DUMMY>, <&clks IMX6UL_CLK_DUMMY>;
 348					clock-names = "bus", "mclk1", "mclk2", "mclk3";
 349					dmas = <&sdma 39 24 0>,
 350					       <&sdma 40 24 0>;
 351					dma-names = "rx", "tx";
 352					status = "disabled";
 353				};
 354			};
 355
 356			tsc: tsc@2040000 {
 357				compatible = "fsl,imx6ul-tsc";
 358				reg = <0x02040000 0x4000>, <0x0219c000 0x4000>;
 359				interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
 360					     <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
 361				clocks = <&clks IMX6UL_CLK_IPG>,
 362					 <&clks IMX6UL_CLK_ADC2>;
 363				clock-names = "tsc", "adc";
 364				status = "disabled";
 365			};
 366
 367			pwm1: pwm@2080000 {
 368				compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
 369				reg = <0x02080000 0x4000>;
 370				interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
 371				clocks = <&clks IMX6UL_CLK_PWM1>,
 372					 <&clks IMX6UL_CLK_PWM1>;
 373				clock-names = "ipg", "per";
 374				#pwm-cells = <2>;
 375				status = "disabled";
 376			};
 377
 378			pwm2: pwm@2084000 {
 379				compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
 380				reg = <0x02084000 0x4000>;
 381				interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
 382				clocks = <&clks IMX6UL_CLK_PWM2>,
 383					 <&clks IMX6UL_CLK_PWM2>;
 384				clock-names = "ipg", "per";
 385				#pwm-cells = <2>;
 386				status = "disabled";
 387			};
 388
 389			pwm3: pwm@2088000 {
 390				compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
 391				reg = <0x02088000 0x4000>;
 392				interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
 393				clocks = <&clks IMX6UL_CLK_PWM3>,
 394					 <&clks IMX6UL_CLK_PWM3>;
 395				clock-names = "ipg", "per";
 396				#pwm-cells = <2>;
 397				status = "disabled";
 398			};
 399
 400			pwm4: pwm@208c000 {
 401				compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
 402				reg = <0x0208c000 0x4000>;
 403				interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
 404				clocks = <&clks IMX6UL_CLK_PWM4>,
 405					 <&clks IMX6UL_CLK_PWM4>;
 406				clock-names = "ipg", "per";
 407				#pwm-cells = <2>;
 408				status = "disabled";
 409			};
 410
 411			can1: flexcan@2090000 {
 412				compatible = "fsl,imx6ul-flexcan", "fsl,imx6q-flexcan";
 413				reg = <0x02090000 0x4000>;
 414				interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
 415				clocks = <&clks IMX6UL_CLK_CAN1_IPG>,
 416					 <&clks IMX6UL_CLK_CAN1_SERIAL>;
 417				clock-names = "ipg", "per";
 418				fsl,stop-mode = <&gpr 0x10 1 0x10 17>;
 419				status = "disabled";
 420			};
 421
 422			can2: flexcan@2094000 {
 423				compatible = "fsl,imx6ul-flexcan", "fsl,imx6q-flexcan";
 424				reg = <0x02094000 0x4000>;
 425				interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
 426				clocks = <&clks IMX6UL_CLK_CAN2_IPG>,
 427					 <&clks IMX6UL_CLK_CAN2_SERIAL>;
 428				clock-names = "ipg", "per";
 429				fsl,stop-mode = <&gpr 0x10 2 0x10 18>;
 430				status = "disabled";
 431			};
 432
 433			gpt1: gpt@2098000 {
 434				compatible = "fsl,imx6ul-gpt", "fsl,imx6sx-gpt";
 435				reg = <0x02098000 0x4000>;
 436				interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
 437				clocks = <&clks IMX6UL_CLK_GPT1_BUS>,
 438					 <&clks IMX6UL_CLK_GPT1_SERIAL>;
 439				clock-names = "ipg", "per";
 440			};
 441
 442			gpio1: gpio@209c000 {
 443				compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
 444				reg = <0x0209c000 0x4000>;
 445				interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
 446					     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
 447				clocks = <&clks IMX6UL_CLK_GPIO1>;
 448				gpio-controller;
 449				#gpio-cells = <2>;
 450				interrupt-controller;
 451				#interrupt-cells = <2>;
 452				gpio-ranges = <&iomuxc  0 23 10>, <&iomuxc 10 17 6>,
 453					      <&iomuxc 16 33 16>;
 454			};
 455
 456			gpio2: gpio@20a0000 {
 457				compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
 458				reg = <0x020a0000 0x4000>;
 459				interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
 460					     <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
 461				clocks = <&clks IMX6UL_CLK_GPIO2>;
 462				gpio-controller;
 463				#gpio-cells = <2>;
 464				interrupt-controller;
 465				#interrupt-cells = <2>;
 466				gpio-ranges = <&iomuxc 0 49 16>, <&iomuxc 16 111 6>;
 467			};
 468
 469			gpio3: gpio@20a4000 {
 470				compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
 471				reg = <0x020a4000 0x4000>;
 472				interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
 473					     <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
 474				clocks = <&clks IMX6UL_CLK_GPIO3>;
 475				gpio-controller;
 476				#gpio-cells = <2>;
 477				interrupt-controller;
 478				#interrupt-cells = <2>;
 479				gpio-ranges = <&iomuxc 0 65 29>;
 480			};
 481
 482			gpio4: gpio@20a8000 {
 483				compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
 484				reg = <0x020a8000 0x4000>;
 485				interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
 486					     <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
 487				clocks = <&clks IMX6UL_CLK_GPIO4>;
 488				gpio-controller;
 489				#gpio-cells = <2>;
 490				interrupt-controller;
 491				#interrupt-cells = <2>;
 492				gpio-ranges = <&iomuxc 0 94 17>, <&iomuxc 17 117 12>;
 493			};
 494
 495			gpio5: gpio@20ac000 {
 496				compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
 497				reg = <0x020ac000 0x4000>;
 498				interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
 499					     <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
 500				clocks = <&clks IMX6UL_CLK_GPIO5>;
 501				gpio-controller;
 502				#gpio-cells = <2>;
 503				interrupt-controller;
 504				#interrupt-cells = <2>;
 505				gpio-ranges = <&iomuxc 0 7 10>, <&iomuxc 10 5 2>;
 506			};
 507
 508			fec2: ethernet@20b4000 {
 509				compatible = "fsl,imx6ul-fec", "fsl,imx6q-fec";
 510				reg = <0x020b4000 0x4000>;
 511				interrupt-names = "int0", "pps";
 512				interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
 513					     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
 514				clocks = <&clks IMX6UL_CLK_ENET>,
 515					 <&clks IMX6UL_CLK_ENET_AHB>,
 516					 <&clks IMX6UL_CLK_ENET_PTP>,
 517					 <&clks IMX6UL_CLK_ENET2_REF_125M>,
 518					 <&clks IMX6UL_CLK_ENET2_REF_125M>;
 519				clock-names = "ipg", "ahb", "ptp",
 520					      "enet_clk_ref", "enet_out";
 521				fsl,num-tx-queues = <1>;
 522				fsl,num-rx-queues = <1>;
 523				status = "disabled";
 524			};
 525
 526			kpp: kpp@20b8000 {
 527				compatible = "fsl,imx6ul-kpp", "fsl,imx6q-kpp", "fsl,imx21-kpp";
 528				reg = <0x020b8000 0x4000>;
 529				interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
 530				clocks = <&clks IMX6UL_CLK_KPP>;
 531				status = "disabled";
 532			};
 533
 534			wdog1: wdog@20bc000 {
 535				compatible = "fsl,imx6ul-wdt", "fsl,imx21-wdt";
 536				reg = <0x020bc000 0x4000>;
 537				interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
 538				clocks = <&clks IMX6UL_CLK_WDOG1>;
 539			};
 540
 541			wdog2: wdog@20c0000 {
 542				compatible = "fsl,imx6ul-wdt", "fsl,imx21-wdt";
 543				reg = <0x020c0000 0x4000>;
 544				interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
 545				clocks = <&clks IMX6UL_CLK_WDOG2>;
 546				status = "disabled";
 547			};
 548
 549			clks: ccm@20c4000 {
 550				compatible = "fsl,imx6ul-ccm";
 551				reg = <0x020c4000 0x4000>;
 552				interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
 553					     <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
 554				#clock-cells = <1>;
 555				clocks = <&ckil>, <&osc>, <&ipp_di0>, <&ipp_di1>;
 556				clock-names = "ckil", "osc", "ipp_di0", "ipp_di1";
 557			};
 558
 559			anatop: anatop@20c8000 {
 560				compatible = "fsl,imx6ul-anatop", "fsl,imx6q-anatop",
 561					     "syscon", "simple-bus";
 562				reg = <0x020c8000 0x1000>;
 563				interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
 564					     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
 565					     <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
 
 
 566
 567				reg_3p0: regulator-3p0 {
 
 568					compatible = "fsl,anatop-regulator";
 569					regulator-name = "vdd3p0";
 570					regulator-min-microvolt = <2625000>;
 571					regulator-max-microvolt = <3400000>;
 572					anatop-reg-offset = <0x120>;
 573					anatop-vol-bit-shift = <8>;
 574					anatop-vol-bit-width = <5>;
 575					anatop-min-bit-val = <0>;
 576					anatop-min-voltage = <2625000>;
 577					anatop-max-voltage = <3400000>;
 578					anatop-enable-bit = <0>;
 579				};
 580
 581				reg_arm: regulator-vddcore {
 
 582					compatible = "fsl,anatop-regulator";
 583					regulator-name = "cpu";
 584					regulator-min-microvolt = <725000>;
 585					regulator-max-microvolt = <1450000>;
 586					regulator-always-on;
 587					anatop-reg-offset = <0x140>;
 588					anatop-vol-bit-shift = <0>;
 589					anatop-vol-bit-width = <5>;
 590					anatop-delay-reg-offset = <0x170>;
 591					anatop-delay-bit-shift = <24>;
 592					anatop-delay-bit-width = <2>;
 593					anatop-min-bit-val = <1>;
 594					anatop-min-voltage = <725000>;
 595					anatop-max-voltage = <1450000>;
 596				};
 597
 598				reg_soc: regulator-vddsoc {
 
 599					compatible = "fsl,anatop-regulator";
 600					regulator-name = "vddsoc";
 601					regulator-min-microvolt = <725000>;
 602					regulator-max-microvolt = <1450000>;
 603					regulator-always-on;
 604					anatop-reg-offset = <0x140>;
 605					anatop-vol-bit-shift = <18>;
 606					anatop-vol-bit-width = <5>;
 607					anatop-delay-reg-offset = <0x170>;
 608					anatop-delay-bit-shift = <28>;
 609					anatop-delay-bit-width = <2>;
 610					anatop-min-bit-val = <1>;
 611					anatop-min-voltage = <725000>;
 612					anatop-max-voltage = <1450000>;
 613				};
 614			};
 615
 616			usbphy1: usbphy@20c9000 {
 617				compatible = "fsl,imx6ul-usbphy", "fsl,imx23-usbphy";
 618				reg = <0x020c9000 0x1000>;
 619				interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
 620				clocks = <&clks IMX6UL_CLK_USBPHY1>;
 621				phy-3p0-supply = <&reg_3p0>;
 622				fsl,anatop = <&anatop>;
 623			};
 624
 625			usbphy2: usbphy@20ca000 {
 626				compatible = "fsl,imx6ul-usbphy", "fsl,imx23-usbphy";
 627				reg = <0x020ca000 0x1000>;
 628				interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
 629				clocks = <&clks IMX6UL_CLK_USBPHY2>;
 630				phy-3p0-supply = <&reg_3p0>;
 631				fsl,anatop = <&anatop>;
 632			};
 633
 634			snvs: snvs@20cc000 {
 635				compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd";
 636				reg = <0x020cc000 0x4000>;
 637
 638				snvs_rtc: snvs-rtc-lp {
 639					compatible = "fsl,sec-v4.0-mon-rtc-lp";
 640					regmap = <&snvs>;
 641					offset = <0x34>;
 642					interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
 643						     <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
 644				};
 645
 646				snvs_poweroff: snvs-poweroff {
 647					compatible = "syscon-poweroff";
 648					regmap = <&snvs>;
 649					offset = <0x38>;
 650					value = <0x60>;
 651					mask = <0x60>;
 652					status = "disabled";
 653				};
 654
 655				snvs_pwrkey: snvs-powerkey {
 656					compatible = "fsl,sec-v4.0-pwrkey";
 657					regmap = <&snvs>;
 658					interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
 659					linux,keycode = <KEY_POWER>;
 660					wakeup-source;
 661					status = "disabled";
 662				};
 663
 664				snvs_lpgpr: snvs-lpgpr {
 665					compatible = "fsl,imx6ul-snvs-lpgpr";
 666				};
 667			};
 668
 669			epit1: epit@20d0000 {
 670				reg = <0x020d0000 0x4000>;
 671				interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
 672			};
 673
 674			epit2: epit@20d4000 {
 675				reg = <0x020d4000 0x4000>;
 676				interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
 677			};
 678
 679			src: src@20d8000 {
 680				compatible = "fsl,imx6ul-src", "fsl,imx51-src";
 681				reg = <0x020d8000 0x4000>;
 682				interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>,
 683					     <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
 684				#reset-cells = <1>;
 685			};
 686
 687			gpc: gpc@20dc000 {
 688				compatible = "fsl,imx6ul-gpc", "fsl,imx6q-gpc";
 689				reg = <0x020dc000 0x4000>;
 690				interrupt-controller;
 691				#interrupt-cells = <3>;
 692				interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
 693				interrupt-parent = <&intc>;
 694			};
 695
 696			iomuxc: iomuxc@20e0000 {
 697				compatible = "fsl,imx6ul-iomuxc";
 698				reg = <0x020e0000 0x4000>;
 699			};
 700
 701			gpr: iomuxc-gpr@20e4000 {
 702				compatible = "fsl,imx6ul-iomuxc-gpr",
 703					     "fsl,imx6q-iomuxc-gpr", "syscon";
 704				reg = <0x020e4000 0x4000>;
 705			};
 706
 707			gpt2: gpt@20e8000 {
 708				compatible = "fsl,imx6ul-gpt", "fsl,imx6sx-gpt";
 709				reg = <0x020e8000 0x4000>;
 710				interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
 711				clocks = <&clks IMX6UL_CLK_GPT2_BUS>,
 712					 <&clks IMX6UL_CLK_GPT2_SERIAL>;
 713				clock-names = "ipg", "per";
 714			};
 715
 716			sdma: sdma@20ec000 {
 717				compatible = "fsl,imx6ul-sdma", "fsl,imx6q-sdma",
 718					     "fsl,imx35-sdma";
 719				reg = <0x020ec000 0x4000>;
 720				interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
 721				clocks = <&clks IMX6UL_CLK_IPG>,
 722					 <&clks IMX6UL_CLK_SDMA>;
 723				clock-names = "ipg", "ahb";
 724				#dma-cells = <3>;
 725				fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
 726			};
 727
 728			pwm5: pwm@20f0000 {
 729				compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
 730				reg = <0x020f0000 0x4000>;
 731				interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
 732				clocks = <&clks IMX6UL_CLK_PWM5>,
 733					 <&clks IMX6UL_CLK_PWM5>;
 734				clock-names = "ipg", "per";
 735				#pwm-cells = <2>;
 736				status = "disabled";
 737			};
 738
 739			pwm6: pwm@20f4000 {
 740				compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
 741				reg = <0x020f4000 0x4000>;
 742				interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
 743				clocks = <&clks IMX6UL_CLK_PWM6>,
 744					 <&clks IMX6UL_CLK_PWM6>;
 745				clock-names = "ipg", "per";
 746				#pwm-cells = <2>;
 747				status = "disabled";
 748			};
 749
 750			pwm7: pwm@20f8000 {
 751				compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
 752				reg = <0x020f8000 0x4000>;
 753				interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
 754				clocks = <&clks IMX6UL_CLK_PWM7>,
 755					 <&clks IMX6UL_CLK_PWM7>;
 756				clock-names = "ipg", "per";
 757				#pwm-cells = <2>;
 758				status = "disabled";
 759			};
 760
 761			pwm8: pwm@20fc000 {
 762				compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
 763				reg = <0x020fc000 0x4000>;
 764				interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
 765				clocks = <&clks IMX6UL_CLK_PWM8>,
 766					 <&clks IMX6UL_CLK_PWM8>;
 767				clock-names = "ipg", "per";
 768				#pwm-cells = <2>;
 769				status = "disabled";
 770			};
 771		};
 772
 773		aips2: aips-bus@2100000 {
 774			compatible = "fsl,aips-bus", "simple-bus";
 775			#address-cells = <1>;
 776			#size-cells = <1>;
 777			reg = <0x02100000 0x100000>;
 778			ranges;
 779
 780			crypto: caam@2140000 {
 781				compatible = "fsl,imx6ul-caam", "fsl,sec-v4.0";
 782				#address-cells = <1>;
 783				#size-cells = <1>;
 784				reg = <0x2140000 0x3c000>;
 785				ranges = <0 0x2140000 0x3c000>;
 786				interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
 787				clocks = <&clks IMX6UL_CLK_CAAM_IPG>, <&clks IMX6UL_CLK_CAAM_ACLK>,
 788					 <&clks IMX6UL_CLK_CAAM_MEM>;
 789				clock-names = "ipg", "aclk", "mem";
 790
 791				sec_jr0: jr0@1000 {
 792					compatible = "fsl,sec-v4.0-job-ring";
 793					reg = <0x1000 0x1000>;
 794					interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
 795				};
 796
 797				sec_jr1: jr1@2000 {
 798					compatible = "fsl,sec-v4.0-job-ring";
 799					reg = <0x2000 0x1000>;
 800					interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
 801				};
 802
 803				sec_jr2: jr2@3000 {
 804					compatible = "fsl,sec-v4.0-job-ring";
 805					reg = <0x3000 0x1000>;
 806					interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
 807				};
 808			};
 809
 810			usbotg1: usb@2184000 {
 811				compatible = "fsl,imx6ul-usb", "fsl,imx27-usb";
 812				reg = <0x02184000 0x200>;
 813				interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
 814				clocks = <&clks IMX6UL_CLK_USBOH3>;
 815				fsl,usbphy = <&usbphy1>;
 816				fsl,usbmisc = <&usbmisc 0>;
 817				fsl,anatop = <&anatop>;
 818				ahb-burst-config = <0x0>;
 819				tx-burst-size-dword = <0x10>;
 820				rx-burst-size-dword = <0x10>;
 821				status = "disabled";
 822			};
 823
 824			usbotg2: usb@2184200 {
 825				compatible = "fsl,imx6ul-usb", "fsl,imx27-usb";
 826				reg = <0x02184200 0x200>;
 827				interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
 828				clocks = <&clks IMX6UL_CLK_USBOH3>;
 829				fsl,usbphy = <&usbphy2>;
 830				fsl,usbmisc = <&usbmisc 1>;
 831				ahb-burst-config = <0x0>;
 832				tx-burst-size-dword = <0x10>;
 833				rx-burst-size-dword = <0x10>;
 834				status = "disabled";
 835			};
 836
 837			usbmisc: usbmisc@2184800 {
 838				#index-cells = <1>;
 839				compatible = "fsl,imx6ul-usbmisc", "fsl,imx6q-usbmisc";
 840				reg = <0x02184800 0x200>;
 841			};
 842
 843			fec1: ethernet@2188000 {
 844				compatible = "fsl,imx6ul-fec", "fsl,imx6q-fec";
 845				reg = <0x02188000 0x4000>;
 846				interrupt-names = "int0", "pps";
 847				interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
 848					     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
 849				clocks = <&clks IMX6UL_CLK_ENET>,
 850					 <&clks IMX6UL_CLK_ENET_AHB>,
 851					 <&clks IMX6UL_CLK_ENET_PTP>,
 852					 <&clks IMX6UL_CLK_ENET_REF>,
 853					 <&clks IMX6UL_CLK_ENET_REF>;
 854				clock-names = "ipg", "ahb", "ptp",
 855					      "enet_clk_ref", "enet_out";
 856				fsl,num-tx-queues = <1>;
 857				fsl,num-rx-queues = <1>;
 858				status = "disabled";
 859			};
 860
 861			usdhc1: usdhc@2190000 {
 862				compatible = "fsl,imx6ul-usdhc", "fsl,imx6sx-usdhc";
 863				reg = <0x02190000 0x4000>;
 864				interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
 865				clocks = <&clks IMX6UL_CLK_USDHC1>,
 866					 <&clks IMX6UL_CLK_USDHC1>,
 867					 <&clks IMX6UL_CLK_USDHC1>;
 868				clock-names = "ipg", "ahb", "per";
 869				fsl,tuning-step = <2>;
 870				fsl,tuning-start-tap = <20>;
 871				bus-width = <4>;
 872				status = "disabled";
 873			};
 874
 875			usdhc2: usdhc@2194000 {
 876				compatible = "fsl,imx6ul-usdhc", "fsl,imx6sx-usdhc";
 877				reg = <0x02194000 0x4000>;
 878				interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
 879				clocks = <&clks IMX6UL_CLK_USDHC2>,
 880					 <&clks IMX6UL_CLK_USDHC2>,
 881					 <&clks IMX6UL_CLK_USDHC2>;
 882				clock-names = "ipg", "ahb", "per";
 883				bus-width = <4>;
 884				fsl,tuning-step = <2>;
 885				fsl,tuning-start-tap = <20>;
 886				status = "disabled";
 887			};
 888
 889			adc1: adc@2198000 {
 890				compatible = "fsl,imx6ul-adc", "fsl,vf610-adc";
 891				reg = <0x02198000 0x4000>;
 892				interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
 893				clocks = <&clks IMX6UL_CLK_ADC1>;
 894				num-channels = <2>;
 895				clock-names = "adc";
 896				fsl,adck-max-frequency = <30000000>, <40000000>,
 897							 <20000000>;
 898				status = "disabled";
 899			};
 900
 901			i2c1: i2c@21a0000 {
 902				#address-cells = <1>;
 903				#size-cells = <0>;
 904				compatible = "fsl,imx6ul-i2c", "fsl,imx21-i2c";
 905				reg = <0x021a0000 0x4000>;
 906				interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
 907				clocks = <&clks IMX6UL_CLK_I2C1>;
 908				status = "disabled";
 909			};
 910
 911			i2c2: i2c@21a4000 {
 912				#address-cells = <1>;
 913				#size-cells = <0>;
 914				compatible = "fsl,imx6ul-i2c", "fsl,imx21-i2c";
 915				reg = <0x021a4000 0x4000>;
 916				interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
 917				clocks = <&clks IMX6UL_CLK_I2C2>;
 918				status = "disabled";
 919			};
 920
 921			i2c3: i2c@21a8000 {
 922				#address-cells = <1>;
 923				#size-cells = <0>;
 924				compatible = "fsl,imx6ul-i2c", "fsl,imx21-i2c";
 925				reg = <0x021a8000 0x4000>;
 926				interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
 927				clocks = <&clks IMX6UL_CLK_I2C3>;
 928				status = "disabled";
 929			};
 930
 931			memory-controller@21b0000 {
 932				compatible = "fsl,imx6ul-mmdc", "fsl,imx6q-mmdc";
 933				reg = <0x021b0000 0x4000>;
 934				clocks = <&clks IMX6UL_CLK_MMDC_P0_IPG>;
 935			};
 936
 937			weim: weim@21b8000 {
 938				#address-cells = <2>;
 939				#size-cells = <1>;
 940				compatible = "fsl,imx6ul-weim", "fsl,imx6q-weim";
 941				reg = <0x021b8000 0x4000>;
 942				interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
 943				clocks = <&clks IMX6UL_CLK_EIM>;
 944				fsl,weim-cs-gpr = <&gpr>;
 945				status = "disabled";
 946			};
 947
 948			ocotp: ocotp-ctrl@21bc000 {
 949				#address-cells = <1>;
 950				#size-cells = <1>;
 951				compatible = "fsl,imx6ul-ocotp", "syscon";
 952				reg = <0x021bc000 0x4000>;
 953				clocks = <&clks IMX6UL_CLK_OCOTP>;
 954
 955				tempmon_calib: calib@38 {
 956					reg = <0x38 4>;
 957				};
 958
 959				tempmon_temp_grade: temp-grade@20 {
 960					reg = <0x20 4>;
 961				};
 962
 963				cpu_speed_grade: speed-grade@10 {
 964					reg = <0x10 4>;
 965				};
 966			};
 967
 968			csi: csi@21c4000 {
 969				compatible = "fsl,imx6ul-csi", "fsl,imx7-csi";
 970				reg = <0x021c4000 0x4000>;
 971				interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
 972				clocks = <&clks IMX6UL_CLK_CSI>;
 973				clock-names = "mclk";
 974				status = "disabled";
 975			};
 976
 977			lcdif: lcdif@21c8000 {
 978				compatible = "fsl,imx6ul-lcdif", "fsl,imx28-lcdif";
 979				reg = <0x021c8000 0x4000>;
 980				interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
 981				clocks = <&clks IMX6UL_CLK_LCDIF_PIX>,
 982					 <&clks IMX6UL_CLK_LCDIF_APB>,
 983					 <&clks IMX6UL_CLK_DUMMY>;
 984				clock-names = "pix", "axi", "disp_axi";
 985				status = "disabled";
 986			};
 987
 988			pxp: pxp@21cc000 {
 989				compatible = "fsl,imx6ul-pxp";
 990				reg = <0x021cc000 0x4000>;
 991				interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
 992				clocks = <&clks IMX6UL_CLK_PXP>;
 993				clock-names = "axi";
 994			};
 995
 996			qspi: spi@21e0000 {
 997				#address-cells = <1>;
 998				#size-cells = <0>;
 999				compatible = "fsl,imx6ul-qspi", "fsl,imx6sx-qspi";
1000				reg = <0x021e0000 0x4000>, <0x60000000 0x10000000>;
1001				reg-names = "QuadSPI", "QuadSPI-memory";
1002				interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
1003				clocks = <&clks IMX6UL_CLK_QSPI>,
1004					 <&clks IMX6UL_CLK_QSPI>;
1005				clock-names = "qspi_en", "qspi";
1006				status = "disabled";
1007			};
1008
1009			wdog3: wdog@21e4000 {
1010				compatible = "fsl,imx6ul-wdt", "fsl,imx21-wdt";
1011				reg = <0x021e4000 0x4000>;
1012				interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
1013				clocks = <&clks IMX6UL_CLK_WDOG3>;
1014				status = "disabled";
1015			};
1016
1017			uart2: serial@21e8000 {
1018				compatible = "fsl,imx6ul-uart",
1019					     "fsl,imx6q-uart";
1020				reg = <0x021e8000 0x4000>;
1021				interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
1022				clocks = <&clks IMX6UL_CLK_UART2_IPG>,
1023					 <&clks IMX6UL_CLK_UART2_SERIAL>;
1024				clock-names = "ipg", "per";
1025				status = "disabled";
1026			};
1027
1028			uart3: serial@21ec000 {
1029				compatible = "fsl,imx6ul-uart",
1030					     "fsl,imx6q-uart";
1031				reg = <0x021ec000 0x4000>;
1032				interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
1033				clocks = <&clks IMX6UL_CLK_UART3_IPG>,
1034					 <&clks IMX6UL_CLK_UART3_SERIAL>;
1035				clock-names = "ipg", "per";
1036				status = "disabled";
1037			};
1038
1039			uart4: serial@21f0000 {
1040				compatible = "fsl,imx6ul-uart",
1041					     "fsl,imx6q-uart";
1042				reg = <0x021f0000 0x4000>;
1043				interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
1044				clocks = <&clks IMX6UL_CLK_UART4_IPG>,
1045					 <&clks IMX6UL_CLK_UART4_SERIAL>;
1046				clock-names = "ipg", "per";
1047				status = "disabled";
1048			};
1049
1050			uart5: serial@21f4000 {
1051				compatible = "fsl,imx6ul-uart",
1052					     "fsl,imx6q-uart";
1053				reg = <0x021f4000 0x4000>;
1054				interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
1055				clocks = <&clks IMX6UL_CLK_UART5_IPG>,
1056					 <&clks IMX6UL_CLK_UART5_SERIAL>;
1057				clock-names = "ipg", "per";
1058				status = "disabled";
1059			};
1060
1061			i2c4: i2c@21f8000 {
1062				#address-cells = <1>;
1063				#size-cells = <0>;
1064				compatible = "fsl,imx6ul-i2c", "fsl,imx21-i2c";
1065				reg = <0x021f8000 0x4000>;
1066				interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
1067				clocks = <&clks IMX6UL_CLK_I2C4>;
1068				status = "disabled";
1069			};
1070
1071			uart6: serial@21fc000 {
1072				compatible = "fsl,imx6ul-uart",
1073					     "fsl,imx6q-uart";
1074				reg = <0x021fc000 0x4000>;
1075				interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
1076				clocks = <&clks IMX6UL_CLK_UART6_IPG>,
1077					 <&clks IMX6UL_CLK_UART6_SERIAL>;
1078				clock-names = "ipg", "per";
1079				status = "disabled";
1080			};
1081		};
1082	};
1083};