Linux Audio

Check our new training course

Loading...
v4.17
 
  1/*
  2 * Copyright 2013 Boundary Devices, Inc.
  3 * Copyright 2011 Freescale Semiconductor, Inc.
  4 * Copyright 2011 Linaro Ltd.
  5 *
  6 * This file is dual-licensed: you can use it either under the terms
  7 * of the GPL or the X11 license, at your option. Note that this dual
  8 * licensing only applies to this file, and not this project as a
  9 * whole.
 10 *
 11 *  a) This file is free software; you can redistribute it and/or
 12 *     modify it under the terms of the GNU General Public License
 13 *     version 2 as published by the Free Software Foundation.
 14 *
 15 *     This file is distributed in the hope that it will be useful,
 16 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
 17 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 18 *     GNU General Public License for more details.
 19 *
 20 * Or, alternatively,
 21 *
 22 *  b) Permission is hereby granted, free of charge, to any person
 23 *     obtaining a copy of this software and associated documentation
 24 *     files (the "Software"), to deal in the Software without
 25 *     restriction, including without limitation the rights to use,
 26 *     copy, modify, merge, publish, distribute, sublicense, and/or
 27 *     sell copies of the Software, and to permit persons to whom the
 28 *     Software is furnished to do so, subject to the following
 29 *     conditions:
 30 *
 31 *     The above copyright notice and this permission notice shall be
 32 *     included in all copies or substantial portions of the Software.
 33 *
 34 *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 35 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
 36 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 37 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
 38 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
 39 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 40 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 41 *     OTHER DEALINGS IN THE SOFTWARE.
 42 */
 43#include <dt-bindings/gpio/gpio.h>
 44#include <dt-bindings/input/input.h>
 45
 46/ {
 47	chosen {
 48		stdout-path = &uart2;
 49	};
 50
 51	memory@10000000 {
 
 52		reg = <0x10000000 0x40000000>;
 53	};
 54
 55	regulators {
 56		compatible = "simple-bus";
 57		#address-cells = <1>;
 58		#size-cells = <0>;
 59
 60		reg_2p5v: regulator@0 {
 61			compatible = "regulator-fixed";
 62			reg = <0>;
 63			regulator-name = "2P5V";
 64			regulator-min-microvolt = <2500000>;
 65			regulator-max-microvolt = <2500000>;
 66			regulator-always-on;
 67		};
 68
 69		reg_3p3v: regulator@1 {
 70			compatible = "regulator-fixed";
 71			reg = <1>;
 72			regulator-name = "3P3V";
 73			regulator-min-microvolt = <3300000>;
 74			regulator-max-microvolt = <3300000>;
 75			regulator-always-on;
 76		};
 77
 78		reg_usb_otg_vbus: regulator@2 {
 79			compatible = "regulator-fixed";
 80			reg = <2>;
 81			regulator-name = "usb_otg_vbus";
 82			regulator-min-microvolt = <5000000>;
 83			regulator-max-microvolt = <5000000>;
 84			gpio = <&gpio3 22 0>;
 85			enable-active-high;
 86		};
 87
 88		reg_can_xcvr: regulator@3 {
 89			compatible = "regulator-fixed";
 90			reg = <3>;
 91			regulator-name = "CAN XCVR";
 92			regulator-min-microvolt = <3300000>;
 93			regulator-max-microvolt = <3300000>;
 94			pinctrl-names = "default";
 95			pinctrl-0 = <&pinctrl_can_xcvr>;
 96			gpio = <&gpio1 2 GPIO_ACTIVE_LOW>;
 97		};
 98
 99		reg_wlan_vmmc: regulator@4 {
100			compatible = "regulator-fixed";
101			reg = <4>;
102			pinctrl-names = "default";
103			pinctrl-0 = <&pinctrl_wlan_vmmc>;
104			regulator-name = "reg_wlan_vmmc";
105			regulator-min-microvolt = <3300000>;
106			regulator-max-microvolt = <3300000>;
107			gpio = <&gpio6 15 GPIO_ACTIVE_HIGH>;
108			startup-delay-us = <70000>;
109			enable-active-high;
110		};
111
112		reg_usb_h1_vbus: regulator@5 {
113			compatible = "regulator-fixed";
114			reg = <5>;
115			pinctrl-names = "default";
116			pinctrl-0 = <&pinctrl_usbh1>;
117			regulator-name = "usb_h1_vbus";
118			regulator-min-microvolt = <3300000>;
119			regulator-max-microvolt = <3300000>;
120			gpio = <&gpio7 12 GPIO_ACTIVE_HIGH>;
121			enable-active-high;
122		};
123	};
124
125	gpio-keys {
126		compatible = "gpio-keys";
127		pinctrl-names = "default";
128		pinctrl-0 = <&pinctrl_gpio_keys>;
129
130		power {
131			label = "Power Button";
132			gpios = <&gpio2 3 GPIO_ACTIVE_LOW>;
133			linux,code = <KEY_POWER>;
134			wakeup-source;
135		};
136
137		menu {
138			label = "Menu";
139			gpios = <&gpio2 1 GPIO_ACTIVE_LOW>;
140			linux,code = <KEY_MENU>;
141		};
142
143		home {
144			label = "Home";
145			gpios = <&gpio2 4 GPIO_ACTIVE_LOW>;
146			linux,code = <KEY_HOME>;
147		};
148
149		back {
150			label = "Back";
151			gpios = <&gpio2 2 GPIO_ACTIVE_LOW>;
152			linux,code = <KEY_BACK>;
153		};
154
155		volume-up {
156			label = "Volume Up";
157			gpios = <&gpio7 13 GPIO_ACTIVE_LOW>;
158			linux,code = <KEY_VOLUMEUP>;
159		};
160
161		volume-down {
162			label = "Volume Down";
163			gpios = <&gpio4 5 GPIO_ACTIVE_LOW>;
164			linux,code = <KEY_VOLUMEDOWN>;
165		};
166	};
167
168	sound {
169		compatible = "fsl,imx6q-nitrogen6x-sgtl5000",
170			     "fsl,imx-audio-sgtl5000";
171		model = "imx6q-nitrogen6x-sgtl5000";
172		ssi-controller = <&ssi1>;
173		audio-codec = <&codec>;
174		audio-routing =
175			"MIC_IN", "Mic Jack",
176			"Mic Jack", "Mic Bias",
177			"Headphone Jack", "HP_OUT";
178		mux-int-port = <1>;
179		mux-ext-port = <3>;
180	};
181
182	backlight_lcd: backlight-lcd {
183		compatible = "pwm-backlight";
184		pwms = <&pwm1 0 5000000>;
185		brightness-levels = <0 4 8 16 32 64 128 255>;
186		default-brightness-level = <7>;
187		power-supply = <&reg_3p3v>;
188		status = "okay";
189	};
190
191	backlight_lvds: backlight-lvds {
192		compatible = "pwm-backlight";
193		pwms = <&pwm4 0 5000000>;
194		brightness-levels = <0 4 8 16 32 64 128 255>;
195		default-brightness-level = <7>;
196		power-supply = <&reg_3p3v>;
197		status = "okay";
198	};
199
200	lcd_display: disp0 {
201		compatible = "fsl,imx-parallel-display";
202		#address-cells = <1>;
203		#size-cells = <0>;
204		interface-pix-fmt = "bgr666";
205		pinctrl-names = "default";
206		pinctrl-0 = <&pinctrl_j15>;
207		status = "okay";
208
209		port@0 {
210			reg = <0>;
211
212			lcd_display_in: endpoint {
213				remote-endpoint = <&ipu1_di0_disp0>;
214			};
215		};
216
217		port@1 {
218			reg = <1>;
219
220			lcd_display_out: endpoint {
221				remote-endpoint = <&lcd_panel_in>;
222			};
223		};
224	};
225
226	panel-lcd {
227		compatible = "okaya,rs800480t-7x0gp";
228		backlight = <&backlight_lcd>;
229
230		port {
231			lcd_panel_in: endpoint {
232				remote-endpoint = <&lcd_display_out>;
233			};
234		};
235	};
236
237	panel-lvds0 {
238		compatible = "hannstar,hsd100pxn1";
239		backlight = <&backlight_lvds>;
240
241		port {
242			panel_in: endpoint {
243				remote-endpoint = <&lvds0_out>;
244			};
245		};
246	};
247};
248
249&audmux {
250	pinctrl-names = "default";
251	pinctrl-0 = <&pinctrl_audmux>;
252	status = "okay";
253};
254
255&can1 {
256	pinctrl-names = "default";
257	pinctrl-0 = <&pinctrl_can1>;
258	xceiver-supply = <&reg_can_xcvr>;
259	status = "okay";
260};
261
262&clks {
263	assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>,
264			  <&clks IMX6QDL_CLK_LDB_DI1_SEL>;
265	assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>,
266				 <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
267};
268
269&ecspi1 {
270	cs-gpios = <&gpio3 19 0>;
271	pinctrl-names = "default";
272	pinctrl-0 = <&pinctrl_ecspi1>;
273	status = "okay";
274
275	flash: m25p80@0 {
276		compatible = "sst,sst25vf016b", "jedec,spi-nor";
277		spi-max-frequency = <20000000>;
278		reg = <0>;
279		#address-cells = <1>;
280		#size-cells = <1>;
281
282		partition@0 {
283			label = "bootloader";
284			reg = <0x0 0xc0000>;
285		};
286
287		partition@c0000 {
288			label = "env";
289			reg = <0xc0000 0x2000>;
290		};
291
292		partition@c2000 {
293			label = "splash";
294			reg = <0xc2000 0x13e000>;
295		};
296	};
297};
298
299&fec {
300	pinctrl-names = "default";
301	pinctrl-0 = <&pinctrl_enet>;
302	phy-mode = "rgmii";
303	phy-reset-gpios = <&gpio1 27 GPIO_ACTIVE_LOW>;
304	txen-skew-ps = <0>;
305	txc-skew-ps = <3000>;
306	rxdv-skew-ps = <0>;
307	rxc-skew-ps = <3000>;
308	rxd0-skew-ps = <0>;
309	rxd1-skew-ps = <0>;
310	rxd2-skew-ps = <0>;
311	rxd3-skew-ps = <0>;
312	txd0-skew-ps = <0>;
313	txd1-skew-ps = <0>;
314	txd2-skew-ps = <0>;
315	txd3-skew-ps = <0>;
316	interrupts-extended = <&gpio1 6 IRQ_TYPE_LEVEL_HIGH>,
317			      <&intc 0 119 IRQ_TYPE_LEVEL_HIGH>;
318	fsl,err006687-workaround-present;
319	status = "okay";
320};
321
322&hdmi {
323	ddc-i2c-bus = <&i2c2>;
324	status = "okay";
325};
326
327&i2c1 {
328	clock-frequency = <100000>;
329	pinctrl-names = "default";
330	pinctrl-0 = <&pinctrl_i2c1>;
331	status = "okay";
332
333	codec: sgtl5000@a {
334		compatible = "fsl,sgtl5000";
335		reg = <0x0a>;
336		clocks = <&clks IMX6QDL_CLK_CKO>;
337		VDDA-supply = <&reg_2p5v>;
338		VDDIO-supply = <&reg_3p3v>;
339	};
340
341	rtc: rtc@6f {
342		compatible = "isil,isl1208";
343		reg = <0x6f>;
344	};
345};
346
347&i2c2 {
348	clock-frequency = <100000>;
349	pinctrl-names = "default";
350	pinctrl-0 = <&pinctrl_i2c2>;
351	status = "okay";
352};
353
354&i2c3 {
355	clock-frequency = <100000>;
356	pinctrl-names = "default";
357	pinctrl-0 = <&pinctrl_i2c3>;
358	status = "okay";
359
360	touchscreen@4 {
361		compatible = "eeti,egalax_ts";
362		reg = <0x04>;
363		interrupt-parent = <&gpio1>;
364		interrupts = <9 IRQ_TYPE_EDGE_FALLING>;
365		wakeup-gpios = <&gpio1 9 GPIO_ACTIVE_LOW>;
366	};
367
368	touchscreen@38 {
369		compatible = "edt,edt-ft5x06";
370		reg = <0x38>;
371		interrupt-parent = <&gpio1>;
372		interrupts = <9 IRQ_TYPE_EDGE_FALLING>;
 
373	};
374};
375
376&iomuxc {
377	pinctrl-names = "default";
378	pinctrl-0 = <&pinctrl_hog>;
379
380	imx6q-nitrogen6x {
381		pinctrl_hog: hoggrp {
382			fsl,pins = <
383				/* SGTL5000 sys_mclk */
384				MX6QDL_PAD_GPIO_0__CCM_CLKO1    0x030b0
385				MX6QDL_PAD_GPIO_9__GPIO1_IO09	0x1b0b0
386			>;
387		};
388
389		pinctrl_audmux: audmuxgrp {
390			fsl,pins = <
391				MX6QDL_PAD_CSI0_DAT7__AUD3_RXD		0x130b0
392				MX6QDL_PAD_CSI0_DAT4__AUD3_TXC		0x130b0
393				MX6QDL_PAD_CSI0_DAT5__AUD3_TXD		0x110b0
394				MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS		0x130b0
395			>;
396		};
397
398		pinctrl_can1: can1grp {
399			fsl,pins = <
400				MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX	0x1b0b0
401				MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX	0x1b0b0
402			>;
403		};
404
405		pinctrl_can_xcvr: can-xcvrgrp {
406			fsl,pins = <
407				/* Flexcan XCVR enable */
408				MX6QDL_PAD_GPIO_2__GPIO1_IO02		0x1b0b0
409			>;
410		};
411
412		pinctrl_ecspi1: ecspi1grp {
413			fsl,pins = <
414				MX6QDL_PAD_EIM_D17__ECSPI1_MISO		0x100b1
415				MX6QDL_PAD_EIM_D18__ECSPI1_MOSI		0x100b1
416				MX6QDL_PAD_EIM_D16__ECSPI1_SCLK		0x100b1
417				MX6QDL_PAD_EIM_D19__GPIO3_IO19  0x000b1	/* CS */
418			>;
419		};
420
421		pinctrl_enet: enetgrp {
422			fsl,pins = <
423				MX6QDL_PAD_ENET_MDIO__ENET_MDIO		0x100b0
424				MX6QDL_PAD_ENET_MDC__ENET_MDC		0x100b0
425				MX6QDL_PAD_RGMII_TXC__RGMII_TXC		0x10030
426				MX6QDL_PAD_RGMII_TD0__RGMII_TD0		0x10030
427				MX6QDL_PAD_RGMII_TD1__RGMII_TD1		0x10030
428				MX6QDL_PAD_RGMII_TD2__RGMII_TD2		0x10030
429				MX6QDL_PAD_RGMII_TD3__RGMII_TD3		0x10030
430				MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL	0x10030
431				MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK	0x100b0
432				MX6QDL_PAD_RGMII_RXC__RGMII_RXC		0x1b030
433				MX6QDL_PAD_RGMII_RD0__RGMII_RD0		0x1b030
434				MX6QDL_PAD_RGMII_RD1__RGMII_RD1		0x1b030
435				MX6QDL_PAD_RGMII_RD2__RGMII_RD2		0x1b030
436				MX6QDL_PAD_RGMII_RD3__RGMII_RD3		0x1b030
437				MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL	0x1b030
438				/* Phy reset */
439				MX6QDL_PAD_ENET_RXD0__GPIO1_IO27	0x000b0
440				MX6QDL_PAD_GPIO_6__ENET_IRQ		0x000b1
441			>;
442		};
443
444		pinctrl_gpio_keys: gpio-keysgrp {
445			fsl,pins = <
446				/* Power Button */
447				MX6QDL_PAD_NANDF_D3__GPIO2_IO03		0x1b0b0
448				/* Menu Button */
449				MX6QDL_PAD_NANDF_D1__GPIO2_IO01		0x1b0b0
450				/* Home Button */
451				MX6QDL_PAD_NANDF_D4__GPIO2_IO04		0x1b0b0
452				/* Back Button */
453				MX6QDL_PAD_NANDF_D2__GPIO2_IO02		0x1b0b0
454				/* Volume Up Button */
455				MX6QDL_PAD_GPIO_18__GPIO7_IO13		0x1b0b0
456				/* Volume Down Button */
457				MX6QDL_PAD_GPIO_19__GPIO4_IO05		0x1b0b0
458			>;
459		};
460
461		pinctrl_i2c1: i2c1grp {
462			fsl,pins = <
463				MX6QDL_PAD_EIM_D21__I2C1_SCL		0x4001b8b1
464				MX6QDL_PAD_EIM_D28__I2C1_SDA		0x4001b8b1
465			>;
466		};
467
468		pinctrl_i2c2: i2c2grp {
469			fsl,pins = <
470				MX6QDL_PAD_KEY_COL3__I2C2_SCL		0x4001b8b1
471				MX6QDL_PAD_KEY_ROW3__I2C2_SDA		0x4001b8b1
472			>;
473		};
474
475		pinctrl_i2c3: i2c3grp {
476			fsl,pins = <
477				MX6QDL_PAD_GPIO_5__I2C3_SCL		0x4001b8b1
478				MX6QDL_PAD_GPIO_16__I2C3_SDA		0x4001b8b1
479			>;
480		};
481
482		pinctrl_j15: j15grp {
483			fsl,pins = <
484				MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10
485				MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15       0x10
486				MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02        0x10
487				MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03        0x10
488				MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00   0x10
489				MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01   0x10
490				MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02   0x10
491				MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03   0x10
492				MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04   0x10
493				MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05   0x10
494				MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06   0x10
495				MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07   0x10
496				MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08   0x10
497				MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09   0x10
498				MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10  0x10
499				MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11  0x10
500				MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12  0x10
501				MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13  0x10
502				MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14  0x10
503				MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15  0x10
504				MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16  0x10
505				MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17  0x10
506				MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18  0x10
507				MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19  0x10
508				MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20  0x10
509				MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21  0x10
510				MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22  0x10
511				MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23  0x10
512			>;
513		};
514
515		pinctrl_pwm1: pwm1grp {
516			fsl,pins = <
517				MX6QDL_PAD_SD1_DAT3__PWM1_OUT 0x1b0b1
518			>;
519		};
520
521		pinctrl_pwm3: pwm3grp {
522			fsl,pins = <
523				MX6QDL_PAD_SD1_DAT1__PWM3_OUT 0x1b0b1
524			>;
525		};
526
527		pinctrl_pwm4: pwm4grp {
528			fsl,pins = <
529				MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1
530			>;
531		};
532
533		pinctrl_uart1: uart1grp {
534			fsl,pins = <
535				MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA	0x1b0b1
536				MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA	0x1b0b1
537			>;
538		};
539
540		pinctrl_uart2: uart2grp {
541			fsl,pins = <
542				MX6QDL_PAD_EIM_D26__UART2_TX_DATA	0x1b0b1
543				MX6QDL_PAD_EIM_D27__UART2_RX_DATA	0x1b0b1
544			>;
545		};
546
547		pinctrl_usbh1: usbh1grp {
548			fsl,pins = <
549				MX6QDL_PAD_GPIO_17__GPIO7_IO12		0x030b0
550			>;
551		};
552
553		pinctrl_usbotg: usbotggrp {
554			fsl,pins = <
555				MX6QDL_PAD_GPIO_1__USB_OTG_ID	0x17059
556				MX6QDL_PAD_KEY_COL4__USB_OTG_OC	0x1b0b0
557				/* power enable, high active */
558				MX6QDL_PAD_EIM_D22__GPIO3_IO22  0x000b0
559			>;
560		};
561
562		pinctrl_usdhc2: usdhc2grp {
563			fsl,pins = <
564				MX6QDL_PAD_SD2_CMD__SD2_CMD		0x17071
565				MX6QDL_PAD_SD2_CLK__SD2_CLK		0x10071
566				MX6QDL_PAD_SD2_DAT0__SD2_DATA0		0x17071
567				MX6QDL_PAD_SD2_DAT1__SD2_DATA1		0x17071
568				MX6QDL_PAD_SD2_DAT2__SD2_DATA2		0x17071
569				MX6QDL_PAD_SD2_DAT3__SD2_DATA3		0x17071
570			>;
571		};
572
573		pinctrl_usdhc3: usdhc3grp {
574			fsl,pins = <
575				MX6QDL_PAD_SD3_CMD__SD3_CMD		0x17059
576				MX6QDL_PAD_SD3_CLK__SD3_CLK		0x10059
577				MX6QDL_PAD_SD3_DAT0__SD3_DATA0		0x17059
578				MX6QDL_PAD_SD3_DAT1__SD3_DATA1		0x17059
579				MX6QDL_PAD_SD3_DAT2__SD3_DATA2		0x17059
580				MX6QDL_PAD_SD3_DAT3__SD3_DATA3		0x17059
581				MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x1b0b0	/* CD */
582			>;
583		};
584
585		pinctrl_usdhc4: usdhc4grp {
586			fsl,pins = <
587				MX6QDL_PAD_SD4_CMD__SD4_CMD		0x17059
588				MX6QDL_PAD_SD4_CLK__SD4_CLK		0x10059
589				MX6QDL_PAD_SD4_DAT0__SD4_DATA0		0x17059
590				MX6QDL_PAD_SD4_DAT1__SD4_DATA1		0x17059
591				MX6QDL_PAD_SD4_DAT2__SD4_DATA2		0x17059
592				MX6QDL_PAD_SD4_DAT3__SD4_DATA3		0x17059
593				MX6QDL_PAD_NANDF_D6__GPIO2_IO06 0x1b0b0	/* CD */
594			>;
595		};
596
597		pinctrl_wlan_vmmc: wlan-vmmcgrp {
598			fsl,pins = <
599				MX6QDL_PAD_NANDF_CS0__GPIO6_IO11	0x100b0
600				MX6QDL_PAD_NANDF_CS2__GPIO6_IO15	0x000b0
601				MX6QDL_PAD_NANDF_CS3__GPIO6_IO16	0x000b0
602				MX6QDL_PAD_SD1_CLK__OSC32K_32K_OUT	0x000b0
603			>;
604		};
605	};
606};
607
608&ipu1_di0_disp0 {
609	remote-endpoint = <&lcd_display_in>;
610};
611
612&ldb {
613	status = "okay";
614
615	lvds-channel@0 {
616		status = "okay";
617
618		port@4 {
619			reg = <4>;
620
621			lvds0_out: endpoint {
622				remote-endpoint = <&panel_in>;
623			};
624		};
625	};
626};
627
628&pcie {
629	status = "okay";
630};
631
632&pwm1 {
633	pinctrl-names = "default";
634	pinctrl-0 = <&pinctrl_pwm1>;
635	status = "okay";
636};
637
638&pwm3 {
639	pinctrl-names = "default";
640	pinctrl-0 = <&pinctrl_pwm3>;
641	status = "okay";
642};
643
644&pwm4 {
645	pinctrl-names = "default";
646	pinctrl-0 = <&pinctrl_pwm4>;
647	status = "okay";
648};
649
650&ssi1 {
651	status = "okay";
652};
653
654&uart1 {
655	pinctrl-names = "default";
656	pinctrl-0 = <&pinctrl_uart1>;
657	status = "okay";
658};
659
660&uart2 {
661	pinctrl-names = "default";
662	pinctrl-0 = <&pinctrl_uart2>;
663	status = "okay";
664};
665
666&usbh1 {
667	vbus-supply = <&reg_usb_h1_vbus>;
668	status = "okay";
669};
670
671&usbotg {
672	vbus-supply = <&reg_usb_otg_vbus>;
673	pinctrl-names = "default";
674	pinctrl-0 = <&pinctrl_usbotg>;
675	disable-over-current;
676	status = "okay";
677};
678
679&usdhc2 {
680	pinctrl-names = "default";
681	pinctrl-0 = <&pinctrl_usdhc2>;
682	bus-width = <4>;
683	non-removable;
684	vmmc-supply = <&reg_wlan_vmmc>;
685	cap-power-off-card;
686	keep-power-in-suspend;
687	status = "okay";
688
689	#address-cells = <1>;
690	#size-cells = <0>;
691	wlcore: wlcore@2 {
692		compatible = "ti,wl1271";
693		reg = <2>;
694		interrupt-parent = <&gpio6>;
695		interrupts = <14 IRQ_TYPE_LEVEL_HIGH>;
696		ref-clock-frequency = <38400000>;
697	};
698};
699
700&usdhc3 {
701	pinctrl-names = "default";
702	pinctrl-0 = <&pinctrl_usdhc3>;
703	cd-gpios = <&gpio7 0 GPIO_ACTIVE_LOW>;
704	vmmc-supply = <&reg_3p3v>;
705	status = "okay";
706};
707
708&usdhc4 {
709	pinctrl-names = "default";
710	pinctrl-0 = <&pinctrl_usdhc4>;
711	cd-gpios = <&gpio2 6 GPIO_ACTIVE_LOW>;
712	vmmc-supply = <&reg_3p3v>;
713	status = "okay";
714};
v5.4
  1// SPDX-License-Identifier: GPL-2.0 OR X11
  2/*
  3 * Copyright 2013 Boundary Devices, Inc.
  4 * Copyright 2011 Freescale Semiconductor, Inc.
  5 * Copyright 2011 Linaro Ltd.
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  6 */
  7#include <dt-bindings/gpio/gpio.h>
  8#include <dt-bindings/input/input.h>
  9
 10/ {
 11	chosen {
 12		stdout-path = &uart2;
 13	};
 14
 15	memory@10000000 {
 16		device_type = "memory";
 17		reg = <0x10000000 0x40000000>;
 18	};
 19
 20	regulators {
 21		compatible = "simple-bus";
 22		#address-cells = <1>;
 23		#size-cells = <0>;
 24
 25		reg_2p5v: regulator@0 {
 26			compatible = "regulator-fixed";
 27			reg = <0>;
 28			regulator-name = "2P5V";
 29			regulator-min-microvolt = <2500000>;
 30			regulator-max-microvolt = <2500000>;
 31			regulator-always-on;
 32		};
 33
 34		reg_3p3v: regulator@1 {
 35			compatible = "regulator-fixed";
 36			reg = <1>;
 37			regulator-name = "3P3V";
 38			regulator-min-microvolt = <3300000>;
 39			regulator-max-microvolt = <3300000>;
 40			regulator-always-on;
 41		};
 42
 43		reg_usb_otg_vbus: regulator@2 {
 44			compatible = "regulator-fixed";
 45			reg = <2>;
 46			regulator-name = "usb_otg_vbus";
 47			regulator-min-microvolt = <5000000>;
 48			regulator-max-microvolt = <5000000>;
 49			gpio = <&gpio3 22 0>;
 50			enable-active-high;
 51		};
 52
 53		reg_can_xcvr: regulator@3 {
 54			compatible = "regulator-fixed";
 55			reg = <3>;
 56			regulator-name = "CAN XCVR";
 57			regulator-min-microvolt = <3300000>;
 58			regulator-max-microvolt = <3300000>;
 59			pinctrl-names = "default";
 60			pinctrl-0 = <&pinctrl_can_xcvr>;
 61			gpio = <&gpio1 2 GPIO_ACTIVE_LOW>;
 62		};
 63
 64		reg_wlan_vmmc: regulator@4 {
 65			compatible = "regulator-fixed";
 66			reg = <4>;
 67			pinctrl-names = "default";
 68			pinctrl-0 = <&pinctrl_wlan_vmmc>;
 69			regulator-name = "reg_wlan_vmmc";
 70			regulator-min-microvolt = <3300000>;
 71			regulator-max-microvolt = <3300000>;
 72			gpio = <&gpio6 15 GPIO_ACTIVE_HIGH>;
 73			startup-delay-us = <70000>;
 74			enable-active-high;
 75		};
 76
 77		reg_usb_h1_vbus: regulator@5 {
 78			compatible = "regulator-fixed";
 79			reg = <5>;
 80			pinctrl-names = "default";
 81			pinctrl-0 = <&pinctrl_usbh1>;
 82			regulator-name = "usb_h1_vbus";
 83			regulator-min-microvolt = <3300000>;
 84			regulator-max-microvolt = <3300000>;
 85			gpio = <&gpio7 12 GPIO_ACTIVE_HIGH>;
 86			enable-active-high;
 87		};
 88	};
 89
 90	gpio-keys {
 91		compatible = "gpio-keys";
 92		pinctrl-names = "default";
 93		pinctrl-0 = <&pinctrl_gpio_keys>;
 94
 95		power {
 96			label = "Power Button";
 97			gpios = <&gpio2 3 GPIO_ACTIVE_LOW>;
 98			linux,code = <KEY_POWER>;
 99			wakeup-source;
100		};
101
102		menu {
103			label = "Menu";
104			gpios = <&gpio2 1 GPIO_ACTIVE_LOW>;
105			linux,code = <KEY_MENU>;
106		};
107
108		home {
109			label = "Home";
110			gpios = <&gpio2 4 GPIO_ACTIVE_LOW>;
111			linux,code = <KEY_HOME>;
112		};
113
114		back {
115			label = "Back";
116			gpios = <&gpio2 2 GPIO_ACTIVE_LOW>;
117			linux,code = <KEY_BACK>;
118		};
119
120		volume-up {
121			label = "Volume Up";
122			gpios = <&gpio7 13 GPIO_ACTIVE_LOW>;
123			linux,code = <KEY_VOLUMEUP>;
124		};
125
126		volume-down {
127			label = "Volume Down";
128			gpios = <&gpio4 5 GPIO_ACTIVE_LOW>;
129			linux,code = <KEY_VOLUMEDOWN>;
130		};
131	};
132
133	sound {
134		compatible = "fsl,imx6q-nitrogen6x-sgtl5000",
135			     "fsl,imx-audio-sgtl5000";
136		model = "imx6q-nitrogen6x-sgtl5000";
137		ssi-controller = <&ssi1>;
138		audio-codec = <&codec>;
139		audio-routing =
140			"MIC_IN", "Mic Jack",
141			"Mic Jack", "Mic Bias",
142			"Headphone Jack", "HP_OUT";
143		mux-int-port = <1>;
144		mux-ext-port = <3>;
145	};
146
147	backlight_lcd: backlight-lcd {
148		compatible = "pwm-backlight";
149		pwms = <&pwm1 0 5000000>;
150		brightness-levels = <0 4 8 16 32 64 128 255>;
151		default-brightness-level = <7>;
152		power-supply = <&reg_3p3v>;
153		status = "okay";
154	};
155
156	backlight_lvds: backlight-lvds {
157		compatible = "pwm-backlight";
158		pwms = <&pwm4 0 5000000>;
159		brightness-levels = <0 4 8 16 32 64 128 255>;
160		default-brightness-level = <7>;
161		power-supply = <&reg_3p3v>;
162		status = "okay";
163	};
164
165	lcd_display: disp0 {
166		compatible = "fsl,imx-parallel-display";
167		#address-cells = <1>;
168		#size-cells = <0>;
169		interface-pix-fmt = "bgr666";
170		pinctrl-names = "default";
171		pinctrl-0 = <&pinctrl_j15>;
172		status = "okay";
173
174		port@0 {
175			reg = <0>;
176
177			lcd_display_in: endpoint {
178				remote-endpoint = <&ipu1_di0_disp0>;
179			};
180		};
181
182		port@1 {
183			reg = <1>;
184
185			lcd_display_out: endpoint {
186				remote-endpoint = <&lcd_panel_in>;
187			};
188		};
189	};
190
191	panel-lcd {
192		compatible = "okaya,rs800480t-7x0gp";
193		backlight = <&backlight_lcd>;
194
195		port {
196			lcd_panel_in: endpoint {
197				remote-endpoint = <&lcd_display_out>;
198			};
199		};
200	};
201
202	panel-lvds0 {
203		compatible = "hannstar,hsd100pxn1";
204		backlight = <&backlight_lvds>;
205
206		port {
207			panel_in: endpoint {
208				remote-endpoint = <&lvds0_out>;
209			};
210		};
211	};
212};
213
214&audmux {
215	pinctrl-names = "default";
216	pinctrl-0 = <&pinctrl_audmux>;
217	status = "okay";
218};
219
220&can1 {
221	pinctrl-names = "default";
222	pinctrl-0 = <&pinctrl_can1>;
223	xceiver-supply = <&reg_can_xcvr>;
224	status = "okay";
225};
226
227&clks {
228	assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>,
229			  <&clks IMX6QDL_CLK_LDB_DI1_SEL>;
230	assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>,
231				 <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
232};
233
234&ecspi1 {
235	cs-gpios = <&gpio3 19 0>;
236	pinctrl-names = "default";
237	pinctrl-0 = <&pinctrl_ecspi1>;
238	status = "okay";
239
240	flash: m25p80@0 {
241		compatible = "sst,sst25vf016b", "jedec,spi-nor";
242		spi-max-frequency = <20000000>;
243		reg = <0>;
244		#address-cells = <1>;
245		#size-cells = <1>;
246
247		partition@0 {
248			label = "bootloader";
249			reg = <0x0 0xc0000>;
250		};
251
252		partition@c0000 {
253			label = "env";
254			reg = <0xc0000 0x2000>;
255		};
256
257		partition@c2000 {
258			label = "splash";
259			reg = <0xc2000 0x13e000>;
260		};
261	};
262};
263
264&fec {
265	pinctrl-names = "default";
266	pinctrl-0 = <&pinctrl_enet>;
267	phy-mode = "rgmii";
268	phy-reset-gpios = <&gpio1 27 GPIO_ACTIVE_LOW>;
269	txen-skew-ps = <0>;
270	txc-skew-ps = <3000>;
271	rxdv-skew-ps = <0>;
272	rxc-skew-ps = <3000>;
273	rxd0-skew-ps = <0>;
274	rxd1-skew-ps = <0>;
275	rxd2-skew-ps = <0>;
276	rxd3-skew-ps = <0>;
277	txd0-skew-ps = <0>;
278	txd1-skew-ps = <0>;
279	txd2-skew-ps = <0>;
280	txd3-skew-ps = <0>;
281	interrupts-extended = <&gpio1 6 IRQ_TYPE_LEVEL_HIGH>,
282			      <&intc 0 119 IRQ_TYPE_LEVEL_HIGH>;
283	fsl,err006687-workaround-present;
284	status = "okay";
285};
286
287&hdmi {
288	ddc-i2c-bus = <&i2c2>;
289	status = "okay";
290};
291
292&i2c1 {
293	clock-frequency = <100000>;
294	pinctrl-names = "default";
295	pinctrl-0 = <&pinctrl_i2c1>;
296	status = "okay";
297
298	codec: sgtl5000@a {
299		compatible = "fsl,sgtl5000";
300		reg = <0x0a>;
301		clocks = <&clks IMX6QDL_CLK_CKO>;
302		VDDA-supply = <&reg_2p5v>;
303		VDDIO-supply = <&reg_3p3v>;
304	};
305
306	rtc: rtc@6f {
307		compatible = "isil,isl1208";
308		reg = <0x6f>;
309	};
310};
311
312&i2c2 {
313	clock-frequency = <100000>;
314	pinctrl-names = "default";
315	pinctrl-0 = <&pinctrl_i2c2>;
316	status = "okay";
317};
318
319&i2c3 {
320	clock-frequency = <100000>;
321	pinctrl-names = "default";
322	pinctrl-0 = <&pinctrl_i2c3>;
323	status = "okay";
324
325	touchscreen@4 {
326		compatible = "eeti,egalax_ts";
327		reg = <0x04>;
328		interrupt-parent = <&gpio1>;
329		interrupts = <9 IRQ_TYPE_EDGE_FALLING>;
330		wakeup-gpios = <&gpio1 9 GPIO_ACTIVE_LOW>;
331	};
332
333	touchscreen@38 {
334		compatible = "edt,edt-ft5x06";
335		reg = <0x38>;
336		interrupt-parent = <&gpio1>;
337		interrupts = <9 IRQ_TYPE_EDGE_FALLING>;
338		wakeup-source;
339	};
340};
341
342&iomuxc {
343	pinctrl-names = "default";
344	pinctrl-0 = <&pinctrl_hog>;
345
346	imx6q-nitrogen6x {
347		pinctrl_hog: hoggrp {
348			fsl,pins = <
349				/* SGTL5000 sys_mclk */
350				MX6QDL_PAD_GPIO_0__CCM_CLKO1    0x030b0
351				MX6QDL_PAD_GPIO_9__GPIO1_IO09	0x1b0b0
352			>;
353		};
354
355		pinctrl_audmux: audmuxgrp {
356			fsl,pins = <
357				MX6QDL_PAD_CSI0_DAT7__AUD3_RXD		0x130b0
358				MX6QDL_PAD_CSI0_DAT4__AUD3_TXC		0x130b0
359				MX6QDL_PAD_CSI0_DAT5__AUD3_TXD		0x110b0
360				MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS		0x130b0
361			>;
362		};
363
364		pinctrl_can1: can1grp {
365			fsl,pins = <
366				MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX	0x1b0b0
367				MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX	0x1b0b0
368			>;
369		};
370
371		pinctrl_can_xcvr: can-xcvrgrp {
372			fsl,pins = <
373				/* Flexcan XCVR enable */
374				MX6QDL_PAD_GPIO_2__GPIO1_IO02		0x1b0b0
375			>;
376		};
377
378		pinctrl_ecspi1: ecspi1grp {
379			fsl,pins = <
380				MX6QDL_PAD_EIM_D17__ECSPI1_MISO		0x100b1
381				MX6QDL_PAD_EIM_D18__ECSPI1_MOSI		0x100b1
382				MX6QDL_PAD_EIM_D16__ECSPI1_SCLK		0x100b1
383				MX6QDL_PAD_EIM_D19__GPIO3_IO19  0x000b1	/* CS */
384			>;
385		};
386
387		pinctrl_enet: enetgrp {
388			fsl,pins = <
389				MX6QDL_PAD_ENET_MDIO__ENET_MDIO		0x100b0
390				MX6QDL_PAD_ENET_MDC__ENET_MDC		0x100b0
391				MX6QDL_PAD_RGMII_TXC__RGMII_TXC		0x10030
392				MX6QDL_PAD_RGMII_TD0__RGMII_TD0		0x10030
393				MX6QDL_PAD_RGMII_TD1__RGMII_TD1		0x10030
394				MX6QDL_PAD_RGMII_TD2__RGMII_TD2		0x10030
395				MX6QDL_PAD_RGMII_TD3__RGMII_TD3		0x10030
396				MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL	0x10030
397				MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK	0x100b0
398				MX6QDL_PAD_RGMII_RXC__RGMII_RXC		0x1b030
399				MX6QDL_PAD_RGMII_RD0__RGMII_RD0		0x1b030
400				MX6QDL_PAD_RGMII_RD1__RGMII_RD1		0x1b030
401				MX6QDL_PAD_RGMII_RD2__RGMII_RD2		0x1b030
402				MX6QDL_PAD_RGMII_RD3__RGMII_RD3		0x1b030
403				MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL	0x1b030
404				/* Phy reset */
405				MX6QDL_PAD_ENET_RXD0__GPIO1_IO27	0x000b0
406				MX6QDL_PAD_GPIO_6__ENET_IRQ		0x000b1
407			>;
408		};
409
410		pinctrl_gpio_keys: gpio-keysgrp {
411			fsl,pins = <
412				/* Power Button */
413				MX6QDL_PAD_NANDF_D3__GPIO2_IO03		0x1b0b0
414				/* Menu Button */
415				MX6QDL_PAD_NANDF_D1__GPIO2_IO01		0x1b0b0
416				/* Home Button */
417				MX6QDL_PAD_NANDF_D4__GPIO2_IO04		0x1b0b0
418				/* Back Button */
419				MX6QDL_PAD_NANDF_D2__GPIO2_IO02		0x1b0b0
420				/* Volume Up Button */
421				MX6QDL_PAD_GPIO_18__GPIO7_IO13		0x1b0b0
422				/* Volume Down Button */
423				MX6QDL_PAD_GPIO_19__GPIO4_IO05		0x1b0b0
424			>;
425		};
426
427		pinctrl_i2c1: i2c1grp {
428			fsl,pins = <
429				MX6QDL_PAD_EIM_D21__I2C1_SCL		0x4001b8b1
430				MX6QDL_PAD_EIM_D28__I2C1_SDA		0x4001b8b1
431			>;
432		};
433
434		pinctrl_i2c2: i2c2grp {
435			fsl,pins = <
436				MX6QDL_PAD_KEY_COL3__I2C2_SCL		0x4001b8b1
437				MX6QDL_PAD_KEY_ROW3__I2C2_SDA		0x4001b8b1
438			>;
439		};
440
441		pinctrl_i2c3: i2c3grp {
442			fsl,pins = <
443				MX6QDL_PAD_GPIO_5__I2C3_SCL		0x4001b8b1
444				MX6QDL_PAD_GPIO_16__I2C3_SDA		0x4001b8b1
445			>;
446		};
447
448		pinctrl_j15: j15grp {
449			fsl,pins = <
450				MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10
451				MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15       0x10
452				MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02        0x10
453				MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03        0x10
454				MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00   0x10
455				MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01   0x10
456				MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02   0x10
457				MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03   0x10
458				MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04   0x10
459				MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05   0x10
460				MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06   0x10
461				MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07   0x10
462				MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08   0x10
463				MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09   0x10
464				MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10  0x10
465				MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11  0x10
466				MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12  0x10
467				MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13  0x10
468				MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14  0x10
469				MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15  0x10
470				MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16  0x10
471				MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17  0x10
472				MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18  0x10
473				MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19  0x10
474				MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20  0x10
475				MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21  0x10
476				MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22  0x10
477				MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23  0x10
478			>;
479		};
480
481		pinctrl_pwm1: pwm1grp {
482			fsl,pins = <
483				MX6QDL_PAD_SD1_DAT3__PWM1_OUT 0x1b0b1
484			>;
485		};
486
487		pinctrl_pwm3: pwm3grp {
488			fsl,pins = <
489				MX6QDL_PAD_SD1_DAT1__PWM3_OUT 0x1b0b1
490			>;
491		};
492
493		pinctrl_pwm4: pwm4grp {
494			fsl,pins = <
495				MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1
496			>;
497		};
498
499		pinctrl_uart1: uart1grp {
500			fsl,pins = <
501				MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA	0x1b0b1
502				MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA	0x1b0b1
503			>;
504		};
505
506		pinctrl_uart2: uart2grp {
507			fsl,pins = <
508				MX6QDL_PAD_EIM_D26__UART2_TX_DATA	0x1b0b1
509				MX6QDL_PAD_EIM_D27__UART2_RX_DATA	0x1b0b1
510			>;
511		};
512
513		pinctrl_usbh1: usbh1grp {
514			fsl,pins = <
515				MX6QDL_PAD_GPIO_17__GPIO7_IO12		0x030b0
516			>;
517		};
518
519		pinctrl_usbotg: usbotggrp {
520			fsl,pins = <
521				MX6QDL_PAD_GPIO_1__USB_OTG_ID	0x17059
522				MX6QDL_PAD_KEY_COL4__USB_OTG_OC	0x1b0b0
523				/* power enable, high active */
524				MX6QDL_PAD_EIM_D22__GPIO3_IO22  0x000b0
525			>;
526		};
527
528		pinctrl_usdhc2: usdhc2grp {
529			fsl,pins = <
530				MX6QDL_PAD_SD2_CMD__SD2_CMD		0x17071
531				MX6QDL_PAD_SD2_CLK__SD2_CLK		0x10071
532				MX6QDL_PAD_SD2_DAT0__SD2_DATA0		0x17071
533				MX6QDL_PAD_SD2_DAT1__SD2_DATA1		0x17071
534				MX6QDL_PAD_SD2_DAT2__SD2_DATA2		0x17071
535				MX6QDL_PAD_SD2_DAT3__SD2_DATA3		0x17071
536			>;
537		};
538
539		pinctrl_usdhc3: usdhc3grp {
540			fsl,pins = <
541				MX6QDL_PAD_SD3_CMD__SD3_CMD		0x17059
542				MX6QDL_PAD_SD3_CLK__SD3_CLK		0x10059
543				MX6QDL_PAD_SD3_DAT0__SD3_DATA0		0x17059
544				MX6QDL_PAD_SD3_DAT1__SD3_DATA1		0x17059
545				MX6QDL_PAD_SD3_DAT2__SD3_DATA2		0x17059
546				MX6QDL_PAD_SD3_DAT3__SD3_DATA3		0x17059
547				MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x1b0b0	/* CD */
548			>;
549		};
550
551		pinctrl_usdhc4: usdhc4grp {
552			fsl,pins = <
553				MX6QDL_PAD_SD4_CMD__SD4_CMD		0x17059
554				MX6QDL_PAD_SD4_CLK__SD4_CLK		0x10059
555				MX6QDL_PAD_SD4_DAT0__SD4_DATA0		0x17059
556				MX6QDL_PAD_SD4_DAT1__SD4_DATA1		0x17059
557				MX6QDL_PAD_SD4_DAT2__SD4_DATA2		0x17059
558				MX6QDL_PAD_SD4_DAT3__SD4_DATA3		0x17059
559				MX6QDL_PAD_NANDF_D6__GPIO2_IO06 0x1b0b0	/* CD */
560			>;
561		};
562
563		pinctrl_wlan_vmmc: wlan-vmmcgrp {
564			fsl,pins = <
565				MX6QDL_PAD_NANDF_CS0__GPIO6_IO11	0x100b0
566				MX6QDL_PAD_NANDF_CS2__GPIO6_IO15	0x000b0
567				MX6QDL_PAD_NANDF_CS3__GPIO6_IO16	0x000b0
568				MX6QDL_PAD_SD1_CLK__OSC32K_32K_OUT	0x000b0
569			>;
570		};
571	};
572};
573
574&ipu1_di0_disp0 {
575	remote-endpoint = <&lcd_display_in>;
576};
577
578&ldb {
579	status = "okay";
580
581	lvds-channel@0 {
582		status = "okay";
583
584		port@4 {
585			reg = <4>;
586
587			lvds0_out: endpoint {
588				remote-endpoint = <&panel_in>;
589			};
590		};
591	};
592};
593
594&pcie {
595	status = "okay";
596};
597
598&pwm1 {
599	pinctrl-names = "default";
600	pinctrl-0 = <&pinctrl_pwm1>;
601	status = "okay";
602};
603
604&pwm3 {
605	pinctrl-names = "default";
606	pinctrl-0 = <&pinctrl_pwm3>;
607	status = "okay";
608};
609
610&pwm4 {
611	pinctrl-names = "default";
612	pinctrl-0 = <&pinctrl_pwm4>;
613	status = "okay";
614};
615
616&ssi1 {
617	status = "okay";
618};
619
620&uart1 {
621	pinctrl-names = "default";
622	pinctrl-0 = <&pinctrl_uart1>;
623	status = "okay";
624};
625
626&uart2 {
627	pinctrl-names = "default";
628	pinctrl-0 = <&pinctrl_uart2>;
629	status = "okay";
630};
631
632&usbh1 {
633	vbus-supply = <&reg_usb_h1_vbus>;
634	status = "okay";
635};
636
637&usbotg {
638	vbus-supply = <&reg_usb_otg_vbus>;
639	pinctrl-names = "default";
640	pinctrl-0 = <&pinctrl_usbotg>;
641	disable-over-current;
642	status = "okay";
643};
644
645&usdhc2 {
646	pinctrl-names = "default";
647	pinctrl-0 = <&pinctrl_usdhc2>;
648	bus-width = <4>;
649	non-removable;
650	vmmc-supply = <&reg_wlan_vmmc>;
651	cap-power-off-card;
652	keep-power-in-suspend;
653	status = "okay";
654
655	#address-cells = <1>;
656	#size-cells = <0>;
657	wlcore: wlcore@2 {
658		compatible = "ti,wl1271";
659		reg = <2>;
660		interrupt-parent = <&gpio6>;
661		interrupts = <14 IRQ_TYPE_LEVEL_HIGH>;
662		ref-clock-frequency = <38400000>;
663	};
664};
665
666&usdhc3 {
667	pinctrl-names = "default";
668	pinctrl-0 = <&pinctrl_usdhc3>;
669	cd-gpios = <&gpio7 0 GPIO_ACTIVE_LOW>;
670	vmmc-supply = <&reg_3p3v>;
671	status = "okay";
672};
673
674&usdhc4 {
675	pinctrl-names = "default";
676	pinctrl-0 = <&pinctrl_usdhc4>;
677	cd-gpios = <&gpio2 6 GPIO_ACTIVE_LOW>;
678	vmmc-supply = <&reg_3p3v>;
679	status = "okay";
680};