Linux Audio

Check our new training course

Loading...
v4.17
   1/*
   2 * This file is subject to the terms and conditions of the GNU General Public
   3 * License.  See the file "COPYING" in the main directory of this archive
   4 * for more details.
   5 *
   6 * SGI UV APIC functions (note: not an Intel compatible APIC)
   7 *
 
   8 * Copyright (C) 2007-2014 Silicon Graphics, Inc. All rights reserved.
   9 */
 
 
  10#include <linux/cpumask.h>
  11#include <linux/hardirq.h>
  12#include <linux/proc_fs.h>
  13#include <linux/threads.h>
  14#include <linux/kernel.h>
  15#include <linux/export.h>
  16#include <linux/string.h>
  17#include <linux/ctype.h>
  18#include <linux/sched.h>
  19#include <linux/timer.h>
  20#include <linux/slab.h>
  21#include <linux/cpu.h>
  22#include <linux/init.h>
  23#include <linux/io.h>
  24#include <linux/pci.h>
  25#include <linux/kdebug.h>
  26#include <linux/delay.h>
  27#include <linux/crash_dump.h>
  28#include <linux/reboot.h>
  29
 
  30#include <asm/uv/uv_mmrs.h>
  31#include <asm/uv/uv_hub.h>
  32#include <asm/current.h>
  33#include <asm/pgtable.h>
  34#include <asm/uv/bios.h>
  35#include <asm/uv/uv.h>
  36#include <asm/apic.h>
  37#include <asm/e820/api.h>
  38#include <asm/ipi.h>
  39#include <asm/smp.h>
  40#include <asm/x86_init.h>
  41#include <asm/nmi.h>
  42
  43DEFINE_PER_CPU(int, x2apic_extra_bits);
  44
  45static enum uv_system_type	uv_system_type;
  46static bool			uv_hubless_system;
 
  47static u64			gru_start_paddr, gru_end_paddr;
  48static u64			gru_dist_base, gru_first_node_paddr = -1LL, gru_last_node_paddr;
  49static u64			gru_dist_lmask, gru_dist_umask;
  50static union uvh_apicid		uvh_apicid;
 
 
 
 
 
 
  51
  52/* Information derived from CPUID: */
  53static struct {
  54	unsigned int apicid_shift;
  55	unsigned int apicid_mask;
  56	unsigned int socketid_shift;	/* aka pnode_shift for UV1/2/3 */
  57	unsigned int pnode_mask;
 
  58	unsigned int gpa_shift;
  59	unsigned int gnode_shift;
 
 
  60} uv_cpuid;
  61
  62int uv_min_hub_revision_id;
  63EXPORT_SYMBOL_GPL(uv_min_hub_revision_id);
  64
  65unsigned int uv_apicid_hibits;
  66EXPORT_SYMBOL_GPL(uv_apicid_hibits);
  67
  68static struct apic apic_x2apic_uv_x;
  69static struct uv_hub_info_s uv_hub_info_node0;
  70
  71/* Set this to use hardware error handler instead of kernel panic: */
  72static int disable_uv_undefined_panic = 1;
  73
  74unsigned long uv_undefined(char *str)
  75{
  76	if (likely(!disable_uv_undefined_panic))
  77		panic("UV: error: undefined MMR: %s\n", str);
  78	else
  79		pr_crit("UV: error: undefined MMR: %s\n", str);
  80
  81	/* Cause a machine fault: */
  82	return ~0ul;
  83}
  84EXPORT_SYMBOL(uv_undefined);
  85
  86static unsigned long __init uv_early_read_mmr(unsigned long addr)
  87{
  88	unsigned long val, *mmr;
  89
  90	mmr = early_ioremap(UV_LOCAL_MMR_BASE | addr, sizeof(*mmr));
  91	val = *mmr;
  92	early_iounmap(mmr, sizeof(*mmr));
  93
  94	return val;
  95}
  96
  97static inline bool is_GRU_range(u64 start, u64 end)
  98{
  99	if (gru_dist_base) {
 100		u64 su = start & gru_dist_umask; /* Upper (incl pnode) bits */
 101		u64 sl = start & gru_dist_lmask; /* Base offset bits */
 102		u64 eu = end & gru_dist_umask;
 103		u64 el = end & gru_dist_lmask;
 104
 105		/* Must reside completely within a single GRU range: */
 106		return (sl == gru_dist_base && el == gru_dist_base &&
 107			su >= gru_first_node_paddr &&
 108			su <= gru_last_node_paddr &&
 109			eu == su);
 110	} else {
 111		return start >= gru_start_paddr && end <= gru_end_paddr;
 112	}
 113}
 114
 115static bool uv_is_untracked_pat_range(u64 start, u64 end)
 116{
 117	return is_ISA_range(start, end) || is_GRU_range(start, end);
 118}
 119
 120static int __init early_get_pnodeid(void)
 121{
 122	union uvh_node_id_u node_id;
 123	union uvh_rh_gam_config_mmr_u  m_n_config;
 124	int pnode;
 125
 126	/* Currently, all blades have same revision number */
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 127	node_id.v = uv_early_read_mmr(UVH_NODE_ID);
 128	m_n_config.v = uv_early_read_mmr(UVH_RH_GAM_CONFIG_MMR);
 129	uv_min_hub_revision_id = node_id.s.revision;
 130
 131	switch (node_id.s.part_number) {
 132	case UV2_HUB_PART_NUMBER:
 133	case UV2_HUB_PART_NUMBER_X:
 134		uv_min_hub_revision_id += UV2_HUB_REVISION_BASE - 1;
 
 
 
 
 
 
 
 
 
 
 
 135		break;
 
 136	case UV3_HUB_PART_NUMBER:
 137	case UV3_HUB_PART_NUMBER_X:
 138		uv_min_hub_revision_id += UV3_HUB_REVISION_BASE;
 
 
 139		break;
 140
 141	/* Update: UV4A has only a modified revision to indicate HUB fixes */
 142	case UV4_HUB_PART_NUMBER:
 143		uv_min_hub_revision_id += UV4_HUB_REVISION_BASE - 1;
 144		uv_cpuid.gnode_shift = 2; /* min partition is 4 sockets */
 
 145		break;
 
 
 
 146	}
 147
 148	uv_hub_info->hub_revision = uv_min_hub_revision_id;
 149	uv_cpuid.pnode_mask = (1 << m_n_config.s.n_skt) - 1;
 150	pnode = (node_id.s.node_id >> 1) & uv_cpuid.pnode_mask;
 151	uv_cpuid.gpa_shift = 46;	/* Default unless changed */
 152
 153	pr_info("UV: rev:%d part#:%x nodeid:%04x n_skt:%d pnmsk:%x pn:%x\n",
 154		node_id.s.revision, node_id.s.part_number, node_id.s.node_id,
 155		m_n_config.s.n_skt, uv_cpuid.pnode_mask, pnode);
 156	return pnode;
 157}
 158
 159static void __init uv_tsc_check_sync(void)
 160{
 161	u64 mmr;
 162	int sync_state;
 163	int mmr_shift;
 164	char *state;
 165	bool valid;
 166
 167	/* Accommodate different UV arch BIOSes */
 168	mmr = uv_early_read_mmr(UVH_TSC_SYNC_MMR);
 169	mmr_shift =
 170		is_uv1_hub() ? 0 :
 171		is_uv2_hub() ? UVH_TSC_SYNC_SHIFT_UV2K : UVH_TSC_SYNC_SHIFT;
 172	if (mmr_shift)
 173		sync_state = (mmr >> mmr_shift) & UVH_TSC_SYNC_MASK;
 174	else
 175		sync_state = 0;
 176
 
 177	switch (sync_state) {
 178	case UVH_TSC_SYNC_VALID:
 179		state = "in sync";
 180		valid = true;
 181		break;
 182
 183	case UVH_TSC_SYNC_INVALID:
 184		state = "unstable";
 185		valid = false;
 186		break;
 
 
 187	default:
 188		state = "unknown: assuming valid";
 189		valid = true;
 190		break;
 191	}
 192	pr_info("UV: TSC sync state from BIOS:0%d(%s)\n", sync_state, state);
 193
 194	/* Mark flag that says TSC != 0 is valid for socket 0 */
 195	if (valid)
 196		mark_tsc_async_resets("UV BIOS");
 197	else
 198		mark_tsc_unstable("UV BIOS");
 199}
 200
 
 
 
 
 
 
 
 201/* [Copied from arch/x86/kernel/cpu/topology.c:detect_extended_topology()] */
 202
 203#define SMT_LEVEL			0	/* Leaf 0xb SMT level */
 204#define INVALID_TYPE			0	/* Leaf 0xb sub-leaf types */
 205#define SMT_TYPE			1
 206#define CORE_TYPE			2
 207#define LEAFB_SUBTYPE(ecx)		(((ecx) >> 8) & 0xff)
 208#define BITS_SHIFT_NEXT_LEVEL(eax)	((eax) & 0x1f)
 209
 210static void set_x2apic_bits(void)
 211{
 212	unsigned int eax, ebx, ecx, edx, sub_index;
 213	unsigned int sid_shift;
 214
 215	cpuid(0, &eax, &ebx, &ecx, &edx);
 216	if (eax < 0xb) {
 217		pr_info("UV: CPU does not have CPUID.11\n");
 218		return;
 219	}
 220
 221	cpuid_count(0xb, SMT_LEVEL, &eax, &ebx, &ecx, &edx);
 222	if (ebx == 0 || (LEAFB_SUBTYPE(ecx) != SMT_TYPE)) {
 223		pr_info("UV: CPUID.11 not implemented\n");
 224		return;
 225	}
 226
 227	sid_shift = BITS_SHIFT_NEXT_LEVEL(eax);
 228	sub_index = 1;
 229	do {
 230		cpuid_count(0xb, sub_index, &eax, &ebx, &ecx, &edx);
 231		if (LEAFB_SUBTYPE(ecx) == CORE_TYPE) {
 232			sid_shift = BITS_SHIFT_NEXT_LEVEL(eax);
 233			break;
 234		}
 235		sub_index++;
 236	} while (LEAFB_SUBTYPE(ecx) != INVALID_TYPE);
 237
 238	uv_cpuid.apicid_shift	= 0;
 239	uv_cpuid.apicid_mask	= (~(-1 << sid_shift));
 240	uv_cpuid.socketid_shift = sid_shift;
 241}
 242
 243static void __init early_get_apic_socketid_shift(void)
 244{
 245	if (is_uv2_hub() || is_uv3_hub())
 246		uvh_apicid.v = uv_early_read_mmr(UVH_APICID);
 247
 248	set_x2apic_bits();
 249
 250	pr_info("UV: apicid_shift:%d apicid_mask:0x%x\n", uv_cpuid.apicid_shift, uv_cpuid.apicid_mask);
 251	pr_info("UV: socketid_shift:%d pnode_mask:0x%x\n", uv_cpuid.socketid_shift, uv_cpuid.pnode_mask);
 252}
 253
 254/*
 255 * Add an extra bit as dictated by bios to the destination apicid of
 256 * interrupts potentially passing through the UV HUB.  This prevents
 257 * a deadlock between interrupts and IO port operations.
 258 */
 259static void __init uv_set_apicid_hibit(void)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 260{
 261	union uv1h_lb_target_physical_apic_id_mask_u apicid_mask;
 
 262
 263	if (is_uv1_hub()) {
 264		apicid_mask.v = uv_early_read_mmr(UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK);
 265		uv_apicid_hibits = apicid_mask.s1.bit_enables & UV_APICID_HIBIT_MASK;
 
 266	}
 
 267}
 268
 269static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
 
 270{
 271	int pnodeid;
 272	int uv_apic;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 273
 274	if (strncmp(oem_id, "SGI", 3) != 0) {
 275		if (strncmp(oem_id, "NSGI", 4) == 0) {
 276			uv_hubless_system = true;
 277			pr_info("UV: OEM IDs %s/%s, HUBLESS\n",
 278				oem_id, oem_table_id);
 279		}
 280		return 0;
 281	}
 282
 283	if (numa_off) {
 284		pr_err("UV: NUMA is off, disabling UV support\n");
 285		return 0;
 286	}
 287
 288	/* Set up early hub type field in uv_hub_info for Node 0 */
 289	uv_cpu_info->p_uv_hub_info = &uv_hub_info_node0;
 290
 291	/*
 292	 * Determine UV arch type.
 293	 *   SGI:  UV100/1000
 294	 *   SGI2: UV2000/3000
 295	 *   SGI3: UV300 (truncated to 4 chars because of different varieties)
 296	 *   SGI4: UV400 (truncated to 4 chars because of different varieties)
 297	 */
 298	uv_hub_info->hub_revision =
 299		!strncmp(oem_id, "SGI4", 4) ? UV4_HUB_REVISION_BASE :
 300		!strncmp(oem_id, "SGI3", 4) ? UV3_HUB_REVISION_BASE :
 301		!strcmp(oem_id, "SGI2") ? UV2_HUB_REVISION_BASE :
 302		!strcmp(oem_id, "SGI") ? UV1_HUB_REVISION_BASE : 0;
 
 
 
 
 
 
 303
 304	if (uv_hub_info->hub_revision == 0)
 305		goto badbios;
 
 
 306
 307	pnodeid = early_get_pnodeid();
 308	early_get_apic_socketid_shift();
 
 
 309
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 310	x86_platform.is_untracked_pat_range = uv_is_untracked_pat_range;
 311	x86_platform.nmi_init = uv_nmi_init;
 
 312
 313	if (!strcmp(oem_table_id, "UVX")) {
 314		/* This is the most common hardware variant: */
 315		uv_system_type = UV_X2APIC;
 316		uv_apic = 0;
 317
 318	} else if (!strcmp(oem_table_id, "UVH")) {
 319		/* Only UV1 systems: */
 320		uv_system_type = UV_NON_UNIQUE_APIC;
 321		x86_platform.legacy.warm_reset = 0;
 322		__this_cpu_write(x2apic_extra_bits, pnodeid << uvh_apicid.s.pnode_shift);
 323		uv_set_apicid_hibit();
 324		uv_apic = 1;
 325
 326	} else if (!strcmp(oem_table_id, "UVL")) {
 327		/* Only used for very small systems:  */
 328		uv_system_type = UV_LEGACY_APIC;
 329		uv_apic = 0;
 
 330
 331	} else {
 332		goto badbios;
 333	}
 334
 335	pr_info("UV: OEM IDs %s/%s, System/HUB Types %d/%d, uv_apic %d\n", oem_id, oem_table_id, uv_system_type, uv_min_hub_revision_id, uv_apic);
 336	uv_tsc_check_sync();
 337
 338	return uv_apic;
 
 
 339
 340badbios:
 341	pr_err("UV: OEM_ID:%s OEM_TABLE_ID:%s\n", oem_id, oem_table_id);
 342	pr_err("Current BIOS not supported, update kernel and/or BIOS\n");
 343	BUG();
 344}
 345
 346enum uv_system_type get_uv_system_type(void)
 347{
 348	return uv_system_type;
 349}
 350
 
 
 
 
 
 
 
 
 
 
 
 
 351int is_uv_system(void)
 352{
 353	return uv_system_type != UV_NONE;
 354}
 355EXPORT_SYMBOL_GPL(is_uv_system);
 356
 357int is_uv_hubless(void)
 358{
 359	return uv_hubless_system;
 
 
 
 
 
 
 360}
 361EXPORT_SYMBOL_GPL(is_uv_hubless);
 362
 363void **__uv_hub_info_list;
 364EXPORT_SYMBOL_GPL(__uv_hub_info_list);
 365
 366DEFINE_PER_CPU(struct uv_cpu_info_s, __uv_cpu_info);
 367EXPORT_PER_CPU_SYMBOL_GPL(__uv_cpu_info);
 368
 369short uv_possible_blades;
 370EXPORT_SYMBOL_GPL(uv_possible_blades);
 371
 372unsigned long sn_rtc_cycles_per_second;
 373EXPORT_SYMBOL(sn_rtc_cycles_per_second);
 374
 375/* The following values are used for the per node hub info struct */
 376static __initdata unsigned short		*_node_to_pnode;
 377static __initdata unsigned short		_min_socket, _max_socket;
 378static __initdata unsigned short		_min_pnode, _max_pnode, _gr_table_len;
 379static __initdata struct uv_gam_range_entry	*uv_gre_table;
 380static __initdata struct uv_gam_parameters	*uv_gp_table;
 381static __initdata unsigned short		*_socket_to_node;
 382static __initdata unsigned short		*_socket_to_pnode;
 383static __initdata unsigned short		*_pnode_to_socket;
 384
 385static __initdata struct uv_gam_range_s		*_gr_table;
 386
 387#define	SOCK_EMPTY	((unsigned short)~0)
 388
 389extern int uv_hub_info_version(void)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 390{
 391	return UV_HUB_INFO_VERSION;
 
 
 
 
 
 
 
 
 
 
 392}
 393EXPORT_SYMBOL(uv_hub_info_version);
 394
 395/* Build GAM range lookup table: */
 396static __init void build_uv_gr_table(void)
 397{
 398	struct uv_gam_range_entry *gre = uv_gre_table;
 399	struct uv_gam_range_s *grt;
 400	unsigned long last_limit = 0, ram_limit = 0;
 401	int bytes, i, sid, lsid = -1, indx = 0, lindx = -1;
 402
 403	if (!gre)
 404		return;
 405
 406	bytes = _gr_table_len * sizeof(struct uv_gam_range_s);
 407	grt = kzalloc(bytes, GFP_KERNEL);
 408	BUG_ON(!grt);
 409	_gr_table = grt;
 410
 411	for (; gre->type != UV_GAM_RANGE_TYPE_UNUSED; gre++) {
 412		if (gre->type == UV_GAM_RANGE_TYPE_HOLE) {
 413			if (!ram_limit) {
 414				/* Mark hole between RAM/non-RAM: */
 415				ram_limit = last_limit;
 416				last_limit = gre->limit;
 417				lsid++;
 418				continue;
 419			}
 420			last_limit = gre->limit;
 421			pr_info("UV: extra hole in GAM RE table @%d\n", (int)(gre - uv_gre_table));
 422			continue;
 423		}
 424		if (_max_socket < gre->sockid) {
 425			pr_err("UV: GAM table sockid(%d) too large(>%d) @%d\n", gre->sockid, _max_socket, (int)(gre - uv_gre_table));
 426			continue;
 427		}
 428		sid = gre->sockid - _min_socket;
 429		if (lsid < sid) {
 430			/* New range: */
 431			grt = &_gr_table[indx];
 432			grt->base = lindx;
 433			grt->nasid = gre->nasid;
 434			grt->limit = last_limit = gre->limit;
 435			lsid = sid;
 436			lindx = indx++;
 437			continue;
 438		}
 439		/* Update range: */
 440		if (lsid == sid && !ram_limit) {
 441			/* .. if contiguous: */
 442			if (grt->limit == last_limit) {
 443				grt->limit = last_limit = gre->limit;
 444				continue;
 445			}
 446		}
 447		/* Non-contiguous RAM range: */
 448		if (!ram_limit) {
 449			grt++;
 450			grt->base = lindx;
 451			grt->nasid = gre->nasid;
 452			grt->limit = last_limit = gre->limit;
 453			continue;
 454		}
 455		/* Non-contiguous/non-RAM: */
 456		grt++;
 457		/* base is this entry */
 458		grt->base = grt - _gr_table;
 459		grt->nasid = gre->nasid;
 460		grt->limit = last_limit = gre->limit;
 461		lsid++;
 462	}
 463
 464	/* Shorten table if possible */
 465	grt++;
 466	i = grt - _gr_table;
 467	if (i < _gr_table_len) {
 468		void *ret;
 469
 470		bytes = i * sizeof(struct uv_gam_range_s);
 471		ret = krealloc(_gr_table, bytes, GFP_KERNEL);
 472		if (ret) {
 473			_gr_table = ret;
 474			_gr_table_len = i;
 475		}
 476	}
 477
 478	/* Display resultant GAM range table: */
 479	for (i = 0, grt = _gr_table; i < _gr_table_len; i++, grt++) {
 480		unsigned long start, end;
 481		int gb = grt->base;
 482
 483		start = gb < 0 ?  0 : (unsigned long)_gr_table[gb].limit << UV_GAM_RANGE_SHFT;
 484		end = (unsigned long)grt->limit << UV_GAM_RANGE_SHFT;
 485
 486		pr_info("UV: GAM Range %2d %04x 0x%013lx-0x%013lx (%d)\n", i, grt->nasid, start, end, gb);
 487	}
 488}
 489
 490static int uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
 491{
 492	unsigned long val;
 493	int pnode;
 494
 495	pnode = uv_apicid_to_pnode(phys_apicid);
 496	phys_apicid |= uv_apicid_hibits;
 497
 498	val = (1UL << UVH_IPI_INT_SEND_SHFT) |
 499	    (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
 500	    ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
 501	    APIC_DM_INIT;
 502
 503	uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
 504
 505	val = (1UL << UVH_IPI_INT_SEND_SHFT) |
 506	    (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
 507	    ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
 508	    APIC_DM_STARTUP;
 509
 510	uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
 511
 512	return 0;
 513}
 514
 515static void uv_send_IPI_one(int cpu, int vector)
 516{
 517	unsigned long apicid;
 518	int pnode;
 
 519
 520	apicid = per_cpu(x86_cpu_to_apicid, cpu);
 521	pnode = uv_apicid_to_pnode(apicid);
 522	uv_hub_send_ipi(pnode, apicid, vector);
 
 
 
 
 
 
 
 
 523}
 524
 525static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
 526{
 527	unsigned int cpu;
 528
 529	for_each_cpu(cpu, mask)
 530		uv_send_IPI_one(cpu, vector);
 531}
 532
 533static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
 534{
 535	unsigned int this_cpu = smp_processor_id();
 536	unsigned int cpu;
 537
 538	for_each_cpu(cpu, mask) {
 539		if (cpu != this_cpu)
 540			uv_send_IPI_one(cpu, vector);
 541	}
 542}
 543
 544static void uv_send_IPI_allbutself(int vector)
 545{
 546	unsigned int this_cpu = smp_processor_id();
 547	unsigned int cpu;
 548
 549	for_each_online_cpu(cpu) {
 550		if (cpu != this_cpu)
 551			uv_send_IPI_one(cpu, vector);
 552	}
 553}
 554
 555static void uv_send_IPI_all(int vector)
 556{
 557	uv_send_IPI_mask(cpu_online_mask, vector);
 558}
 559
 560static int uv_apic_id_valid(u32 apicid)
 561{
 562	return 1;
 563}
 564
 565static int uv_apic_id_registered(void)
 566{
 567	return 1;
 568}
 569
 570static void uv_init_apic_ldr(void)
 571{
 572}
 573
 574static u32 apic_uv_calc_apicid(unsigned int cpu)
 575{
 576	return apic_default_calc_apicid(cpu) | uv_apicid_hibits;
 577}
 578
 579static unsigned int x2apic_get_apic_id(unsigned long x)
 580{
 581	unsigned int id;
 582
 583	WARN_ON(preemptible() && num_online_cpus() > 1);
 584	id = x | __this_cpu_read(x2apic_extra_bits);
 585
 586	return id;
 587}
 588
 589static u32 set_apic_id(unsigned int id)
 590{
 591	/* CHECKME: Do we need to mask out the xapic extra bits? */
 592	return id;
 593}
 594
 595static unsigned int uv_read_apic_id(void)
 596{
 597	return x2apic_get_apic_id(apic_read(APIC_ID));
 598}
 599
 600static int uv_phys_pkg_id(int initial_apicid, int index_msb)
 601{
 602	return uv_read_apic_id() >> index_msb;
 603}
 604
 605static void uv_send_IPI_self(int vector)
 606{
 607	apic_write(APIC_SELF_IPI, vector);
 608}
 609
 610static int uv_probe(void)
 611{
 612	return apic == &apic_x2apic_uv_x;
 613}
 614
 615static struct apic apic_x2apic_uv_x __ro_after_init = {
 616
 617	.name				= "UV large system",
 618	.probe				= uv_probe,
 619	.acpi_madt_oem_check		= uv_acpi_madt_oem_check,
 620	.apic_id_valid			= uv_apic_id_valid,
 621	.apic_id_registered		= uv_apic_id_registered,
 622
 623	.irq_delivery_mode		= dest_Fixed,
 624	.irq_dest_mode			= 0, /* Physical */
 625
 626	.disable_esr			= 0,
 627	.dest_logical			= APIC_DEST_LOGICAL,
 628	.check_apicid_used		= NULL,
 629
 
 630	.init_apic_ldr			= uv_init_apic_ldr,
 631
 632	.ioapic_phys_id_map		= NULL,
 633	.setup_apic_routing		= NULL,
 634	.cpu_present_to_apicid		= default_cpu_present_to_apicid,
 635	.apicid_to_cpu_present		= NULL,
 636	.check_phys_apicid_present	= default_check_phys_apicid_present,
 637	.phys_pkg_id			= uv_phys_pkg_id,
 638
 639	.get_apic_id			= x2apic_get_apic_id,
 640	.set_apic_id			= set_apic_id,
 641
 642	.calc_dest_apicid		= apic_uv_calc_apicid,
 643
 644	.send_IPI			= uv_send_IPI_one,
 645	.send_IPI_mask			= uv_send_IPI_mask,
 646	.send_IPI_mask_allbutself	= uv_send_IPI_mask_allbutself,
 647	.send_IPI_allbutself		= uv_send_IPI_allbutself,
 648	.send_IPI_all			= uv_send_IPI_all,
 649	.send_IPI_self			= uv_send_IPI_self,
 650
 651	.wakeup_secondary_cpu		= uv_wakeup_secondary,
 652	.inquire_remote_apic		= NULL,
 653
 654	.read				= native_apic_msr_read,
 655	.write				= native_apic_msr_write,
 656	.eoi_write			= native_apic_msr_eoi_write,
 657	.icr_read			= native_x2apic_icr_read,
 658	.icr_write			= native_x2apic_icr_write,
 659	.wait_icr_idle			= native_x2apic_wait_icr_idle,
 660	.safe_wait_icr_idle		= native_safe_x2apic_wait_icr_idle,
 661};
 662
 663static void set_x2apic_extra_bits(int pnode)
 664{
 665	__this_cpu_write(x2apic_extra_bits, pnode << uvh_apicid.s.pnode_shift);
 666}
 667
 668#define	UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_LENGTH	3
 669#define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
 670
 671static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
 672{
 673	union uvh_rh_gam_alias210_overlay_config_2_mmr_u alias;
 674	union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
 675	unsigned long m_redirect;
 676	unsigned long m_overlay;
 677	int i;
 678
 679	for (i = 0; i < UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_LENGTH; i++) {
 680		switch (i) {
 681		case 0:
 682			m_redirect = UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR;
 683			m_overlay  = UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR;
 684			break;
 685		case 1:
 686			m_redirect = UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR;
 687			m_overlay  = UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR;
 688			break;
 689		case 2:
 690			m_redirect = UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR;
 691			m_overlay  = UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR;
 692			break;
 693		}
 694		alias.v = uv_read_local_mmr(m_overlay);
 695		if (alias.s.enable && alias.s.base == 0) {
 696			*size = (1UL << alias.s.m_alias);
 697			redirect.v = uv_read_local_mmr(m_redirect);
 698			*base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
 699			return;
 700		}
 701	}
 702	*base = *size = 0;
 703}
 704
 705enum map_type {map_wb, map_uc};
 
 706
 707static __init void map_high(char *id, unsigned long base, int pshift, int bshift, int max_pnode, enum map_type map_type)
 708{
 709	unsigned long bytes, paddr;
 710
 711	paddr = base << pshift;
 712	bytes = (1UL << bshift) * (max_pnode + 1);
 713	if (!paddr) {
 714		pr_info("UV: Map %s_HI base address NULL\n", id);
 715		return;
 716	}
 717	pr_debug("UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr, paddr + bytes);
 718	if (map_type == map_uc)
 719		init_extra_mapping_uc(paddr, bytes);
 720	else
 721		init_extra_mapping_wb(paddr, bytes);
 722}
 723
 724static __init void map_gru_distributed(unsigned long c)
 725{
 726	union uvh_rh_gam_gru_overlay_config_mmr_u gru;
 727	u64 paddr;
 728	unsigned long bytes;
 729	int nid;
 730
 731	gru.v = c;
 732
 733	/* Only base bits 42:28 relevant in dist mode */
 734	gru_dist_base = gru.v & 0x000007fff0000000UL;
 735	if (!gru_dist_base) {
 736		pr_info("UV: Map GRU_DIST base address NULL\n");
 737		return;
 738	}
 739
 740	bytes = 1UL << UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
 741	gru_dist_lmask = ((1UL << uv_hub_info->m_val) - 1) & ~(bytes - 1);
 742	gru_dist_umask = ~((1UL << uv_hub_info->m_val) - 1);
 743	gru_dist_base &= gru_dist_lmask; /* Clear bits above M */
 744
 745	for_each_online_node(nid) {
 746		paddr = ((u64)uv_node_to_pnode(nid) << uv_hub_info->m_val) |
 747				gru_dist_base;
 748		init_extra_mapping_wb(paddr, bytes);
 749		gru_first_node_paddr = min(paddr, gru_first_node_paddr);
 750		gru_last_node_paddr = max(paddr, gru_last_node_paddr);
 751	}
 752
 753	/* Save upper (63:M) bits of address only for is_GRU_range */
 754	gru_first_node_paddr &= gru_dist_umask;
 755	gru_last_node_paddr &= gru_dist_umask;
 756
 757	pr_debug("UV: Map GRU_DIST base 0x%016llx  0x%016llx - 0x%016llx\n", gru_dist_base, gru_first_node_paddr, gru_last_node_paddr);
 758}
 759
 760static __init void map_gru_high(int max_pnode)
 761{
 762	union uvh_rh_gam_gru_overlay_config_mmr_u gru;
 763	int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
 764	unsigned long mask = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_MASK;
 765	unsigned long base;
 766
 767	gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
 768	if (!gru.s.enable) {
 769		pr_info("UV: GRU disabled\n");
 
 
 
 
 
 
 770		return;
 771	}
 772
 773	/* Only UV3 has distributed GRU mode */
 774	if (is_uv3_hub() && gru.s3.mode) {
 775		map_gru_distributed(gru.v);
 776		return;
 777	}
 778
 779	base = (gru.v & mask) >> shift;
 780	map_high("GRU", base, shift, shift, max_pnode, map_wb);
 781	gru_start_paddr = ((u64)base << shift);
 782	gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
 783}
 784
 785static __init void map_mmr_high(int max_pnode)
 786{
 787	union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
 788	int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 789
 790	mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
 791	if (mmr.s.enable)
 792		map_high("MMR", mmr.s.base, shift, shift, max_pnode, map_uc);
 793	else
 794		pr_info("UV: MMR disabled\n");
 795}
 796
 797/* UV3/4 have identical MMIOH overlay configs, UV4A is slightly different */
 798static __init void map_mmioh_high_uv34(int index, int min_pnode, int max_pnode)
 799{
 800	unsigned long overlay;
 801	unsigned long mmr;
 802	unsigned long base;
 803	unsigned long nasid_mask;
 804	unsigned long m_overlay;
 805	int i, n, shift, m_io, max_io;
 806	int nasid, lnasid, fi, li;
 807	char *id;
 808
 809	if (index == 0) {
 810		id = "MMIOH0";
 811		m_overlay = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG0_MMR;
 812		overlay = uv_read_local_mmr(m_overlay);
 813		base = overlay & UVH_RH_GAM_MMIOH_OVERLAY_CONFIG0_MMR_BASE_MASK;
 814		mmr = UVH_RH_GAM_MMIOH_REDIRECT_CONFIG0_MMR;
 815		m_io = (overlay & UVH_RH_GAM_MMIOH_OVERLAY_CONFIG0_MMR_M_IO_MASK)
 816			>> UVH_RH_GAM_MMIOH_OVERLAY_CONFIG0_MMR_M_IO_SHFT;
 817		shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG0_MMR_M_IO_SHFT;
 818		n = UVH_RH_GAM_MMIOH_REDIRECT_CONFIG0_MMR_DEPTH;
 819		nasid_mask = UVH_RH_GAM_MMIOH_REDIRECT_CONFIG0_MMR_NASID_MASK;
 820	} else {
 821		id = "MMIOH1";
 822		m_overlay = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG1_MMR;
 823		overlay = uv_read_local_mmr(m_overlay);
 824		base = overlay & UVH_RH_GAM_MMIOH_OVERLAY_CONFIG1_MMR_BASE_MASK;
 825		mmr = UVH_RH_GAM_MMIOH_REDIRECT_CONFIG1_MMR;
 826		m_io = (overlay & UVH_RH_GAM_MMIOH_OVERLAY_CONFIG1_MMR_M_IO_MASK)
 827			>> UVH_RH_GAM_MMIOH_OVERLAY_CONFIG1_MMR_M_IO_SHFT;
 828		shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG1_MMR_M_IO_SHFT;
 829		n = UVH_RH_GAM_MMIOH_REDIRECT_CONFIG1_MMR_DEPTH;
 830		nasid_mask = UVH_RH_GAM_MMIOH_REDIRECT_CONFIG1_MMR_NASID_MASK;
 831	}
 832	pr_info("UV: %s overlay 0x%lx base:0x%lx m_io:%d\n", id, overlay, base, m_io);
 833	if (!(overlay & UVH_RH_GAM_MMIOH_OVERLAY_CONFIG0_MMR_ENABLE_MASK)) {
 834		pr_info("UV: %s disabled\n", id);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 835		return;
 836	}
 837
 838	/* Convert to NASID: */
 839	min_pnode *= 2;
 840	max_pnode *= 2;
 841	max_io = lnasid = fi = li = -1;
 842
 
 843	for (i = 0; i < n; i++) {
 844		unsigned long m_redirect = mmr + i * 8;
 845		unsigned long redirect = uv_read_local_mmr(m_redirect);
 846
 847		nasid = redirect & nasid_mask;
 848		if (i == 0)
 849			pr_info("UV: %s redirect base 0x%lx(@0x%lx) 0x%04x\n",
 850				id, redirect, m_redirect, nasid);
 851
 852		/* Invalid NASID: */
 853		if (nasid < min_pnode || max_pnode < nasid)
 
 
 854			nasid = -1;
 
 855
 856		if (nasid == lnasid) {
 857			li = i;
 858			/* Last entry check: */
 859			if (i != n-1)
 860				continue;
 861		}
 862
 863		/* Check if we have a cached (or last) redirect to print: */
 864		if (lnasid != -1 || (i == n-1 && nasid != -1))  {
 865			unsigned long addr1, addr2;
 866			int f, l;
 867
 868			if (lnasid == -1) {
 869				f = l = i;
 870				lnasid = nasid;
 871			} else {
 872				f = fi;
 873				l = li;
 874			}
 875			addr1 = (base << shift) + f * (1ULL << m_io);
 876			addr2 = (base << shift) + (l + 1) * (1ULL << m_io);
 877			pr_info("UV: %s[%03d..%03d] NASID 0x%04x ADDR 0x%016lx - 0x%016lx\n", id, fi, li, lnasid, addr1, addr2);
 
 878			if (max_io < l)
 879				max_io = l;
 880		}
 881		fi = li = i;
 882		lnasid = nasid;
 883	}
 884
 885	pr_info("UV: %s base:0x%lx shift:%d M_IO:%d MAX_IO:%d\n", id, base, shift, m_io, max_io);
 
 
 886
 887	if (max_io >= 0)
 888		map_high(id, base, shift, m_io, max_io, map_uc);
 889}
 890
 891static __init void map_mmioh_high(int min_pnode, int max_pnode)
 892{
 893	union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
 894	unsigned long mmr, base;
 895	int shift, enable, m_io, n_io;
 896
 897	if (is_uv3_hub() || is_uv4_hub()) {
 898		/* Map both MMIOH regions: */
 899		map_mmioh_high_uv34(0, min_pnode, max_pnode);
 900		map_mmioh_high_uv34(1, min_pnode, max_pnode);
 
 
 
 
 
 
 
 
 
 
 
 
 901		return;
 902	}
 903
 904	if (is_uv1_hub()) {
 905		mmr	= UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR;
 906		shift	= UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
 907		mmioh.v	= uv_read_local_mmr(mmr);
 908		enable	= !!mmioh.s1.enable;
 909		base	= mmioh.s1.base;
 910		m_io	= mmioh.s1.m_io;
 911		n_io	= mmioh.s1.n_io;
 912	} else if (is_uv2_hub()) {
 913		mmr	= UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR;
 914		shift	= UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
 915		mmioh.v	= uv_read_local_mmr(mmr);
 916		enable	= !!mmioh.s2.enable;
 917		base	= mmioh.s2.base;
 918		m_io	= mmioh.s2.m_io;
 919		n_io	= mmioh.s2.n_io;
 920	} else {
 
 
 
 
 
 
 
 
 
 
 
 
 921		return;
 922	}
 923
 924	if (enable) {
 925		max_pnode &= (1 << n_io) - 1;
 926		pr_info("UV: base:0x%lx shift:%d N_IO:%d M_IO:%d max_pnode:0x%x\n", base, shift, m_io, n_io, max_pnode);
 927		map_high("MMIOH", base, shift, m_io, max_pnode, map_uc);
 928	} else {
 929		pr_info("UV: MMIOH disabled\n");
 
 
 
 
 
 
 930	}
 931}
 932
 933static __init void map_low_mmrs(void)
 934{
 935	init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
 936	init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
 
 
 
 937}
 938
 939static __init void uv_rtc_init(void)
 940{
 941	long status;
 942	u64 ticks_per_sec;
 943
 944	status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK, &ticks_per_sec);
 945
 946	if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
 947		pr_warn("UV: unable to determine platform RTC clock frequency, guessing.\n");
 948
 949		/* BIOS gives wrong value for clock frequency, so guess: */
 950		sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
 951	} else {
 952		sn_rtc_cycles_per_second = ticks_per_sec;
 953	}
 954}
 955
 956/*
 957 * percpu heartbeat timer
 958 */
 959static void uv_heartbeat(struct timer_list *timer)
 960{
 961	unsigned char bits = uv_scir_info->state;
 962
 963	/* Flip heartbeat bit: */
 964	bits ^= SCIR_CPU_HEARTBEAT;
 965
 966	/* Is this CPU idle? */
 967	if (idle_cpu(raw_smp_processor_id()))
 968		bits &= ~SCIR_CPU_ACTIVITY;
 969	else
 970		bits |= SCIR_CPU_ACTIVITY;
 971
 972	/* Update system controller interface reg: */
 973	uv_set_scir_bits(bits);
 974
 975	/* Enable next timer period: */
 976	mod_timer(timer, jiffies + SCIR_CPU_HB_INTERVAL);
 977}
 978
 979static int uv_heartbeat_enable(unsigned int cpu)
 980{
 981	while (!uv_cpu_scir_info(cpu)->enabled) {
 982		struct timer_list *timer = &uv_cpu_scir_info(cpu)->timer;
 983
 984		uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
 985		timer_setup(timer, uv_heartbeat, TIMER_PINNED);
 986		timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
 987		add_timer_on(timer, cpu);
 988		uv_cpu_scir_info(cpu)->enabled = 1;
 989
 990		/* Also ensure that boot CPU is enabled: */
 991		cpu = 0;
 992	}
 993	return 0;
 994}
 995
 996#ifdef CONFIG_HOTPLUG_CPU
 997static int uv_heartbeat_disable(unsigned int cpu)
 998{
 999	if (uv_cpu_scir_info(cpu)->enabled) {
1000		uv_cpu_scir_info(cpu)->enabled = 0;
1001		del_timer(&uv_cpu_scir_info(cpu)->timer);
1002	}
1003	uv_set_cpu_scir_bits(cpu, 0xff);
1004	return 0;
1005}
1006
1007static __init void uv_scir_register_cpu_notifier(void)
1008{
1009	cpuhp_setup_state_nocalls(CPUHP_AP_ONLINE_DYN, "x86/x2apic-uvx:online",
1010				  uv_heartbeat_enable, uv_heartbeat_disable);
1011}
1012
1013#else /* !CONFIG_HOTPLUG_CPU */
1014
1015static __init void uv_scir_register_cpu_notifier(void)
1016{
1017}
1018
1019static __init int uv_init_heartbeat(void)
1020{
1021	int cpu;
1022
1023	if (is_uv_system()) {
1024		for_each_online_cpu(cpu)
1025			uv_heartbeat_enable(cpu);
1026	}
1027
1028	return 0;
1029}
1030
1031late_initcall(uv_init_heartbeat);
1032
1033#endif /* !CONFIG_HOTPLUG_CPU */
1034
1035/* Direct Legacy VGA I/O traffic to designated IOH */
1036int uv_set_vga_state(struct pci_dev *pdev, bool decode, unsigned int command_bits, u32 flags)
1037{
1038	int domain, bus, rc;
1039
1040	if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
1041		return 0;
1042
1043	if ((command_bits & PCI_COMMAND_IO) == 0)
1044		return 0;
1045
1046	domain = pci_domain_nr(pdev->bus);
1047	bus = pdev->bus->number;
1048
1049	rc = uv_bios_set_legacy_vga_target(decode, domain, bus);
1050
1051	return rc;
1052}
1053
1054/*
1055 * Called on each CPU to initialize the per_cpu UV data area.
1056 * FIXME: hotplug not supported yet
1057 */
1058void uv_cpu_init(void)
1059{
1060	/* CPU 0 initialization will be done via uv_system_init. */
1061	if (smp_processor_id() == 0)
1062		return;
1063
1064	uv_hub_info->nr_online_cpus++;
1065
1066	if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
1067		set_x2apic_extra_bits(uv_hub_info->pnode);
1068}
1069
1070struct mn {
1071	unsigned char	m_val;
1072	unsigned char	n_val;
1073	unsigned char	m_shift;
1074	unsigned char	n_lshift;
1075};
1076
 
1077static void get_mn(struct mn *mnp)
1078{
1079	union uvh_rh_gam_config_mmr_u m_n_config;
1080	union uv3h_gr0_gam_gr_config_u m_gr_config;
1081
1082	/* Make sure the whole structure is well initialized: */
1083	memset(mnp, 0, sizeof(*mnp));
1084
1085	m_n_config.v	= uv_read_local_mmr(UVH_RH_GAM_CONFIG_MMR);
1086	mnp->n_val	= m_n_config.s.n_skt;
1087
1088	if (is_uv4_hub()) {
1089		mnp->m_val	= 0;
1090		mnp->n_lshift	= 0;
1091	} else if (is_uv3_hub()) {
1092		mnp->m_val	= m_n_config.s3.m_skt;
1093		m_gr_config.v	= uv_read_local_mmr(UV3H_GR0_GAM_GR_CONFIG);
 
 
1094		mnp->n_lshift	= m_gr_config.s3.m_skt;
1095	} else if (is_uv2_hub()) {
1096		mnp->m_val	= m_n_config.s2.m_skt;
1097		mnp->n_lshift	= mnp->m_val == 40 ? 40 : 39;
1098	} else if (is_uv1_hub()) {
1099		mnp->m_val	= m_n_config.s1.m_skt;
1100		mnp->n_lshift	= mnp->m_val;
1101	}
1102	mnp->m_shift = mnp->m_val ? 64 - mnp->m_val : 0;
1103}
1104
1105void __init uv_init_hub_info(struct uv_hub_info_s *hi)
1106{
1107	union uvh_node_id_u node_id;
1108	struct mn mn;
1109
1110	get_mn(&mn);
1111	hi->gpa_mask = mn.m_val ?
1112		(1UL << (mn.m_val + mn.n_val)) - 1 :
1113		(1UL << uv_cpuid.gpa_shift) - 1;
1114
1115	hi->m_val		= mn.m_val;
1116	hi->n_val		= mn.n_val;
1117	hi->m_shift		= mn.m_shift;
1118	hi->n_lshift		= mn.n_lshift ? mn.n_lshift : 0;
1119	hi->hub_revision	= uv_hub_info->hub_revision;
 
1120	hi->pnode_mask		= uv_cpuid.pnode_mask;
 
1121	hi->min_pnode		= _min_pnode;
1122	hi->min_socket		= _min_socket;
1123	hi->pnode_to_socket	= _pnode_to_socket;
1124	hi->socket_to_node	= _socket_to_node;
1125	hi->socket_to_pnode	= _socket_to_pnode;
1126	hi->gr_table_len	= _gr_table_len;
1127	hi->gr_table		= _gr_table;
1128
1129	node_id.v		= uv_read_local_mmr(UVH_NODE_ID);
1130	uv_cpuid.gnode_shift	= max_t(unsigned int, uv_cpuid.gnode_shift, mn.n_val);
1131	hi->gnode_extra		= (node_id.s.node_id & ~((1 << uv_cpuid.gnode_shift) - 1)) >> 1;
1132	if (mn.m_val)
1133		hi->gnode_upper	= (u64)hi->gnode_extra << mn.m_val;
1134
1135	if (uv_gp_table) {
1136		hi->global_mmr_base	= uv_gp_table->mmr_base;
1137		hi->global_mmr_shift	= uv_gp_table->mmr_shift;
1138		hi->global_gru_base	= uv_gp_table->gru_base;
1139		hi->global_gru_shift	= uv_gp_table->gru_shift;
1140		hi->gpa_shift		= uv_gp_table->gpa_shift;
1141		hi->gpa_mask		= (1UL << hi->gpa_shift) - 1;
1142	} else {
1143		hi->global_mmr_base	= uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) & ~UV_MMR_ENABLE;
 
 
1144		hi->global_mmr_shift	= _UV_GLOBAL_MMR64_PNODE_SHIFT;
1145	}
1146
1147	get_lowmem_redirect(&hi->lowmem_remap_base, &hi->lowmem_remap_top);
1148
1149	hi->apic_pnode_shift = uv_cpuid.socketid_shift;
1150
1151	/* Show system specific info: */
1152	pr_info("UV: N:%d M:%d m_shift:%d n_lshift:%d\n", hi->n_val, hi->m_val, hi->m_shift, hi->n_lshift);
1153	pr_info("UV: gpa_mask/shift:0x%lx/%d pnode_mask:0x%x apic_pns:%d\n", hi->gpa_mask, hi->gpa_shift, hi->pnode_mask, hi->apic_pnode_shift);
1154	pr_info("UV: mmr_base/shift:0x%lx/%ld gru_base/shift:0x%lx/%ld\n", hi->global_mmr_base, hi->global_mmr_shift, hi->global_gru_base, hi->global_gru_shift);
 
 
 
 
1155	pr_info("UV: gnode_upper:0x%lx gnode_extra:0x%x\n", hi->gnode_upper, hi->gnode_extra);
1156}
1157
1158static void __init decode_gam_params(unsigned long ptr)
1159{
1160	uv_gp_table = (struct uv_gam_parameters *)ptr;
1161
1162	pr_info("UV: GAM Params...\n");
1163	pr_info("UV: mmr_base/shift:0x%llx/%d gru_base/shift:0x%llx/%d gpa_shift:%d\n",
1164		uv_gp_table->mmr_base, uv_gp_table->mmr_shift,
1165		uv_gp_table->gru_base, uv_gp_table->gru_shift,
1166		uv_gp_table->gpa_shift);
1167}
1168
1169static void __init decode_gam_rng_tbl(unsigned long ptr)
1170{
1171	struct uv_gam_range_entry *gre = (struct uv_gam_range_entry *)ptr;
1172	unsigned long lgre = 0;
1173	int index = 0;
1174	int sock_min = 999999, pnode_min = 99999;
1175	int sock_max = -1, pnode_max = -1;
1176
1177	uv_gre_table = gre;
1178	for (; gre->type != UV_GAM_RANGE_TYPE_UNUSED; gre++) {
1179		unsigned long size = ((unsigned long)(gre->limit - lgre)
1180					<< UV_GAM_RANGE_SHFT);
1181		int order = 0;
1182		char suffix[] = " KMGTPE";
 
1183
1184		while (size > 9999 && order < sizeof(suffix)) {
1185			size /= 1024;
1186			order++;
1187		}
1188
 
 
 
 
 
1189		if (!index) {
1190			pr_info("UV: GAM Range Table...\n");
1191			pr_info("UV:  # %20s %14s %5s %4s %5s %3s %2s\n", "Range", "", "Size", "Type", "NASID", "SID", "PN");
1192		}
1193		pr_info("UV: %2d: 0x%014lx-0x%014lx %5lu%c %3d   %04x  %02x %02x\n",
1194			index++,
1195			(unsigned long)lgre << UV_GAM_RANGE_SHFT,
1196			(unsigned long)gre->limit << UV_GAM_RANGE_SHFT,
1197			size, suffix[order],
1198			gre->type, gre->nasid, gre->sockid, gre->pnode);
1199
 
1200		lgre = gre->limit;
1201		if (sock_min > gre->sockid)
1202			sock_min = gre->sockid;
1203		if (sock_max < gre->sockid)
1204			sock_max = gre->sockid;
1205		if (pnode_min > gre->pnode)
1206			pnode_min = gre->pnode;
1207		if (pnode_max < gre->pnode)
1208			pnode_max = gre->pnode;
1209	}
1210	_min_socket	= sock_min;
1211	_max_socket	= sock_max;
1212	_min_pnode	= pnode_min;
1213	_max_pnode	= pnode_max;
1214	_gr_table_len	= index;
1215
1216	pr_info("UV: GRT: %d entries, sockets(min:%x,max:%x) pnodes(min:%x,max:%x)\n", index, _min_socket, _max_socket, _min_pnode, _max_pnode);
1217}
1218
 
1219static int __init decode_uv_systab(void)
1220{
1221	struct uv_systab *st;
1222	int i;
1223
1224	if (uv_hub_info->hub_revision < UV4_HUB_REVISION_BASE)
1225		return 0;	/* No extended UVsystab required */
1226
1227	st = uv_systab;
 
 
 
 
 
1228	if ((!st) || (st->revision < UV_SYSTAB_VERSION_UV4_LATEST)) {
1229		int rev = st ? st->revision : 0;
1230
1231		pr_err("UV: BIOS UVsystab version(%x) mismatch, expecting(%x)\n", rev, UV_SYSTAB_VERSION_UV4_LATEST);
1232		pr_err("UV: Cannot support UV operations, switching to generic PC\n");
 
1233		uv_system_type = UV_NONE;
1234
1235		return -EINVAL;
1236	}
1237
1238	for (i = 0; st->entry[i].type != UV_SYSTAB_TYPE_UNUSED; i++) {
1239		unsigned long ptr = st->entry[i].offset;
1240
1241		if (!ptr)
1242			continue;
1243
1244		ptr = ptr + (unsigned long)st;
 
1245
1246		switch (st->entry[i].type) {
1247		case UV_SYSTAB_TYPE_GAM_PARAMS:
1248			decode_gam_params(ptr);
1249			break;
1250
1251		case UV_SYSTAB_TYPE_GAM_RNG_TBL:
1252			decode_gam_rng_tbl(ptr);
1253			break;
 
 
 
 
 
 
 
 
 
1254		}
1255	}
1256	return 0;
1257}
1258
1259/*
1260 * Set up physical blade translations from UVH_NODE_PRESENT_TABLE
1261 * .. NB: UVH_NODE_PRESENT_TABLE is going away,
1262 * .. being replaced by GAM Range Table
1263 */
1264static __init void boot_init_possible_blades(struct uv_hub_info_s *hub_info)
1265{
 
1266	int i, uv_pb = 0;
1267
1268	pr_info("UV: NODE_PRESENT_DEPTH = %d\n", UVH_NODE_PRESENT_TABLE_DEPTH);
1269	for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
1270		unsigned long np;
1271
1272		np = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
1273		if (np)
1274			pr_info("UV: NODE_PRESENT(%d) = 0x%016lx\n", i, np);
1275
 
 
 
 
 
 
 
 
 
 
1276		uv_pb += hweight64(np);
1277	}
1278	if (uv_possible_blades != uv_pb)
1279		uv_possible_blades = uv_pb;
 
 
1280}
1281
1282static void __init build_socket_tables(void)
1283{
1284	struct uv_gam_range_entry *gre = uv_gre_table;
1285	int num, nump;
1286	int cpu, i, lnid;
1287	int minsock = _min_socket;
1288	int maxsock = _max_socket;
1289	int minpnode = _min_pnode;
1290	int maxpnode = _max_pnode;
1291	size_t bytes;
1292
1293	if (!gre) {
1294		if (is_uv1_hub() || is_uv2_hub() || is_uv3_hub()) {
1295			pr_info("UV: No UVsystab socket table, ignoring\n");
1296			return;
1297		}
1298		pr_crit("UV: Error: UVsystab address translations not available!\n");
1299		BUG();
1300	}
1301
1302	/* Build socket id -> node id, pnode */
1303	num = maxsock - minsock + 1;
1304	bytes = num * sizeof(_socket_to_node[0]);
1305	_socket_to_node = kmalloc(bytes, GFP_KERNEL);
1306	_socket_to_pnode = kmalloc(bytes, GFP_KERNEL);
1307
1308	nump = maxpnode - minpnode + 1;
1309	bytes = nump * sizeof(_pnode_to_socket[0]);
1310	_pnode_to_socket = kmalloc(bytes, GFP_KERNEL);
1311	BUG_ON(!_socket_to_node || !_socket_to_pnode || !_pnode_to_socket);
1312
1313	for (i = 0; i < num; i++)
1314		_socket_to_node[i] = _socket_to_pnode[i] = SOCK_EMPTY;
1315
1316	for (i = 0; i < nump; i++)
1317		_pnode_to_socket[i] = SOCK_EMPTY;
1318
1319	/* Fill in pnode/node/addr conversion list values: */
1320	pr_info("UV: GAM Building socket/pnode conversion tables\n");
1321	for (; gre->type != UV_GAM_RANGE_TYPE_UNUSED; gre++) {
1322		if (gre->type == UV_GAM_RANGE_TYPE_HOLE)
1323			continue;
1324		i = gre->sockid - minsock;
1325		/* Duplicate: */
1326		if (_socket_to_pnode[i] != SOCK_EMPTY)
1327			continue;
1328		_socket_to_pnode[i] = gre->pnode;
1329
1330		i = gre->pnode - minpnode;
1331		_pnode_to_socket[i] = gre->sockid;
1332
1333		pr_info("UV: sid:%02x type:%d nasid:%04x pn:%02x pn2s:%2x\n",
1334			gre->sockid, gre->type, gre->nasid,
1335			_socket_to_pnode[gre->sockid - minsock],
1336			_pnode_to_socket[gre->pnode - minpnode]);
1337	}
1338
1339	/* Set socket -> node values: */
1340	lnid = -1;
1341	for_each_present_cpu(cpu) {
1342		int nid = cpu_to_node(cpu);
1343		int apicid, sockid;
1344
1345		if (lnid == nid)
1346			continue;
1347		lnid = nid;
1348		apicid = per_cpu(x86_cpu_to_apicid, cpu);
1349		sockid = apicid >> uv_cpuid.socketid_shift;
1350		_socket_to_node[sockid - minsock] = nid;
1351		pr_info("UV: sid:%02x: apicid:%04x node:%2d\n",
1352			sockid, apicid, nid);
1353	}
1354
1355	/* Set up physical blade to pnode translation from GAM Range Table: */
1356	bytes = num_possible_nodes() * sizeof(_node_to_pnode[0]);
1357	_node_to_pnode = kmalloc(bytes, GFP_KERNEL);
1358	BUG_ON(!_node_to_pnode);
1359
1360	for (lnid = 0; lnid < num_possible_nodes(); lnid++) {
1361		unsigned short sockid;
1362
1363		for (sockid = minsock; sockid <= maxsock; sockid++) {
1364			if (lnid == _socket_to_node[sockid - minsock]) {
1365				_node_to_pnode[lnid] = _socket_to_pnode[sockid - minsock];
1366				break;
1367			}
1368		}
1369		if (sockid > maxsock) {
1370			pr_err("UV: socket for node %d not found!\n", lnid);
1371			BUG();
1372		}
1373	}
1374
1375	/*
1376	 * If socket id == pnode or socket id == node for all nodes,
1377	 *   system runs faster by removing corresponding conversion table.
1378	 */
1379	pr_info("UV: Checking socket->node/pnode for identity maps\n");
1380	if (minsock == 0) {
1381		for (i = 0; i < num; i++)
1382			if (_socket_to_node[i] == SOCK_EMPTY || i != _socket_to_node[i])
1383				break;
1384		if (i >= num) {
1385			kfree(_socket_to_node);
1386			_socket_to_node = NULL;
1387			pr_info("UV: 1:1 socket_to_node table removed\n");
1388		}
1389	}
1390	if (minsock == minpnode) {
1391		for (i = 0; i < num; i++)
1392			if (_socket_to_pnode[i] != SOCK_EMPTY &&
1393				_socket_to_pnode[i] != i + minpnode)
1394				break;
1395		if (i >= num) {
1396			kfree(_socket_to_pnode);
1397			_socket_to_pnode = NULL;
1398			pr_info("UV: 1:1 socket_to_pnode table removed\n");
1399		}
1400	}
1401}
1402
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1403static void __init uv_system_init_hub(void)
1404{
1405	struct uv_hub_info_s hub_info = {0};
1406	int bytes, cpu, nodeid;
1407	unsigned short min_pnode = 9999, max_pnode = 0;
1408	char *hub = is_uv4_hub() ? "UV400" :
 
1409		    is_uv3_hub() ? "UV300" :
1410		    is_uv2_hub() ? "UV2000/3000" :
1411		    is_uv1_hub() ? "UV100/1000" : NULL;
1412
1413	if (!hub) {
1414		pr_err("UV: Unknown/unsupported UV hub\n");
1415		return;
1416	}
1417	pr_info("UV: Found %s hub\n", hub);
1418
1419	map_low_mmrs();
1420
1421	/* Get uv_systab for decoding: */
1422	uv_bios_init();
1423
1424	/* If there's an UVsystab problem then abort UV init: */
1425	if (decode_uv_systab() < 0)
 
1426		return;
 
1427
1428	build_socket_tables();
1429	build_uv_gr_table();
 
1430	uv_init_hub_info(&hub_info);
1431	uv_possible_blades = num_possible_nodes();
1432	if (!_node_to_pnode)
1433		boot_init_possible_blades(&hub_info);
1434
1435	/* uv_num_possible_blades() is really the hub count: */
1436	pr_info("UV: Found %d hubs, %d nodes, %d CPUs\n", uv_num_possible_blades(), num_possible_nodes(), num_possible_cpus());
1437
1438	uv_bios_get_sn_info(0, &uv_type, &sn_partition_id, &sn_coherency_id, &sn_region_size, &system_serial_number);
1439	hub_info.coherency_domain_number = sn_coherency_id;
1440	uv_rtc_init();
1441
1442	bytes = sizeof(void *) * uv_num_possible_blades();
1443	__uv_hub_info_list = kzalloc(bytes, GFP_KERNEL);
1444	BUG_ON(!__uv_hub_info_list);
1445
1446	bytes = sizeof(struct uv_hub_info_s);
1447	for_each_node(nodeid) {
1448		struct uv_hub_info_s *new_hub;
1449
1450		if (__uv_hub_info_list[nodeid]) {
1451			pr_err("UV: Node %d UV HUB already initialized!?\n", nodeid);
1452			BUG();
1453		}
1454
1455		/* Allocate new per hub info list */
1456		new_hub = (nodeid == 0) ?  &uv_hub_info_node0 : kzalloc_node(bytes, GFP_KERNEL, nodeid);
1457		BUG_ON(!new_hub);
1458		__uv_hub_info_list[nodeid] = new_hub;
1459		new_hub = uv_hub_info_list(nodeid);
1460		BUG_ON(!new_hub);
1461		*new_hub = hub_info;
1462
1463		/* Use information from GAM table if available: */
1464		if (_node_to_pnode)
1465			new_hub->pnode = _node_to_pnode[nodeid];
1466		else /* Or fill in during CPU loop: */
1467			new_hub->pnode = 0xffff;
1468
1469		new_hub->numa_blade_id = uv_node_to_blade_id(nodeid);
1470		new_hub->memory_nid = -1;
1471		new_hub->nr_possible_cpus = 0;
1472		new_hub->nr_online_cpus = 0;
1473	}
1474
1475	/* Initialize per CPU info: */
1476	for_each_possible_cpu(cpu) {
1477		int apicid = per_cpu(x86_cpu_to_apicid, cpu);
1478		int numa_node_id;
1479		unsigned short pnode;
1480
1481		nodeid = cpu_to_node(cpu);
1482		numa_node_id = numa_cpu_node(cpu);
1483		pnode = uv_apicid_to_pnode(apicid);
1484
1485		uv_cpu_info_per(cpu)->p_uv_hub_info = uv_hub_info_list(nodeid);
1486		uv_cpu_info_per(cpu)->blade_cpu_id = uv_cpu_hub_info(cpu)->nr_possible_cpus++;
1487		if (uv_cpu_hub_info(cpu)->memory_nid == -1)
1488			uv_cpu_hub_info(cpu)->memory_nid = cpu_to_node(cpu);
1489
1490		/* Init memoryless node: */
1491		if (nodeid != numa_node_id &&
1492		    uv_hub_info_list(numa_node_id)->pnode == 0xffff)
1493			uv_hub_info_list(numa_node_id)->pnode = pnode;
1494		else if (uv_cpu_hub_info(cpu)->pnode == 0xffff)
1495			uv_cpu_hub_info(cpu)->pnode = pnode;
1496
1497		uv_cpu_scir_info(cpu)->offset = uv_scir_offset(apicid);
1498	}
1499
1500	for_each_node(nodeid) {
1501		unsigned short pnode = uv_hub_info_list(nodeid)->pnode;
1502
1503		/* Add pnode info for pre-GAM list nodes without CPUs: */
1504		if (pnode == 0xffff) {
1505			unsigned long paddr;
1506
1507			paddr = node_start_pfn(nodeid) << PAGE_SHIFT;
1508			pnode = uv_gpa_to_pnode(uv_soc_phys_ram_to_gpa(paddr));
1509			uv_hub_info_list(nodeid)->pnode = pnode;
1510		}
1511		min_pnode = min(pnode, min_pnode);
1512		max_pnode = max(pnode, max_pnode);
1513		pr_info("UV: UVHUB node:%2d pn:%02x nrcpus:%d\n",
1514			nodeid,
1515			uv_hub_info_list(nodeid)->pnode,
1516			uv_hub_info_list(nodeid)->nr_possible_cpus);
1517	}
1518
1519	pr_info("UV: min_pnode:%02x max_pnode:%02x\n", min_pnode, max_pnode);
1520	map_gru_high(max_pnode);
1521	map_mmr_high(max_pnode);
1522	map_mmioh_high(min_pnode, max_pnode);
1523
1524	uv_nmi_setup();
1525	uv_cpu_init();
1526	uv_scir_register_cpu_notifier();
1527	proc_mkdir("sgi_uv", NULL);
1528
1529	/* Register Legacy VGA I/O redirection handler: */
1530	pci_register_set_vga_state(uv_set_vga_state);
1531
1532	/*
1533	 * For a kdump kernel the reset must be BOOT_ACPI, not BOOT_EFI, as
1534	 * EFI is not enabled in the kdump kernel:
1535	 */
1536	if (is_kdump_kernel())
1537		reboot_type = BOOT_ACPI;
1538}
1539
1540/*
1541 * There is a small amount of UV specific code needed to initialize a
1542 * UV system that does not have a "UV HUB" (referred to as "hubless").
1543 */
1544void __init uv_system_init(void)
1545{
1546	if (likely(!is_uv_system() && !is_uv_hubless()))
1547		return;
1548
1549	if (is_uv_system())
1550		uv_system_init_hub();
1551	else
1552		uv_nmi_setup_hubless();
1553}
1554
1555apic_driver(apic_x2apic_uv_x);
v5.14.15
   1/*
   2 * This file is subject to the terms and conditions of the GNU General Public
   3 * License.  See the file "COPYING" in the main directory of this archive
   4 * for more details.
   5 *
   6 * SGI UV APIC functions (note: not an Intel compatible APIC)
   7 *
   8 * (C) Copyright 2020 Hewlett Packard Enterprise Development LP
   9 * Copyright (C) 2007-2014 Silicon Graphics, Inc. All rights reserved.
  10 */
  11#include <linux/crash_dump.h>
  12#include <linux/cpuhotplug.h>
  13#include <linux/cpumask.h>
 
  14#include <linux/proc_fs.h>
  15#include <linux/memory.h>
 
  16#include <linux/export.h>
 
 
 
 
 
 
 
 
  17#include <linux/pci.h>
  18#include <linux/acpi.h>
  19#include <linux/efi.h>
 
 
  20
  21#include <asm/e820/api.h>
  22#include <asm/uv/uv_mmrs.h>
  23#include <asm/uv/uv_hub.h>
 
 
  24#include <asm/uv/bios.h>
  25#include <asm/uv/uv.h>
  26#include <asm/apic.h>
 
 
 
 
 
 
 
  27
  28static enum uv_system_type	uv_system_type;
  29static int			uv_hubbed_system;
  30static int			uv_hubless_system;
  31static u64			gru_start_paddr, gru_end_paddr;
 
 
  32static union uvh_apicid		uvh_apicid;
  33static int			uv_node_id;
  34
  35/* Unpack AT/OEM/TABLE ID's to be NULL terminated strings */
  36static u8 uv_archtype[UV_AT_SIZE + 1];
  37static u8 oem_id[ACPI_OEM_ID_SIZE + 1];
  38static u8 oem_table_id[ACPI_OEM_TABLE_ID_SIZE + 1];
  39
  40/* Information derived from CPUID and some UV MMRs */
  41static struct {
  42	unsigned int apicid_shift;
  43	unsigned int apicid_mask;
  44	unsigned int socketid_shift;	/* aka pnode_shift for UV2/3 */
  45	unsigned int pnode_mask;
  46	unsigned int nasid_shift;
  47	unsigned int gpa_shift;
  48	unsigned int gnode_shift;
  49	unsigned int m_skt;
  50	unsigned int n_skt;
  51} uv_cpuid;
  52
  53static int uv_min_hub_revision_id;
 
 
 
 
  54
  55static struct apic apic_x2apic_uv_x;
  56static struct uv_hub_info_s uv_hub_info_node0;
  57
  58/* Set this to use hardware error handler instead of kernel panic: */
  59static int disable_uv_undefined_panic = 1;
  60
  61unsigned long uv_undefined(char *str)
  62{
  63	if (likely(!disable_uv_undefined_panic))
  64		panic("UV: error: undefined MMR: %s\n", str);
  65	else
  66		pr_crit("UV: error: undefined MMR: %s\n", str);
  67
  68	/* Cause a machine fault: */
  69	return ~0ul;
  70}
  71EXPORT_SYMBOL(uv_undefined);
  72
  73static unsigned long __init uv_early_read_mmr(unsigned long addr)
  74{
  75	unsigned long val, *mmr;
  76
  77	mmr = early_ioremap(UV_LOCAL_MMR_BASE | addr, sizeof(*mmr));
  78	val = *mmr;
  79	early_iounmap(mmr, sizeof(*mmr));
  80
  81	return val;
  82}
  83
  84static inline bool is_GRU_range(u64 start, u64 end)
  85{
  86	if (!gru_start_paddr)
  87		return false;
  88
  89	return start >= gru_start_paddr && end <= gru_end_paddr;
 
 
 
 
 
 
 
 
 
 
  90}
  91
  92static bool uv_is_untracked_pat_range(u64 start, u64 end)
  93{
  94	return is_ISA_range(start, end) || is_GRU_range(start, end);
  95}
  96
  97static void __init early_get_pnodeid(void)
  98{
 
 
  99	int pnode;
 100
 101	uv_cpuid.m_skt = 0;
 102	if (UVH_RH10_GAM_ADDR_MAP_CONFIG) {
 103		union uvh_rh10_gam_addr_map_config_u  m_n_config;
 104
 105		m_n_config.v = uv_early_read_mmr(UVH_RH10_GAM_ADDR_MAP_CONFIG);
 106		uv_cpuid.n_skt = m_n_config.s.n_skt;
 107		uv_cpuid.nasid_shift = 0;
 108	} else if (UVH_RH_GAM_ADDR_MAP_CONFIG) {
 109		union uvh_rh_gam_addr_map_config_u  m_n_config;
 110
 111	m_n_config.v = uv_early_read_mmr(UVH_RH_GAM_ADDR_MAP_CONFIG);
 112		uv_cpuid.n_skt = m_n_config.s.n_skt;
 113		if (is_uv(UV3))
 114			uv_cpuid.m_skt = m_n_config.s3.m_skt;
 115		if (is_uv(UV2))
 116			uv_cpuid.m_skt = m_n_config.s2.m_skt;
 117		uv_cpuid.nasid_shift = 1;
 118	} else {
 119		unsigned long GAM_ADDR_MAP_CONFIG = 0;
 120
 121		WARN(GAM_ADDR_MAP_CONFIG == 0,
 122			"UV: WARN: GAM_ADDR_MAP_CONFIG is not available\n");
 123		uv_cpuid.n_skt = 0;
 124		uv_cpuid.nasid_shift = 0;
 125	}
 126
 127	if (is_uv(UV4|UVY))
 128		uv_cpuid.gnode_shift = 2; /* min partition is 4 sockets */
 129
 130	uv_cpuid.pnode_mask = (1 << uv_cpuid.n_skt) - 1;
 131	pnode = (uv_node_id >> uv_cpuid.nasid_shift) & uv_cpuid.pnode_mask;
 132	uv_cpuid.gpa_shift = 46;	/* Default unless changed */
 133
 134	pr_info("UV: n_skt:%d pnmsk:%x pn:%x\n",
 135		uv_cpuid.n_skt, uv_cpuid.pnode_mask, pnode);
 136}
 137
 138/* Running on a UV Hubbed system, determine which UV Hub Type it is */
 139static int __init early_set_hub_type(void)
 140{
 141	union uvh_node_id_u node_id;
 142
 143	/*
 144	 * The NODE_ID MMR is always at offset 0.
 145	 * Contains the chip part # + revision.
 146	 * Node_id field started with 15 bits,
 147	 * ... now 7 but upper 8 are masked to 0.
 148	 * All blades/nodes have the same part # and hub revision.
 149	 */
 150	node_id.v = uv_early_read_mmr(UVH_NODE_ID);
 151	uv_node_id = node_id.sx.node_id;
 
 152
 153	switch (node_id.s.part_number) {
 154
 155	case UV5_HUB_PART_NUMBER:
 156		uv_min_hub_revision_id = node_id.s.revision
 157					 + UV5_HUB_REVISION_BASE;
 158		uv_hub_type_set(UV5);
 159		break;
 160
 161	/* UV4/4A only have a revision difference */
 162	case UV4_HUB_PART_NUMBER:
 163		uv_min_hub_revision_id = node_id.s.revision
 164					 + UV4_HUB_REVISION_BASE - 1;
 165		uv_hub_type_set(UV4);
 166		if (uv_min_hub_revision_id == UV4A_HUB_REVISION_BASE)
 167			uv_hub_type_set(UV4|UV4A);
 168		break;
 169
 170	case UV3_HUB_PART_NUMBER:
 171	case UV3_HUB_PART_NUMBER_X:
 172		uv_min_hub_revision_id = node_id.s.revision
 173					 + UV3_HUB_REVISION_BASE;
 174		uv_hub_type_set(UV3);
 175		break;
 176
 177	case UV2_HUB_PART_NUMBER:
 178	case UV2_HUB_PART_NUMBER_X:
 179		uv_min_hub_revision_id = node_id.s.revision
 180					 + UV2_HUB_REVISION_BASE - 1;
 181		uv_hub_type_set(UV2);
 182		break;
 183
 184	default:
 185		return 0;
 186	}
 187
 188	pr_info("UV: part#:%x rev:%d rev_id:%d UVtype:0x%x\n",
 189		node_id.s.part_number, node_id.s.revision,
 190		uv_min_hub_revision_id, is_uv(~0));
 
 191
 192	return 1;
 
 
 
 193}
 194
 195static void __init uv_tsc_check_sync(void)
 196{
 197	u64 mmr;
 198	int sync_state;
 199	int mmr_shift;
 200	char *state;
 
 201
 202	/* Different returns from different UV BIOS versions */
 203	mmr = uv_early_read_mmr(UVH_TSC_SYNC_MMR);
 204	mmr_shift =
 
 205		is_uv2_hub() ? UVH_TSC_SYNC_SHIFT_UV2K : UVH_TSC_SYNC_SHIFT;
 206	sync_state = (mmr >> mmr_shift) & UVH_TSC_SYNC_MASK;
 
 
 
 207
 208	/* Check if TSC is valid for all sockets */
 209	switch (sync_state) {
 210	case UVH_TSC_SYNC_VALID:
 211		state = "in sync";
 212		mark_tsc_async_resets("UV BIOS");
 213		break;
 214
 215	/* If BIOS state unknown, don't do anything */
 216	case UVH_TSC_SYNC_UNKNOWN:
 217		state = "unknown";
 218		break;
 219
 220	/* Otherwise, BIOS indicates problem with TSC */
 221	default:
 222		state = "unstable";
 223		mark_tsc_unstable("UV BIOS");
 224		break;
 225	}
 226	pr_info("UV: TSC sync state from BIOS:0%d(%s)\n", sync_state, state);
 
 
 
 
 
 
 227}
 228
 229/* Selector for (4|4A|5) structs */
 230#define uvxy_field(sname, field, undef) (	\
 231	is_uv(UV4A) ? sname.s4a.field :		\
 232	is_uv(UV4) ? sname.s4.field :		\
 233	is_uv(UV3) ? sname.s3.field :		\
 234	undef)
 235
 236/* [Copied from arch/x86/kernel/cpu/topology.c:detect_extended_topology()] */
 237
 238#define SMT_LEVEL			0	/* Leaf 0xb SMT level */
 239#define INVALID_TYPE			0	/* Leaf 0xb sub-leaf types */
 240#define SMT_TYPE			1
 241#define CORE_TYPE			2
 242#define LEAFB_SUBTYPE(ecx)		(((ecx) >> 8) & 0xff)
 243#define BITS_SHIFT_NEXT_LEVEL(eax)	((eax) & 0x1f)
 244
 245static void set_x2apic_bits(void)
 246{
 247	unsigned int eax, ebx, ecx, edx, sub_index;
 248	unsigned int sid_shift;
 249
 250	cpuid(0, &eax, &ebx, &ecx, &edx);
 251	if (eax < 0xb) {
 252		pr_info("UV: CPU does not have CPUID.11\n");
 253		return;
 254	}
 255
 256	cpuid_count(0xb, SMT_LEVEL, &eax, &ebx, &ecx, &edx);
 257	if (ebx == 0 || (LEAFB_SUBTYPE(ecx) != SMT_TYPE)) {
 258		pr_info("UV: CPUID.11 not implemented\n");
 259		return;
 260	}
 261
 262	sid_shift = BITS_SHIFT_NEXT_LEVEL(eax);
 263	sub_index = 1;
 264	do {
 265		cpuid_count(0xb, sub_index, &eax, &ebx, &ecx, &edx);
 266		if (LEAFB_SUBTYPE(ecx) == CORE_TYPE) {
 267			sid_shift = BITS_SHIFT_NEXT_LEVEL(eax);
 268			break;
 269		}
 270		sub_index++;
 271	} while (LEAFB_SUBTYPE(ecx) != INVALID_TYPE);
 272
 273	uv_cpuid.apicid_shift	= 0;
 274	uv_cpuid.apicid_mask	= (~(-1 << sid_shift));
 275	uv_cpuid.socketid_shift = sid_shift;
 276}
 277
 278static void __init early_get_apic_socketid_shift(void)
 279{
 280	if (is_uv2_hub() || is_uv3_hub())
 281		uvh_apicid.v = uv_early_read_mmr(UVH_APICID);
 282
 283	set_x2apic_bits();
 284
 285	pr_info("UV: apicid_shift:%d apicid_mask:0x%x\n", uv_cpuid.apicid_shift, uv_cpuid.apicid_mask);
 286	pr_info("UV: socketid_shift:%d pnode_mask:0x%x\n", uv_cpuid.socketid_shift, uv_cpuid.pnode_mask);
 287}
 288
 289static void __init uv_stringify(int len, char *to, char *from)
 290{
 291	/* Relies on 'to' being NULL chars so result will be NULL terminated */
 292	strncpy(to, from, len-1);
 293
 294	/* Trim trailing spaces */
 295	(void)strim(to);
 296}
 297
 298/* Find UV arch type entry in UVsystab */
 299static unsigned long __init early_find_archtype(struct uv_systab *st)
 300{
 301	int i;
 302
 303	for (i = 0; st->entry[i].type != UV_SYSTAB_TYPE_UNUSED; i++) {
 304		unsigned long ptr = st->entry[i].offset;
 305
 306		if (!ptr)
 307			continue;
 308		ptr += (unsigned long)st;
 309		if (st->entry[i].type == UV_SYSTAB_TYPE_ARCH_TYPE)
 310			return ptr;
 311	}
 312	return 0;
 313}
 314
 315/* Validate UV arch type field in UVsystab */
 316static int __init decode_arch_type(unsigned long ptr)
 317{
 318	struct uv_arch_type_entry *uv_ate = (struct uv_arch_type_entry *)ptr;
 319	int n = strlen(uv_ate->archtype);
 320
 321	if (n > 0 && n < sizeof(uv_ate->archtype)) {
 322		pr_info("UV: UVarchtype received from BIOS\n");
 323		uv_stringify(sizeof(uv_archtype), uv_archtype, uv_ate->archtype);
 324		return 1;
 325	}
 326	return 0;
 327}
 328
 329/* Determine if UV arch type entry might exist in UVsystab */
 330static int __init early_get_arch_type(void)
 331{
 332	unsigned long uvst_physaddr, uvst_size, ptr;
 333	struct uv_systab *st;
 334	u32 rev;
 335	int ret;
 336
 337	uvst_physaddr = get_uv_systab_phys(0);
 338	if (!uvst_physaddr)
 339		return 0;
 340
 341	st = early_memremap_ro(uvst_physaddr, sizeof(struct uv_systab));
 342	if (!st) {
 343		pr_err("UV: Cannot access UVsystab, remap failed\n");
 344		return 0;
 345	}
 346
 347	rev = st->revision;
 348	if (rev < UV_SYSTAB_VERSION_UV5) {
 349		early_memunmap(st, sizeof(struct uv_systab));
 350		return 0;
 351	}
 352
 353	uvst_size = st->size;
 354	early_memunmap(st, sizeof(struct uv_systab));
 355	st = early_memremap_ro(uvst_physaddr, uvst_size);
 356	if (!st) {
 357		pr_err("UV: Cannot access UVarchtype, remap failed\n");
 358		return 0;
 359	}
 360
 361	ptr = early_find_archtype(st);
 362	if (!ptr) {
 363		early_memunmap(st, uvst_size);
 364		return 0;
 365	}
 366
 367	ret = decode_arch_type(ptr);
 368	early_memunmap(st, uvst_size);
 369	return ret;
 370}
 371
 372/* UV system found, check which APIC MODE BIOS already selected */
 373static void __init early_set_apic_mode(void)
 374{
 375	if (x2apic_enabled())
 376		uv_system_type = UV_X2APIC;
 377	else
 378		uv_system_type = UV_LEGACY_APIC;
 379}
 380
 381static int __init uv_set_system_type(char *_oem_id, char *_oem_table_id)
 382{
 383	/* Save OEM_ID passed from ACPI MADT */
 384	uv_stringify(sizeof(oem_id), oem_id, _oem_id);
 385
 386	/* Check if BIOS sent us a UVarchtype */
 387	if (!early_get_arch_type())
 388
 389		/* If not use OEM ID for UVarchtype */
 390		uv_stringify(sizeof(uv_archtype), uv_archtype, oem_id);
 391
 392	/* Check if not hubbed */
 393	if (strncmp(uv_archtype, "SGI", 3) != 0) {
 394
 395		/* (Not hubbed), check if not hubless */
 396		if (strncmp(uv_archtype, "NSGI", 4) != 0)
 397
 398			/* (Not hubless), not a UV */
 399			return 0;
 400
 401		/* Is UV hubless system */
 402		uv_hubless_system = 0x01;
 403
 404		/* UV5 Hubless */
 405		if (strncmp(uv_archtype, "NSGI5", 5) == 0)
 406			uv_hubless_system |= 0x20;
 407
 408		/* UV4 Hubless: CH */
 409		else if (strncmp(uv_archtype, "NSGI4", 5) == 0)
 410			uv_hubless_system |= 0x10;
 411
 412		/* UV3 Hubless: UV300/MC990X w/o hub */
 413		else
 414			uv_hubless_system |= 0x8;
 415
 416		/* Copy OEM Table ID */
 417		uv_stringify(sizeof(oem_table_id), oem_table_id, _oem_table_id);
 418
 419		pr_info("UV: OEM IDs %s/%s, SystemType %d, HUBLESS ID %x\n",
 420			oem_id, oem_table_id, uv_system_type, uv_hubless_system);
 421
 
 
 
 
 
 
 422		return 0;
 423	}
 424
 425	if (numa_off) {
 426		pr_err("UV: NUMA is off, disabling UV support\n");
 427		return 0;
 428	}
 429
 430	/* Set hubbed type if true */
 
 
 
 
 
 
 
 
 
 431	uv_hub_info->hub_revision =
 432		!strncmp(uv_archtype, "SGI5", 4) ? UV5_HUB_REVISION_BASE :
 433		!strncmp(uv_archtype, "SGI4", 4) ? UV4_HUB_REVISION_BASE :
 434		!strncmp(uv_archtype, "SGI3", 4) ? UV3_HUB_REVISION_BASE :
 435		!strcmp(uv_archtype, "SGI2") ? UV2_HUB_REVISION_BASE : 0;
 436
 437	switch (uv_hub_info->hub_revision) {
 438	case UV5_HUB_REVISION_BASE:
 439		uv_hubbed_system = 0x21;
 440		uv_hub_type_set(UV5);
 441		break;
 442
 443	case UV4_HUB_REVISION_BASE:
 444		uv_hubbed_system = 0x11;
 445		uv_hub_type_set(UV4);
 446		break;
 447
 448	case UV3_HUB_REVISION_BASE:
 449		uv_hubbed_system = 0x9;
 450		uv_hub_type_set(UV3);
 451		break;
 452
 453	case UV2_HUB_REVISION_BASE:
 454		uv_hubbed_system = 0x5;
 455		uv_hub_type_set(UV2);
 456		break;
 457
 458	default:
 459		return 0;
 460	}
 461
 462	/* Get UV hub chip part number & revision */
 463	early_set_hub_type();
 464
 465	/* Other UV setup functions */
 466	early_set_apic_mode();
 467	early_get_pnodeid();
 468	early_get_apic_socketid_shift();
 469	x86_platform.is_untracked_pat_range = uv_is_untracked_pat_range;
 470	x86_platform.nmi_init = uv_nmi_init;
 471	uv_tsc_check_sync();
 472
 473	return 1;
 474}
 
 
 
 
 
 
 
 
 
 
 475
 476/* Called early to probe for the correct APIC driver */
 477static int __init uv_acpi_madt_oem_check(char *_oem_id, char *_oem_table_id)
 478{
 479	/* Set up early hub info fields for Node 0 */
 480	uv_cpu_info->p_uv_hub_info = &uv_hub_info_node0;
 481
 482	/* If not UV, return. */
 483	if (uv_set_system_type(_oem_id, _oem_table_id) == 0)
 484		return 0;
 485
 486	/* Save for display of the OEM Table ID */
 487	uv_stringify(sizeof(oem_table_id), oem_table_id, _oem_table_id);
 488
 489	pr_info("UV: OEM IDs %s/%s, System/UVType %d/0x%x, HUB RevID %d\n",
 490		oem_id, oem_table_id, uv_system_type, is_uv(UV_ANY),
 491		uv_min_hub_revision_id);
 492
 493	return 0;
 
 
 
 494}
 495
 496enum uv_system_type get_uv_system_type(void)
 497{
 498	return uv_system_type;
 499}
 500
 501int uv_get_hubless_system(void)
 502{
 503	return uv_hubless_system;
 504}
 505EXPORT_SYMBOL_GPL(uv_get_hubless_system);
 506
 507ssize_t uv_get_archtype(char *buf, int len)
 508{
 509	return scnprintf(buf, len, "%s/%s", uv_archtype, oem_table_id);
 510}
 511EXPORT_SYMBOL_GPL(uv_get_archtype);
 512
 513int is_uv_system(void)
 514{
 515	return uv_system_type != UV_NONE;
 516}
 517EXPORT_SYMBOL_GPL(is_uv_system);
 518
 519int is_uv_hubbed(int uvtype)
 520{
 521	return (uv_hubbed_system & uvtype);
 522}
 523EXPORT_SYMBOL_GPL(is_uv_hubbed);
 524
 525static int is_uv_hubless(int uvtype)
 526{
 527	return (uv_hubless_system & uvtype);
 528}
 
 529
 530void **__uv_hub_info_list;
 531EXPORT_SYMBOL_GPL(__uv_hub_info_list);
 532
 533DEFINE_PER_CPU(struct uv_cpu_info_s, __uv_cpu_info);
 534EXPORT_PER_CPU_SYMBOL_GPL(__uv_cpu_info);
 535
 536short uv_possible_blades;
 537EXPORT_SYMBOL_GPL(uv_possible_blades);
 538
 539unsigned long sn_rtc_cycles_per_second;
 540EXPORT_SYMBOL(sn_rtc_cycles_per_second);
 541
 542/* The following values are used for the per node hub info struct */
 543static __initdata unsigned short		*_node_to_pnode;
 544static __initdata unsigned short		_min_socket, _max_socket;
 545static __initdata unsigned short		_min_pnode, _max_pnode, _gr_table_len;
 546static __initdata struct uv_gam_range_entry	*uv_gre_table;
 547static __initdata struct uv_gam_parameters	*uv_gp_table;
 548static __initdata unsigned short		*_socket_to_node;
 549static __initdata unsigned short		*_socket_to_pnode;
 550static __initdata unsigned short		*_pnode_to_socket;
 551
 552static __initdata struct uv_gam_range_s		*_gr_table;
 553
 554#define	SOCK_EMPTY	((unsigned short)~0)
 555
 556/* Default UV memory block size is 2GB */
 557static unsigned long mem_block_size __initdata = (2UL << 30);
 558
 559/* Kernel parameter to specify UV mem block size */
 560static int __init parse_mem_block_size(char *ptr)
 561{
 562	unsigned long size = memparse(ptr, NULL);
 563
 564	/* Size will be rounded down by set_block_size() below */
 565	mem_block_size = size;
 566	return 0;
 567}
 568early_param("uv_memblksize", parse_mem_block_size);
 569
 570static __init int adj_blksize(u32 lgre)
 571{
 572	unsigned long base = (unsigned long)lgre << UV_GAM_RANGE_SHFT;
 573	unsigned long size;
 574
 575	for (size = mem_block_size; size > MIN_MEMORY_BLOCK_SIZE; size >>= 1)
 576		if (IS_ALIGNED(base, size))
 577			break;
 578
 579	if (size >= mem_block_size)
 580		return 0;
 581
 582	mem_block_size = size;
 583	return 1;
 584}
 585
 586static __init void set_block_size(void)
 587{
 588	unsigned int order = ffs(mem_block_size);
 589
 590	if (order) {
 591		/* adjust for ffs return of 1..64 */
 592		set_memory_block_size_order(order - 1);
 593		pr_info("UV: mem_block_size set to 0x%lx\n", mem_block_size);
 594	} else {
 595		/* bad or zero value, default to 1UL << 31 (2GB) */
 596		pr_err("UV: mem_block_size error with 0x%lx\n", mem_block_size);
 597		set_memory_block_size_order(31);
 598	}
 599}
 
 600
 601/* Build GAM range lookup table: */
 602static __init void build_uv_gr_table(void)
 603{
 604	struct uv_gam_range_entry *gre = uv_gre_table;
 605	struct uv_gam_range_s *grt;
 606	unsigned long last_limit = 0, ram_limit = 0;
 607	int bytes, i, sid, lsid = -1, indx = 0, lindx = -1;
 608
 609	if (!gre)
 610		return;
 611
 612	bytes = _gr_table_len * sizeof(struct uv_gam_range_s);
 613	grt = kzalloc(bytes, GFP_KERNEL);
 614	BUG_ON(!grt);
 615	_gr_table = grt;
 616
 617	for (; gre->type != UV_GAM_RANGE_TYPE_UNUSED; gre++) {
 618		if (gre->type == UV_GAM_RANGE_TYPE_HOLE) {
 619			if (!ram_limit) {
 620				/* Mark hole between RAM/non-RAM: */
 621				ram_limit = last_limit;
 622				last_limit = gre->limit;
 623				lsid++;
 624				continue;
 625			}
 626			last_limit = gre->limit;
 627			pr_info("UV: extra hole in GAM RE table @%d\n", (int)(gre - uv_gre_table));
 628			continue;
 629		}
 630		if (_max_socket < gre->sockid) {
 631			pr_err("UV: GAM table sockid(%d) too large(>%d) @%d\n", gre->sockid, _max_socket, (int)(gre - uv_gre_table));
 632			continue;
 633		}
 634		sid = gre->sockid - _min_socket;
 635		if (lsid < sid) {
 636			/* New range: */
 637			grt = &_gr_table[indx];
 638			grt->base = lindx;
 639			grt->nasid = gre->nasid;
 640			grt->limit = last_limit = gre->limit;
 641			lsid = sid;
 642			lindx = indx++;
 643			continue;
 644		}
 645		/* Update range: */
 646		if (lsid == sid && !ram_limit) {
 647			/* .. if contiguous: */
 648			if (grt->limit == last_limit) {
 649				grt->limit = last_limit = gre->limit;
 650				continue;
 651			}
 652		}
 653		/* Non-contiguous RAM range: */
 654		if (!ram_limit) {
 655			grt++;
 656			grt->base = lindx;
 657			grt->nasid = gre->nasid;
 658			grt->limit = last_limit = gre->limit;
 659			continue;
 660		}
 661		/* Non-contiguous/non-RAM: */
 662		grt++;
 663		/* base is this entry */
 664		grt->base = grt - _gr_table;
 665		grt->nasid = gre->nasid;
 666		grt->limit = last_limit = gre->limit;
 667		lsid++;
 668	}
 669
 670	/* Shorten table if possible */
 671	grt++;
 672	i = grt - _gr_table;
 673	if (i < _gr_table_len) {
 674		void *ret;
 675
 676		bytes = i * sizeof(struct uv_gam_range_s);
 677		ret = krealloc(_gr_table, bytes, GFP_KERNEL);
 678		if (ret) {
 679			_gr_table = ret;
 680			_gr_table_len = i;
 681		}
 682	}
 683
 684	/* Display resultant GAM range table: */
 685	for (i = 0, grt = _gr_table; i < _gr_table_len; i++, grt++) {
 686		unsigned long start, end;
 687		int gb = grt->base;
 688
 689		start = gb < 0 ?  0 : (unsigned long)_gr_table[gb].limit << UV_GAM_RANGE_SHFT;
 690		end = (unsigned long)grt->limit << UV_GAM_RANGE_SHFT;
 691
 692		pr_info("UV: GAM Range %2d %04x 0x%013lx-0x%013lx (%d)\n", i, grt->nasid, start, end, gb);
 693	}
 694}
 695
 696static int uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
 697{
 698	unsigned long val;
 699	int pnode;
 700
 701	pnode = uv_apicid_to_pnode(phys_apicid);
 
 702
 703	val = (1UL << UVH_IPI_INT_SEND_SHFT) |
 704	    (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
 705	    ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
 706	    APIC_DM_INIT;
 707
 708	uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
 709
 710	val = (1UL << UVH_IPI_INT_SEND_SHFT) |
 711	    (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
 712	    ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
 713	    APIC_DM_STARTUP;
 714
 715	uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
 716
 717	return 0;
 718}
 719
 720static void uv_send_IPI_one(int cpu, int vector)
 721{
 722	unsigned long apicid = per_cpu(x86_cpu_to_apicid, cpu);
 723	int pnode = uv_apicid_to_pnode(apicid);
 724	unsigned long dmode, val;
 725
 726	if (vector == NMI_VECTOR)
 727		dmode = APIC_DELIVERY_MODE_NMI;
 728	else
 729		dmode = APIC_DELIVERY_MODE_FIXED;
 730
 731	val = (1UL << UVH_IPI_INT_SEND_SHFT) |
 732		(apicid << UVH_IPI_INT_APIC_ID_SHFT) |
 733		(dmode << UVH_IPI_INT_DELIVERY_MODE_SHFT) |
 734		(vector << UVH_IPI_INT_VECTOR_SHFT);
 735
 736	uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
 737}
 738
 739static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
 740{
 741	unsigned int cpu;
 742
 743	for_each_cpu(cpu, mask)
 744		uv_send_IPI_one(cpu, vector);
 745}
 746
 747static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
 748{
 749	unsigned int this_cpu = smp_processor_id();
 750	unsigned int cpu;
 751
 752	for_each_cpu(cpu, mask) {
 753		if (cpu != this_cpu)
 754			uv_send_IPI_one(cpu, vector);
 755	}
 756}
 757
 758static void uv_send_IPI_allbutself(int vector)
 759{
 760	unsigned int this_cpu = smp_processor_id();
 761	unsigned int cpu;
 762
 763	for_each_online_cpu(cpu) {
 764		if (cpu != this_cpu)
 765			uv_send_IPI_one(cpu, vector);
 766	}
 767}
 768
 769static void uv_send_IPI_all(int vector)
 770{
 771	uv_send_IPI_mask(cpu_online_mask, vector);
 772}
 773
 774static int uv_apic_id_valid(u32 apicid)
 775{
 776	return 1;
 777}
 778
 779static int uv_apic_id_registered(void)
 780{
 781	return 1;
 782}
 783
 784static void uv_init_apic_ldr(void)
 785{
 786}
 787
 788static u32 apic_uv_calc_apicid(unsigned int cpu)
 789{
 790	return apic_default_calc_apicid(cpu);
 791}
 792
 793static unsigned int x2apic_get_apic_id(unsigned long id)
 794{
 
 
 
 
 
 795	return id;
 796}
 797
 798static u32 set_apic_id(unsigned int id)
 799{
 
 800	return id;
 801}
 802
 803static unsigned int uv_read_apic_id(void)
 804{
 805	return x2apic_get_apic_id(apic_read(APIC_ID));
 806}
 807
 808static int uv_phys_pkg_id(int initial_apicid, int index_msb)
 809{
 810	return uv_read_apic_id() >> index_msb;
 811}
 812
 813static void uv_send_IPI_self(int vector)
 814{
 815	apic_write(APIC_SELF_IPI, vector);
 816}
 817
 818static int uv_probe(void)
 819{
 820	return apic == &apic_x2apic_uv_x;
 821}
 822
 823static struct apic apic_x2apic_uv_x __ro_after_init = {
 824
 825	.name				= "UV large system",
 826	.probe				= uv_probe,
 827	.acpi_madt_oem_check		= uv_acpi_madt_oem_check,
 828	.apic_id_valid			= uv_apic_id_valid,
 829	.apic_id_registered		= uv_apic_id_registered,
 830
 831	.delivery_mode			= APIC_DELIVERY_MODE_FIXED,
 832	.dest_mode_logical		= false,
 833
 834	.disable_esr			= 0,
 
 
 835
 836	.check_apicid_used		= NULL,
 837	.init_apic_ldr			= uv_init_apic_ldr,
 
 838	.ioapic_phys_id_map		= NULL,
 839	.setup_apic_routing		= NULL,
 840	.cpu_present_to_apicid		= default_cpu_present_to_apicid,
 841	.apicid_to_cpu_present		= NULL,
 842	.check_phys_apicid_present	= default_check_phys_apicid_present,
 843	.phys_pkg_id			= uv_phys_pkg_id,
 844
 845	.get_apic_id			= x2apic_get_apic_id,
 846	.set_apic_id			= set_apic_id,
 847
 848	.calc_dest_apicid		= apic_uv_calc_apicid,
 849
 850	.send_IPI			= uv_send_IPI_one,
 851	.send_IPI_mask			= uv_send_IPI_mask,
 852	.send_IPI_mask_allbutself	= uv_send_IPI_mask_allbutself,
 853	.send_IPI_allbutself		= uv_send_IPI_allbutself,
 854	.send_IPI_all			= uv_send_IPI_all,
 855	.send_IPI_self			= uv_send_IPI_self,
 856
 857	.wakeup_secondary_cpu		= uv_wakeup_secondary,
 858	.inquire_remote_apic		= NULL,
 859
 860	.read				= native_apic_msr_read,
 861	.write				= native_apic_msr_write,
 862	.eoi_write			= native_apic_msr_eoi_write,
 863	.icr_read			= native_x2apic_icr_read,
 864	.icr_write			= native_x2apic_icr_write,
 865	.wait_icr_idle			= native_x2apic_wait_icr_idle,
 866	.safe_wait_icr_idle		= native_safe_x2apic_wait_icr_idle,
 867};
 868
 
 
 
 
 
 869#define	UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_LENGTH	3
 870#define DEST_SHIFT UVXH_RH_GAM_ALIAS_0_REDIRECT_CONFIG_DEST_BASE_SHFT
 871
 872static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
 873{
 874	union uvh_rh_gam_alias_2_overlay_config_u alias;
 875	union uvh_rh_gam_alias_2_redirect_config_u redirect;
 876	unsigned long m_redirect;
 877	unsigned long m_overlay;
 878	int i;
 879
 880	for (i = 0; i < UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_LENGTH; i++) {
 881		switch (i) {
 882		case 0:
 883			m_redirect = UVH_RH_GAM_ALIAS_0_REDIRECT_CONFIG;
 884			m_overlay  = UVH_RH_GAM_ALIAS_0_OVERLAY_CONFIG;
 885			break;
 886		case 1:
 887			m_redirect = UVH_RH_GAM_ALIAS_1_REDIRECT_CONFIG;
 888			m_overlay  = UVH_RH_GAM_ALIAS_1_OVERLAY_CONFIG;
 889			break;
 890		case 2:
 891			m_redirect = UVH_RH_GAM_ALIAS_2_REDIRECT_CONFIG;
 892			m_overlay  = UVH_RH_GAM_ALIAS_2_OVERLAY_CONFIG;
 893			break;
 894		}
 895		alias.v = uv_read_local_mmr(m_overlay);
 896		if (alias.s.enable && alias.s.base == 0) {
 897			*size = (1UL << alias.s.m_alias);
 898			redirect.v = uv_read_local_mmr(m_redirect);
 899			*base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
 900			return;
 901		}
 902	}
 903	*base = *size = 0;
 904}
 905
 906enum map_type {map_wb, map_uc};
 907static const char * const mt[] = { "WB", "UC" };
 908
 909static __init void map_high(char *id, unsigned long base, int pshift, int bshift, int max_pnode, enum map_type map_type)
 910{
 911	unsigned long bytes, paddr;
 912
 913	paddr = base << pshift;
 914	bytes = (1UL << bshift) * (max_pnode + 1);
 915	if (!paddr) {
 916		pr_info("UV: Map %s_HI base address NULL\n", id);
 917		return;
 918	}
 
 919	if (map_type == map_uc)
 920		init_extra_mapping_uc(paddr, bytes);
 921	else
 922		init_extra_mapping_wb(paddr, bytes);
 
 923
 924	pr_info("UV: Map %s_HI 0x%lx - 0x%lx %s (%d segments)\n",
 925		id, paddr, paddr + bytes, mt[map_type], max_pnode + 1);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 926}
 927
 928static __init void map_gru_high(int max_pnode)
 929{
 930	union uvh_rh_gam_gru_overlay_config_u gru;
 931	unsigned long mask, base;
 932	int shift;
 933
 934	if (UVH_RH_GAM_GRU_OVERLAY_CONFIG) {
 935		gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG);
 936		shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_BASE_SHFT;
 937		mask = UVH_RH_GAM_GRU_OVERLAY_CONFIG_BASE_MASK;
 938	} else if (UVH_RH10_GAM_GRU_OVERLAY_CONFIG) {
 939		gru.v = uv_read_local_mmr(UVH_RH10_GAM_GRU_OVERLAY_CONFIG);
 940		shift = UVH_RH10_GAM_GRU_OVERLAY_CONFIG_BASE_SHFT;
 941		mask = UVH_RH10_GAM_GRU_OVERLAY_CONFIG_BASE_MASK;
 942	} else {
 943		pr_err("UV: GRU unavailable (no MMR)\n");
 944		return;
 945	}
 946
 947	if (!gru.s.enable) {
 948		pr_info("UV: GRU disabled (by BIOS)\n");
 
 949		return;
 950	}
 951
 952	base = (gru.v & mask) >> shift;
 953	map_high("GRU", base, shift, shift, max_pnode, map_wb);
 954	gru_start_paddr = ((u64)base << shift);
 955	gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
 956}
 957
 958static __init void map_mmr_high(int max_pnode)
 959{
 960	unsigned long base;
 961	int shift;
 962	bool enable;
 963
 964	if (UVH_RH10_GAM_MMR_OVERLAY_CONFIG) {
 965		union uvh_rh10_gam_mmr_overlay_config_u mmr;
 966
 967		mmr.v = uv_read_local_mmr(UVH_RH10_GAM_MMR_OVERLAY_CONFIG);
 968		enable = mmr.s.enable;
 969		base = mmr.s.base;
 970		shift = UVH_RH10_GAM_MMR_OVERLAY_CONFIG_BASE_SHFT;
 971	} else if (UVH_RH_GAM_MMR_OVERLAY_CONFIG) {
 972		union uvh_rh_gam_mmr_overlay_config_u mmr;
 973
 974		mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG);
 975		enable = mmr.s.enable;
 976		base = mmr.s.base;
 977		shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_BASE_SHFT;
 978	} else {
 979		pr_err("UV:%s:RH_GAM_MMR_OVERLAY_CONFIG MMR undefined?\n",
 980			__func__);
 981		return;
 982	}
 983
 984	if (enable)
 985		map_high("MMR", base, shift, shift, max_pnode, map_uc);
 
 986	else
 987		pr_info("UV: MMR disabled\n");
 988}
 989
 990/* Arch specific ENUM cases */
 991enum mmioh_arch {
 992	UV2_MMIOH = -1,
 993	UVY_MMIOH0, UVY_MMIOH1,
 994	UVX_MMIOH0, UVX_MMIOH1,
 995};
 996
 997/* Calculate and Map MMIOH Regions */
 998static void __init calc_mmioh_map(enum mmioh_arch index,
 999	int min_pnode, int max_pnode,
1000	int shift, unsigned long base, int m_io, int n_io)
1001{
1002	unsigned long mmr, nasid_mask;
1003	int nasid, min_nasid, max_nasid, lnasid, mapped;
1004	int i, fi, li, n, max_io;
1005	char id[8];
1006
1007	/* One (UV2) mapping */
1008	if (index == UV2_MMIOH) {
1009		strncpy(id, "MMIOH", sizeof(id));
1010		max_io = max_pnode;
1011		mapped = 0;
1012		goto map_exit;
1013	}
1014
1015	/* small and large MMIOH mappings */
1016	switch (index) {
1017	case UVY_MMIOH0:
1018		mmr = UVH_RH10_GAM_MMIOH_REDIRECT_CONFIG0;
1019		nasid_mask = UVH_RH10_GAM_MMIOH_OVERLAY_CONFIG0_BASE_MASK;
1020		n = UVH_RH10_GAM_MMIOH_REDIRECT_CONFIG0_DEPTH;
1021		min_nasid = min_pnode;
1022		max_nasid = max_pnode;
1023		mapped = 1;
1024		break;
1025	case UVY_MMIOH1:
1026		mmr = UVH_RH10_GAM_MMIOH_REDIRECT_CONFIG1;
1027		nasid_mask = UVH_RH10_GAM_MMIOH_OVERLAY_CONFIG1_BASE_MASK;
1028		n = UVH_RH10_GAM_MMIOH_REDIRECT_CONFIG1_DEPTH;
1029		min_nasid = min_pnode;
1030		max_nasid = max_pnode;
1031		mapped = 1;
1032		break;
1033	case UVX_MMIOH0:
1034		mmr = UVH_RH_GAM_MMIOH_REDIRECT_CONFIG0;
1035		nasid_mask = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG0_BASE_MASK;
1036		n = UVH_RH_GAM_MMIOH_REDIRECT_CONFIG0_DEPTH;
1037		min_nasid = min_pnode * 2;
1038		max_nasid = max_pnode * 2;
1039		mapped = 1;
1040		break;
1041	case UVX_MMIOH1:
1042		mmr = UVH_RH_GAM_MMIOH_REDIRECT_CONFIG1;
1043		nasid_mask = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG1_BASE_MASK;
1044		n = UVH_RH_GAM_MMIOH_REDIRECT_CONFIG1_DEPTH;
1045		min_nasid = min_pnode * 2;
1046		max_nasid = max_pnode * 2;
1047		mapped = 1;
1048		break;
1049	default:
1050		pr_err("UV:%s:Invalid mapping type:%d\n", __func__, index);
1051		return;
1052	}
1053
1054	/* enum values chosen so (index mod 2) is MMIOH 0/1 (low/high) */
1055	snprintf(id, sizeof(id), "MMIOH%d", index%2);
 
 
1056
1057	max_io = lnasid = fi = li = -1;
1058	for (i = 0; i < n; i++) {
1059		unsigned long m_redirect = mmr + i * 8;
1060		unsigned long redirect = uv_read_local_mmr(m_redirect);
1061
1062		nasid = redirect & nasid_mask;
1063		if (i == 0)
1064			pr_info("UV: %s redirect base 0x%lx(@0x%lx) 0x%04x\n",
1065				id, redirect, m_redirect, nasid);
1066
1067		/* Invalid NASID check */
1068		if (nasid < min_nasid || max_nasid < nasid) {
1069			pr_err("UV:%s:Invalid NASID:%x (range:%x..%x)\n",
1070				__func__, index, min_nasid, max_nasid);
1071			nasid = -1;
1072		}
1073
1074		if (nasid == lnasid) {
1075			li = i;
1076			/* Last entry check: */
1077			if (i != n-1)
1078				continue;
1079		}
1080
1081		/* Check if we have a cached (or last) redirect to print: */
1082		if (lnasid != -1 || (i == n-1 && nasid != -1))  {
1083			unsigned long addr1, addr2;
1084			int f, l;
1085
1086			if (lnasid == -1) {
1087				f = l = i;
1088				lnasid = nasid;
1089			} else {
1090				f = fi;
1091				l = li;
1092			}
1093			addr1 = (base << shift) + f * (1ULL << m_io);
1094			addr2 = (base << shift) + (l + 1) * (1ULL << m_io);
1095			pr_info("UV: %s[%03d..%03d] NASID 0x%04x ADDR 0x%016lx - 0x%016lx\n",
1096				id, fi, li, lnasid, addr1, addr2);
1097			if (max_io < l)
1098				max_io = l;
1099		}
1100		fi = li = i;
1101		lnasid = nasid;
1102	}
1103
1104map_exit:
1105	pr_info("UV: %s base:0x%lx shift:%d m_io:%d max_io:%d max_pnode:0x%x\n",
1106		id, base, shift, m_io, max_io, max_pnode);
1107
1108	if (max_io >= 0 && !mapped)
1109		map_high(id, base, shift, m_io, max_io, map_uc);
1110}
1111
1112static __init void map_mmioh_high(int min_pnode, int max_pnode)
1113{
1114	/* UVY flavor */
1115	if (UVH_RH10_GAM_MMIOH_OVERLAY_CONFIG0) {
1116		union uvh_rh10_gam_mmioh_overlay_config0_u mmioh0;
1117		union uvh_rh10_gam_mmioh_overlay_config1_u mmioh1;
1118
1119		mmioh0.v = uv_read_local_mmr(UVH_RH10_GAM_MMIOH_OVERLAY_CONFIG0);
1120		if (unlikely(mmioh0.s.enable == 0))
1121			pr_info("UV: MMIOH0 disabled\n");
1122		else
1123			calc_mmioh_map(UVY_MMIOH0, min_pnode, max_pnode,
1124				UVH_RH10_GAM_MMIOH_OVERLAY_CONFIG0_BASE_SHFT,
1125				mmioh0.s.base, mmioh0.s.m_io, mmioh0.s.n_io);
1126
1127		mmioh1.v = uv_read_local_mmr(UVH_RH10_GAM_MMIOH_OVERLAY_CONFIG1);
1128		if (unlikely(mmioh1.s.enable == 0))
1129			pr_info("UV: MMIOH1 disabled\n");
1130		else
1131			calc_mmioh_map(UVY_MMIOH1, min_pnode, max_pnode,
1132				UVH_RH10_GAM_MMIOH_OVERLAY_CONFIG1_BASE_SHFT,
1133				mmioh1.s.base, mmioh1.s.m_io, mmioh1.s.n_io);
1134		return;
1135	}
1136	/* UVX flavor */
1137	if (UVH_RH_GAM_MMIOH_OVERLAY_CONFIG0) {
1138		union uvh_rh_gam_mmioh_overlay_config0_u mmioh0;
1139		union uvh_rh_gam_mmioh_overlay_config1_u mmioh1;
1140
1141		mmioh0.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG0);
1142		if (unlikely(mmioh0.s.enable == 0))
1143			pr_info("UV: MMIOH0 disabled\n");
1144		else {
1145			unsigned long base = uvxy_field(mmioh0, base, 0);
1146			int m_io = uvxy_field(mmioh0, m_io, 0);
1147			int n_io = uvxy_field(mmioh0, n_io, 0);
1148
1149			calc_mmioh_map(UVX_MMIOH0, min_pnode, max_pnode,
1150				UVH_RH_GAM_MMIOH_OVERLAY_CONFIG0_BASE_SHFT,
1151				base, m_io, n_io);
1152		}
1153
1154		mmioh1.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG1);
1155		if (unlikely(mmioh1.s.enable == 0))
1156			pr_info("UV: MMIOH1 disabled\n");
1157		else {
1158			unsigned long base = uvxy_field(mmioh1, base, 0);
1159			int m_io = uvxy_field(mmioh1, m_io, 0);
1160			int n_io = uvxy_field(mmioh1, n_io, 0);
1161
1162			calc_mmioh_map(UVX_MMIOH1, min_pnode, max_pnode,
1163				UVH_RH_GAM_MMIOH_OVERLAY_CONFIG1_BASE_SHFT,
1164				base, m_io, n_io);
1165		}
1166		return;
1167	}
1168
1169	/* UV2 flavor */
1170	if (UVH_RH_GAM_MMIOH_OVERLAY_CONFIG) {
1171		union uvh_rh_gam_mmioh_overlay_config_u mmioh;
1172
1173		mmioh.v	= uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG);
1174		if (unlikely(mmioh.s2.enable == 0))
1175			pr_info("UV: MMIOH disabled\n");
1176		else
1177			calc_mmioh_map(UV2_MMIOH, min_pnode, max_pnode,
1178				UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_BASE_SHFT,
1179				mmioh.s2.base, mmioh.s2.m_io, mmioh.s2.n_io);
1180		return;
1181	}
1182}
1183
1184static __init void map_low_mmrs(void)
1185{
1186	if (UV_GLOBAL_MMR32_BASE)
1187		init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
1188
1189	if (UV_LOCAL_MMR_BASE)
1190		init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
1191}
1192
1193static __init void uv_rtc_init(void)
1194{
1195	long status;
1196	u64 ticks_per_sec;
1197
1198	status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK, &ticks_per_sec);
1199
1200	if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
1201		pr_warn("UV: unable to determine platform RTC clock frequency, guessing.\n");
1202
1203		/* BIOS gives wrong value for clock frequency, so guess: */
1204		sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
1205	} else {
1206		sn_rtc_cycles_per_second = ticks_per_sec;
1207	}
1208}
1209
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1210/* Direct Legacy VGA I/O traffic to designated IOH */
1211static int uv_set_vga_state(struct pci_dev *pdev, bool decode, unsigned int command_bits, u32 flags)
1212{
1213	int domain, bus, rc;
1214
1215	if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
1216		return 0;
1217
1218	if ((command_bits & PCI_COMMAND_IO) == 0)
1219		return 0;
1220
1221	domain = pci_domain_nr(pdev->bus);
1222	bus = pdev->bus->number;
1223
1224	rc = uv_bios_set_legacy_vga_target(decode, domain, bus);
1225
1226	return rc;
1227}
1228
1229/*
1230 * Called on each CPU to initialize the per_cpu UV data area.
1231 * FIXME: hotplug not supported yet
1232 */
1233void uv_cpu_init(void)
1234{
1235	/* CPU 0 initialization will be done via uv_system_init. */
1236	if (smp_processor_id() == 0)
1237		return;
1238
1239	uv_hub_info->nr_online_cpus++;
 
 
 
1240}
1241
1242struct mn {
1243	unsigned char	m_val;
1244	unsigned char	n_val;
1245	unsigned char	m_shift;
1246	unsigned char	n_lshift;
1247};
1248
1249/* Initialize caller's MN struct and fill in values */
1250static void get_mn(struct mn *mnp)
1251{
 
 
 
 
1252	memset(mnp, 0, sizeof(*mnp));
1253	mnp->n_val	= uv_cpuid.n_skt;
1254	if (is_uv(UV4|UVY)) {
 
 
 
1255		mnp->m_val	= 0;
1256		mnp->n_lshift	= 0;
1257	} else if (is_uv3_hub()) {
1258		union uvyh_gr0_gam_gr_config_u m_gr_config;
1259
1260		mnp->m_val	= uv_cpuid.m_skt;
1261		m_gr_config.v	= uv_read_local_mmr(UVH_GR0_GAM_GR_CONFIG);
1262		mnp->n_lshift	= m_gr_config.s3.m_skt;
1263	} else if (is_uv2_hub()) {
1264		mnp->m_val	= uv_cpuid.m_skt;
1265		mnp->n_lshift	= mnp->m_val == 40 ? 40 : 39;
 
 
 
1266	}
1267	mnp->m_shift = mnp->m_val ? 64 - mnp->m_val : 0;
1268}
1269
1270static void __init uv_init_hub_info(struct uv_hub_info_s *hi)
1271{
 
1272	struct mn mn;
1273
1274	get_mn(&mn);
1275	hi->gpa_mask = mn.m_val ?
1276		(1UL << (mn.m_val + mn.n_val)) - 1 :
1277		(1UL << uv_cpuid.gpa_shift) - 1;
1278
1279	hi->m_val		= mn.m_val;
1280	hi->n_val		= mn.n_val;
1281	hi->m_shift		= mn.m_shift;
1282	hi->n_lshift		= mn.n_lshift ? mn.n_lshift : 0;
1283	hi->hub_revision	= uv_hub_info->hub_revision;
1284	hi->hub_type		= uv_hub_info->hub_type;
1285	hi->pnode_mask		= uv_cpuid.pnode_mask;
1286	hi->nasid_shift		= uv_cpuid.nasid_shift;
1287	hi->min_pnode		= _min_pnode;
1288	hi->min_socket		= _min_socket;
1289	hi->pnode_to_socket	= _pnode_to_socket;
1290	hi->socket_to_node	= _socket_to_node;
1291	hi->socket_to_pnode	= _socket_to_pnode;
1292	hi->gr_table_len	= _gr_table_len;
1293	hi->gr_table		= _gr_table;
1294
 
1295	uv_cpuid.gnode_shift	= max_t(unsigned int, uv_cpuid.gnode_shift, mn.n_val);
1296	hi->gnode_extra		= (uv_node_id & ~((1 << uv_cpuid.gnode_shift) - 1)) >> 1;
1297	if (mn.m_val)
1298		hi->gnode_upper	= (u64)hi->gnode_extra << mn.m_val;
1299
1300	if (uv_gp_table) {
1301		hi->global_mmr_base	= uv_gp_table->mmr_base;
1302		hi->global_mmr_shift	= uv_gp_table->mmr_shift;
1303		hi->global_gru_base	= uv_gp_table->gru_base;
1304		hi->global_gru_shift	= uv_gp_table->gru_shift;
1305		hi->gpa_shift		= uv_gp_table->gpa_shift;
1306		hi->gpa_mask		= (1UL << hi->gpa_shift) - 1;
1307	} else {
1308		hi->global_mmr_base	=
1309			uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG) &
1310			~UV_MMR_ENABLE;
1311		hi->global_mmr_shift	= _UV_GLOBAL_MMR64_PNODE_SHIFT;
1312	}
1313
1314	get_lowmem_redirect(&hi->lowmem_remap_base, &hi->lowmem_remap_top);
1315
1316	hi->apic_pnode_shift = uv_cpuid.socketid_shift;
1317
1318	/* Show system specific info: */
1319	pr_info("UV: N:%d M:%d m_shift:%d n_lshift:%d\n", hi->n_val, hi->m_val, hi->m_shift, hi->n_lshift);
1320	pr_info("UV: gpa_mask/shift:0x%lx/%d pnode_mask:0x%x apic_pns:%d\n", hi->gpa_mask, hi->gpa_shift, hi->pnode_mask, hi->apic_pnode_shift);
1321	pr_info("UV: mmr_base/shift:0x%lx/%ld\n", hi->global_mmr_base, hi->global_mmr_shift);
1322	if (hi->global_gru_base)
1323		pr_info("UV: gru_base/shift:0x%lx/%ld\n",
1324			hi->global_gru_base, hi->global_gru_shift);
1325
1326	pr_info("UV: gnode_upper:0x%lx gnode_extra:0x%x\n", hi->gnode_upper, hi->gnode_extra);
1327}
1328
1329static void __init decode_gam_params(unsigned long ptr)
1330{
1331	uv_gp_table = (struct uv_gam_parameters *)ptr;
1332
1333	pr_info("UV: GAM Params...\n");
1334	pr_info("UV: mmr_base/shift:0x%llx/%d gru_base/shift:0x%llx/%d gpa_shift:%d\n",
1335		uv_gp_table->mmr_base, uv_gp_table->mmr_shift,
1336		uv_gp_table->gru_base, uv_gp_table->gru_shift,
1337		uv_gp_table->gpa_shift);
1338}
1339
1340static void __init decode_gam_rng_tbl(unsigned long ptr)
1341{
1342	struct uv_gam_range_entry *gre = (struct uv_gam_range_entry *)ptr;
1343	unsigned long lgre = 0;
1344	int index = 0;
1345	int sock_min = 999999, pnode_min = 99999;
1346	int sock_max = -1, pnode_max = -1;
1347
1348	uv_gre_table = gre;
1349	for (; gre->type != UV_GAM_RANGE_TYPE_UNUSED; gre++) {
1350		unsigned long size = ((unsigned long)(gre->limit - lgre)
1351					<< UV_GAM_RANGE_SHFT);
1352		int order = 0;
1353		char suffix[] = " KMGTPE";
1354		int flag = ' ';
1355
1356		while (size > 9999 && order < sizeof(suffix)) {
1357			size /= 1024;
1358			order++;
1359		}
1360
1361		/* adjust max block size to current range start */
1362		if (gre->type == 1 || gre->type == 2)
1363			if (adj_blksize(lgre))
1364				flag = '*';
1365
1366		if (!index) {
1367			pr_info("UV: GAM Range Table...\n");
1368			pr_info("UV:  # %20s %14s %6s %4s %5s %3s %2s\n", "Range", "", "Size", "Type", "NASID", "SID", "PN");
1369		}
1370		pr_info("UV: %2d: 0x%014lx-0x%014lx%c %5lu%c %3d   %04x  %02x %02x\n",
1371			index++,
1372			(unsigned long)lgre << UV_GAM_RANGE_SHFT,
1373			(unsigned long)gre->limit << UV_GAM_RANGE_SHFT,
1374			flag, size, suffix[order],
1375			gre->type, gre->nasid, gre->sockid, gre->pnode);
1376
1377		/* update to next range start */
1378		lgre = gre->limit;
1379		if (sock_min > gre->sockid)
1380			sock_min = gre->sockid;
1381		if (sock_max < gre->sockid)
1382			sock_max = gre->sockid;
1383		if (pnode_min > gre->pnode)
1384			pnode_min = gre->pnode;
1385		if (pnode_max < gre->pnode)
1386			pnode_max = gre->pnode;
1387	}
1388	_min_socket	= sock_min;
1389	_max_socket	= sock_max;
1390	_min_pnode	= pnode_min;
1391	_max_pnode	= pnode_max;
1392	_gr_table_len	= index;
1393
1394	pr_info("UV: GRT: %d entries, sockets(min:%x,max:%x) pnodes(min:%x,max:%x)\n", index, _min_socket, _max_socket, _min_pnode, _max_pnode);
1395}
1396
1397/* Walk through UVsystab decoding the fields */
1398static int __init decode_uv_systab(void)
1399{
1400	struct uv_systab *st;
1401	int i;
1402
1403	/* Get mapped UVsystab pointer */
 
 
1404	st = uv_systab;
1405
1406	/* If UVsystab is version 1, there is no extended UVsystab */
1407	if (st && st->revision == UV_SYSTAB_VERSION_1)
1408		return 0;
1409
1410	if ((!st) || (st->revision < UV_SYSTAB_VERSION_UV4_LATEST)) {
1411		int rev = st ? st->revision : 0;
1412
1413		pr_err("UV: BIOS UVsystab mismatch, (%x < %x)\n",
1414			rev, UV_SYSTAB_VERSION_UV4_LATEST);
1415		pr_err("UV: Does not support UV, switch to non-UV x86_64\n");
1416		uv_system_type = UV_NONE;
1417
1418		return -EINVAL;
1419	}
1420
1421	for (i = 0; st->entry[i].type != UV_SYSTAB_TYPE_UNUSED; i++) {
1422		unsigned long ptr = st->entry[i].offset;
1423
1424		if (!ptr)
1425			continue;
1426
1427		/* point to payload */
1428		ptr += (unsigned long)st;
1429
1430		switch (st->entry[i].type) {
1431		case UV_SYSTAB_TYPE_GAM_PARAMS:
1432			decode_gam_params(ptr);
1433			break;
1434
1435		case UV_SYSTAB_TYPE_GAM_RNG_TBL:
1436			decode_gam_rng_tbl(ptr);
1437			break;
1438
1439		case UV_SYSTAB_TYPE_ARCH_TYPE:
1440			/* already processed in early startup */
1441			break;
1442
1443		default:
1444			pr_err("UV:%s:Unrecognized UV_SYSTAB_TYPE:%d, skipped\n",
1445				__func__, st->entry[i].type);
1446			break;
1447		}
1448	}
1449	return 0;
1450}
1451
1452/* Set up physical blade translations from UVH_NODE_PRESENT_TABLE */
 
 
 
 
1453static __init void boot_init_possible_blades(struct uv_hub_info_s *hub_info)
1454{
1455	unsigned long np;
1456	int i, uv_pb = 0;
1457
1458	if (UVH_NODE_PRESENT_TABLE) {
1459		pr_info("UV: NODE_PRESENT_DEPTH = %d\n",
1460			UVH_NODE_PRESENT_TABLE_DEPTH);
1461		for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
1462			np = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
 
1463			pr_info("UV: NODE_PRESENT(%d) = 0x%016lx\n", i, np);
1464			uv_pb += hweight64(np);
1465		}
1466	}
1467	if (UVH_NODE_PRESENT_0) {
1468		np = uv_read_local_mmr(UVH_NODE_PRESENT_0);
1469		pr_info("UV: NODE_PRESENT_0 = 0x%016lx\n", np);
1470		uv_pb += hweight64(np);
1471	}
1472	if (UVH_NODE_PRESENT_1) {
1473		np = uv_read_local_mmr(UVH_NODE_PRESENT_1);
1474		pr_info("UV: NODE_PRESENT_1 = 0x%016lx\n", np);
1475		uv_pb += hweight64(np);
1476	}
1477	if (uv_possible_blades != uv_pb)
1478		uv_possible_blades = uv_pb;
1479
1480	pr_info("UV: number nodes/possible blades %d\n", uv_pb);
1481}
1482
1483static void __init build_socket_tables(void)
1484{
1485	struct uv_gam_range_entry *gre = uv_gre_table;
1486	int num, nump;
1487	int cpu, i, lnid;
1488	int minsock = _min_socket;
1489	int maxsock = _max_socket;
1490	int minpnode = _min_pnode;
1491	int maxpnode = _max_pnode;
1492	size_t bytes;
1493
1494	if (!gre) {
1495		if (is_uv2_hub() || is_uv3_hub()) {
1496			pr_info("UV: No UVsystab socket table, ignoring\n");
1497			return;
1498		}
1499		pr_err("UV: Error: UVsystab address translations not available!\n");
1500		BUG();
1501	}
1502
1503	/* Build socket id -> node id, pnode */
1504	num = maxsock - minsock + 1;
1505	bytes = num * sizeof(_socket_to_node[0]);
1506	_socket_to_node = kmalloc(bytes, GFP_KERNEL);
1507	_socket_to_pnode = kmalloc(bytes, GFP_KERNEL);
1508
1509	nump = maxpnode - minpnode + 1;
1510	bytes = nump * sizeof(_pnode_to_socket[0]);
1511	_pnode_to_socket = kmalloc(bytes, GFP_KERNEL);
1512	BUG_ON(!_socket_to_node || !_socket_to_pnode || !_pnode_to_socket);
1513
1514	for (i = 0; i < num; i++)
1515		_socket_to_node[i] = _socket_to_pnode[i] = SOCK_EMPTY;
1516
1517	for (i = 0; i < nump; i++)
1518		_pnode_to_socket[i] = SOCK_EMPTY;
1519
1520	/* Fill in pnode/node/addr conversion list values: */
1521	pr_info("UV: GAM Building socket/pnode conversion tables\n");
1522	for (; gre->type != UV_GAM_RANGE_TYPE_UNUSED; gre++) {
1523		if (gre->type == UV_GAM_RANGE_TYPE_HOLE)
1524			continue;
1525		i = gre->sockid - minsock;
1526		/* Duplicate: */
1527		if (_socket_to_pnode[i] != SOCK_EMPTY)
1528			continue;
1529		_socket_to_pnode[i] = gre->pnode;
1530
1531		i = gre->pnode - minpnode;
1532		_pnode_to_socket[i] = gre->sockid;
1533
1534		pr_info("UV: sid:%02x type:%d nasid:%04x pn:%02x pn2s:%2x\n",
1535			gre->sockid, gre->type, gre->nasid,
1536			_socket_to_pnode[gre->sockid - minsock],
1537			_pnode_to_socket[gre->pnode - minpnode]);
1538	}
1539
1540	/* Set socket -> node values: */
1541	lnid = NUMA_NO_NODE;
1542	for_each_present_cpu(cpu) {
1543		int nid = cpu_to_node(cpu);
1544		int apicid, sockid;
1545
1546		if (lnid == nid)
1547			continue;
1548		lnid = nid;
1549		apicid = per_cpu(x86_cpu_to_apicid, cpu);
1550		sockid = apicid >> uv_cpuid.socketid_shift;
1551		_socket_to_node[sockid - minsock] = nid;
1552		pr_info("UV: sid:%02x: apicid:%04x node:%2d\n",
1553			sockid, apicid, nid);
1554	}
1555
1556	/* Set up physical blade to pnode translation from GAM Range Table: */
1557	bytes = num_possible_nodes() * sizeof(_node_to_pnode[0]);
1558	_node_to_pnode = kmalloc(bytes, GFP_KERNEL);
1559	BUG_ON(!_node_to_pnode);
1560
1561	for (lnid = 0; lnid < num_possible_nodes(); lnid++) {
1562		unsigned short sockid;
1563
1564		for (sockid = minsock; sockid <= maxsock; sockid++) {
1565			if (lnid == _socket_to_node[sockid - minsock]) {
1566				_node_to_pnode[lnid] = _socket_to_pnode[sockid - minsock];
1567				break;
1568			}
1569		}
1570		if (sockid > maxsock) {
1571			pr_err("UV: socket for node %d not found!\n", lnid);
1572			BUG();
1573		}
1574	}
1575
1576	/*
1577	 * If socket id == pnode or socket id == node for all nodes,
1578	 *   system runs faster by removing corresponding conversion table.
1579	 */
1580	pr_info("UV: Checking socket->node/pnode for identity maps\n");
1581	if (minsock == 0) {
1582		for (i = 0; i < num; i++)
1583			if (_socket_to_node[i] == SOCK_EMPTY || i != _socket_to_node[i])
1584				break;
1585		if (i >= num) {
1586			kfree(_socket_to_node);
1587			_socket_to_node = NULL;
1588			pr_info("UV: 1:1 socket_to_node table removed\n");
1589		}
1590	}
1591	if (minsock == minpnode) {
1592		for (i = 0; i < num; i++)
1593			if (_socket_to_pnode[i] != SOCK_EMPTY &&
1594				_socket_to_pnode[i] != i + minpnode)
1595				break;
1596		if (i >= num) {
1597			kfree(_socket_to_pnode);
1598			_socket_to_pnode = NULL;
1599			pr_info("UV: 1:1 socket_to_pnode table removed\n");
1600		}
1601	}
1602}
1603
1604/* Check which reboot to use */
1605static void check_efi_reboot(void)
1606{
1607	/* If EFI reboot not available, use ACPI reboot */
1608	if (!efi_enabled(EFI_BOOT))
1609		reboot_type = BOOT_ACPI;
1610}
1611
1612/*
1613 * User proc fs file handling now deprecated.
1614 * Recommend using /sys/firmware/sgi_uv/... instead.
1615 */
1616static int __maybe_unused proc_hubbed_show(struct seq_file *file, void *data)
1617{
1618	pr_notice_once("%s: using deprecated /proc/sgi_uv/hubbed, use /sys/firmware/sgi_uv/hub_type\n",
1619		       current->comm);
1620	seq_printf(file, "0x%x\n", uv_hubbed_system);
1621	return 0;
1622}
1623
1624static int __maybe_unused proc_hubless_show(struct seq_file *file, void *data)
1625{
1626	pr_notice_once("%s: using deprecated /proc/sgi_uv/hubless, use /sys/firmware/sgi_uv/hubless\n",
1627		       current->comm);
1628	seq_printf(file, "0x%x\n", uv_hubless_system);
1629	return 0;
1630}
1631
1632static int __maybe_unused proc_archtype_show(struct seq_file *file, void *data)
1633{
1634	pr_notice_once("%s: using deprecated /proc/sgi_uv/archtype, use /sys/firmware/sgi_uv/archtype\n",
1635		       current->comm);
1636	seq_printf(file, "%s/%s\n", uv_archtype, oem_table_id);
1637	return 0;
1638}
1639
1640static __init void uv_setup_proc_files(int hubless)
1641{
1642	struct proc_dir_entry *pde;
1643
1644	pde = proc_mkdir(UV_PROC_NODE, NULL);
1645	proc_create_single("archtype", 0, pde, proc_archtype_show);
1646	if (hubless)
1647		proc_create_single("hubless", 0, pde, proc_hubless_show);
1648	else
1649		proc_create_single("hubbed", 0, pde, proc_hubbed_show);
1650}
1651
1652/* Initialize UV hubless systems */
1653static __init int uv_system_init_hubless(void)
1654{
1655	int rc;
1656
1657	/* Setup PCH NMI handler */
1658	uv_nmi_setup_hubless();
1659
1660	/* Init kernel/BIOS interface */
1661	rc = uv_bios_init();
1662	if (rc < 0)
1663		return rc;
1664
1665	/* Process UVsystab */
1666	rc = decode_uv_systab();
1667	if (rc < 0)
1668		return rc;
1669
1670	/* Set section block size for current node memory */
1671	set_block_size();
1672
1673	/* Create user access node */
1674	if (rc >= 0)
1675		uv_setup_proc_files(1);
1676
1677	check_efi_reboot();
1678
1679	return rc;
1680}
1681
1682static void __init uv_system_init_hub(void)
1683{
1684	struct uv_hub_info_s hub_info = {0};
1685	int bytes, cpu, nodeid;
1686	unsigned short min_pnode = 9999, max_pnode = 0;
1687	char *hub = is_uv5_hub() ? "UV500" :
1688		    is_uv4_hub() ? "UV400" :
1689		    is_uv3_hub() ? "UV300" :
1690		    is_uv2_hub() ? "UV2000/3000" : NULL;
 
1691
1692	if (!hub) {
1693		pr_err("UV: Unknown/unsupported UV hub\n");
1694		return;
1695	}
1696	pr_info("UV: Found %s hub\n", hub);
1697
1698	map_low_mmrs();
1699
1700	/* Get uv_systab for decoding, setup UV BIOS calls */
1701	uv_bios_init();
1702
1703	/* If there's an UVsystab problem then abort UV init: */
1704	if (decode_uv_systab() < 0) {
1705		pr_err("UV: Mangled UVsystab format\n");
1706		return;
1707	}
1708
1709	build_socket_tables();
1710	build_uv_gr_table();
1711	set_block_size();
1712	uv_init_hub_info(&hub_info);
1713	uv_possible_blades = num_possible_nodes();
1714	if (!_node_to_pnode)
1715		boot_init_possible_blades(&hub_info);
1716
1717	/* uv_num_possible_blades() is really the hub count: */
1718	pr_info("UV: Found %d hubs, %d nodes, %d CPUs\n", uv_num_possible_blades(), num_possible_nodes(), num_possible_cpus());
1719
1720	uv_bios_get_sn_info(0, &uv_type, &sn_partition_id, &sn_coherency_id, &sn_region_size, &system_serial_number);
1721	hub_info.coherency_domain_number = sn_coherency_id;
1722	uv_rtc_init();
1723
1724	bytes = sizeof(void *) * uv_num_possible_blades();
1725	__uv_hub_info_list = kzalloc(bytes, GFP_KERNEL);
1726	BUG_ON(!__uv_hub_info_list);
1727
1728	bytes = sizeof(struct uv_hub_info_s);
1729	for_each_node(nodeid) {
1730		struct uv_hub_info_s *new_hub;
1731
1732		if (__uv_hub_info_list[nodeid]) {
1733			pr_err("UV: Node %d UV HUB already initialized!?\n", nodeid);
1734			BUG();
1735		}
1736
1737		/* Allocate new per hub info list */
1738		new_hub = (nodeid == 0) ?  &uv_hub_info_node0 : kzalloc_node(bytes, GFP_KERNEL, nodeid);
1739		BUG_ON(!new_hub);
1740		__uv_hub_info_list[nodeid] = new_hub;
1741		new_hub = uv_hub_info_list(nodeid);
1742		BUG_ON(!new_hub);
1743		*new_hub = hub_info;
1744
1745		/* Use information from GAM table if available: */
1746		if (_node_to_pnode)
1747			new_hub->pnode = _node_to_pnode[nodeid];
1748		else /* Or fill in during CPU loop: */
1749			new_hub->pnode = 0xffff;
1750
1751		new_hub->numa_blade_id = uv_node_to_blade_id(nodeid);
1752		new_hub->memory_nid = NUMA_NO_NODE;
1753		new_hub->nr_possible_cpus = 0;
1754		new_hub->nr_online_cpus = 0;
1755	}
1756
1757	/* Initialize per CPU info: */
1758	for_each_possible_cpu(cpu) {
1759		int apicid = per_cpu(x86_cpu_to_apicid, cpu);
1760		int numa_node_id;
1761		unsigned short pnode;
1762
1763		nodeid = cpu_to_node(cpu);
1764		numa_node_id = numa_cpu_node(cpu);
1765		pnode = uv_apicid_to_pnode(apicid);
1766
1767		uv_cpu_info_per(cpu)->p_uv_hub_info = uv_hub_info_list(nodeid);
1768		uv_cpu_info_per(cpu)->blade_cpu_id = uv_cpu_hub_info(cpu)->nr_possible_cpus++;
1769		if (uv_cpu_hub_info(cpu)->memory_nid == NUMA_NO_NODE)
1770			uv_cpu_hub_info(cpu)->memory_nid = cpu_to_node(cpu);
1771
1772		/* Init memoryless node: */
1773		if (nodeid != numa_node_id &&
1774		    uv_hub_info_list(numa_node_id)->pnode == 0xffff)
1775			uv_hub_info_list(numa_node_id)->pnode = pnode;
1776		else if (uv_cpu_hub_info(cpu)->pnode == 0xffff)
1777			uv_cpu_hub_info(cpu)->pnode = pnode;
 
 
1778	}
1779
1780	for_each_node(nodeid) {
1781		unsigned short pnode = uv_hub_info_list(nodeid)->pnode;
1782
1783		/* Add pnode info for pre-GAM list nodes without CPUs: */
1784		if (pnode == 0xffff) {
1785			unsigned long paddr;
1786
1787			paddr = node_start_pfn(nodeid) << PAGE_SHIFT;
1788			pnode = uv_gpa_to_pnode(uv_soc_phys_ram_to_gpa(paddr));
1789			uv_hub_info_list(nodeid)->pnode = pnode;
1790		}
1791		min_pnode = min(pnode, min_pnode);
1792		max_pnode = max(pnode, max_pnode);
1793		pr_info("UV: UVHUB node:%2d pn:%02x nrcpus:%d\n",
1794			nodeid,
1795			uv_hub_info_list(nodeid)->pnode,
1796			uv_hub_info_list(nodeid)->nr_possible_cpus);
1797	}
1798
1799	pr_info("UV: min_pnode:%02x max_pnode:%02x\n", min_pnode, max_pnode);
1800	map_gru_high(max_pnode);
1801	map_mmr_high(max_pnode);
1802	map_mmioh_high(min_pnode, max_pnode);
1803
1804	uv_nmi_setup();
1805	uv_cpu_init();
1806	uv_setup_proc_files(0);
 
1807
1808	/* Register Legacy VGA I/O redirection handler: */
1809	pci_register_set_vga_state(uv_set_vga_state);
1810
1811	check_efi_reboot();
 
 
 
 
 
1812}
1813
1814/*
1815 * There is a different code path needed to initialize a UV system that does
1816 * not have a "UV HUB" (referred to as "hubless").
1817 */
1818void __init uv_system_init(void)
1819{
1820	if (likely(!is_uv_system() && !is_uv_hubless(1)))
1821		return;
1822
1823	if (is_uv_system())
1824		uv_system_init_hub();
1825	else
1826		uv_system_init_hubless();
1827}
1828
1829apic_driver(apic_x2apic_uv_x);