Loading...
1/*
2 * omap3-n950-n9.dtsi - Device Tree file for Nokia N950 & N9 (common stuff)
3 *
4 * Written by: Aaro Koskinen <aaro.koskinen@iki.fi>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include "omap36xx.dtsi"
12
13/ {
14 cpus {
15 cpu@0 {
16 cpu0-supply = <&vcc>;
17 operating-points = <
18 /* kHz uV */
19 300000 1012500
20 600000 1200000
21 800000 1325000
22 1000000 1375000
23 >;
24 };
25 };
26
27 memory@80000000 {
28 device_type = "memory";
29 reg = <0x80000000 0x40000000>; /* 1 GB */
30 };
31
32 vemmc: fixedregulator0 {
33 compatible = "regulator-fixed";
34 regulator-name = "VEMMC";
35 regulator-min-microvolt = <2900000>;
36 regulator-max-microvolt = <2900000>;
37 gpio = <&gpio5 29 GPIO_ACTIVE_HIGH>; /* gpio line 157 */
38 startup-delay-us = <150>;
39 enable-active-high;
40 };
41
42 vwlan_fixed: fixedregulator2 {
43 compatible = "regulator-fixed";
44 regulator-name = "VWLAN";
45 gpio = <&gpio2 3 GPIO_ACTIVE_HIGH>; /* gpio 35 */
46 enable-active-high;
47 regulator-boot-off;
48 };
49
50 leds {
51 compatible = "gpio-leds";
52
53 heartbeat {
54 label = "debug::sleep";
55 gpios = <&gpio3 28 GPIO_ACTIVE_HIGH>; /* gpio92 */
56 linux,default-trigger = "default-on";
57 pinctrl-names = "default";
58 pinctrl-0 = <&debug_leds>;
59 };
60 };
61
62 /* controlled (enabled/disabled) directly by wl1271 */
63 vctcxo: vctcxo {
64 compatible = "fixed-clock";
65 #clock-cells = <0>;
66 clock-frequency = <38400000>;
67 };
68};
69
70&omap3_pmx_core {
71 accelerator_pins: pinmux_accelerator_pins {
72 pinctrl-single,pins = <
73 OMAP3_CORE1_IOPAD(0x21da, PIN_INPUT | MUX_MODE4) /* mcspi2_somi.gpio_180 -> LIS302 INT1 */
74 OMAP3_CORE1_IOPAD(0x21dc, PIN_INPUT | MUX_MODE4) /* mcspi2_cs0.gpio_181 -> LIS302 INT2 */
75 >;
76 };
77
78 debug_leds: pinmux_debug_led_pins {
79 pinctrl-single,pins = <
80 OMAP3_CORE1_IOPAD(0x2108, PIN_OUTPUT | MUX_MODE4) /* dss_data22.gpio_92 */
81 >;
82 };
83
84 mmc2_pins: pinmux_mmc2_pins {
85 pinctrl-single,pins = <
86 OMAP3_CORE1_IOPAD(0x2158, PIN_INPUT_PULLUP | MUX_MODE0) /* sdmmc2_clk */
87 OMAP3_CORE1_IOPAD(0x215a, PIN_INPUT_PULLUP | MUX_MODE0) /* sdmmc2_cmd */
88 OMAP3_CORE1_IOPAD(0x215c, PIN_INPUT_PULLUP | MUX_MODE0) /* sdmmc2_dat0 */
89 OMAP3_CORE1_IOPAD(0x215e, PIN_INPUT_PULLUP | MUX_MODE0) /* sdmmc2_dat1 */
90 OMAP3_CORE1_IOPAD(0x2160, PIN_INPUT_PULLUP | MUX_MODE0) /* sdmmc2_dat2 */
91 OMAP3_CORE1_IOPAD(0x2162, PIN_INPUT_PULLUP | MUX_MODE0) /* sdmmc2_dat3 */
92 >;
93 };
94
95 wlan_pins: pinmux_wlan_pins {
96 pinctrl-single,pins = <
97 OMAP3_CORE1_IOPAD(0x207c, PIN_OUTPUT | MUX_MODE4) /* gpio 35 - wlan enable */
98 OMAP3_CORE1_IOPAD(0x208a, PIN_INPUT | MUX_MODE4) /* gpio 42 - wlan irq */
99 >;
100 };
101
102 ssi_pins: pinmux_ssi_pins {
103 pinctrl-single,pins = <
104 OMAP3_CORE1_IOPAD(0x217c, PIN_OUTPUT | MUX_MODE1) /* ssi1_dat_tx */
105 OMAP3_CORE1_IOPAD(0x217e, PIN_OUTPUT | MUX_MODE1) /* ssi1_flag_tx */
106 OMAP3_CORE1_IOPAD(0x2180, PIN_INPUT_PULLUP | MUX_MODE1) /* ssi1_rdy_tx */
107 OMAP3_CORE1_IOPAD(0x2182, PIN_INPUT | MUX_MODE4) /* ssi1_wake_tx (cawake) */
108 OMAP3_CORE1_IOPAD(0x2184, PIN_INPUT | MUX_MODE1) /* ssi1_dat_rx */
109 OMAP3_CORE1_IOPAD(0x2186, PIN_INPUT | MUX_MODE1) /* ssi1_flag_rx */
110 OMAP3_CORE1_IOPAD(0x2188, PIN_OUTPUT | MUX_MODE1) /* ssi1_rdy_rx */
111 OMAP3_CORE1_IOPAD(0x218a, PIN_OUTPUT | MUX_MODE1) /* ssi1_wake */
112 >;
113 };
114
115 ssi_pins_idle: pinmux_ssi_pins_idle {
116 pinctrl-single,pins = <
117 OMAP3_CORE1_IOPAD(0x217c, PIN_OUTPUT | MUX_MODE7) /* ssi1_dat_tx */
118 OMAP3_CORE1_IOPAD(0x217e, PIN_OUTPUT | MUX_MODE7) /* ssi1_flag_tx */
119 OMAP3_CORE1_IOPAD(0x2180, PIN_INPUT_PULLDOWN | MUX_MODE7) /* ssi1_rdy_tx */
120 OMAP3_CORE1_IOPAD(0x2182, PIN_INPUT | MUX_MODE4) /* ssi1_wake_tx (cawake) */
121 OMAP3_CORE1_IOPAD(0x2184, PIN_INPUT | MUX_MODE7) /* ssi1_dat_rx */
122 OMAP3_CORE1_IOPAD(0x2186, PIN_INPUT | MUX_MODE7) /* ssi1_flag_rx */
123 OMAP3_CORE1_IOPAD(0x2188, PIN_OUTPUT | MUX_MODE4) /* ssi1_rdy_rx */
124 OMAP3_CORE1_IOPAD(0x218a, PIN_OUTPUT | MUX_MODE7) /* ssi1_wake */
125 >;
126 };
127
128 modem_pins1: pinmux_modem_core1_pins {
129 pinctrl-single,pins = <
130 OMAP3_CORE1_IOPAD(0x207a, PIN_INPUT | MUX_MODE4) /* gpio_34 (ape_rst_rq) */
131 OMAP3_CORE1_IOPAD(0x2100, PIN_OUTPUT | MUX_MODE4) /* gpio_88 (cmt_rst_rq) */
132 OMAP3_CORE1_IOPAD(0x210a, PIN_OUTPUT | MUX_MODE4) /* gpio_93 (cmt_apeslpx) */
133 >;
134 };
135
136 uart2_pins: pinmux_uart2_pins {
137 pinctrl-single,pins = <
138 OMAP3_CORE1_IOPAD(0x2174, PIN_INPUT_PULLUP | MUX_MODE0) /* uart2_cts */
139 OMAP3_CORE1_IOPAD(0x2176, PIN_OUTPUT | MUX_MODE0) /* uart2_rts */
140 OMAP3_CORE1_IOPAD(0x2178, PIN_OUTPUT | MUX_MODE0) /* uart2_tx */
141 OMAP3_CORE1_IOPAD(0x217a, PIN_INPUT | MUX_MODE0) /* uart2_rx */
142 >;
143 };
144};
145
146&omap3_pmx_core2 {
147 modem_pins2: pinmux_modem_core2_pins {
148 pinctrl-single,pins = <
149 OMAP3630_CORE2_IOPAD(0x25ec, PIN_OUTPUT | MUX_MODE4) /* gpio_23 (cmt_en) */
150 >;
151 };
152};
153
154&i2c1 {
155 clock-frequency = <2900000>;
156
157 twl: twl@48 {
158 reg = <0x48>;
159 interrupts = <7>; /* SYS_NIRQ cascaded to intc */
160 interrupt-parent = <&intc>;
161 };
162};
163
164/include/ "twl4030.dtsi"
165
166&twl {
167 compatible = "ti,twl5031";
168
169 twl_power: power {
170 compatible = "ti,twl4030-power";
171 ti,use_poweroff;
172 };
173};
174
175&twl_gpio {
176 ti,pullups = <0x000001>; /* BIT(0) */
177 ti,pulldowns = <0x008106>; /* BIT(1) | BIT(2) | BIT(8) | BIT(15) */
178};
179
180&vdac {
181 regulator-name = "vdac";
182 regulator-min-microvolt = <1800000>;
183 regulator-max-microvolt = <1800000>;
184};
185
186&vpll1 {
187 regulator-name = "vpll1";
188 regulator-min-microvolt = <1800000>;
189 regulator-max-microvolt = <1800000>;
190};
191
192&vpll2 {
193 regulator-name = "vpll2";
194 regulator-min-microvolt = <1800000>;
195 regulator-max-microvolt = <1800000>;
196};
197
198&vaux1 {
199 regulator-name = "vaux1";
200 regulator-min-microvolt = <2800000>;
201 regulator-max-microvolt = <2800000>;
202};
203
204/* CSI-2 receiver */
205&vaux2 {
206 regulator-name = "vaux2";
207 regulator-min-microvolt = <1800000>;
208 regulator-max-microvolt = <1800000>;
209};
210
211/* Cameras */
212&vaux3 {
213 regulator-name = "vaux3";
214 regulator-min-microvolt = <2800000>;
215 regulator-max-microvolt = <2800000>;
216};
217
218&vaux4 {
219 regulator-name = "vaux4";
220 regulator-min-microvolt = <2800000>;
221 regulator-max-microvolt = <2800000>;
222};
223
224&vmmc1 {
225 regulator-name = "vmmc1";
226 regulator-min-microvolt = <1850000>;
227 regulator-max-microvolt = <3150000>;
228};
229
230&vmmc2 {
231 regulator-name = "vmmc2";
232 regulator-min-microvolt = <3000000>;
233 regulator-max-microvolt = <3000000>;
234};
235
236&vintana1 {
237 regulator-name = "vintana1";
238 regulator-min-microvolt = <1500000>;
239 regulator-max-microvolt = <1500000>;
240};
241
242&vintana2 {
243 regulator-name = "vintana2";
244 regulator-min-microvolt = <2750000>;
245 regulator-max-microvolt = <2750000>;
246};
247
248&vintdig {
249 regulator-name = "vintdig";
250 regulator-min-microvolt = <1500000>;
251 regulator-max-microvolt = <1500000>;
252};
253
254&vsim {
255 regulator-name = "vsim";
256 regulator-min-microvolt = <1800000>;
257 regulator-max-microvolt = <1800000>;
258};
259
260&vio {
261 regulator-name = "vio";
262 regulator-min-microvolt = <1800000>;
263 regulator-max-microvolt = <1800000>;
264};
265
266&i2c2 {
267 clock-frequency = <400000>;
268
269 as3645a@30 {
270 #address-cells = <1>;
271 #size-cells = <0>;
272 reg = <0x30>;
273 compatible = "ams,as3645a";
274 as3645a_flash: flash@0 {
275 reg = <0x0>;
276 flash-timeout-us = <150000>;
277 flash-max-microamp = <320000>;
278 led-max-microamp = <60000>;
279 ams,input-max-microamp = <1750000>;
280 };
281 as3645a_indicator: indicator@1 {
282 reg = <0x1>;
283 led-max-microamp = <10000>;
284 };
285 };
286};
287
288&i2c3 {
289 clock-frequency = <400000>;
290
291 lis302: lis302@1d {
292 compatible = "st,lis3lv02d";
293 reg = <0x1d>;
294
295 Vdd-supply = <&vaux1>;
296 Vdd_IO-supply = <&vio>;
297
298 pinctrl-names = "default";
299 pinctrl-0 = <&accelerator_pins>;
300
301 interrupts-extended = <&gpio6 20 IRQ_TYPE_EDGE_FALLING>, <&gpio6 21 IRQ_TYPE_EDGE_FALLING>; /* 180, 181 */
302
303 /* click flags */
304 st,click-single-x;
305 st,click-single-y;
306 st,click-single-z;
307
308 /* Limits are 0.5g * value */
309 st,click-threshold-x = <8>;
310 st,click-threshold-y = <8>;
311 st,click-threshold-z = <10>;
312
313 /* Click must be longer than time limit */
314 st,click-time-limit = <9>;
315
316 /* Kind of debounce filter */
317 st,click-latency = <50>;
318
319 st,wakeup-x-hi;
320 st,wakeup-y-hi;
321 st,wakeup-threshold = <(800/18)>; /* millig-value / 18 to get HW values */
322
323 st,wakeup2-z-hi;
324 st,wakeup2-threshold = <(1000/18)>; /* millig-value / 18 to get HW values */
325
326 st,highpass-cutoff-hz = <2>;
327
328 /* Interrupt line 1 for thresholds */
329 st,irq1-ff-wu-1;
330 st,irq1-ff-wu-2;
331 /* Interrupt line 2 for click detection */
332 st,irq2-click;
333
334 st,wu-duration-1 = <8>;
335 st,wu-duration-2 = <8>;
336 };
337};
338
339&mmc1 {
340 status = "disabled";
341};
342
343&mmc2 {
344 pinctrl-names = "default";
345 pinctrl-0 = <&mmc2_pins>;
346 vmmc-supply = <&vemmc>;
347 bus-width = <4>;
348 ti,non-removable;
349};
350
351&mmc3 {
352 status = "disabled";
353};
354
355&usb_otg_hs {
356 interface-type = <0>;
357 usb-phy = <&usb2_phy>;
358 phys = <&usb2_phy>;
359 phy-names = "usb2-phy";
360 mode = <3>;
361 power = <50>;
362};
363
364&gpmc {
365 ranges = <0 0 0x04000000 0x1000000>; /* CS0: 16MB for OneNAND */
366
367 onenand@0,0 {
368 #address-cells = <1>;
369 #size-cells = <1>;
370 compatible = "ti,omap2-onenand";
371 reg = <0 0 0x20000>; /* CS0, offset 0, IO size 128K */
372
373 gpmc,sync-read;
374 gpmc,sync-write;
375 gpmc,burst-length = <16>;
376 gpmc,burst-read;
377 gpmc,burst-wrap;
378 gpmc,burst-write;
379 gpmc,device-width = <2>;
380 gpmc,mux-add-data = <2>;
381 gpmc,cs-on-ns = <0>;
382 gpmc,cs-rd-off-ns = <87>;
383 gpmc,cs-wr-off-ns = <87>;
384 gpmc,adv-on-ns = <0>;
385 gpmc,adv-rd-off-ns = <10>;
386 gpmc,adv-wr-off-ns = <10>;
387 gpmc,oe-on-ns = <15>;
388 gpmc,oe-off-ns = <87>;
389 gpmc,we-on-ns = <0>;
390 gpmc,we-off-ns = <87>;
391 gpmc,rd-cycle-ns = <112>;
392 gpmc,wr-cycle-ns = <112>;
393 gpmc,access-ns = <81>;
394 gpmc,page-burst-access-ns = <15>;
395 gpmc,bus-turnaround-ns = <0>;
396 gpmc,cycle2cycle-delay-ns = <0>;
397 gpmc,wait-monitoring-ns = <0>;
398 gpmc,clk-activation-ns = <5>;
399 gpmc,wr-data-mux-bus-ns = <30>;
400 gpmc,wr-access-ns = <81>;
401 gpmc,sync-clk-ps = <15000>;
402
403 /*
404 * MTD partition table corresponding to Nokia's MeeGo 1.2
405 * Harmattan release.
406 */
407 partition@0 {
408 label = "bootloader";
409 reg = <0x00000000 0x00100000>;
410 };
411 partition@1 {
412 label = "config";
413 reg = <0x00100000 0x002c0000>;
414 };
415 partition@2 {
416 label = "kernel";
417 reg = <0x003c0000 0x01000000>;
418 };
419 partition@3 {
420 label = "log";
421 reg = <0x013c0000 0x00200000>;
422 };
423 partition@4 {
424 label = "var";
425 reg = <0x015c0000 0x1ca40000>;
426 };
427 partition@5 {
428 label = "moslo";
429 reg = <0x1e000000 0x02000000>;
430 };
431 partition@6 {
432 label = "omap2-onenand";
433 reg = <0x00000000 0x20000000>;
434 };
435 };
436};
437
438&ssi_port1 {
439 pinctrl-names = "default", "idle";
440 pinctrl-0 = <&ssi_pins>;
441 pinctrl-1 = <&ssi_pins_idle>;
442
443 ti,ssi-cawake-gpio = <&gpio5 23 GPIO_ACTIVE_HIGH>; /* 151 */
444
445 modem: hsi-client {
446 pinctrl-names = "default";
447 pinctrl-0 = <&modem_pins1 &modem_pins2>;
448
449 hsi-channel-ids = <0>, <1>, <2>, <3>;
450 hsi-channel-names = "mcsaab-control",
451 "speech-control",
452 "speech-data",
453 "mcsaab-data";
454 hsi-speed-kbps = <96000>;
455 hsi-mode = "frame";
456 hsi-flow = "synchronized";
457 hsi-arb-mode = "round-robin";
458
459 interrupts-extended = <&gpio2 2 IRQ_TYPE_EDGE_RISING>; /* gpio 34 */
460
461 gpios = <&gpio3 29 GPIO_ACTIVE_HIGH>, /* gpio 93 */
462 <&gpio3 24 GPIO_ACTIVE_HIGH>, /* gpio 88 */
463 <&gpio1 23 GPIO_ACTIVE_HIGH>; /* gpio 23 */
464 gpio-names = "cmt_apeslpx",
465 "cmt_rst_rq",
466 "cmt_en";
467 };
468};
469
470&ssi_port2 {
471 status = "disabled";
472};
473
474&uart2 {
475 pinctrl-names = "default";
476 pinctrl-0 = <&uart2_pins>;
477
478 bluetooth {
479 compatible = "ti,wl1271-bluetooth-nokia", "nokia,h4p-bluetooth";
480
481 reset-gpios = <&gpio1 26 GPIO_ACTIVE_LOW>; /* 26 */
482 host-wakeup-gpios = <&gpio4 5 GPIO_ACTIVE_HIGH>; /* 101 */
483 bluetooth-wakeup-gpios = <&gpio2 5 GPIO_ACTIVE_HIGH>; /* 37 */
484
485 clocks = <&vctcxo>;
486 clock-names = "sysclk";
487 };
488};
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * omap3-n950-n9.dtsi - Device Tree file for Nokia N950 & N9 (common stuff)
4 *
5 * Written by: Aaro Koskinen <aaro.koskinen@iki.fi>
6 */
7
8#include "omap36xx.dtsi"
9
10/ {
11 cpus {
12 cpu@0 {
13 cpu0-supply = <&vcc>;
14 };
15 };
16
17 memory@80000000 {
18 device_type = "memory";
19 reg = <0x80000000 0x40000000>; /* 1 GB */
20 };
21
22 vemmc: fixedregulator0 {
23 compatible = "regulator-fixed";
24 regulator-name = "VEMMC";
25 regulator-min-microvolt = <2900000>;
26 regulator-max-microvolt = <2900000>;
27 gpio = <&gpio5 29 GPIO_ACTIVE_HIGH>; /* gpio line 157 */
28 startup-delay-us = <150>;
29 enable-active-high;
30 };
31
32 vwlan_fixed: fixedregulator2 {
33 compatible = "regulator-fixed";
34 regulator-name = "VWLAN";
35 gpio = <&gpio2 3 GPIO_ACTIVE_HIGH>; /* gpio 35 */
36 enable-active-high;
37 };
38
39 leds {
40 compatible = "gpio-leds";
41
42 heartbeat {
43 label = "debug::sleep";
44 gpios = <&gpio3 28 GPIO_ACTIVE_HIGH>; /* gpio92 */
45 linux,default-trigger = "default-on";
46 pinctrl-names = "default";
47 pinctrl-0 = <&debug_leds>;
48 };
49 };
50
51 /* controlled (enabled/disabled) directly by wl1271 */
52 vctcxo: vctcxo {
53 compatible = "fixed-clock";
54 #clock-cells = <0>;
55 clock-frequency = <38400000>;
56 };
57};
58
59&omap3_pmx_core {
60 accelerator_pins: pinmux_accelerator_pins {
61 pinctrl-single,pins = <
62 OMAP3_CORE1_IOPAD(0x21da, PIN_INPUT | MUX_MODE4) /* mcspi2_somi.gpio_180 -> LIS302 INT1 */
63 OMAP3_CORE1_IOPAD(0x21dc, PIN_INPUT | MUX_MODE4) /* mcspi2_cs0.gpio_181 -> LIS302 INT2 */
64 >;
65 };
66
67 debug_leds: pinmux_debug_led_pins {
68 pinctrl-single,pins = <
69 OMAP3_CORE1_IOPAD(0x2108, PIN_OUTPUT | MUX_MODE4) /* dss_data22.gpio_92 */
70 >;
71 };
72
73 mmc2_pins: pinmux_mmc2_pins {
74 pinctrl-single,pins = <
75 OMAP3_CORE1_IOPAD(0x2158, PIN_INPUT_PULLUP | MUX_MODE0) /* sdmmc2_clk */
76 OMAP3_CORE1_IOPAD(0x215a, PIN_INPUT_PULLUP | MUX_MODE0) /* sdmmc2_cmd */
77 OMAP3_CORE1_IOPAD(0x215c, PIN_INPUT_PULLUP | MUX_MODE0) /* sdmmc2_dat0 */
78 OMAP3_CORE1_IOPAD(0x215e, PIN_INPUT_PULLUP | MUX_MODE0) /* sdmmc2_dat1 */
79 OMAP3_CORE1_IOPAD(0x2160, PIN_INPUT_PULLUP | MUX_MODE0) /* sdmmc2_dat2 */
80 OMAP3_CORE1_IOPAD(0x2162, PIN_INPUT_PULLUP | MUX_MODE0) /* sdmmc2_dat3 */
81 >;
82 };
83
84 wlan_pins: pinmux_wlan_pins {
85 pinctrl-single,pins = <
86 OMAP3_CORE1_IOPAD(0x207c, PIN_OUTPUT | MUX_MODE4) /* gpio 35 - wlan enable */
87 OMAP3_CORE1_IOPAD(0x208a, PIN_INPUT | MUX_MODE4) /* gpio 42 - wlan irq */
88 >;
89 };
90
91 ssi_pins: pinmux_ssi_pins {
92 pinctrl-single,pins = <
93 OMAP3_CORE1_IOPAD(0x217c, PIN_OUTPUT | MUX_MODE1) /* ssi1_dat_tx */
94 OMAP3_CORE1_IOPAD(0x217e, PIN_OUTPUT | MUX_MODE1) /* ssi1_flag_tx */
95 OMAP3_CORE1_IOPAD(0x2180, PIN_INPUT_PULLUP | MUX_MODE1) /* ssi1_rdy_tx */
96 OMAP3_CORE1_IOPAD(0x2182, PIN_INPUT | MUX_MODE4) /* ssi1_wake_tx (cawake) */
97 OMAP3_CORE1_IOPAD(0x2184, PIN_INPUT | MUX_MODE1) /* ssi1_dat_rx */
98 OMAP3_CORE1_IOPAD(0x2186, PIN_INPUT | MUX_MODE1) /* ssi1_flag_rx */
99 OMAP3_CORE1_IOPAD(0x2188, PIN_OUTPUT | MUX_MODE1) /* ssi1_rdy_rx */
100 OMAP3_CORE1_IOPAD(0x218a, PIN_OUTPUT | MUX_MODE1) /* ssi1_wake */
101 >;
102 };
103
104 ssi_pins_idle: pinmux_ssi_pins_idle {
105 pinctrl-single,pins = <
106 OMAP3_CORE1_IOPAD(0x217c, PIN_OUTPUT | MUX_MODE7) /* ssi1_dat_tx */
107 OMAP3_CORE1_IOPAD(0x217e, PIN_OUTPUT | MUX_MODE7) /* ssi1_flag_tx */
108 OMAP3_CORE1_IOPAD(0x2180, PIN_INPUT_PULLDOWN | MUX_MODE7) /* ssi1_rdy_tx */
109 OMAP3_CORE1_IOPAD(0x2182, PIN_INPUT | MUX_MODE4) /* ssi1_wake_tx (cawake) */
110 OMAP3_CORE1_IOPAD(0x2184, PIN_INPUT | MUX_MODE7) /* ssi1_dat_rx */
111 OMAP3_CORE1_IOPAD(0x2186, PIN_INPUT | MUX_MODE7) /* ssi1_flag_rx */
112 OMAP3_CORE1_IOPAD(0x2188, PIN_OUTPUT | MUX_MODE4) /* ssi1_rdy_rx */
113 OMAP3_CORE1_IOPAD(0x218a, PIN_OUTPUT | MUX_MODE7) /* ssi1_wake */
114 >;
115 };
116
117 modem_pins1: pinmux_modem_core1_pins {
118 pinctrl-single,pins = <
119 OMAP3_CORE1_IOPAD(0x207a, PIN_INPUT | MUX_MODE4) /* gpio_34 (ape_rst_rq) */
120 OMAP3_CORE1_IOPAD(0x2100, PIN_OUTPUT | MUX_MODE4) /* gpio_88 (cmt_rst_rq) */
121 OMAP3_CORE1_IOPAD(0x210a, PIN_OUTPUT | MUX_MODE4) /* gpio_93 (cmt_apeslpx) */
122 >;
123 };
124
125 uart2_pins: pinmux_uart2_pins {
126 pinctrl-single,pins = <
127 OMAP3_CORE1_IOPAD(0x2174, PIN_INPUT_PULLUP | MUX_MODE0) /* uart2_cts */
128 OMAP3_CORE1_IOPAD(0x2176, PIN_OUTPUT | MUX_MODE0) /* uart2_rts */
129 OMAP3_CORE1_IOPAD(0x2178, PIN_OUTPUT | MUX_MODE0) /* uart2_tx */
130 OMAP3_CORE1_IOPAD(0x217a, PIN_INPUT | MUX_MODE0) /* uart2_rx */
131 >;
132 };
133};
134
135&omap3_pmx_core2 {
136 modem_pins2: pinmux_modem_core2_pins {
137 pinctrl-single,pins = <
138 OMAP3630_CORE2_IOPAD(0x25ec, PIN_OUTPUT | MUX_MODE4) /* gpio_23 (cmt_en) */
139 >;
140 };
141};
142
143&i2c1 {
144 clock-frequency = <2900000>;
145
146 twl: twl@48 {
147 reg = <0x48>;
148 interrupts = <7>; /* SYS_NIRQ cascaded to intc */
149 interrupt-parent = <&intc>;
150 };
151};
152
153/include/ "twl4030.dtsi"
154
155&twl {
156 compatible = "ti,twl5031";
157
158 twl_power: power {
159 compatible = "ti,twl4030-power";
160 ti,use_poweroff;
161 };
162};
163
164&twl_gpio {
165 ti,pullups = <0x000001>; /* BIT(0) */
166 ti,pulldowns = <0x008106>; /* BIT(1) | BIT(2) | BIT(8) | BIT(15) */
167};
168
169&vdac {
170 regulator-name = "vdac";
171 regulator-min-microvolt = <1800000>;
172 regulator-max-microvolt = <1800000>;
173};
174
175&vpll1 {
176 regulator-name = "vpll1";
177 regulator-min-microvolt = <1800000>;
178 regulator-max-microvolt = <1800000>;
179};
180
181&vpll2 {
182 regulator-name = "vpll2";
183 regulator-min-microvolt = <1800000>;
184 regulator-max-microvolt = <1800000>;
185};
186
187&vaux1 {
188 regulator-name = "vaux1";
189 regulator-min-microvolt = <2800000>;
190 regulator-max-microvolt = <2800000>;
191};
192
193/* CSI-2 receiver */
194&vaux2 {
195 regulator-name = "vaux2";
196 regulator-min-microvolt = <1800000>;
197 regulator-max-microvolt = <1800000>;
198};
199
200/* Cameras */
201&vaux3 {
202 regulator-name = "vaux3";
203 regulator-min-microvolt = <2800000>;
204 regulator-max-microvolt = <2800000>;
205};
206
207&vaux4 {
208 regulator-name = "vaux4";
209 regulator-min-microvolt = <2800000>;
210 regulator-max-microvolt = <2800000>;
211};
212
213&vmmc1 {
214 regulator-name = "vmmc1";
215 regulator-min-microvolt = <1850000>;
216 regulator-max-microvolt = <3150000>;
217};
218
219&vmmc2 {
220 regulator-name = "vmmc2";
221 regulator-min-microvolt = <3000000>;
222 regulator-max-microvolt = <3000000>;
223};
224
225&vintana1 {
226 regulator-name = "vintana1";
227 regulator-min-microvolt = <1500000>;
228 regulator-max-microvolt = <1500000>;
229};
230
231&vintana2 {
232 regulator-name = "vintana2";
233 regulator-min-microvolt = <2750000>;
234 regulator-max-microvolt = <2750000>;
235};
236
237&vintdig {
238 regulator-name = "vintdig";
239 regulator-min-microvolt = <1500000>;
240 regulator-max-microvolt = <1500000>;
241};
242
243&vsim {
244 regulator-name = "vsim";
245 regulator-min-microvolt = <1800000>;
246 regulator-max-microvolt = <1800000>;
247};
248
249&vio {
250 regulator-name = "vio";
251 regulator-min-microvolt = <1800000>;
252 regulator-max-microvolt = <1800000>;
253};
254
255&i2c2 {
256 clock-frequency = <400000>;
257
258 as3645a@30 {
259 #address-cells = <1>;
260 #size-cells = <0>;
261 reg = <0x30>;
262 compatible = "ams,as3645a";
263 as3645a_flash: flash@0 {
264 reg = <0x0>;
265 flash-timeout-us = <150000>;
266 flash-max-microamp = <320000>;
267 led-max-microamp = <60000>;
268 ams,input-max-microamp = <1750000>;
269 };
270 as3645a_indicator: indicator@1 {
271 reg = <0x1>;
272 led-max-microamp = <10000>;
273 };
274 };
275};
276
277&i2c3 {
278 clock-frequency = <400000>;
279
280 lis302: lis302@1d {
281 compatible = "st,lis3lv02d";
282 reg = <0x1d>;
283
284 Vdd-supply = <&vaux1>;
285 Vdd_IO-supply = <&vio>;
286
287 pinctrl-names = "default";
288 pinctrl-0 = <&accelerator_pins>;
289
290 interrupts-extended = <&gpio6 20 IRQ_TYPE_EDGE_FALLING>, <&gpio6 21 IRQ_TYPE_EDGE_FALLING>; /* 180, 181 */
291
292 /* click flags */
293 st,click-single-x;
294 st,click-single-y;
295 st,click-single-z;
296
297 /* Limits are 0.5g * value */
298 st,click-threshold-x = <8>;
299 st,click-threshold-y = <8>;
300 st,click-threshold-z = <10>;
301
302 /* Click must be longer than time limit */
303 st,click-time-limit = <9>;
304
305 /* Kind of debounce filter */
306 st,click-latency = <50>;
307
308 st,wakeup-x-hi;
309 st,wakeup-y-hi;
310 st,wakeup-threshold = <(800/18)>; /* millig-value / 18 to get HW values */
311
312 st,wakeup2-z-hi;
313 st,wakeup2-threshold = <(1000/18)>; /* millig-value / 18 to get HW values */
314
315 st,highpass-cutoff-hz = <2>;
316
317 /* Interrupt line 1 for thresholds */
318 st,irq1-ff-wu-1;
319 st,irq1-ff-wu-2;
320 /* Interrupt line 2 for click detection */
321 st,irq2-click;
322
323 st,wu-duration-1 = <8>;
324 st,wu-duration-2 = <8>;
325 };
326};
327
328&mmc1 {
329 status = "disabled";
330};
331
332&mmc2 {
333 pinctrl-names = "default";
334 pinctrl-0 = <&mmc2_pins>;
335 vmmc-supply = <&vemmc>;
336 bus-width = <4>;
337 ti,non-removable;
338};
339
340&mmc3 {
341 status = "disabled";
342};
343
344/* RNG not directly accessible on N950/N9. */
345&rng_target {
346 status = "disabled";
347};
348
349&usb_otg_hs {
350 interface-type = <0>;
351 usb-phy = <&usb2_phy>;
352 phys = <&usb2_phy>;
353 phy-names = "usb2-phy";
354 mode = <3>;
355 power = <50>;
356};
357
358&gpmc {
359 ranges = <0 0 0x04000000 0x1000000>; /* CS0: 16MB for OneNAND */
360
361 onenand@0,0 {
362 #address-cells = <1>;
363 #size-cells = <1>;
364 compatible = "ti,omap2-onenand";
365 reg = <0 0 0x20000>; /* CS0, offset 0, IO size 128K */
366
367 /*
368 * These timings are based on CONFIG_OMAP_GPMC_DEBUG=y reported
369 * bootloader set values when booted with v4.19 using both N950
370 * and N9 devices (OneNAND Manufacturer: Samsung):
371 *
372 * gpmc cs0 before gpmc_cs_program_settings:
373 * cs0 GPMC_CS_CONFIG1: 0xfd001202
374 * cs0 GPMC_CS_CONFIG2: 0x00181800
375 * cs0 GPMC_CS_CONFIG3: 0x00030300
376 * cs0 GPMC_CS_CONFIG4: 0x18001804
377 * cs0 GPMC_CS_CONFIG5: 0x03171d1d
378 * cs0 GPMC_CS_CONFIG6: 0x97080000
379 */
380 gpmc,sync-read;
381 gpmc,sync-write;
382 gpmc,burst-length = <16>;
383 gpmc,burst-read;
384 gpmc,burst-wrap;
385 gpmc,burst-write;
386 gpmc,device-width = <2>;
387 gpmc,mux-add-data = <2>;
388 gpmc,cs-on-ns = <0>;
389 gpmc,cs-rd-off-ns = <122>;
390 gpmc,cs-wr-off-ns = <122>;
391 gpmc,adv-on-ns = <0>;
392 gpmc,adv-rd-off-ns = <15>;
393 gpmc,adv-wr-off-ns = <15>;
394 gpmc,oe-on-ns = <20>;
395 gpmc,oe-off-ns = <122>;
396 gpmc,we-on-ns = <0>;
397 gpmc,we-off-ns = <122>;
398 gpmc,rd-cycle-ns = <148>;
399 gpmc,wr-cycle-ns = <148>;
400 gpmc,access-ns = <117>;
401 gpmc,page-burst-access-ns = <15>;
402 gpmc,bus-turnaround-ns = <0>;
403 gpmc,cycle2cycle-delay-ns = <0>;
404 gpmc,wait-monitoring-ns = <0>;
405 gpmc,clk-activation-ns = <10>;
406 gpmc,wr-data-mux-bus-ns = <40>;
407 gpmc,wr-access-ns = <117>;
408
409 gpmc,sync-clk-ps = <15000>; /* TBC; Where this value came? */
410
411 /*
412 * MTD partition table corresponding to Nokia's MeeGo 1.2
413 * Harmattan release.
414 */
415 partition@0 {
416 label = "bootloader";
417 reg = <0x00000000 0x00100000>;
418 };
419 partition@1 {
420 label = "config";
421 reg = <0x00100000 0x002c0000>;
422 };
423 partition@2 {
424 label = "kernel";
425 reg = <0x003c0000 0x01000000>;
426 };
427 partition@3 {
428 label = "log";
429 reg = <0x013c0000 0x00200000>;
430 };
431 partition@4 {
432 label = "var";
433 reg = <0x015c0000 0x1ca40000>;
434 };
435 partition@5 {
436 label = "moslo";
437 reg = <0x1e000000 0x02000000>;
438 };
439 partition@6 {
440 label = "omap2-onenand";
441 reg = <0x00000000 0x20000000>;
442 };
443 };
444};
445
446&ssi_port1 {
447 pinctrl-names = "default", "idle";
448 pinctrl-0 = <&ssi_pins>;
449 pinctrl-1 = <&ssi_pins_idle>;
450
451 ti,ssi-cawake-gpio = <&gpio5 23 GPIO_ACTIVE_HIGH>; /* 151 */
452
453 modem: hsi-client {
454 pinctrl-names = "default";
455 pinctrl-0 = <&modem_pins1 &modem_pins2>;
456
457 hsi-channel-ids = <0>, <1>, <2>, <3>;
458 hsi-channel-names = "mcsaab-control",
459 "speech-control",
460 "speech-data",
461 "mcsaab-data";
462 hsi-speed-kbps = <96000>;
463 hsi-mode = "frame";
464 hsi-flow = "synchronized";
465 hsi-arb-mode = "round-robin";
466
467 interrupts-extended = <&gpio2 2 IRQ_TYPE_EDGE_RISING>; /* gpio 34 */
468
469 gpios = <&gpio3 29 GPIO_ACTIVE_HIGH>, /* gpio 93 */
470 <&gpio3 24 GPIO_ACTIVE_HIGH>, /* gpio 88 */
471 <&gpio1 23 GPIO_ACTIVE_HIGH>; /* gpio 23 */
472 gpio-names = "cmt_apeslpx",
473 "cmt_rst_rq",
474 "cmt_en";
475 };
476};
477
478&ssi_port2 {
479 status = "disabled";
480};
481
482&uart2 {
483 pinctrl-names = "default";
484 pinctrl-0 = <&uart2_pins>;
485
486 bluetooth {
487 compatible = "ti,wl1271-bluetooth-nokia", "nokia,h4p-bluetooth";
488
489 reset-gpios = <&gpio1 26 GPIO_ACTIVE_LOW>; /* 26 */
490 host-wakeup-gpios = <&gpio4 5 GPIO_ACTIVE_HIGH>; /* 101 */
491 bluetooth-wakeup-gpios = <&gpio2 5 GPIO_ACTIVE_HIGH>; /* 37 */
492
493 clocks = <&vctcxo>;
494 clock-names = "sysclk";
495 };
496};
497
498&aes1_target {
499 status = "disabled";
500};
501
502&aes2_target {
503 status = "disabled";
504};