Linux Audio

Check our new training course

Loading...
v4.17
 
  1/*
  2 * PWM driver for Rockchip SoCs
  3 *
  4 * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
  5 * Copyright (C) 2014 ROCKCHIP, Inc.
  6 *
  7 * This program is free software; you can redistribute it and/or
  8 * modify it under the terms of the GNU General Public License
  9 * version 2 as published by the Free Software Foundation.
 10 */
 11
 12#include <linux/clk.h>
 13#include <linux/io.h>
 14#include <linux/module.h>
 15#include <linux/of.h>
 16#include <linux/of_device.h>
 17#include <linux/platform_device.h>
 18#include <linux/pwm.h>
 19#include <linux/time.h>
 20
 21#define PWM_CTRL_TIMER_EN	(1 << 0)
 22#define PWM_CTRL_OUTPUT_EN	(1 << 3)
 23
 24#define PWM_ENABLE		(1 << 0)
 25#define PWM_CONTINUOUS		(1 << 1)
 26#define PWM_DUTY_POSITIVE	(1 << 3)
 27#define PWM_DUTY_NEGATIVE	(0 << 3)
 28#define PWM_INACTIVE_NEGATIVE	(0 << 4)
 29#define PWM_INACTIVE_POSITIVE	(1 << 4)
 30#define PWM_POLARITY_MASK	(PWM_DUTY_POSITIVE | PWM_INACTIVE_POSITIVE)
 31#define PWM_OUTPUT_LEFT		(0 << 5)
 32#define PWM_LOCK_EN		(1 << 6)
 33#define PWM_LP_DISABLE		(0 << 8)
 34
 35struct rockchip_pwm_chip {
 36	struct pwm_chip chip;
 37	struct clk *clk;
 38	struct clk *pclk;
 39	const struct rockchip_pwm_data *data;
 40	void __iomem *base;
 41};
 42
 43struct rockchip_pwm_regs {
 44	unsigned long duty;
 45	unsigned long period;
 46	unsigned long cntr;
 47	unsigned long ctrl;
 48};
 49
 50struct rockchip_pwm_data {
 51	struct rockchip_pwm_regs regs;
 52	unsigned int prescaler;
 53	bool supports_polarity;
 54	bool supports_lock;
 55	u32 enable_conf;
 56};
 57
 58static inline struct rockchip_pwm_chip *to_rockchip_pwm_chip(struct pwm_chip *c)
 59{
 60	return container_of(c, struct rockchip_pwm_chip, chip);
 61}
 62
 63static void rockchip_pwm_get_state(struct pwm_chip *chip,
 64				   struct pwm_device *pwm,
 65				   struct pwm_state *state)
 66{
 67	struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
 68	u32 enable_conf = pc->data->enable_conf;
 69	unsigned long clk_rate;
 70	u64 tmp;
 71	u32 val;
 72	int ret;
 73
 74	ret = clk_enable(pc->pclk);
 75	if (ret)
 76		return;
 77
 
 
 
 
 78	clk_rate = clk_get_rate(pc->clk);
 79
 80	tmp = readl_relaxed(pc->base + pc->data->regs.period);
 81	tmp *= pc->data->prescaler * NSEC_PER_SEC;
 82	state->period = DIV_ROUND_CLOSEST_ULL(tmp, clk_rate);
 83
 84	tmp = readl_relaxed(pc->base + pc->data->regs.duty);
 85	tmp *= pc->data->prescaler * NSEC_PER_SEC;
 86	state->duty_cycle =  DIV_ROUND_CLOSEST_ULL(tmp, clk_rate);
 87
 88	val = readl_relaxed(pc->base + pc->data->regs.ctrl);
 89	if (pc->data->supports_polarity)
 90		state->enabled = ((val & enable_conf) != enable_conf) ?
 91				 false : true;
 92	else
 93		state->enabled = ((val & enable_conf) == enable_conf) ?
 94				 true : false;
 95
 96	if (pc->data->supports_polarity) {
 97		if (!(val & PWM_DUTY_POSITIVE))
 98			state->polarity = PWM_POLARITY_INVERSED;
 99	}
100
 
101	clk_disable(pc->pclk);
102}
103
104static void rockchip_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
105			       struct pwm_state *state)
106{
107	struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
108	unsigned long period, duty;
109	u64 clk_rate, div;
110	u32 ctrl;
111
112	clk_rate = clk_get_rate(pc->clk);
113
114	/*
115	 * Since period and duty cycle registers have a width of 32
116	 * bits, every possible input period can be obtained using the
117	 * default prescaler value for all practical clock rate values.
118	 */
119	div = clk_rate * state->period;
120	period = DIV_ROUND_CLOSEST_ULL(div,
121				       pc->data->prescaler * NSEC_PER_SEC);
122
123	div = clk_rate * state->duty_cycle;
124	duty = DIV_ROUND_CLOSEST_ULL(div, pc->data->prescaler * NSEC_PER_SEC);
125
126	/*
127	 * Lock the period and duty of previous configuration, then
128	 * change the duty and period, that would not be effective.
129	 */
130	ctrl = readl_relaxed(pc->base + pc->data->regs.ctrl);
131	if (pc->data->supports_lock) {
132		ctrl |= PWM_LOCK_EN;
133		writel_relaxed(ctrl, pc->base + pc->data->regs.ctrl);
134	}
135
136	writel(period, pc->base + pc->data->regs.period);
137	writel(duty, pc->base + pc->data->regs.duty);
138
139	if (pc->data->supports_polarity) {
140		ctrl &= ~PWM_POLARITY_MASK;
141		if (state->polarity == PWM_POLARITY_INVERSED)
142			ctrl |= PWM_DUTY_NEGATIVE | PWM_INACTIVE_POSITIVE;
143		else
144			ctrl |= PWM_DUTY_POSITIVE | PWM_INACTIVE_NEGATIVE;
145	}
146
147	/*
148	 * Unlock and set polarity at the same time,
149	 * the configuration of duty, period and polarity
150	 * would be effective together at next period.
151	 */
152	if (pc->data->supports_lock)
153		ctrl &= ~PWM_LOCK_EN;
154
155	writel(ctrl, pc->base + pc->data->regs.ctrl);
156}
157
158static int rockchip_pwm_enable(struct pwm_chip *chip,
159			       struct pwm_device *pwm,
160			       bool enable)
161{
162	struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
163	u32 enable_conf = pc->data->enable_conf;
164	int ret;
165	u32 val;
166
167	if (enable) {
168		ret = clk_enable(pc->clk);
169		if (ret)
170			return ret;
171	}
172
173	val = readl_relaxed(pc->base + pc->data->regs.ctrl);
174
175	if (enable)
176		val |= enable_conf;
177	else
178		val &= ~enable_conf;
179
180	writel_relaxed(val, pc->base + pc->data->regs.ctrl);
181
182	if (!enable)
183		clk_disable(pc->clk);
184
185	return 0;
186}
187
188static int rockchip_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
189			      struct pwm_state *state)
190{
191	struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
192	struct pwm_state curstate;
193	bool enabled;
194	int ret = 0;
195
196	ret = clk_enable(pc->pclk);
197	if (ret)
198		return ret;
199
 
 
 
 
200	pwm_get_state(pwm, &curstate);
201	enabled = curstate.enabled;
202
203	if (state->polarity != curstate.polarity && enabled &&
204	    !pc->data->supports_lock) {
205		ret = rockchip_pwm_enable(chip, pwm, false);
206		if (ret)
207			goto out;
208		enabled = false;
209	}
210
211	rockchip_pwm_config(chip, pwm, state);
212	if (state->enabled != enabled) {
213		ret = rockchip_pwm_enable(chip, pwm, state->enabled);
214		if (ret)
215			goto out;
216	}
217
218	/*
219	 * Update the state with the real hardware, which can differ a bit
220	 * because of period/duty_cycle approximation.
221	 */
222	rockchip_pwm_get_state(chip, pwm, state);
223
224out:
 
225	clk_disable(pc->pclk);
226
227	return ret;
228}
229
230static const struct pwm_ops rockchip_pwm_ops = {
231	.get_state = rockchip_pwm_get_state,
232	.apply = rockchip_pwm_apply,
233	.owner = THIS_MODULE,
234};
235
236static const struct rockchip_pwm_data pwm_data_v1 = {
237	.regs = {
238		.duty = 0x04,
239		.period = 0x08,
240		.cntr = 0x00,
241		.ctrl = 0x0c,
242	},
243	.prescaler = 2,
244	.supports_polarity = false,
245	.supports_lock = false,
246	.enable_conf = PWM_CTRL_OUTPUT_EN | PWM_CTRL_TIMER_EN,
247};
248
249static const struct rockchip_pwm_data pwm_data_v2 = {
250	.regs = {
251		.duty = 0x08,
252		.period = 0x04,
253		.cntr = 0x00,
254		.ctrl = 0x0c,
255	},
256	.prescaler = 1,
257	.supports_polarity = true,
258	.supports_lock = false,
259	.enable_conf = PWM_OUTPUT_LEFT | PWM_LP_DISABLE | PWM_ENABLE |
260		       PWM_CONTINUOUS,
261};
262
263static const struct rockchip_pwm_data pwm_data_vop = {
264	.regs = {
265		.duty = 0x08,
266		.period = 0x04,
267		.cntr = 0x0c,
268		.ctrl = 0x00,
269	},
270	.prescaler = 1,
271	.supports_polarity = true,
272	.supports_lock = false,
273	.enable_conf = PWM_OUTPUT_LEFT | PWM_LP_DISABLE | PWM_ENABLE |
274		       PWM_CONTINUOUS,
275};
276
277static const struct rockchip_pwm_data pwm_data_v3 = {
278	.regs = {
279		.duty = 0x08,
280		.period = 0x04,
281		.cntr = 0x00,
282		.ctrl = 0x0c,
283	},
284	.prescaler = 1,
285	.supports_polarity = true,
286	.supports_lock = true,
287	.enable_conf = PWM_OUTPUT_LEFT | PWM_LP_DISABLE | PWM_ENABLE |
288		       PWM_CONTINUOUS,
289};
290
291static const struct of_device_id rockchip_pwm_dt_ids[] = {
292	{ .compatible = "rockchip,rk2928-pwm", .data = &pwm_data_v1},
293	{ .compatible = "rockchip,rk3288-pwm", .data = &pwm_data_v2},
294	{ .compatible = "rockchip,vop-pwm", .data = &pwm_data_vop},
295	{ .compatible = "rockchip,rk3328-pwm", .data = &pwm_data_v3},
296	{ /* sentinel */ }
297};
298MODULE_DEVICE_TABLE(of, rockchip_pwm_dt_ids);
299
300static int rockchip_pwm_probe(struct platform_device *pdev)
301{
302	const struct of_device_id *id;
303	struct rockchip_pwm_chip *pc;
304	struct resource *r;
 
305	int ret, count;
306
307	id = of_match_device(rockchip_pwm_dt_ids, &pdev->dev);
308	if (!id)
309		return -EINVAL;
310
311	pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
312	if (!pc)
313		return -ENOMEM;
314
315	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
316	pc->base = devm_ioremap_resource(&pdev->dev, r);
317	if (IS_ERR(pc->base))
318		return PTR_ERR(pc->base);
319
320	pc->clk = devm_clk_get(&pdev->dev, "pwm");
321	if (IS_ERR(pc->clk)) {
322		pc->clk = devm_clk_get(&pdev->dev, NULL);
323		if (IS_ERR(pc->clk)) {
324			ret = PTR_ERR(pc->clk);
325			if (ret != -EPROBE_DEFER)
326				dev_err(&pdev->dev, "Can't get bus clk: %d\n",
327					ret);
328			return ret;
329		}
330	}
331
332	count = of_count_phandle_with_args(pdev->dev.of_node,
333					   "clocks", "#clock-cells");
334	if (count == 2)
335		pc->pclk = devm_clk_get(&pdev->dev, "pclk");
336	else
337		pc->pclk = pc->clk;
338
339	if (IS_ERR(pc->pclk)) {
340		ret = PTR_ERR(pc->pclk);
341		if (ret != -EPROBE_DEFER)
342			dev_err(&pdev->dev, "Can't get APB clk: %d\n", ret);
343		return ret;
344	}
345
346	ret = clk_prepare_enable(pc->clk);
347	if (ret) {
348		dev_err(&pdev->dev, "Can't prepare enable bus clk: %d\n", ret);
349		return ret;
350	}
351
352	ret = clk_prepare(pc->pclk);
353	if (ret) {
354		dev_err(&pdev->dev, "Can't prepare APB clk: %d\n", ret);
355		goto err_clk;
356	}
357
358	platform_set_drvdata(pdev, pc);
359
360	pc->data = id->data;
361	pc->chip.dev = &pdev->dev;
362	pc->chip.ops = &rockchip_pwm_ops;
363	pc->chip.base = -1;
364	pc->chip.npwm = 1;
365
366	if (pc->data->supports_polarity) {
367		pc->chip.of_xlate = of_pwm_xlate_with_flags;
368		pc->chip.of_pwm_n_cells = 3;
369	}
370
371	ret = pwmchip_add(&pc->chip);
372	if (ret < 0) {
373		clk_unprepare(pc->clk);
374		dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
375		goto err_pclk;
376	}
377
378	/* Keep the PWM clk enabled if the PWM appears to be up and running. */
379	if (!pwm_is_enabled(pc->chip.pwms))
380		clk_disable(pc->clk);
381
 
 
382	return 0;
383
384err_pclk:
385	clk_unprepare(pc->pclk);
386err_clk:
387	clk_disable_unprepare(pc->clk);
388
389	return ret;
390}
391
392static int rockchip_pwm_remove(struct platform_device *pdev)
393{
394	struct rockchip_pwm_chip *pc = platform_get_drvdata(pdev);
395
396	/*
397	 * Disable the PWM clk before unpreparing it if the PWM device is still
398	 * running. This should only happen when the last PWM user left it
399	 * enabled, or when nobody requested a PWM that was previously enabled
400	 * by the bootloader.
401	 *
402	 * FIXME: Maybe the core should disable all PWM devices in
403	 * pwmchip_remove(). In this case we'd only have to call
404	 * clk_unprepare() after pwmchip_remove().
405	 *
406	 */
407	if (pwm_is_enabled(pc->chip.pwms))
408		clk_disable(pc->clk);
409
410	clk_unprepare(pc->pclk);
411	clk_unprepare(pc->clk);
412
413	return pwmchip_remove(&pc->chip);
414}
415
416static struct platform_driver rockchip_pwm_driver = {
417	.driver = {
418		.name = "rockchip-pwm",
419		.of_match_table = rockchip_pwm_dt_ids,
420	},
421	.probe = rockchip_pwm_probe,
422	.remove = rockchip_pwm_remove,
423};
424module_platform_driver(rockchip_pwm_driver);
425
426MODULE_AUTHOR("Beniamino Galvani <b.galvani@gmail.com>");
427MODULE_DESCRIPTION("Rockchip SoC PWM driver");
428MODULE_LICENSE("GPL v2");
v5.14.15
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * PWM driver for Rockchip SoCs
  4 *
  5 * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
  6 * Copyright (C) 2014 ROCKCHIP, Inc.
 
 
 
 
  7 */
  8
  9#include <linux/clk.h>
 10#include <linux/io.h>
 11#include <linux/module.h>
 12#include <linux/of.h>
 13#include <linux/of_device.h>
 14#include <linux/platform_device.h>
 15#include <linux/pwm.h>
 16#include <linux/time.h>
 17
 18#define PWM_CTRL_TIMER_EN	(1 << 0)
 19#define PWM_CTRL_OUTPUT_EN	(1 << 3)
 20
 21#define PWM_ENABLE		(1 << 0)
 22#define PWM_CONTINUOUS		(1 << 1)
 23#define PWM_DUTY_POSITIVE	(1 << 3)
 24#define PWM_DUTY_NEGATIVE	(0 << 3)
 25#define PWM_INACTIVE_NEGATIVE	(0 << 4)
 26#define PWM_INACTIVE_POSITIVE	(1 << 4)
 27#define PWM_POLARITY_MASK	(PWM_DUTY_POSITIVE | PWM_INACTIVE_POSITIVE)
 28#define PWM_OUTPUT_LEFT		(0 << 5)
 29#define PWM_LOCK_EN		(1 << 6)
 30#define PWM_LP_DISABLE		(0 << 8)
 31
 32struct rockchip_pwm_chip {
 33	struct pwm_chip chip;
 34	struct clk *clk;
 35	struct clk *pclk;
 36	const struct rockchip_pwm_data *data;
 37	void __iomem *base;
 38};
 39
 40struct rockchip_pwm_regs {
 41	unsigned long duty;
 42	unsigned long period;
 43	unsigned long cntr;
 44	unsigned long ctrl;
 45};
 46
 47struct rockchip_pwm_data {
 48	struct rockchip_pwm_regs regs;
 49	unsigned int prescaler;
 50	bool supports_polarity;
 51	bool supports_lock;
 52	u32 enable_conf;
 53};
 54
 55static inline struct rockchip_pwm_chip *to_rockchip_pwm_chip(struct pwm_chip *c)
 56{
 57	return container_of(c, struct rockchip_pwm_chip, chip);
 58}
 59
 60static void rockchip_pwm_get_state(struct pwm_chip *chip,
 61				   struct pwm_device *pwm,
 62				   struct pwm_state *state)
 63{
 64	struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
 65	u32 enable_conf = pc->data->enable_conf;
 66	unsigned long clk_rate;
 67	u64 tmp;
 68	u32 val;
 69	int ret;
 70
 71	ret = clk_enable(pc->pclk);
 72	if (ret)
 73		return;
 74
 75	ret = clk_enable(pc->clk);
 76	if (ret)
 77		return;
 78
 79	clk_rate = clk_get_rate(pc->clk);
 80
 81	tmp = readl_relaxed(pc->base + pc->data->regs.period);
 82	tmp *= pc->data->prescaler * NSEC_PER_SEC;
 83	state->period = DIV_ROUND_CLOSEST_ULL(tmp, clk_rate);
 84
 85	tmp = readl_relaxed(pc->base + pc->data->regs.duty);
 86	tmp *= pc->data->prescaler * NSEC_PER_SEC;
 87	state->duty_cycle =  DIV_ROUND_CLOSEST_ULL(tmp, clk_rate);
 88
 89	val = readl_relaxed(pc->base + pc->data->regs.ctrl);
 90	state->enabled = (val & enable_conf) == enable_conf;
 
 
 
 
 
 91
 92	if (pc->data->supports_polarity && !(val & PWM_DUTY_POSITIVE))
 93		state->polarity = PWM_POLARITY_INVERSED;
 94	else
 95		state->polarity = PWM_POLARITY_NORMAL;
 96
 97	clk_disable(pc->clk);
 98	clk_disable(pc->pclk);
 99}
100
101static void rockchip_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
102			       const struct pwm_state *state)
103{
104	struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
105	unsigned long period, duty;
106	u64 clk_rate, div;
107	u32 ctrl;
108
109	clk_rate = clk_get_rate(pc->clk);
110
111	/*
112	 * Since period and duty cycle registers have a width of 32
113	 * bits, every possible input period can be obtained using the
114	 * default prescaler value for all practical clock rate values.
115	 */
116	div = clk_rate * state->period;
117	period = DIV_ROUND_CLOSEST_ULL(div,
118				       pc->data->prescaler * NSEC_PER_SEC);
119
120	div = clk_rate * state->duty_cycle;
121	duty = DIV_ROUND_CLOSEST_ULL(div, pc->data->prescaler * NSEC_PER_SEC);
122
123	/*
124	 * Lock the period and duty of previous configuration, then
125	 * change the duty and period, that would not be effective.
126	 */
127	ctrl = readl_relaxed(pc->base + pc->data->regs.ctrl);
128	if (pc->data->supports_lock) {
129		ctrl |= PWM_LOCK_EN;
130		writel_relaxed(ctrl, pc->base + pc->data->regs.ctrl);
131	}
132
133	writel(period, pc->base + pc->data->regs.period);
134	writel(duty, pc->base + pc->data->regs.duty);
135
136	if (pc->data->supports_polarity) {
137		ctrl &= ~PWM_POLARITY_MASK;
138		if (state->polarity == PWM_POLARITY_INVERSED)
139			ctrl |= PWM_DUTY_NEGATIVE | PWM_INACTIVE_POSITIVE;
140		else
141			ctrl |= PWM_DUTY_POSITIVE | PWM_INACTIVE_NEGATIVE;
142	}
143
144	/*
145	 * Unlock and set polarity at the same time,
146	 * the configuration of duty, period and polarity
147	 * would be effective together at next period.
148	 */
149	if (pc->data->supports_lock)
150		ctrl &= ~PWM_LOCK_EN;
151
152	writel(ctrl, pc->base + pc->data->regs.ctrl);
153}
154
155static int rockchip_pwm_enable(struct pwm_chip *chip,
156			       struct pwm_device *pwm,
157			       bool enable)
158{
159	struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
160	u32 enable_conf = pc->data->enable_conf;
161	int ret;
162	u32 val;
163
164	if (enable) {
165		ret = clk_enable(pc->clk);
166		if (ret)
167			return ret;
168	}
169
170	val = readl_relaxed(pc->base + pc->data->regs.ctrl);
171
172	if (enable)
173		val |= enable_conf;
174	else
175		val &= ~enable_conf;
176
177	writel_relaxed(val, pc->base + pc->data->regs.ctrl);
178
179	if (!enable)
180		clk_disable(pc->clk);
181
182	return 0;
183}
184
185static int rockchip_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
186			      const struct pwm_state *state)
187{
188	struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
189	struct pwm_state curstate;
190	bool enabled;
191	int ret = 0;
192
193	ret = clk_enable(pc->pclk);
194	if (ret)
195		return ret;
196
197	ret = clk_enable(pc->clk);
198	if (ret)
199		return ret;
200
201	pwm_get_state(pwm, &curstate);
202	enabled = curstate.enabled;
203
204	if (state->polarity != curstate.polarity && enabled &&
205	    !pc->data->supports_lock) {
206		ret = rockchip_pwm_enable(chip, pwm, false);
207		if (ret)
208			goto out;
209		enabled = false;
210	}
211
212	rockchip_pwm_config(chip, pwm, state);
213	if (state->enabled != enabled) {
214		ret = rockchip_pwm_enable(chip, pwm, state->enabled);
215		if (ret)
216			goto out;
217	}
218
 
 
 
 
 
 
219out:
220	clk_disable(pc->clk);
221	clk_disable(pc->pclk);
222
223	return ret;
224}
225
226static const struct pwm_ops rockchip_pwm_ops = {
227	.get_state = rockchip_pwm_get_state,
228	.apply = rockchip_pwm_apply,
229	.owner = THIS_MODULE,
230};
231
232static const struct rockchip_pwm_data pwm_data_v1 = {
233	.regs = {
234		.duty = 0x04,
235		.period = 0x08,
236		.cntr = 0x00,
237		.ctrl = 0x0c,
238	},
239	.prescaler = 2,
240	.supports_polarity = false,
241	.supports_lock = false,
242	.enable_conf = PWM_CTRL_OUTPUT_EN | PWM_CTRL_TIMER_EN,
243};
244
245static const struct rockchip_pwm_data pwm_data_v2 = {
246	.regs = {
247		.duty = 0x08,
248		.period = 0x04,
249		.cntr = 0x00,
250		.ctrl = 0x0c,
251	},
252	.prescaler = 1,
253	.supports_polarity = true,
254	.supports_lock = false,
255	.enable_conf = PWM_OUTPUT_LEFT | PWM_LP_DISABLE | PWM_ENABLE |
256		       PWM_CONTINUOUS,
257};
258
259static const struct rockchip_pwm_data pwm_data_vop = {
260	.regs = {
261		.duty = 0x08,
262		.period = 0x04,
263		.cntr = 0x0c,
264		.ctrl = 0x00,
265	},
266	.prescaler = 1,
267	.supports_polarity = true,
268	.supports_lock = false,
269	.enable_conf = PWM_OUTPUT_LEFT | PWM_LP_DISABLE | PWM_ENABLE |
270		       PWM_CONTINUOUS,
271};
272
273static const struct rockchip_pwm_data pwm_data_v3 = {
274	.regs = {
275		.duty = 0x08,
276		.period = 0x04,
277		.cntr = 0x00,
278		.ctrl = 0x0c,
279	},
280	.prescaler = 1,
281	.supports_polarity = true,
282	.supports_lock = true,
283	.enable_conf = PWM_OUTPUT_LEFT | PWM_LP_DISABLE | PWM_ENABLE |
284		       PWM_CONTINUOUS,
285};
286
287static const struct of_device_id rockchip_pwm_dt_ids[] = {
288	{ .compatible = "rockchip,rk2928-pwm", .data = &pwm_data_v1},
289	{ .compatible = "rockchip,rk3288-pwm", .data = &pwm_data_v2},
290	{ .compatible = "rockchip,vop-pwm", .data = &pwm_data_vop},
291	{ .compatible = "rockchip,rk3328-pwm", .data = &pwm_data_v3},
292	{ /* sentinel */ }
293};
294MODULE_DEVICE_TABLE(of, rockchip_pwm_dt_ids);
295
296static int rockchip_pwm_probe(struct platform_device *pdev)
297{
298	const struct of_device_id *id;
299	struct rockchip_pwm_chip *pc;
300	u32 enable_conf, ctrl;
301	bool enabled;
302	int ret, count;
303
304	id = of_match_device(rockchip_pwm_dt_ids, &pdev->dev);
305	if (!id)
306		return -EINVAL;
307
308	pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
309	if (!pc)
310		return -ENOMEM;
311
312	pc->base = devm_platform_ioremap_resource(pdev, 0);
 
313	if (IS_ERR(pc->base))
314		return PTR_ERR(pc->base);
315
316	pc->clk = devm_clk_get(&pdev->dev, "pwm");
317	if (IS_ERR(pc->clk)) {
318		pc->clk = devm_clk_get(&pdev->dev, NULL);
319		if (IS_ERR(pc->clk))
320			return dev_err_probe(&pdev->dev, PTR_ERR(pc->clk),
321					     "Can't get PWM clk\n");
 
 
 
 
322	}
323
324	count = of_count_phandle_with_args(pdev->dev.of_node,
325					   "clocks", "#clock-cells");
326	if (count == 2)
327		pc->pclk = devm_clk_get(&pdev->dev, "pclk");
328	else
329		pc->pclk = pc->clk;
330
331	if (IS_ERR(pc->pclk)) {
332		ret = PTR_ERR(pc->pclk);
333		if (ret != -EPROBE_DEFER)
334			dev_err(&pdev->dev, "Can't get APB clk: %d\n", ret);
335		return ret;
336	}
337
338	ret = clk_prepare_enable(pc->clk);
339	if (ret) {
340		dev_err(&pdev->dev, "Can't prepare enable PWM clk: %d\n", ret);
341		return ret;
342	}
343
344	ret = clk_prepare_enable(pc->pclk);
345	if (ret) {
346		dev_err(&pdev->dev, "Can't prepare enable APB clk: %d\n", ret);
347		goto err_clk;
348	}
349
350	platform_set_drvdata(pdev, pc);
351
352	pc->data = id->data;
353	pc->chip.dev = &pdev->dev;
354	pc->chip.ops = &rockchip_pwm_ops;
 
355	pc->chip.npwm = 1;
356
357	enable_conf = pc->data->enable_conf;
358	ctrl = readl_relaxed(pc->base + pc->data->regs.ctrl);
359	enabled = (ctrl & enable_conf) == enable_conf;
 
360
361	ret = pwmchip_add(&pc->chip);
362	if (ret < 0) {
 
363		dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
364		goto err_pclk;
365	}
366
367	/* Keep the PWM clk enabled if the PWM appears to be up and running. */
368	if (!enabled)
369		clk_disable(pc->clk);
370
371	clk_disable(pc->pclk);
372
373	return 0;
374
375err_pclk:
376	clk_disable_unprepare(pc->pclk);
377err_clk:
378	clk_disable_unprepare(pc->clk);
379
380	return ret;
381}
382
383static int rockchip_pwm_remove(struct platform_device *pdev)
384{
385	struct rockchip_pwm_chip *pc = platform_get_drvdata(pdev);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
386
387	clk_unprepare(pc->pclk);
388	clk_unprepare(pc->clk);
389
390	return pwmchip_remove(&pc->chip);
391}
392
393static struct platform_driver rockchip_pwm_driver = {
394	.driver = {
395		.name = "rockchip-pwm",
396		.of_match_table = rockchip_pwm_dt_ids,
397	},
398	.probe = rockchip_pwm_probe,
399	.remove = rockchip_pwm_remove,
400};
401module_platform_driver(rockchip_pwm_driver);
402
403MODULE_AUTHOR("Beniamino Galvani <b.galvani@gmail.com>");
404MODULE_DESCRIPTION("Rockchip SoC PWM driver");
405MODULE_LICENSE("GPL v2");