Loading...
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/ktime.h>
29#include <linux/pagemap.h>
30#include <drm/drmP.h>
31#include <drm/amdgpu_drm.h>
32#include "amdgpu.h"
33
34void amdgpu_gem_object_free(struct drm_gem_object *gobj)
35{
36 struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
37
38 if (robj) {
39 amdgpu_mn_unregister(robj);
40 amdgpu_bo_unref(&robj);
41 }
42}
43
44int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
45 int alignment, u32 initial_domain,
46 u64 flags, enum ttm_bo_type type,
47 struct reservation_object *resv,
48 struct drm_gem_object **obj)
49{
50 struct amdgpu_bo *bo;
51 int r;
52
53 *obj = NULL;
54 /* At least align on page size */
55 if (alignment < PAGE_SIZE) {
56 alignment = PAGE_SIZE;
57 }
58
59retry:
60 r = amdgpu_bo_create(adev, size, alignment, initial_domain,
61 flags, type, resv, &bo);
62 if (r) {
63 if (r != -ERESTARTSYS) {
64 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) {
65 flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
66 goto retry;
67 }
68
69 if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
70 initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
71 goto retry;
72 }
73 DRM_DEBUG("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
74 size, initial_domain, alignment, r);
75 }
76 return r;
77 }
78 *obj = &bo->gem_base;
79
80 return 0;
81}
82
83void amdgpu_gem_force_release(struct amdgpu_device *adev)
84{
85 struct drm_device *ddev = adev->ddev;
86 struct drm_file *file;
87
88 mutex_lock(&ddev->filelist_mutex);
89
90 list_for_each_entry(file, &ddev->filelist, lhead) {
91 struct drm_gem_object *gobj;
92 int handle;
93
94 WARN_ONCE(1, "Still active user space clients!\n");
95 spin_lock(&file->table_lock);
96 idr_for_each_entry(&file->object_idr, gobj, handle) {
97 WARN_ONCE(1, "And also active allocations!\n");
98 drm_gem_object_put_unlocked(gobj);
99 }
100 idr_destroy(&file->object_idr);
101 spin_unlock(&file->table_lock);
102 }
103
104 mutex_unlock(&ddev->filelist_mutex);
105}
106
107/*
108 * Call from drm_gem_handle_create which appear in both new and open ioctl
109 * case.
110 */
111int amdgpu_gem_object_open(struct drm_gem_object *obj,
112 struct drm_file *file_priv)
113{
114 struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
115 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
116 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
117 struct amdgpu_vm *vm = &fpriv->vm;
118 struct amdgpu_bo_va *bo_va;
119 struct mm_struct *mm;
120 int r;
121
122 mm = amdgpu_ttm_tt_get_usermm(abo->tbo.ttm);
123 if (mm && mm != current->mm)
124 return -EPERM;
125
126 if (abo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID &&
127 abo->tbo.resv != vm->root.base.bo->tbo.resv)
128 return -EPERM;
129
130 r = amdgpu_bo_reserve(abo, false);
131 if (r)
132 return r;
133
134 bo_va = amdgpu_vm_bo_find(vm, abo);
135 if (!bo_va) {
136 bo_va = amdgpu_vm_bo_add(adev, vm, abo);
137 } else {
138 ++bo_va->ref_count;
139 }
140 amdgpu_bo_unreserve(abo);
141 return 0;
142}
143
144void amdgpu_gem_object_close(struct drm_gem_object *obj,
145 struct drm_file *file_priv)
146{
147 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
148 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
149 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
150 struct amdgpu_vm *vm = &fpriv->vm;
151
152 struct amdgpu_bo_list_entry vm_pd;
153 struct list_head list, duplicates;
154 struct ttm_validate_buffer tv;
155 struct ww_acquire_ctx ticket;
156 struct amdgpu_bo_va *bo_va;
157 int r;
158
159 INIT_LIST_HEAD(&list);
160 INIT_LIST_HEAD(&duplicates);
161
162 tv.bo = &bo->tbo;
163 tv.shared = true;
164 list_add(&tv.head, &list);
165
166 amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
167
168 r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates);
169 if (r) {
170 dev_err(adev->dev, "leaking bo va because "
171 "we fail to reserve bo (%d)\n", r);
172 return;
173 }
174 bo_va = amdgpu_vm_bo_find(vm, bo);
175 if (bo_va && --bo_va->ref_count == 0) {
176 amdgpu_vm_bo_rmv(adev, bo_va);
177
178 if (amdgpu_vm_ready(vm)) {
179 struct dma_fence *fence = NULL;
180
181 r = amdgpu_vm_clear_freed(adev, vm, &fence);
182 if (unlikely(r)) {
183 dev_err(adev->dev, "failed to clear page "
184 "tables on GEM object close (%d)\n", r);
185 }
186
187 if (fence) {
188 amdgpu_bo_fence(bo, fence, true);
189 dma_fence_put(fence);
190 }
191 }
192 }
193 ttm_eu_backoff_reservation(&ticket, &list);
194}
195
196/*
197 * GEM ioctls.
198 */
199int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
200 struct drm_file *filp)
201{
202 struct amdgpu_device *adev = dev->dev_private;
203 struct amdgpu_fpriv *fpriv = filp->driver_priv;
204 struct amdgpu_vm *vm = &fpriv->vm;
205 union drm_amdgpu_gem_create *args = data;
206 uint64_t flags = args->in.domain_flags;
207 uint64_t size = args->in.bo_size;
208 struct reservation_object *resv = NULL;
209 struct drm_gem_object *gobj;
210 uint32_t handle;
211 int r;
212
213 /* reject invalid gem flags */
214 if (flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
215 AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
216 AMDGPU_GEM_CREATE_CPU_GTT_USWC |
217 AMDGPU_GEM_CREATE_VRAM_CLEARED |
218 AMDGPU_GEM_CREATE_VM_ALWAYS_VALID |
219 AMDGPU_GEM_CREATE_EXPLICIT_SYNC))
220
221 return -EINVAL;
222
223 /* reject invalid gem domains */
224 if (args->in.domains & ~(AMDGPU_GEM_DOMAIN_CPU |
225 AMDGPU_GEM_DOMAIN_GTT |
226 AMDGPU_GEM_DOMAIN_VRAM |
227 AMDGPU_GEM_DOMAIN_GDS |
228 AMDGPU_GEM_DOMAIN_GWS |
229 AMDGPU_GEM_DOMAIN_OA))
230 return -EINVAL;
231
232 /* create a gem object to contain this object in */
233 if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
234 AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
235 flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
236 if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
237 size = size << AMDGPU_GDS_SHIFT;
238 else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
239 size = size << AMDGPU_GWS_SHIFT;
240 else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
241 size = size << AMDGPU_OA_SHIFT;
242 else
243 return -EINVAL;
244 }
245 size = roundup(size, PAGE_SIZE);
246
247 if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
248 r = amdgpu_bo_reserve(vm->root.base.bo, false);
249 if (r)
250 return r;
251
252 resv = vm->root.base.bo->tbo.resv;
253 }
254
255 r = amdgpu_gem_object_create(adev, size, args->in.alignment,
256 (u32)(0xffffffff & args->in.domains),
257 flags, false, resv, &gobj);
258 if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
259 if (!r) {
260 struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
261
262 abo->parent = amdgpu_bo_ref(vm->root.base.bo);
263 }
264 amdgpu_bo_unreserve(vm->root.base.bo);
265 }
266 if (r)
267 return r;
268
269 r = drm_gem_handle_create(filp, gobj, &handle);
270 /* drop reference from allocate - handle holds it now */
271 drm_gem_object_put_unlocked(gobj);
272 if (r)
273 return r;
274
275 memset(args, 0, sizeof(*args));
276 args->out.handle = handle;
277 return 0;
278}
279
280int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
281 struct drm_file *filp)
282{
283 struct ttm_operation_ctx ctx = { true, false };
284 struct amdgpu_device *adev = dev->dev_private;
285 struct drm_amdgpu_gem_userptr *args = data;
286 struct drm_gem_object *gobj;
287 struct amdgpu_bo *bo;
288 uint32_t handle;
289 int r;
290
291 if (offset_in_page(args->addr | args->size))
292 return -EINVAL;
293
294 /* reject unknown flag values */
295 if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
296 AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
297 AMDGPU_GEM_USERPTR_REGISTER))
298 return -EINVAL;
299
300 if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
301 !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
302
303 /* if we want to write to it we must install a MMU notifier */
304 return -EACCES;
305 }
306
307 /* create a gem object to contain this object in */
308 r = amdgpu_gem_object_create(adev, args->size, 0, AMDGPU_GEM_DOMAIN_CPU,
309 0, 0, NULL, &gobj);
310 if (r)
311 return r;
312
313 bo = gem_to_amdgpu_bo(gobj);
314 bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
315 bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
316 r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
317 if (r)
318 goto release_object;
319
320 if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
321 r = amdgpu_mn_register(bo, args->addr);
322 if (r)
323 goto release_object;
324 }
325
326 if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
327 r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
328 bo->tbo.ttm->pages);
329 if (r)
330 goto release_object;
331
332 r = amdgpu_bo_reserve(bo, true);
333 if (r)
334 goto free_pages;
335
336 amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
337 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
338 amdgpu_bo_unreserve(bo);
339 if (r)
340 goto free_pages;
341 }
342
343 r = drm_gem_handle_create(filp, gobj, &handle);
344 /* drop reference from allocate - handle holds it now */
345 drm_gem_object_put_unlocked(gobj);
346 if (r)
347 return r;
348
349 args->handle = handle;
350 return 0;
351
352free_pages:
353 release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages);
354
355release_object:
356 drm_gem_object_put_unlocked(gobj);
357
358 return r;
359}
360
361int amdgpu_mode_dumb_mmap(struct drm_file *filp,
362 struct drm_device *dev,
363 uint32_t handle, uint64_t *offset_p)
364{
365 struct drm_gem_object *gobj;
366 struct amdgpu_bo *robj;
367
368 gobj = drm_gem_object_lookup(filp, handle);
369 if (gobj == NULL) {
370 return -ENOENT;
371 }
372 robj = gem_to_amdgpu_bo(gobj);
373 if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
374 (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
375 drm_gem_object_put_unlocked(gobj);
376 return -EPERM;
377 }
378 *offset_p = amdgpu_bo_mmap_offset(robj);
379 drm_gem_object_put_unlocked(gobj);
380 return 0;
381}
382
383int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
384 struct drm_file *filp)
385{
386 union drm_amdgpu_gem_mmap *args = data;
387 uint32_t handle = args->in.handle;
388 memset(args, 0, sizeof(*args));
389 return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
390}
391
392/**
393 * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
394 *
395 * @timeout_ns: timeout in ns
396 *
397 * Calculate the timeout in jiffies from an absolute timeout in ns.
398 */
399unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
400{
401 unsigned long timeout_jiffies;
402 ktime_t timeout;
403
404 /* clamp timeout if it's to large */
405 if (((int64_t)timeout_ns) < 0)
406 return MAX_SCHEDULE_TIMEOUT;
407
408 timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
409 if (ktime_to_ns(timeout) < 0)
410 return 0;
411
412 timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
413 /* clamp timeout to avoid unsigned-> signed overflow */
414 if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
415 return MAX_SCHEDULE_TIMEOUT - 1;
416
417 return timeout_jiffies;
418}
419
420int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
421 struct drm_file *filp)
422{
423 union drm_amdgpu_gem_wait_idle *args = data;
424 struct drm_gem_object *gobj;
425 struct amdgpu_bo *robj;
426 uint32_t handle = args->in.handle;
427 unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
428 int r = 0;
429 long ret;
430
431 gobj = drm_gem_object_lookup(filp, handle);
432 if (gobj == NULL) {
433 return -ENOENT;
434 }
435 robj = gem_to_amdgpu_bo(gobj);
436 ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
437 timeout);
438
439 /* ret == 0 means not signaled,
440 * ret > 0 means signaled
441 * ret < 0 means interrupted before timeout
442 */
443 if (ret >= 0) {
444 memset(args, 0, sizeof(*args));
445 args->out.status = (ret == 0);
446 } else
447 r = ret;
448
449 drm_gem_object_put_unlocked(gobj);
450 return r;
451}
452
453int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
454 struct drm_file *filp)
455{
456 struct drm_amdgpu_gem_metadata *args = data;
457 struct drm_gem_object *gobj;
458 struct amdgpu_bo *robj;
459 int r = -1;
460
461 DRM_DEBUG("%d \n", args->handle);
462 gobj = drm_gem_object_lookup(filp, args->handle);
463 if (gobj == NULL)
464 return -ENOENT;
465 robj = gem_to_amdgpu_bo(gobj);
466
467 r = amdgpu_bo_reserve(robj, false);
468 if (unlikely(r != 0))
469 goto out;
470
471 if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
472 amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
473 r = amdgpu_bo_get_metadata(robj, args->data.data,
474 sizeof(args->data.data),
475 &args->data.data_size_bytes,
476 &args->data.flags);
477 } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
478 if (args->data.data_size_bytes > sizeof(args->data.data)) {
479 r = -EINVAL;
480 goto unreserve;
481 }
482 r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
483 if (!r)
484 r = amdgpu_bo_set_metadata(robj, args->data.data,
485 args->data.data_size_bytes,
486 args->data.flags);
487 }
488
489unreserve:
490 amdgpu_bo_unreserve(robj);
491out:
492 drm_gem_object_put_unlocked(gobj);
493 return r;
494}
495
496/**
497 * amdgpu_gem_va_update_vm -update the bo_va in its VM
498 *
499 * @adev: amdgpu_device pointer
500 * @vm: vm to update
501 * @bo_va: bo_va to update
502 * @list: validation list
503 * @operation: map, unmap or clear
504 *
505 * Update the bo_va directly after setting its address. Errors are not
506 * vital here, so they are not reported back to userspace.
507 */
508static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
509 struct amdgpu_vm *vm,
510 struct amdgpu_bo_va *bo_va,
511 struct list_head *list,
512 uint32_t operation)
513{
514 int r;
515
516 if (!amdgpu_vm_ready(vm))
517 return;
518
519 r = amdgpu_vm_clear_freed(adev, vm, NULL);
520 if (r)
521 goto error;
522
523 if (operation == AMDGPU_VA_OP_MAP ||
524 operation == AMDGPU_VA_OP_REPLACE) {
525 r = amdgpu_vm_bo_update(adev, bo_va, false);
526 if (r)
527 goto error;
528 }
529
530 r = amdgpu_vm_update_directories(adev, vm);
531
532error:
533 if (r && r != -ERESTARTSYS)
534 DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
535}
536
537int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
538 struct drm_file *filp)
539{
540 const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
541 AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
542 AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK;
543 const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
544 AMDGPU_VM_PAGE_PRT;
545
546 struct drm_amdgpu_gem_va *args = data;
547 struct drm_gem_object *gobj;
548 struct amdgpu_device *adev = dev->dev_private;
549 struct amdgpu_fpriv *fpriv = filp->driver_priv;
550 struct amdgpu_bo *abo;
551 struct amdgpu_bo_va *bo_va;
552 struct amdgpu_bo_list_entry vm_pd;
553 struct ttm_validate_buffer tv;
554 struct ww_acquire_ctx ticket;
555 struct list_head list, duplicates;
556 uint64_t va_flags;
557 int r = 0;
558
559 if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
560 dev_dbg(&dev->pdev->dev,
561 "va_address 0x%LX is in reserved area 0x%LX\n",
562 args->va_address, AMDGPU_VA_RESERVED_SIZE);
563 return -EINVAL;
564 }
565
566 if (args->va_address >= AMDGPU_VA_HOLE_START &&
567 args->va_address < AMDGPU_VA_HOLE_END) {
568 dev_dbg(&dev->pdev->dev,
569 "va_address 0x%LX is in VA hole 0x%LX-0x%LX\n",
570 args->va_address, AMDGPU_VA_HOLE_START,
571 AMDGPU_VA_HOLE_END);
572 return -EINVAL;
573 }
574
575 args->va_address &= AMDGPU_VA_HOLE_MASK;
576
577 if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
578 dev_dbg(&dev->pdev->dev, "invalid flags combination 0x%08X\n",
579 args->flags);
580 return -EINVAL;
581 }
582
583 switch (args->operation) {
584 case AMDGPU_VA_OP_MAP:
585 case AMDGPU_VA_OP_UNMAP:
586 case AMDGPU_VA_OP_CLEAR:
587 case AMDGPU_VA_OP_REPLACE:
588 break;
589 default:
590 dev_dbg(&dev->pdev->dev, "unsupported operation %d\n",
591 args->operation);
592 return -EINVAL;
593 }
594
595 INIT_LIST_HEAD(&list);
596 INIT_LIST_HEAD(&duplicates);
597 if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
598 !(args->flags & AMDGPU_VM_PAGE_PRT)) {
599 gobj = drm_gem_object_lookup(filp, args->handle);
600 if (gobj == NULL)
601 return -ENOENT;
602 abo = gem_to_amdgpu_bo(gobj);
603 tv.bo = &abo->tbo;
604 tv.shared = false;
605 list_add(&tv.head, &list);
606 } else {
607 gobj = NULL;
608 abo = NULL;
609 }
610
611 amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
612
613 r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
614 if (r)
615 goto error_unref;
616
617 if (abo) {
618 bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
619 if (!bo_va) {
620 r = -ENOENT;
621 goto error_backoff;
622 }
623 } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
624 bo_va = fpriv->prt_va;
625 } else {
626 bo_va = NULL;
627 }
628
629 switch (args->operation) {
630 case AMDGPU_VA_OP_MAP:
631 r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
632 args->map_size);
633 if (r)
634 goto error_backoff;
635
636 va_flags = amdgpu_gmc_get_pte_flags(adev, args->flags);
637 r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
638 args->offset_in_bo, args->map_size,
639 va_flags);
640 break;
641 case AMDGPU_VA_OP_UNMAP:
642 r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
643 break;
644
645 case AMDGPU_VA_OP_CLEAR:
646 r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
647 args->va_address,
648 args->map_size);
649 break;
650 case AMDGPU_VA_OP_REPLACE:
651 r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
652 args->map_size);
653 if (r)
654 goto error_backoff;
655
656 va_flags = amdgpu_gmc_get_pte_flags(adev, args->flags);
657 r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
658 args->offset_in_bo, args->map_size,
659 va_flags);
660 break;
661 default:
662 break;
663 }
664 if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
665 amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, &list,
666 args->operation);
667
668error_backoff:
669 ttm_eu_backoff_reservation(&ticket, &list);
670
671error_unref:
672 drm_gem_object_put_unlocked(gobj);
673 return r;
674}
675
676int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
677 struct drm_file *filp)
678{
679 struct amdgpu_device *adev = dev->dev_private;
680 struct drm_amdgpu_gem_op *args = data;
681 struct drm_gem_object *gobj;
682 struct amdgpu_bo *robj;
683 int r;
684
685 gobj = drm_gem_object_lookup(filp, args->handle);
686 if (gobj == NULL) {
687 return -ENOENT;
688 }
689 robj = gem_to_amdgpu_bo(gobj);
690
691 r = amdgpu_bo_reserve(robj, false);
692 if (unlikely(r))
693 goto out;
694
695 switch (args->op) {
696 case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
697 struct drm_amdgpu_gem_create_in info;
698 void __user *out = u64_to_user_ptr(args->value);
699
700 info.bo_size = robj->gem_base.size;
701 info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
702 info.domains = robj->preferred_domains;
703 info.domain_flags = robj->flags;
704 amdgpu_bo_unreserve(robj);
705 if (copy_to_user(out, &info, sizeof(info)))
706 r = -EFAULT;
707 break;
708 }
709 case AMDGPU_GEM_OP_SET_PLACEMENT:
710 if (robj->prime_shared_count && (args->value & AMDGPU_GEM_DOMAIN_VRAM)) {
711 r = -EINVAL;
712 amdgpu_bo_unreserve(robj);
713 break;
714 }
715 if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
716 r = -EPERM;
717 amdgpu_bo_unreserve(robj);
718 break;
719 }
720 robj->preferred_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
721 AMDGPU_GEM_DOMAIN_GTT |
722 AMDGPU_GEM_DOMAIN_CPU);
723 robj->allowed_domains = robj->preferred_domains;
724 if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
725 robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
726
727 if (robj->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
728 amdgpu_vm_bo_invalidate(adev, robj, true);
729
730 amdgpu_bo_unreserve(robj);
731 break;
732 default:
733 amdgpu_bo_unreserve(robj);
734 r = -EINVAL;
735 }
736
737out:
738 drm_gem_object_put_unlocked(gobj);
739 return r;
740}
741
742int amdgpu_mode_dumb_create(struct drm_file *file_priv,
743 struct drm_device *dev,
744 struct drm_mode_create_dumb *args)
745{
746 struct amdgpu_device *adev = dev->dev_private;
747 struct drm_gem_object *gobj;
748 uint32_t handle;
749 int r;
750
751 args->pitch = amdgpu_align_pitch(adev, args->width,
752 DIV_ROUND_UP(args->bpp, 8), 0);
753 args->size = (u64)args->pitch * args->height;
754 args->size = ALIGN(args->size, PAGE_SIZE);
755
756 r = amdgpu_gem_object_create(adev, args->size, 0,
757 AMDGPU_GEM_DOMAIN_VRAM,
758 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
759 false, NULL, &gobj);
760 if (r)
761 return -ENOMEM;
762
763 r = drm_gem_handle_create(file_priv, gobj, &handle);
764 /* drop reference from allocate - handle holds it now */
765 drm_gem_object_put_unlocked(gobj);
766 if (r) {
767 return r;
768 }
769 args->handle = handle;
770 return 0;
771}
772
773#if defined(CONFIG_DEBUG_FS)
774static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
775{
776 struct drm_gem_object *gobj = ptr;
777 struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
778 struct seq_file *m = data;
779
780 unsigned domain;
781 const char *placement;
782 unsigned pin_count;
783 uint64_t offset;
784
785 domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
786 switch (domain) {
787 case AMDGPU_GEM_DOMAIN_VRAM:
788 placement = "VRAM";
789 break;
790 case AMDGPU_GEM_DOMAIN_GTT:
791 placement = " GTT";
792 break;
793 case AMDGPU_GEM_DOMAIN_CPU:
794 default:
795 placement = " CPU";
796 break;
797 }
798 seq_printf(m, "\t0x%08x: %12ld byte %s",
799 id, amdgpu_bo_size(bo), placement);
800
801 offset = READ_ONCE(bo->tbo.mem.start);
802 if (offset != AMDGPU_BO_INVALID_OFFSET)
803 seq_printf(m, " @ 0x%010Lx", offset);
804
805 pin_count = READ_ONCE(bo->pin_count);
806 if (pin_count)
807 seq_printf(m, " pin count %d", pin_count);
808 seq_printf(m, "\n");
809
810 return 0;
811}
812
813static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
814{
815 struct drm_info_node *node = (struct drm_info_node *)m->private;
816 struct drm_device *dev = node->minor->dev;
817 struct drm_file *file;
818 int r;
819
820 r = mutex_lock_interruptible(&dev->filelist_mutex);
821 if (r)
822 return r;
823
824 list_for_each_entry(file, &dev->filelist, lhead) {
825 struct task_struct *task;
826
827 /*
828 * Although we have a valid reference on file->pid, that does
829 * not guarantee that the task_struct who called get_pid() is
830 * still alive (e.g. get_pid(current) => fork() => exit()).
831 * Therefore, we need to protect this ->comm access using RCU.
832 */
833 rcu_read_lock();
834 task = pid_task(file->pid, PIDTYPE_PID);
835 seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
836 task ? task->comm : "<unknown>");
837 rcu_read_unlock();
838
839 spin_lock(&file->table_lock);
840 idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
841 spin_unlock(&file->table_lock);
842 }
843
844 mutex_unlock(&dev->filelist_mutex);
845 return 0;
846}
847
848static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
849 {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
850};
851#endif
852
853int amdgpu_debugfs_gem_init(struct amdgpu_device *adev)
854{
855#if defined(CONFIG_DEBUG_FS)
856 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
857#endif
858 return 0;
859}
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/ktime.h>
29#include <linux/module.h>
30#include <linux/pagemap.h>
31#include <linux/pci.h>
32#include <linux/dma-buf.h>
33
34#include <drm/amdgpu_drm.h>
35#include <drm/drm_drv.h>
36#include <drm/drm_gem_ttm_helper.h>
37
38#include "amdgpu.h"
39#include "amdgpu_display.h"
40#include "amdgpu_dma_buf.h"
41#include "amdgpu_xgmi.h"
42
43static const struct drm_gem_object_funcs amdgpu_gem_object_funcs;
44
45static vm_fault_t amdgpu_gem_fault(struct vm_fault *vmf)
46{
47 struct ttm_buffer_object *bo = vmf->vma->vm_private_data;
48 struct drm_device *ddev = bo->base.dev;
49 vm_fault_t ret;
50 int idx;
51
52 ret = ttm_bo_vm_reserve(bo, vmf);
53 if (ret)
54 return ret;
55
56 if (drm_dev_enter(ddev, &idx)) {
57 ret = amdgpu_bo_fault_reserve_notify(bo);
58 if (ret) {
59 drm_dev_exit(idx);
60 goto unlock;
61 }
62
63 ret = ttm_bo_vm_fault_reserved(vmf, vmf->vma->vm_page_prot,
64 TTM_BO_VM_NUM_PREFAULT, 1);
65
66 drm_dev_exit(idx);
67 } else {
68 ret = ttm_bo_vm_dummy_page(vmf, vmf->vma->vm_page_prot);
69 }
70 if (ret == VM_FAULT_RETRY && !(vmf->flags & FAULT_FLAG_RETRY_NOWAIT))
71 return ret;
72
73unlock:
74 dma_resv_unlock(bo->base.resv);
75 return ret;
76}
77
78static const struct vm_operations_struct amdgpu_gem_vm_ops = {
79 .fault = amdgpu_gem_fault,
80 .open = ttm_bo_vm_open,
81 .close = ttm_bo_vm_close,
82 .access = ttm_bo_vm_access
83};
84
85static void amdgpu_gem_object_free(struct drm_gem_object *gobj)
86{
87 struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
88
89 if (robj) {
90 amdgpu_mn_unregister(robj);
91 amdgpu_bo_unref(&robj);
92 }
93}
94
95int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
96 int alignment, u32 initial_domain,
97 u64 flags, enum ttm_bo_type type,
98 struct dma_resv *resv,
99 struct drm_gem_object **obj)
100{
101 struct amdgpu_bo *bo;
102 struct amdgpu_bo_user *ubo;
103 struct amdgpu_bo_param bp;
104 int r;
105
106 memset(&bp, 0, sizeof(bp));
107 *obj = NULL;
108
109 bp.size = size;
110 bp.byte_align = alignment;
111 bp.type = type;
112 bp.resv = resv;
113 bp.preferred_domain = initial_domain;
114 bp.flags = flags;
115 bp.domain = initial_domain;
116 bp.bo_ptr_size = sizeof(struct amdgpu_bo);
117
118 r = amdgpu_bo_create_user(adev, &bp, &ubo);
119 if (r)
120 return r;
121
122 bo = &ubo->bo;
123 *obj = &bo->tbo.base;
124 (*obj)->funcs = &amdgpu_gem_object_funcs;
125
126 return 0;
127}
128
129void amdgpu_gem_force_release(struct amdgpu_device *adev)
130{
131 struct drm_device *ddev = adev_to_drm(adev);
132 struct drm_file *file;
133
134 mutex_lock(&ddev->filelist_mutex);
135
136 list_for_each_entry(file, &ddev->filelist, lhead) {
137 struct drm_gem_object *gobj;
138 int handle;
139
140 WARN_ONCE(1, "Still active user space clients!\n");
141 spin_lock(&file->table_lock);
142 idr_for_each_entry(&file->object_idr, gobj, handle) {
143 WARN_ONCE(1, "And also active allocations!\n");
144 drm_gem_object_put(gobj);
145 }
146 idr_destroy(&file->object_idr);
147 spin_unlock(&file->table_lock);
148 }
149
150 mutex_unlock(&ddev->filelist_mutex);
151}
152
153/*
154 * Call from drm_gem_handle_create which appear in both new and open ioctl
155 * case.
156 */
157static int amdgpu_gem_object_open(struct drm_gem_object *obj,
158 struct drm_file *file_priv)
159{
160 struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
161 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
162 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
163 struct amdgpu_vm *vm = &fpriv->vm;
164 struct amdgpu_bo_va *bo_va;
165 struct mm_struct *mm;
166 int r;
167
168 mm = amdgpu_ttm_tt_get_usermm(abo->tbo.ttm);
169 if (mm && mm != current->mm)
170 return -EPERM;
171
172 if (abo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID &&
173 abo->tbo.base.resv != vm->root.bo->tbo.base.resv)
174 return -EPERM;
175
176 r = amdgpu_bo_reserve(abo, false);
177 if (r)
178 return r;
179
180 bo_va = amdgpu_vm_bo_find(vm, abo);
181 if (!bo_va) {
182 bo_va = amdgpu_vm_bo_add(adev, vm, abo);
183 } else {
184 ++bo_va->ref_count;
185 }
186 amdgpu_bo_unreserve(abo);
187 return 0;
188}
189
190static void amdgpu_gem_object_close(struct drm_gem_object *obj,
191 struct drm_file *file_priv)
192{
193 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
194 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
195 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
196 struct amdgpu_vm *vm = &fpriv->vm;
197
198 struct amdgpu_bo_list_entry vm_pd;
199 struct list_head list, duplicates;
200 struct dma_fence *fence = NULL;
201 struct ttm_validate_buffer tv;
202 struct ww_acquire_ctx ticket;
203 struct amdgpu_bo_va *bo_va;
204 long r;
205
206 INIT_LIST_HEAD(&list);
207 INIT_LIST_HEAD(&duplicates);
208
209 tv.bo = &bo->tbo;
210 tv.num_shared = 2;
211 list_add(&tv.head, &list);
212
213 amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
214
215 r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates);
216 if (r) {
217 dev_err(adev->dev, "leaking bo va because "
218 "we fail to reserve bo (%ld)\n", r);
219 return;
220 }
221 bo_va = amdgpu_vm_bo_find(vm, bo);
222 if (!bo_va || --bo_va->ref_count)
223 goto out_unlock;
224
225 amdgpu_vm_bo_rmv(adev, bo_va);
226 if (!amdgpu_vm_ready(vm))
227 goto out_unlock;
228
229 fence = dma_resv_excl_fence(bo->tbo.base.resv);
230 if (fence) {
231 amdgpu_bo_fence(bo, fence, true);
232 fence = NULL;
233 }
234
235 r = amdgpu_vm_clear_freed(adev, vm, &fence);
236 if (r || !fence)
237 goto out_unlock;
238
239 amdgpu_bo_fence(bo, fence, true);
240 dma_fence_put(fence);
241
242out_unlock:
243 if (unlikely(r < 0))
244 dev_err(adev->dev, "failed to clear page "
245 "tables on GEM object close (%ld)\n", r);
246 ttm_eu_backoff_reservation(&ticket, &list);
247}
248
249static int amdgpu_gem_object_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma)
250{
251 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
252
253 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
254 return -EPERM;
255 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
256 return -EPERM;
257
258 /* Workaround for Thunk bug creating PROT_NONE,MAP_PRIVATE mappings
259 * for debugger access to invisible VRAM. Should have used MAP_SHARED
260 * instead. Clearing VM_MAYWRITE prevents the mapping from ever
261 * becoming writable and makes is_cow_mapping(vm_flags) false.
262 */
263 if (is_cow_mapping(vma->vm_flags) &&
264 !(vma->vm_flags & (VM_READ | VM_WRITE | VM_EXEC)))
265 vma->vm_flags &= ~VM_MAYWRITE;
266
267 return drm_gem_ttm_mmap(obj, vma);
268}
269
270static const struct drm_gem_object_funcs amdgpu_gem_object_funcs = {
271 .free = amdgpu_gem_object_free,
272 .open = amdgpu_gem_object_open,
273 .close = amdgpu_gem_object_close,
274 .export = amdgpu_gem_prime_export,
275 .vmap = drm_gem_ttm_vmap,
276 .vunmap = drm_gem_ttm_vunmap,
277 .mmap = amdgpu_gem_object_mmap,
278 .vm_ops = &amdgpu_gem_vm_ops,
279};
280
281/*
282 * GEM ioctls.
283 */
284int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
285 struct drm_file *filp)
286{
287 struct amdgpu_device *adev = drm_to_adev(dev);
288 struct amdgpu_fpriv *fpriv = filp->driver_priv;
289 struct amdgpu_vm *vm = &fpriv->vm;
290 union drm_amdgpu_gem_create *args = data;
291 uint64_t flags = args->in.domain_flags;
292 uint64_t size = args->in.bo_size;
293 struct dma_resv *resv = NULL;
294 struct drm_gem_object *gobj;
295 uint32_t handle, initial_domain;
296 int r;
297
298 /* reject invalid gem flags */
299 if (flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
300 AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
301 AMDGPU_GEM_CREATE_CPU_GTT_USWC |
302 AMDGPU_GEM_CREATE_VRAM_CLEARED |
303 AMDGPU_GEM_CREATE_VM_ALWAYS_VALID |
304 AMDGPU_GEM_CREATE_EXPLICIT_SYNC |
305 AMDGPU_GEM_CREATE_ENCRYPTED))
306
307 return -EINVAL;
308
309 /* reject invalid gem domains */
310 if (args->in.domains & ~AMDGPU_GEM_DOMAIN_MASK)
311 return -EINVAL;
312
313 if (!amdgpu_is_tmz(adev) && (flags & AMDGPU_GEM_CREATE_ENCRYPTED)) {
314 DRM_NOTE_ONCE("Cannot allocate secure buffer since TMZ is disabled\n");
315 return -EINVAL;
316 }
317
318 /* create a gem object to contain this object in */
319 if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
320 AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
321 if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
322 /* if gds bo is created from user space, it must be
323 * passed to bo list
324 */
325 DRM_ERROR("GDS bo cannot be per-vm-bo\n");
326 return -EINVAL;
327 }
328 flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
329 }
330
331 if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
332 r = amdgpu_bo_reserve(vm->root.bo, false);
333 if (r)
334 return r;
335
336 resv = vm->root.bo->tbo.base.resv;
337 }
338
339 initial_domain = (u32)(0xffffffff & args->in.domains);
340retry:
341 r = amdgpu_gem_object_create(adev, size, args->in.alignment,
342 initial_domain,
343 flags, ttm_bo_type_device, resv, &gobj);
344 if (r && r != -ERESTARTSYS) {
345 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) {
346 flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
347 goto retry;
348 }
349
350 if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
351 initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
352 goto retry;
353 }
354 DRM_DEBUG("Failed to allocate GEM object (%llu, %d, %llu, %d)\n",
355 size, initial_domain, args->in.alignment, r);
356 }
357
358 if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
359 if (!r) {
360 struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
361
362 abo->parent = amdgpu_bo_ref(vm->root.bo);
363 }
364 amdgpu_bo_unreserve(vm->root.bo);
365 }
366 if (r)
367 return r;
368
369 r = drm_gem_handle_create(filp, gobj, &handle);
370 /* drop reference from allocate - handle holds it now */
371 drm_gem_object_put(gobj);
372 if (r)
373 return r;
374
375 memset(args, 0, sizeof(*args));
376 args->out.handle = handle;
377 return 0;
378}
379
380int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
381 struct drm_file *filp)
382{
383 struct ttm_operation_ctx ctx = { true, false };
384 struct amdgpu_device *adev = drm_to_adev(dev);
385 struct drm_amdgpu_gem_userptr *args = data;
386 struct drm_gem_object *gobj;
387 struct amdgpu_bo *bo;
388 uint32_t handle;
389 int r;
390
391 args->addr = untagged_addr(args->addr);
392
393 if (offset_in_page(args->addr | args->size))
394 return -EINVAL;
395
396 /* reject unknown flag values */
397 if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
398 AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
399 AMDGPU_GEM_USERPTR_REGISTER))
400 return -EINVAL;
401
402 if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
403 !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
404
405 /* if we want to write to it we must install a MMU notifier */
406 return -EACCES;
407 }
408
409 /* create a gem object to contain this object in */
410 r = amdgpu_gem_object_create(adev, args->size, 0, AMDGPU_GEM_DOMAIN_CPU,
411 0, ttm_bo_type_device, NULL, &gobj);
412 if (r)
413 return r;
414
415 bo = gem_to_amdgpu_bo(gobj);
416 bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
417 bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
418 r = amdgpu_ttm_tt_set_userptr(&bo->tbo, args->addr, args->flags);
419 if (r)
420 goto release_object;
421
422 if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
423 r = amdgpu_mn_register(bo, args->addr);
424 if (r)
425 goto release_object;
426 }
427
428 if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
429 r = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages);
430 if (r)
431 goto release_object;
432
433 r = amdgpu_bo_reserve(bo, true);
434 if (r)
435 goto user_pages_done;
436
437 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
438 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
439 amdgpu_bo_unreserve(bo);
440 if (r)
441 goto user_pages_done;
442 }
443
444 r = drm_gem_handle_create(filp, gobj, &handle);
445 if (r)
446 goto user_pages_done;
447
448 args->handle = handle;
449
450user_pages_done:
451 if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE)
452 amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm);
453
454release_object:
455 drm_gem_object_put(gobj);
456
457 return r;
458}
459
460int amdgpu_mode_dumb_mmap(struct drm_file *filp,
461 struct drm_device *dev,
462 uint32_t handle, uint64_t *offset_p)
463{
464 struct drm_gem_object *gobj;
465 struct amdgpu_bo *robj;
466
467 gobj = drm_gem_object_lookup(filp, handle);
468 if (gobj == NULL) {
469 return -ENOENT;
470 }
471 robj = gem_to_amdgpu_bo(gobj);
472 if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
473 (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
474 drm_gem_object_put(gobj);
475 return -EPERM;
476 }
477 *offset_p = amdgpu_bo_mmap_offset(robj);
478 drm_gem_object_put(gobj);
479 return 0;
480}
481
482int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
483 struct drm_file *filp)
484{
485 union drm_amdgpu_gem_mmap *args = data;
486 uint32_t handle = args->in.handle;
487 memset(args, 0, sizeof(*args));
488 return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
489}
490
491/**
492 * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
493 *
494 * @timeout_ns: timeout in ns
495 *
496 * Calculate the timeout in jiffies from an absolute timeout in ns.
497 */
498unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
499{
500 unsigned long timeout_jiffies;
501 ktime_t timeout;
502
503 /* clamp timeout if it's to large */
504 if (((int64_t)timeout_ns) < 0)
505 return MAX_SCHEDULE_TIMEOUT;
506
507 timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
508 if (ktime_to_ns(timeout) < 0)
509 return 0;
510
511 timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
512 /* clamp timeout to avoid unsigned-> signed overflow */
513 if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
514 return MAX_SCHEDULE_TIMEOUT - 1;
515
516 return timeout_jiffies;
517}
518
519int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
520 struct drm_file *filp)
521{
522 union drm_amdgpu_gem_wait_idle *args = data;
523 struct drm_gem_object *gobj;
524 struct amdgpu_bo *robj;
525 uint32_t handle = args->in.handle;
526 unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
527 int r = 0;
528 long ret;
529
530 gobj = drm_gem_object_lookup(filp, handle);
531 if (gobj == NULL) {
532 return -ENOENT;
533 }
534 robj = gem_to_amdgpu_bo(gobj);
535 ret = dma_resv_wait_timeout(robj->tbo.base.resv, true, true, timeout);
536
537 /* ret == 0 means not signaled,
538 * ret > 0 means signaled
539 * ret < 0 means interrupted before timeout
540 */
541 if (ret >= 0) {
542 memset(args, 0, sizeof(*args));
543 args->out.status = (ret == 0);
544 } else
545 r = ret;
546
547 drm_gem_object_put(gobj);
548 return r;
549}
550
551int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
552 struct drm_file *filp)
553{
554 struct drm_amdgpu_gem_metadata *args = data;
555 struct drm_gem_object *gobj;
556 struct amdgpu_bo *robj;
557 int r = -1;
558
559 DRM_DEBUG("%d \n", args->handle);
560 gobj = drm_gem_object_lookup(filp, args->handle);
561 if (gobj == NULL)
562 return -ENOENT;
563 robj = gem_to_amdgpu_bo(gobj);
564
565 r = amdgpu_bo_reserve(robj, false);
566 if (unlikely(r != 0))
567 goto out;
568
569 if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
570 amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
571 r = amdgpu_bo_get_metadata(robj, args->data.data,
572 sizeof(args->data.data),
573 &args->data.data_size_bytes,
574 &args->data.flags);
575 } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
576 if (args->data.data_size_bytes > sizeof(args->data.data)) {
577 r = -EINVAL;
578 goto unreserve;
579 }
580 r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
581 if (!r)
582 r = amdgpu_bo_set_metadata(robj, args->data.data,
583 args->data.data_size_bytes,
584 args->data.flags);
585 }
586
587unreserve:
588 amdgpu_bo_unreserve(robj);
589out:
590 drm_gem_object_put(gobj);
591 return r;
592}
593
594/**
595 * amdgpu_gem_va_update_vm -update the bo_va in its VM
596 *
597 * @adev: amdgpu_device pointer
598 * @vm: vm to update
599 * @bo_va: bo_va to update
600 * @operation: map, unmap or clear
601 *
602 * Update the bo_va directly after setting its address. Errors are not
603 * vital here, so they are not reported back to userspace.
604 */
605static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
606 struct amdgpu_vm *vm,
607 struct amdgpu_bo_va *bo_va,
608 uint32_t operation)
609{
610 int r;
611
612 if (!amdgpu_vm_ready(vm))
613 return;
614
615 r = amdgpu_vm_clear_freed(adev, vm, NULL);
616 if (r)
617 goto error;
618
619 if (operation == AMDGPU_VA_OP_MAP ||
620 operation == AMDGPU_VA_OP_REPLACE) {
621 r = amdgpu_vm_bo_update(adev, bo_va, false);
622 if (r)
623 goto error;
624 }
625
626 r = amdgpu_vm_update_pdes(adev, vm, false);
627
628error:
629 if (r && r != -ERESTARTSYS)
630 DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
631}
632
633/**
634 * amdgpu_gem_va_map_flags - map GEM UAPI flags into hardware flags
635 *
636 * @adev: amdgpu_device pointer
637 * @flags: GEM UAPI flags
638 *
639 * Returns the GEM UAPI flags mapped into hardware for the ASIC.
640 */
641uint64_t amdgpu_gem_va_map_flags(struct amdgpu_device *adev, uint32_t flags)
642{
643 uint64_t pte_flag = 0;
644
645 if (flags & AMDGPU_VM_PAGE_EXECUTABLE)
646 pte_flag |= AMDGPU_PTE_EXECUTABLE;
647 if (flags & AMDGPU_VM_PAGE_READABLE)
648 pte_flag |= AMDGPU_PTE_READABLE;
649 if (flags & AMDGPU_VM_PAGE_WRITEABLE)
650 pte_flag |= AMDGPU_PTE_WRITEABLE;
651 if (flags & AMDGPU_VM_PAGE_PRT)
652 pte_flag |= AMDGPU_PTE_PRT;
653
654 if (adev->gmc.gmc_funcs->map_mtype)
655 pte_flag |= amdgpu_gmc_map_mtype(adev,
656 flags & AMDGPU_VM_MTYPE_MASK);
657
658 return pte_flag;
659}
660
661int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
662 struct drm_file *filp)
663{
664 const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
665 AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
666 AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK;
667 const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
668 AMDGPU_VM_PAGE_PRT;
669
670 struct drm_amdgpu_gem_va *args = data;
671 struct drm_gem_object *gobj;
672 struct amdgpu_device *adev = drm_to_adev(dev);
673 struct amdgpu_fpriv *fpriv = filp->driver_priv;
674 struct amdgpu_bo *abo;
675 struct amdgpu_bo_va *bo_va;
676 struct amdgpu_bo_list_entry vm_pd;
677 struct ttm_validate_buffer tv;
678 struct ww_acquire_ctx ticket;
679 struct list_head list, duplicates;
680 uint64_t va_flags;
681 uint64_t vm_size;
682 int r = 0;
683
684 if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
685 dev_dbg(dev->dev,
686 "va_address 0x%LX is in reserved area 0x%LX\n",
687 args->va_address, AMDGPU_VA_RESERVED_SIZE);
688 return -EINVAL;
689 }
690
691 if (args->va_address >= AMDGPU_GMC_HOLE_START &&
692 args->va_address < AMDGPU_GMC_HOLE_END) {
693 dev_dbg(dev->dev,
694 "va_address 0x%LX is in VA hole 0x%LX-0x%LX\n",
695 args->va_address, AMDGPU_GMC_HOLE_START,
696 AMDGPU_GMC_HOLE_END);
697 return -EINVAL;
698 }
699
700 args->va_address &= AMDGPU_GMC_HOLE_MASK;
701
702 vm_size = adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
703 vm_size -= AMDGPU_VA_RESERVED_SIZE;
704 if (args->va_address + args->map_size > vm_size) {
705 dev_dbg(dev->dev,
706 "va_address 0x%llx is in top reserved area 0x%llx\n",
707 args->va_address + args->map_size, vm_size);
708 return -EINVAL;
709 }
710
711 if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
712 dev_dbg(dev->dev, "invalid flags combination 0x%08X\n",
713 args->flags);
714 return -EINVAL;
715 }
716
717 switch (args->operation) {
718 case AMDGPU_VA_OP_MAP:
719 case AMDGPU_VA_OP_UNMAP:
720 case AMDGPU_VA_OP_CLEAR:
721 case AMDGPU_VA_OP_REPLACE:
722 break;
723 default:
724 dev_dbg(dev->dev, "unsupported operation %d\n",
725 args->operation);
726 return -EINVAL;
727 }
728
729 INIT_LIST_HEAD(&list);
730 INIT_LIST_HEAD(&duplicates);
731 if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
732 !(args->flags & AMDGPU_VM_PAGE_PRT)) {
733 gobj = drm_gem_object_lookup(filp, args->handle);
734 if (gobj == NULL)
735 return -ENOENT;
736 abo = gem_to_amdgpu_bo(gobj);
737 tv.bo = &abo->tbo;
738 if (abo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
739 tv.num_shared = 1;
740 else
741 tv.num_shared = 0;
742 list_add(&tv.head, &list);
743 } else {
744 gobj = NULL;
745 abo = NULL;
746 }
747
748 amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
749
750 r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
751 if (r)
752 goto error_unref;
753
754 if (abo) {
755 bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
756 if (!bo_va) {
757 r = -ENOENT;
758 goto error_backoff;
759 }
760 } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
761 bo_va = fpriv->prt_va;
762 } else {
763 bo_va = NULL;
764 }
765
766 switch (args->operation) {
767 case AMDGPU_VA_OP_MAP:
768 va_flags = amdgpu_gem_va_map_flags(adev, args->flags);
769 r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
770 args->offset_in_bo, args->map_size,
771 va_flags);
772 break;
773 case AMDGPU_VA_OP_UNMAP:
774 r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
775 break;
776
777 case AMDGPU_VA_OP_CLEAR:
778 r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
779 args->va_address,
780 args->map_size);
781 break;
782 case AMDGPU_VA_OP_REPLACE:
783 va_flags = amdgpu_gem_va_map_flags(adev, args->flags);
784 r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
785 args->offset_in_bo, args->map_size,
786 va_flags);
787 break;
788 default:
789 break;
790 }
791 if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
792 amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va,
793 args->operation);
794
795error_backoff:
796 ttm_eu_backoff_reservation(&ticket, &list);
797
798error_unref:
799 drm_gem_object_put(gobj);
800 return r;
801}
802
803int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
804 struct drm_file *filp)
805{
806 struct amdgpu_device *adev = drm_to_adev(dev);
807 struct drm_amdgpu_gem_op *args = data;
808 struct drm_gem_object *gobj;
809 struct amdgpu_vm_bo_base *base;
810 struct amdgpu_bo *robj;
811 int r;
812
813 gobj = drm_gem_object_lookup(filp, args->handle);
814 if (gobj == NULL) {
815 return -ENOENT;
816 }
817 robj = gem_to_amdgpu_bo(gobj);
818
819 r = amdgpu_bo_reserve(robj, false);
820 if (unlikely(r))
821 goto out;
822
823 switch (args->op) {
824 case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
825 struct drm_amdgpu_gem_create_in info;
826 void __user *out = u64_to_user_ptr(args->value);
827
828 info.bo_size = robj->tbo.base.size;
829 info.alignment = robj->tbo.page_alignment << PAGE_SHIFT;
830 info.domains = robj->preferred_domains;
831 info.domain_flags = robj->flags;
832 amdgpu_bo_unreserve(robj);
833 if (copy_to_user(out, &info, sizeof(info)))
834 r = -EFAULT;
835 break;
836 }
837 case AMDGPU_GEM_OP_SET_PLACEMENT:
838 if (robj->prime_shared_count && (args->value & AMDGPU_GEM_DOMAIN_VRAM)) {
839 r = -EINVAL;
840 amdgpu_bo_unreserve(robj);
841 break;
842 }
843 if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
844 r = -EPERM;
845 amdgpu_bo_unreserve(robj);
846 break;
847 }
848 for (base = robj->vm_bo; base; base = base->next)
849 if (amdgpu_xgmi_same_hive(amdgpu_ttm_adev(robj->tbo.bdev),
850 amdgpu_ttm_adev(base->vm->root.bo->tbo.bdev))) {
851 r = -EINVAL;
852 amdgpu_bo_unreserve(robj);
853 goto out;
854 }
855
856
857 robj->preferred_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
858 AMDGPU_GEM_DOMAIN_GTT |
859 AMDGPU_GEM_DOMAIN_CPU);
860 robj->allowed_domains = robj->preferred_domains;
861 if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
862 robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
863
864 if (robj->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
865 amdgpu_vm_bo_invalidate(adev, robj, true);
866
867 amdgpu_bo_unreserve(robj);
868 break;
869 default:
870 amdgpu_bo_unreserve(robj);
871 r = -EINVAL;
872 }
873
874out:
875 drm_gem_object_put(gobj);
876 return r;
877}
878
879int amdgpu_mode_dumb_create(struct drm_file *file_priv,
880 struct drm_device *dev,
881 struct drm_mode_create_dumb *args)
882{
883 struct amdgpu_device *adev = drm_to_adev(dev);
884 struct drm_gem_object *gobj;
885 uint32_t handle;
886 u64 flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
887 AMDGPU_GEM_CREATE_CPU_GTT_USWC;
888 u32 domain;
889 int r;
890
891 /*
892 * The buffer returned from this function should be cleared, but
893 * it can only be done if the ring is enabled or we'll fail to
894 * create the buffer.
895 */
896 if (adev->mman.buffer_funcs_enabled)
897 flags |= AMDGPU_GEM_CREATE_VRAM_CLEARED;
898
899 args->pitch = amdgpu_align_pitch(adev, args->width,
900 DIV_ROUND_UP(args->bpp, 8), 0);
901 args->size = (u64)args->pitch * args->height;
902 args->size = ALIGN(args->size, PAGE_SIZE);
903 domain = amdgpu_bo_get_preferred_pin_domain(adev,
904 amdgpu_display_supported_domains(adev, flags));
905 r = amdgpu_gem_object_create(adev, args->size, 0, domain, flags,
906 ttm_bo_type_device, NULL, &gobj);
907 if (r)
908 return -ENOMEM;
909
910 r = drm_gem_handle_create(file_priv, gobj, &handle);
911 /* drop reference from allocate - handle holds it now */
912 drm_gem_object_put(gobj);
913 if (r) {
914 return r;
915 }
916 args->handle = handle;
917 return 0;
918}
919
920#if defined(CONFIG_DEBUG_FS)
921static int amdgpu_debugfs_gem_info_show(struct seq_file *m, void *unused)
922{
923 struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
924 struct drm_device *dev = adev_to_drm(adev);
925 struct drm_file *file;
926 int r;
927
928 r = mutex_lock_interruptible(&dev->filelist_mutex);
929 if (r)
930 return r;
931
932 list_for_each_entry(file, &dev->filelist, lhead) {
933 struct task_struct *task;
934 struct drm_gem_object *gobj;
935 int id;
936
937 /*
938 * Although we have a valid reference on file->pid, that does
939 * not guarantee that the task_struct who called get_pid() is
940 * still alive (e.g. get_pid(current) => fork() => exit()).
941 * Therefore, we need to protect this ->comm access using RCU.
942 */
943 rcu_read_lock();
944 task = pid_task(file->pid, PIDTYPE_PID);
945 seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
946 task ? task->comm : "<unknown>");
947 rcu_read_unlock();
948
949 spin_lock(&file->table_lock);
950 idr_for_each_entry(&file->object_idr, gobj, id) {
951 struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
952
953 amdgpu_bo_print_info(id, bo, m);
954 }
955 spin_unlock(&file->table_lock);
956 }
957
958 mutex_unlock(&dev->filelist_mutex);
959 return 0;
960}
961
962DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_gem_info);
963
964#endif
965
966void amdgpu_debugfs_gem_init(struct amdgpu_device *adev)
967{
968#if defined(CONFIG_DEBUG_FS)
969 struct drm_minor *minor = adev_to_drm(adev)->primary;
970 struct dentry *root = minor->debugfs_root;
971
972 debugfs_create_file("amdgpu_gem_info", 0444, root, adev,
973 &amdgpu_debugfs_gem_info_fops);
974#endif
975}