Linux Audio

Check our new training course

Loading...
v4.17
  1/**
  2 * \file amdgpu_drv.c
  3 * AMD Amdgpu driver
  4 *
  5 * \author Gareth Hughes <gareth@valinux.com>
  6 */
  7
  8/*
  9 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
 10 * All Rights Reserved.
 11 *
 12 * Permission is hereby granted, free of charge, to any person obtaining a
 13 * copy of this software and associated documentation files (the "Software"),
 14 * to deal in the Software without restriction, including without limitation
 15 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 16 * and/or sell copies of the Software, and to permit persons to whom the
 17 * Software is furnished to do so, subject to the following conditions:
 18 *
 19 * The above copyright notice and this permission notice (including the next
 20 * paragraph) shall be included in all copies or substantial portions of the
 21 * Software.
 22 *
 23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 25 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 26 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 27 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 28 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 29 * OTHER DEALINGS IN THE SOFTWARE.
 30 */
 31
 32#include <drm/drmP.h>
 33#include <drm/amdgpu_drm.h>
 34#include <drm/drm_gem.h>
 35#include "amdgpu_drv.h"
 36
 37#include <drm/drm_pciids.h>
 38#include <linux/console.h>
 39#include <linux/module.h>
 40#include <linux/pm_runtime.h>
 41#include <linux/vga_switcheroo.h>
 42#include <drm/drm_crtc_helper.h>
 43
 44#include "amdgpu.h"
 45#include "amdgpu_irq.h"
 46
 47#include "amdgpu_amdkfd.h"
 48
 49/*
 50 * KMS wrapper.
 51 * - 3.0.0 - initial driver
 52 * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
 53 * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
 54 *           at the end of IBs.
 55 * - 3.3.0 - Add VM support for UVD on supported hardware.
 56 * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
 57 * - 3.5.0 - Add support for new UVD_NO_OP register.
 58 * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
 59 * - 3.7.0 - Add support for VCE clock list packet
 60 * - 3.8.0 - Add support raster config init in the kernel
 61 * - 3.9.0 - Add support for memory query info about VRAM and GTT.
 62 * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags
 63 * - 3.11.0 - Add support for sensor query info (clocks, temp, etc).
 64 * - 3.12.0 - Add query for double offchip LDS buffers
 65 * - 3.13.0 - Add PRT support
 66 * - 3.14.0 - Fix race in amdgpu_ctx_get_fence() and note new functionality
 67 * - 3.15.0 - Export more gpu info for gfx9
 68 * - 3.16.0 - Add reserved vmid support
 69 * - 3.17.0 - Add AMDGPU_NUM_VRAM_CPU_PAGE_FAULTS.
 70 * - 3.18.0 - Export gpu always on cu bitmap
 71 * - 3.19.0 - Add support for UVD MJPEG decode
 72 * - 3.20.0 - Add support for local BOs
 73 * - 3.21.0 - Add DRM_AMDGPU_FENCE_TO_HANDLE ioctl
 74 * - 3.22.0 - Add DRM_AMDGPU_SCHED ioctl
 75 * - 3.23.0 - Add query for VRAM lost counter
 76 * - 3.24.0 - Add high priority compute support for gfx9
 77 * - 3.25.0 - Add support for sensor query info (stable pstate sclk/mclk).
 78 */
 79#define KMS_DRIVER_MAJOR	3
 80#define KMS_DRIVER_MINOR	25
 81#define KMS_DRIVER_PATCHLEVEL	0
 82
 83int amdgpu_vram_limit = 0;
 84int amdgpu_vis_vram_limit = 0;
 85int amdgpu_gart_size = -1; /* auto */
 86int amdgpu_gtt_size = -1; /* auto */
 87int amdgpu_moverate = -1; /* auto */
 88int amdgpu_benchmarking = 0;
 89int amdgpu_testing = 0;
 90int amdgpu_audio = -1;
 91int amdgpu_disp_priority = 0;
 92int amdgpu_hw_i2c = 0;
 93int amdgpu_pcie_gen2 = -1;
 94int amdgpu_msi = -1;
 95int amdgpu_lockup_timeout = 10000;
 96int amdgpu_dpm = -1;
 97int amdgpu_fw_load_type = -1;
 98int amdgpu_aspm = -1;
 99int amdgpu_runtime_pm = -1;
100uint amdgpu_ip_block_mask = 0xffffffff;
101int amdgpu_bapm = -1;
102int amdgpu_deep_color = 0;
103int amdgpu_vm_size = -1;
104int amdgpu_vm_fragment_size = -1;
105int amdgpu_vm_block_size = -1;
106int amdgpu_vm_fault_stop = 0;
107int amdgpu_vm_debug = 0;
108int amdgpu_vram_page_split = 512;
109int amdgpu_vm_update_mode = -1;
110int amdgpu_exp_hw_support = 0;
111int amdgpu_dc = -1;
112int amdgpu_dc_log = 0;
113int amdgpu_sched_jobs = 32;
114int amdgpu_sched_hw_submission = 2;
 
115int amdgpu_no_evict = 0;
116int amdgpu_direct_gma_size = 0;
117uint amdgpu_pcie_gen_cap = 0;
118uint amdgpu_pcie_lane_cap = 0;
119uint amdgpu_cg_mask = 0xffffffff;
120uint amdgpu_pg_mask = 0xffffffff;
121uint amdgpu_sdma_phase_quantum = 32;
122char *amdgpu_disable_cu = NULL;
123char *amdgpu_virtual_display = NULL;
124uint amdgpu_pp_feature_mask = 0xffffbfff;
125int amdgpu_ngg = 0;
126int amdgpu_prim_buf_per_se = 0;
127int amdgpu_pos_buf_per_se = 0;
128int amdgpu_cntl_sb_buf_per_se = 0;
129int amdgpu_param_buf_per_se = 0;
130int amdgpu_job_hang_limit = 0;
131int amdgpu_lbpw = -1;
132int amdgpu_compute_multipipe = -1;
133int amdgpu_gpu_recovery = -1; /* auto */
134int amdgpu_emu_mode = 0;
135
136MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
137module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
138
139MODULE_PARM_DESC(vis_vramlimit, "Restrict visible VRAM for testing, in megabytes");
140module_param_named(vis_vramlimit, amdgpu_vis_vram_limit, int, 0444);
141
142MODULE_PARM_DESC(gartsize, "Size of GART to setup in megabytes (32, 64, etc., -1=auto)");
143module_param_named(gartsize, amdgpu_gart_size, uint, 0600);
144
145MODULE_PARM_DESC(gttsize, "Size of the GTT domain in megabytes (-1 = auto)");
146module_param_named(gttsize, amdgpu_gtt_size, int, 0600);
147
148MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
149module_param_named(moverate, amdgpu_moverate, int, 0600);
150
151MODULE_PARM_DESC(benchmark, "Run benchmark");
152module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
153
154MODULE_PARM_DESC(test, "Run tests");
155module_param_named(test, amdgpu_testing, int, 0444);
156
157MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
158module_param_named(audio, amdgpu_audio, int, 0444);
159
160MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
161module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
162
163MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
164module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
165
166MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
167module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
168
169MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
170module_param_named(msi, amdgpu_msi, int, 0444);
171
172MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms > 0 (default 10000)");
173module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
174
175MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
176module_param_named(dpm, amdgpu_dpm, int, 0444);
177
178MODULE_PARM_DESC(fw_load_type, "firmware loading type (0 = direct, 1 = SMU, 2 = PSP, -1 = auto)");
179module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444);
180
181MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
182module_param_named(aspm, amdgpu_aspm, int, 0444);
183
184MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
185module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
186
187MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
188module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
189
190MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
191module_param_named(bapm, amdgpu_bapm, int, 0444);
192
193MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
194module_param_named(deep_color, amdgpu_deep_color, int, 0444);
195
196MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
197module_param_named(vm_size, amdgpu_vm_size, int, 0444);
198
199MODULE_PARM_DESC(vm_fragment_size, "VM fragment size in bits (4, 5, etc. 4 = 64K (default), Max 9 = 2M)");
200module_param_named(vm_fragment_size, amdgpu_vm_fragment_size, int, 0444);
201
202MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
203module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
204
205MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
206module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
207
208MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
209module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
210
211MODULE_PARM_DESC(vm_update_mode, "VM update using CPU (0 = never (default except for large BAR(LB)), 1 = Graphics only, 2 = Compute only (default for LB), 3 = Both");
212module_param_named(vm_update_mode, amdgpu_vm_update_mode, int, 0444);
213
214MODULE_PARM_DESC(vram_page_split, "Number of pages after we split VRAM allocations (default 512, -1 = disable)");
215module_param_named(vram_page_split, amdgpu_vram_page_split, int, 0444);
216
217MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
218module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
219
220MODULE_PARM_DESC(dc, "Display Core driver (1 = enable, 0 = disable, -1 = auto (default))");
221module_param_named(dc, amdgpu_dc, int, 0444);
222
223MODULE_PARM_DESC(dc_log, "Display Core Log Level (0 = minimal (default), 1 = chatty");
224module_param_named(dc_log, amdgpu_dc_log, int, 0444);
225
226MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
227module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
228
229MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
230module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
231
 
 
 
232MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
233module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, uint, 0444);
234
235MODULE_PARM_DESC(no_evict, "Support pinning request from user space (1 = enable, 0 = disable (default))");
236module_param_named(no_evict, amdgpu_no_evict, int, 0444);
237
238MODULE_PARM_DESC(direct_gma_size, "Direct GMA size in megabytes (max 96MB)");
239module_param_named(direct_gma_size, amdgpu_direct_gma_size, int, 0444);
240
241MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
242module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
243
244MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
245module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
246
247MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
248module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
249
250MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
251module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
252
253MODULE_PARM_DESC(sdma_phase_quantum, "SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change (default 32))");
254module_param_named(sdma_phase_quantum, amdgpu_sdma_phase_quantum, uint, 0444);
255
256MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
257module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
258
259MODULE_PARM_DESC(virtual_display,
260		 "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
261module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
262
263MODULE_PARM_DESC(ngg, "Next Generation Graphics (1 = enable, 0 = disable(default depending on gfx))");
264module_param_named(ngg, amdgpu_ngg, int, 0444);
265
266MODULE_PARM_DESC(prim_buf_per_se, "the size of Primitive Buffer per Shader Engine (default depending on gfx)");
267module_param_named(prim_buf_per_se, amdgpu_prim_buf_per_se, int, 0444);
268
269MODULE_PARM_DESC(pos_buf_per_se, "the size of Position Buffer per Shader Engine (default depending on gfx)");
270module_param_named(pos_buf_per_se, amdgpu_pos_buf_per_se, int, 0444);
271
272MODULE_PARM_DESC(cntl_sb_buf_per_se, "the size of Control Sideband per Shader Engine (default depending on gfx)");
273module_param_named(cntl_sb_buf_per_se, amdgpu_cntl_sb_buf_per_se, int, 0444);
274
275MODULE_PARM_DESC(param_buf_per_se, "the size of Off-Chip Pramater Cache per Shader Engine (default depending on gfx)");
276module_param_named(param_buf_per_se, amdgpu_param_buf_per_se, int, 0444);
277
278MODULE_PARM_DESC(job_hang_limit, "how much time allow a job hang and not drop it (default 0)");
279module_param_named(job_hang_limit, amdgpu_job_hang_limit, int ,0444);
280
281MODULE_PARM_DESC(lbpw, "Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable, -1 = auto)");
282module_param_named(lbpw, amdgpu_lbpw, int, 0444);
283
284MODULE_PARM_DESC(compute_multipipe, "Force compute queues to be spread across pipes (1 = enable, 0 = disable, -1 = auto)");
285module_param_named(compute_multipipe, amdgpu_compute_multipipe, int, 0444);
286
287MODULE_PARM_DESC(gpu_recovery, "Enable GPU recovery mechanism, (1 = enable, 0 = disable, -1 = auto)");
288module_param_named(gpu_recovery, amdgpu_gpu_recovery, int, 0444);
289
290MODULE_PARM_DESC(emu_mode, "Emulation mode, (1 = enable, 0 = disable)");
291module_param_named(emu_mode, amdgpu_emu_mode, int, 0444);
292
293#ifdef CONFIG_DRM_AMDGPU_SI
294
295#if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
296int amdgpu_si_support = 0;
297MODULE_PARM_DESC(si_support, "SI support (1 = enabled, 0 = disabled (default))");
298#else
299int amdgpu_si_support = 1;
300MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)");
301#endif
302
303module_param_named(si_support, amdgpu_si_support, int, 0444);
304#endif
305
306#ifdef CONFIG_DRM_AMDGPU_CIK
307
308#if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
309int amdgpu_cik_support = 0;
310MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled, 0 = disabled (default))");
311#else
312int amdgpu_cik_support = 1;
313MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)");
314#endif
315
316module_param_named(cik_support, amdgpu_cik_support, int, 0444);
317#endif
318
319static const struct pci_device_id pciidlist[] = {
320#ifdef  CONFIG_DRM_AMDGPU_SI
321	{0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
322	{0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
323	{0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
324	{0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
325	{0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
326	{0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
327	{0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
328	{0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
329	{0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
330	{0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
331	{0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
332	{0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
333	{0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
334	{0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
335	{0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
336	{0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
337	{0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
338	{0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
339	{0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
340	{0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
341	{0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
342	{0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
343	{0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
344	{0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
345	{0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
346	{0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
347	{0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
348	{0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
349	{0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
350	{0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
351	{0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
352	{0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
353	{0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
354	{0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
355	{0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
356	{0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
357	{0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
358	{0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
359	{0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
360	{0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
361	{0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
362	{0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
363	{0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
364	{0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
365	{0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
366	{0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
367	{0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
368	{0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
369	{0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
370	{0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
371	{0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
372	{0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
373	{0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
374	{0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
375	{0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
376	{0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
377	{0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
378	{0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
379	{0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
380	{0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
381	{0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
382	{0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
383	{0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
384	{0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
385	{0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
386	{0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
387	{0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
388	{0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
389	{0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
390	{0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
391	{0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
392	{0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
393#endif
394#ifdef CONFIG_DRM_AMDGPU_CIK
395	/* Kaveri */
396	{0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
397	{0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
398	{0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
399	{0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
400	{0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
401	{0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
402	{0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
403	{0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
404	{0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
405	{0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
406	{0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
407	{0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
408	{0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
409	{0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
410	{0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
411	{0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
412	{0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
413	{0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
414	{0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
415	{0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
416	{0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
417	{0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
418	/* Bonaire */
419	{0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
420	{0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
421	{0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
422	{0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
423	{0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
424	{0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
425	{0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
426	{0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
427	{0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
428	{0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
429	{0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
430	/* Hawaii */
431	{0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
432	{0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
433	{0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
434	{0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
435	{0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
436	{0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
437	{0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
438	{0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
439	{0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
440	{0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
441	{0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
442	{0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
443	/* Kabini */
444	{0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
445	{0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
446	{0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
447	{0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
448	{0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
449	{0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
450	{0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
451	{0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
452	{0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
453	{0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
454	{0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
455	{0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
456	{0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
457	{0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
458	{0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
459	{0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
460	/* mullins */
461	{0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
462	{0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
463	{0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
464	{0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
465	{0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
466	{0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
467	{0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
468	{0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
469	{0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
470	{0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
471	{0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
472	{0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
473	{0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
474	{0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
475	{0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
476	{0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
477#endif
478	/* topaz */
479	{0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
480	{0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
481	{0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
482	{0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
483	{0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
484	/* tonga */
485	{0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
486	{0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
487	{0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
488	{0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
489	{0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
490	{0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
491	{0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
492	{0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
493	{0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
494	/* fiji */
495	{0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
496	{0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
497	/* carrizo */
498	{0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
499	{0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
500	{0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
501	{0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
502	{0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
503	/* stoney */
504	{0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
505	/* Polaris11 */
506	{0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
507	{0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
508	{0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
509	{0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
510	{0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
511	{0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
512	{0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
513	{0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
514	{0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
515	/* Polaris10 */
516	{0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
517	{0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
518	{0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
519	{0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
520	{0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
521	{0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
522	{0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
523	{0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
524	{0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
525	{0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
526	{0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
527	{0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
528	/* Polaris12 */
529	{0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
530	{0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
531	{0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
532	{0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
533	{0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
534	{0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
535	{0x1002, 0x6997, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
536	{0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
537	/* Vega 10 */
538	{0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
539	{0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
540	{0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
541	{0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
542	{0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
543	{0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
544	{0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
545	{0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
546	{0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
547	/* Vega 12 */
548	{0x1002, 0x69A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
549	{0x1002, 0x69A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
550	{0x1002, 0x69A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
551	{0x1002, 0x69A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
552	{0x1002, 0x69AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
553	/* Raven */
554	{0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
555
556	{0, 0, 0}
557};
558
559MODULE_DEVICE_TABLE(pci, pciidlist);
560
561static struct drm_driver kms_driver;
562
563static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev)
564{
565	struct apertures_struct *ap;
566	bool primary = false;
567
568	ap = alloc_apertures(1);
569	if (!ap)
570		return -ENOMEM;
571
572	ap->ranges[0].base = pci_resource_start(pdev, 0);
573	ap->ranges[0].size = pci_resource_len(pdev, 0);
574
575#ifdef CONFIG_X86
576	primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
577#endif
578	drm_fb_helper_remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary);
579	kfree(ap);
580
581	return 0;
582}
583
584
585static int amdgpu_pci_probe(struct pci_dev *pdev,
586			    const struct pci_device_id *ent)
587{
588	struct drm_device *dev;
589	unsigned long flags = ent->driver_data;
590	int ret, retry = 0;
591	bool supports_atomic = false;
592
593	if (!amdgpu_virtual_display &&
594	    amdgpu_device_asic_has_dc_support(flags & AMD_ASIC_MASK))
595		supports_atomic = true;
596
597	if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
598		DRM_INFO("This hardware requires experimental hardware support.\n"
599			 "See modparam exp_hw_support\n");
600		return -ENODEV;
601	}
602
603	/*
604	 * Initialize amdkfd before starting radeon. If it was not loaded yet,
605	 * defer radeon probing
606	 */
607	ret = amdgpu_amdkfd_init();
608	if (ret == -EPROBE_DEFER)
609		return ret;
610
611	/* Get rid of things like offb */
612	ret = amdgpu_kick_out_firmware_fb(pdev);
613	if (ret)
614		return ret;
615
616	/* warn the user if they mix atomic and non-atomic capable GPUs */
617	if ((kms_driver.driver_features & DRIVER_ATOMIC) && !supports_atomic)
618		DRM_ERROR("Mixing atomic and non-atomic capable GPUs!\n");
619	/* support atomic early so the atomic debugfs stuff gets created */
620	if (supports_atomic)
621		kms_driver.driver_features |= DRIVER_ATOMIC;
622
623	dev = drm_dev_alloc(&kms_driver, &pdev->dev);
624	if (IS_ERR(dev))
625		return PTR_ERR(dev);
626
627	ret = pci_enable_device(pdev);
628	if (ret)
629		goto err_free;
630
631	dev->pdev = pdev;
632
633	pci_set_drvdata(pdev, dev);
634
635retry_init:
636	ret = drm_dev_register(dev, ent->driver_data);
637	if (ret == -EAGAIN && ++retry <= 3) {
638		DRM_INFO("retry init %d\n", retry);
639		/* Don't request EX mode too frequently which is attacking */
640		msleep(5000);
641		goto retry_init;
642	} else if (ret)
643		goto err_pci;
644
645	return 0;
646
647err_pci:
648	pci_disable_device(pdev);
649err_free:
650	drm_dev_unref(dev);
651	return ret;
652}
653
654static void
655amdgpu_pci_remove(struct pci_dev *pdev)
656{
657	struct drm_device *dev = pci_get_drvdata(pdev);
658
659	drm_dev_unregister(dev);
660	drm_dev_unref(dev);
661	pci_disable_device(pdev);
662	pci_set_drvdata(pdev, NULL);
663}
664
665static void
666amdgpu_pci_shutdown(struct pci_dev *pdev)
667{
668	struct drm_device *dev = pci_get_drvdata(pdev);
669	struct amdgpu_device *adev = dev->dev_private;
670
671	/* if we are running in a VM, make sure the device
672	 * torn down properly on reboot/shutdown.
673	 * unfortunately we can't detect certain
674	 * hypervisors so just do this all the time.
675	 */
676	amdgpu_device_ip_suspend(adev);
677}
678
679static int amdgpu_pmops_suspend(struct device *dev)
680{
681	struct pci_dev *pdev = to_pci_dev(dev);
682
683	struct drm_device *drm_dev = pci_get_drvdata(pdev);
684	return amdgpu_device_suspend(drm_dev, true, true);
685}
686
687static int amdgpu_pmops_resume(struct device *dev)
688{
689	struct pci_dev *pdev = to_pci_dev(dev);
690	struct drm_device *drm_dev = pci_get_drvdata(pdev);
691
692	/* GPU comes up enabled by the bios on resume */
693	if (amdgpu_device_is_px(drm_dev)) {
694		pm_runtime_disable(dev);
695		pm_runtime_set_active(dev);
696		pm_runtime_enable(dev);
697	}
698
699	return amdgpu_device_resume(drm_dev, true, true);
700}
701
702static int amdgpu_pmops_freeze(struct device *dev)
703{
704	struct pci_dev *pdev = to_pci_dev(dev);
705
706	struct drm_device *drm_dev = pci_get_drvdata(pdev);
707	return amdgpu_device_suspend(drm_dev, false, true);
708}
709
710static int amdgpu_pmops_thaw(struct device *dev)
711{
712	struct pci_dev *pdev = to_pci_dev(dev);
713
714	struct drm_device *drm_dev = pci_get_drvdata(pdev);
715	return amdgpu_device_resume(drm_dev, false, true);
716}
717
718static int amdgpu_pmops_poweroff(struct device *dev)
719{
720	struct pci_dev *pdev = to_pci_dev(dev);
721
722	struct drm_device *drm_dev = pci_get_drvdata(pdev);
723	return amdgpu_device_suspend(drm_dev, true, true);
724}
725
726static int amdgpu_pmops_restore(struct device *dev)
727{
728	struct pci_dev *pdev = to_pci_dev(dev);
729
730	struct drm_device *drm_dev = pci_get_drvdata(pdev);
731	return amdgpu_device_resume(drm_dev, false, true);
732}
733
734static int amdgpu_pmops_runtime_suspend(struct device *dev)
735{
736	struct pci_dev *pdev = to_pci_dev(dev);
737	struct drm_device *drm_dev = pci_get_drvdata(pdev);
738	int ret;
739
740	if (!amdgpu_device_is_px(drm_dev)) {
741		pm_runtime_forbid(dev);
742		return -EBUSY;
743	}
744
745	drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
746	drm_kms_helper_poll_disable(drm_dev);
 
747
748	ret = amdgpu_device_suspend(drm_dev, false, false);
749	pci_save_state(pdev);
750	pci_disable_device(pdev);
751	pci_ignore_hotplug(pdev);
752	if (amdgpu_is_atpx_hybrid())
753		pci_set_power_state(pdev, PCI_D3cold);
754	else if (!amdgpu_has_atpx_dgpu_power_cntl())
755		pci_set_power_state(pdev, PCI_D3hot);
756	drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
757
758	return 0;
759}
760
761static int amdgpu_pmops_runtime_resume(struct device *dev)
762{
763	struct pci_dev *pdev = to_pci_dev(dev);
764	struct drm_device *drm_dev = pci_get_drvdata(pdev);
765	int ret;
766
767	if (!amdgpu_device_is_px(drm_dev))
768		return -EINVAL;
769
770	drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
771
772	if (amdgpu_is_atpx_hybrid() ||
773	    !amdgpu_has_atpx_dgpu_power_cntl())
774		pci_set_power_state(pdev, PCI_D0);
775	pci_restore_state(pdev);
776	ret = pci_enable_device(pdev);
777	if (ret)
778		return ret;
779	pci_set_master(pdev);
780
781	ret = amdgpu_device_resume(drm_dev, false, false);
782	drm_kms_helper_poll_enable(drm_dev);
 
783	drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
784	return 0;
785}
786
787static int amdgpu_pmops_runtime_idle(struct device *dev)
788{
789	struct pci_dev *pdev = to_pci_dev(dev);
790	struct drm_device *drm_dev = pci_get_drvdata(pdev);
791	struct drm_crtc *crtc;
792
793	if (!amdgpu_device_is_px(drm_dev)) {
794		pm_runtime_forbid(dev);
795		return -EBUSY;
796	}
797
798	list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
799		if (crtc->enabled) {
800			DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
801			return -EBUSY;
802		}
803	}
804
805	pm_runtime_mark_last_busy(dev);
806	pm_runtime_autosuspend(dev);
807	/* we don't want the main rpm_idle to call suspend - we want to autosuspend */
808	return 1;
809}
810
811long amdgpu_drm_ioctl(struct file *filp,
812		      unsigned int cmd, unsigned long arg)
813{
814	struct drm_file *file_priv = filp->private_data;
815	struct drm_device *dev;
816	long ret;
817	dev = file_priv->minor->dev;
818	ret = pm_runtime_get_sync(dev->dev);
819	if (ret < 0)
820		return ret;
821
822	ret = drm_ioctl(filp, cmd, arg);
823
824	pm_runtime_mark_last_busy(dev->dev);
825	pm_runtime_put_autosuspend(dev->dev);
826	return ret;
827}
828
829static const struct dev_pm_ops amdgpu_pm_ops = {
830	.suspend = amdgpu_pmops_suspend,
831	.resume = amdgpu_pmops_resume,
832	.freeze = amdgpu_pmops_freeze,
833	.thaw = amdgpu_pmops_thaw,
834	.poweroff = amdgpu_pmops_poweroff,
835	.restore = amdgpu_pmops_restore,
836	.runtime_suspend = amdgpu_pmops_runtime_suspend,
837	.runtime_resume = amdgpu_pmops_runtime_resume,
838	.runtime_idle = amdgpu_pmops_runtime_idle,
839};
840
841static const struct file_operations amdgpu_driver_kms_fops = {
842	.owner = THIS_MODULE,
843	.open = drm_open,
844	.release = drm_release,
845	.unlocked_ioctl = amdgpu_drm_ioctl,
846	.mmap = amdgpu_mmap,
847	.poll = drm_poll,
848	.read = drm_read,
849#ifdef CONFIG_COMPAT
850	.compat_ioctl = amdgpu_kms_compat_ioctl,
851#endif
852};
853
854static bool
855amdgpu_get_crtc_scanout_position(struct drm_device *dev, unsigned int pipe,
856				 bool in_vblank_irq, int *vpos, int *hpos,
857				 ktime_t *stime, ktime_t *etime,
858				 const struct drm_display_mode *mode)
859{
860	return amdgpu_display_get_crtc_scanoutpos(dev, pipe, 0, vpos, hpos,
861						  stime, etime, mode);
862}
863
864static struct drm_driver kms_driver = {
865	.driver_features =
866	    DRIVER_USE_AGP |
867	    DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
868	    DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET | DRIVER_SYNCOBJ,
 
869	.load = amdgpu_driver_load_kms,
870	.open = amdgpu_driver_open_kms,
 
871	.postclose = amdgpu_driver_postclose_kms,
872	.lastclose = amdgpu_driver_lastclose_kms,
 
873	.unload = amdgpu_driver_unload_kms,
874	.get_vblank_counter = amdgpu_get_vblank_counter_kms,
875	.enable_vblank = amdgpu_enable_vblank_kms,
876	.disable_vblank = amdgpu_disable_vblank_kms,
877	.get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
878	.get_scanout_position = amdgpu_get_crtc_scanout_position,
 
 
 
 
 
 
 
879	.irq_handler = amdgpu_irq_handler,
880	.ioctls = amdgpu_ioctls_kms,
881	.gem_free_object_unlocked = amdgpu_gem_object_free,
882	.gem_open_object = amdgpu_gem_object_open,
883	.gem_close_object = amdgpu_gem_object_close,
884	.dumb_create = amdgpu_mode_dumb_create,
885	.dumb_map_offset = amdgpu_mode_dumb_mmap,
 
886	.fops = &amdgpu_driver_kms_fops,
887
888	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
889	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
890	.gem_prime_export = amdgpu_gem_prime_export,
891	.gem_prime_import = amdgpu_gem_prime_import,
 
 
892	.gem_prime_res_obj = amdgpu_gem_prime_res_obj,
893	.gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
894	.gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
895	.gem_prime_vmap = amdgpu_gem_prime_vmap,
896	.gem_prime_vunmap = amdgpu_gem_prime_vunmap,
897	.gem_prime_mmap = amdgpu_gem_prime_mmap,
898
899	.name = DRIVER_NAME,
900	.desc = DRIVER_DESC,
901	.date = DRIVER_DATE,
902	.major = KMS_DRIVER_MAJOR,
903	.minor = KMS_DRIVER_MINOR,
904	.patchlevel = KMS_DRIVER_PATCHLEVEL,
905};
906
907static struct drm_driver *driver;
908static struct pci_driver *pdriver;
909
910static struct pci_driver amdgpu_kms_pci_driver = {
911	.name = DRIVER_NAME,
912	.id_table = pciidlist,
913	.probe = amdgpu_pci_probe,
914	.remove = amdgpu_pci_remove,
915	.shutdown = amdgpu_pci_shutdown,
916	.driver.pm = &amdgpu_pm_ops,
917};
918
919
920
921static int __init amdgpu_init(void)
922{
923	int r;
924
925	if (vgacon_text_force()) {
926		DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
927		return -EINVAL;
928	}
929
930	r = amdgpu_sync_init();
931	if (r)
932		goto error_sync;
933
934	r = amdgpu_fence_slab_init();
935	if (r)
936		goto error_fence;
937
 
 
 
 
 
 
 
 
938	DRM_INFO("amdgpu kernel modesetting enabled.\n");
939	driver = &kms_driver;
940	pdriver = &amdgpu_kms_pci_driver;
941	driver->num_ioctls = amdgpu_max_kms_ioctl;
942	amdgpu_register_atpx_handler();
943	/* let modprobe override vga console setting */
944	return pci_register_driver(pdriver);
 
 
 
945
946error_fence:
947	amdgpu_sync_fini();
948
949error_sync:
950	return r;
951}
952
953static void __exit amdgpu_exit(void)
954{
955	amdgpu_amdkfd_fini();
956	pci_unregister_driver(pdriver);
957	amdgpu_unregister_atpx_handler();
958	amdgpu_sync_fini();
 
959	amdgpu_fence_slab_fini();
960}
961
962module_init(amdgpu_init);
963module_exit(amdgpu_exit);
964
965MODULE_AUTHOR(DRIVER_AUTHOR);
966MODULE_DESCRIPTION(DRIVER_DESC);
967MODULE_LICENSE("GPL and additional rights");
v4.10.11
  1/**
  2 * \file amdgpu_drv.c
  3 * AMD Amdgpu driver
  4 *
  5 * \author Gareth Hughes <gareth@valinux.com>
  6 */
  7
  8/*
  9 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
 10 * All Rights Reserved.
 11 *
 12 * Permission is hereby granted, free of charge, to any person obtaining a
 13 * copy of this software and associated documentation files (the "Software"),
 14 * to deal in the Software without restriction, including without limitation
 15 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 16 * and/or sell copies of the Software, and to permit persons to whom the
 17 * Software is furnished to do so, subject to the following conditions:
 18 *
 19 * The above copyright notice and this permission notice (including the next
 20 * paragraph) shall be included in all copies or substantial portions of the
 21 * Software.
 22 *
 23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 25 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 26 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 27 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 28 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 29 * OTHER DEALINGS IN THE SOFTWARE.
 30 */
 31
 32#include <drm/drmP.h>
 33#include <drm/amdgpu_drm.h>
 34#include <drm/drm_gem.h>
 35#include "amdgpu_drv.h"
 36
 37#include <drm/drm_pciids.h>
 38#include <linux/console.h>
 39#include <linux/module.h>
 40#include <linux/pm_runtime.h>
 41#include <linux/vga_switcheroo.h>
 42#include "drm_crtc_helper.h"
 43
 44#include "amdgpu.h"
 45#include "amdgpu_irq.h"
 46
 47#include "amdgpu_amdkfd.h"
 48
 49/*
 50 * KMS wrapper.
 51 * - 3.0.0 - initial driver
 52 * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
 53 * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
 54 *           at the end of IBs.
 55 * - 3.3.0 - Add VM support for UVD on supported hardware.
 56 * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
 57 * - 3.5.0 - Add support for new UVD_NO_OP register.
 58 * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
 59 * - 3.7.0 - Add support for VCE clock list packet
 60 * - 3.8.0 - Add support raster config init in the kernel
 61 * - 3.9.0 - Add support for memory query info about VRAM and GTT.
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 62 */
 63#define KMS_DRIVER_MAJOR	3
 64#define KMS_DRIVER_MINOR	9
 65#define KMS_DRIVER_PATCHLEVEL	0
 66
 67int amdgpu_vram_limit = 0;
 
 68int amdgpu_gart_size = -1; /* auto */
 
 69int amdgpu_moverate = -1; /* auto */
 70int amdgpu_benchmarking = 0;
 71int amdgpu_testing = 0;
 72int amdgpu_audio = -1;
 73int amdgpu_disp_priority = 0;
 74int amdgpu_hw_i2c = 0;
 75int amdgpu_pcie_gen2 = -1;
 76int amdgpu_msi = -1;
 77int amdgpu_lockup_timeout = 0;
 78int amdgpu_dpm = -1;
 79int amdgpu_smc_load_fw = 1;
 80int amdgpu_aspm = -1;
 81int amdgpu_runtime_pm = -1;
 82unsigned amdgpu_ip_block_mask = 0xffffffff;
 83int amdgpu_bapm = -1;
 84int amdgpu_deep_color = 0;
 85int amdgpu_vm_size = 64;
 
 86int amdgpu_vm_block_size = -1;
 87int amdgpu_vm_fault_stop = 0;
 88int amdgpu_vm_debug = 0;
 89int amdgpu_vram_page_split = 1024;
 
 90int amdgpu_exp_hw_support = 0;
 
 
 91int amdgpu_sched_jobs = 32;
 92int amdgpu_sched_hw_submission = 2;
 93int amdgpu_powerplay = -1;
 94int amdgpu_no_evict = 0;
 95int amdgpu_direct_gma_size = 0;
 96unsigned amdgpu_pcie_gen_cap = 0;
 97unsigned amdgpu_pcie_lane_cap = 0;
 98unsigned amdgpu_cg_mask = 0xffffffff;
 99unsigned amdgpu_pg_mask = 0xffffffff;
 
100char *amdgpu_disable_cu = NULL;
101char *amdgpu_virtual_display = NULL;
102unsigned amdgpu_pp_feature_mask = 0xffffffff;
 
 
 
 
 
 
 
 
 
 
103
104MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
105module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
106
107MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)");
108module_param_named(gartsize, amdgpu_gart_size, int, 0600);
 
 
 
 
 
 
109
110MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
111module_param_named(moverate, amdgpu_moverate, int, 0600);
112
113MODULE_PARM_DESC(benchmark, "Run benchmark");
114module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
115
116MODULE_PARM_DESC(test, "Run tests");
117module_param_named(test, amdgpu_testing, int, 0444);
118
119MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
120module_param_named(audio, amdgpu_audio, int, 0444);
121
122MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
123module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
124
125MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
126module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
127
128MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
129module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
130
131MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
132module_param_named(msi, amdgpu_msi, int, 0444);
133
134MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default 0 = disable)");
135module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
136
137MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
138module_param_named(dpm, amdgpu_dpm, int, 0444);
139
140MODULE_PARM_DESC(smc_load_fw, "SMC firmware loading(1 = enable, 0 = disable)");
141module_param_named(smc_load_fw, amdgpu_smc_load_fw, int, 0444);
142
143MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
144module_param_named(aspm, amdgpu_aspm, int, 0444);
145
146MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
147module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
148
149MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
150module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
151
152MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
153module_param_named(bapm, amdgpu_bapm, int, 0444);
154
155MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
156module_param_named(deep_color, amdgpu_deep_color, int, 0444);
157
158MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
159module_param_named(vm_size, amdgpu_vm_size, int, 0444);
160
 
 
 
161MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
162module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
163
164MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
165module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
166
167MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
168module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
169
170MODULE_PARM_DESC(vram_page_split, "Number of pages after we split VRAM allocations (default 1024, -1 = disable)");
 
 
 
171module_param_named(vram_page_split, amdgpu_vram_page_split, int, 0444);
172
173MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
174module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
175
 
 
 
 
 
 
176MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
177module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
178
179MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
180module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
181
182MODULE_PARM_DESC(powerplay, "Powerplay component (1 = enable, 0 = disable, -1 = auto (default))");
183module_param_named(powerplay, amdgpu_powerplay, int, 0444);
184
185MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
186module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, int, 0444);
187
188MODULE_PARM_DESC(no_evict, "Support pinning request from user space (1 = enable, 0 = disable (default))");
189module_param_named(no_evict, amdgpu_no_evict, int, 0444);
190
191MODULE_PARM_DESC(direct_gma_size, "Direct GMA size in megabytes (max 96MB)");
192module_param_named(direct_gma_size, amdgpu_direct_gma_size, int, 0444);
193
194MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
195module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
196
197MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
198module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
199
200MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
201module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
202
203MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
204module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
205
 
 
 
206MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
207module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
208
209MODULE_PARM_DESC(virtual_display,
210		 "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
211module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
212
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
213static const struct pci_device_id pciidlist[] = {
214#ifdef  CONFIG_DRM_AMDGPU_SI
215	{0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
216	{0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
217	{0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
218	{0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
219	{0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
220	{0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
221	{0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
222	{0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
223	{0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
224	{0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
225	{0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
226	{0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
227	{0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
228	{0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
229	{0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
230	{0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
231	{0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
232	{0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
233	{0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
234	{0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
235	{0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
236	{0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
237	{0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
238	{0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
239	{0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
240	{0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
241	{0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
242	{0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
243	{0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
244	{0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
245	{0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
246	{0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
247	{0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
248	{0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
249	{0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
250	{0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
251	{0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
252	{0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
253	{0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
254	{0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
255	{0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
256	{0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
257	{0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
258	{0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
259	{0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
260	{0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
261	{0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
262	{0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
263	{0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
264	{0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
265	{0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
266	{0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
267	{0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
268	{0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
269	{0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
270	{0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
271	{0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
272	{0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
273	{0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
274	{0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
275	{0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
276	{0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
277	{0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
278	{0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
279	{0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
280	{0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
281	{0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
282	{0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
283	{0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
284	{0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
285	{0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
286	{0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
287#endif
288#ifdef CONFIG_DRM_AMDGPU_CIK
289	/* Kaveri */
290	{0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
291	{0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
292	{0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
293	{0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
294	{0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
295	{0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
296	{0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
297	{0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
298	{0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
299	{0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
300	{0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
301	{0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
302	{0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
303	{0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
304	{0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
305	{0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
306	{0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
307	{0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
308	{0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
309	{0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
310	{0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
311	{0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
312	/* Bonaire */
313	{0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
314	{0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
315	{0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
316	{0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
317	{0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
318	{0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
319	{0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
320	{0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
321	{0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
322	{0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
323	{0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
324	/* Hawaii */
325	{0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
326	{0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
327	{0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
328	{0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
329	{0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
330	{0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
331	{0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
332	{0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
333	{0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
334	{0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
335	{0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
336	{0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
337	/* Kabini */
338	{0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
339	{0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
340	{0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
341	{0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
342	{0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
343	{0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
344	{0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
345	{0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
346	{0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
347	{0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
348	{0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
349	{0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
350	{0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
351	{0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
352	{0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
353	{0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
354	/* mullins */
355	{0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
356	{0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
357	{0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
358	{0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
359	{0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
360	{0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
361	{0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
362	{0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
363	{0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
364	{0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
365	{0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
366	{0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
367	{0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
368	{0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
369	{0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
370	{0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
371#endif
372	/* topaz */
373	{0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
374	{0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
375	{0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
376	{0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
377	{0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
378	/* tonga */
379	{0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
380	{0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
381	{0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
382	{0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
383	{0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
384	{0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
385	{0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
386	{0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
387	{0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
388	/* fiji */
389	{0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
390	{0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
391	/* carrizo */
392	{0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
393	{0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
394	{0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
395	{0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
396	{0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
397	/* stoney */
398	{0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
399	/* Polaris11 */
400	{0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
401	{0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
402	{0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
403	{0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
404	{0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
405	{0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
406	{0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
407	{0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
408	{0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
409	/* Polaris10 */
410	{0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
411	{0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
412	{0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
413	{0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
414	{0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
 
415	{0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
416	{0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
417	{0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
418	{0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
419	{0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
420	{0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
421	/* Polaris12 */
422	{0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
423	{0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
424	{0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
425	{0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
426	{0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
427	{0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
 
428	{0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
429
430	{0, 0, 0}
431};
432
433MODULE_DEVICE_TABLE(pci, pciidlist);
434
435static struct drm_driver kms_driver;
436
437static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev)
438{
439	struct apertures_struct *ap;
440	bool primary = false;
441
442	ap = alloc_apertures(1);
443	if (!ap)
444		return -ENOMEM;
445
446	ap->ranges[0].base = pci_resource_start(pdev, 0);
447	ap->ranges[0].size = pci_resource_len(pdev, 0);
448
449#ifdef CONFIG_X86
450	primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
451#endif
452	drm_fb_helper_remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary);
453	kfree(ap);
454
455	return 0;
456}
457
 
458static int amdgpu_pci_probe(struct pci_dev *pdev,
459			    const struct pci_device_id *ent)
460{
 
461	unsigned long flags = ent->driver_data;
462	int ret;
 
 
 
 
 
463
464	if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
465		DRM_INFO("This hardware requires experimental hardware support.\n"
466			 "See modparam exp_hw_support\n");
467		return -ENODEV;
468	}
469
470	/*
471	 * Initialize amdkfd before starting radeon. If it was not loaded yet,
472	 * defer radeon probing
473	 */
474	ret = amdgpu_amdkfd_init();
475	if (ret == -EPROBE_DEFER)
476		return ret;
477
478	/* Get rid of things like offb */
479	ret = amdgpu_kick_out_firmware_fb(pdev);
480	if (ret)
481		return ret;
482
483	return drm_get_pci_dev(pdev, ent, &kms_driver);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
484}
485
486static void
487amdgpu_pci_remove(struct pci_dev *pdev)
488{
489	struct drm_device *dev = pci_get_drvdata(pdev);
490
491	drm_put_dev(dev);
 
 
 
492}
493
494static void
495amdgpu_pci_shutdown(struct pci_dev *pdev)
496{
497	struct drm_device *dev = pci_get_drvdata(pdev);
498	struct amdgpu_device *adev = dev->dev_private;
499
500	/* if we are running in a VM, make sure the device
501	 * torn down properly on reboot/shutdown.
502	 * unfortunately we can't detect certain
503	 * hypervisors so just do this all the time.
504	 */
505	amdgpu_suspend(adev);
506}
507
508static int amdgpu_pmops_suspend(struct device *dev)
509{
510	struct pci_dev *pdev = to_pci_dev(dev);
511
512	struct drm_device *drm_dev = pci_get_drvdata(pdev);
513	return amdgpu_device_suspend(drm_dev, true, true);
514}
515
516static int amdgpu_pmops_resume(struct device *dev)
517{
518	struct pci_dev *pdev = to_pci_dev(dev);
519	struct drm_device *drm_dev = pci_get_drvdata(pdev);
520
521	/* GPU comes up enabled by the bios on resume */
522	if (amdgpu_device_is_px(drm_dev)) {
523		pm_runtime_disable(dev);
524		pm_runtime_set_active(dev);
525		pm_runtime_enable(dev);
526	}
527
528	return amdgpu_device_resume(drm_dev, true, true);
529}
530
531static int amdgpu_pmops_freeze(struct device *dev)
532{
533	struct pci_dev *pdev = to_pci_dev(dev);
534
535	struct drm_device *drm_dev = pci_get_drvdata(pdev);
536	return amdgpu_device_suspend(drm_dev, false, true);
537}
538
539static int amdgpu_pmops_thaw(struct device *dev)
540{
541	struct pci_dev *pdev = to_pci_dev(dev);
542
543	struct drm_device *drm_dev = pci_get_drvdata(pdev);
544	return amdgpu_device_resume(drm_dev, false, true);
545}
546
547static int amdgpu_pmops_poweroff(struct device *dev)
548{
549	struct pci_dev *pdev = to_pci_dev(dev);
550
551	struct drm_device *drm_dev = pci_get_drvdata(pdev);
552	return amdgpu_device_suspend(drm_dev, true, true);
553}
554
555static int amdgpu_pmops_restore(struct device *dev)
556{
557	struct pci_dev *pdev = to_pci_dev(dev);
558
559	struct drm_device *drm_dev = pci_get_drvdata(pdev);
560	return amdgpu_device_resume(drm_dev, false, true);
561}
562
563static int amdgpu_pmops_runtime_suspend(struct device *dev)
564{
565	struct pci_dev *pdev = to_pci_dev(dev);
566	struct drm_device *drm_dev = pci_get_drvdata(pdev);
567	int ret;
568
569	if (!amdgpu_device_is_px(drm_dev)) {
570		pm_runtime_forbid(dev);
571		return -EBUSY;
572	}
573
574	drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
575	drm_kms_helper_poll_disable(drm_dev);
576	vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF);
577
578	ret = amdgpu_device_suspend(drm_dev, false, false);
579	pci_save_state(pdev);
580	pci_disable_device(pdev);
581	pci_ignore_hotplug(pdev);
582	if (amdgpu_is_atpx_hybrid())
583		pci_set_power_state(pdev, PCI_D3cold);
584	else if (!amdgpu_has_atpx_dgpu_power_cntl())
585		pci_set_power_state(pdev, PCI_D3hot);
586	drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
587
588	return 0;
589}
590
591static int amdgpu_pmops_runtime_resume(struct device *dev)
592{
593	struct pci_dev *pdev = to_pci_dev(dev);
594	struct drm_device *drm_dev = pci_get_drvdata(pdev);
595	int ret;
596
597	if (!amdgpu_device_is_px(drm_dev))
598		return -EINVAL;
599
600	drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
601
602	if (amdgpu_is_atpx_hybrid() ||
603	    !amdgpu_has_atpx_dgpu_power_cntl())
604		pci_set_power_state(pdev, PCI_D0);
605	pci_restore_state(pdev);
606	ret = pci_enable_device(pdev);
607	if (ret)
608		return ret;
609	pci_set_master(pdev);
610
611	ret = amdgpu_device_resume(drm_dev, false, false);
612	drm_kms_helper_poll_enable(drm_dev);
613	vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON);
614	drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
615	return 0;
616}
617
618static int amdgpu_pmops_runtime_idle(struct device *dev)
619{
620	struct pci_dev *pdev = to_pci_dev(dev);
621	struct drm_device *drm_dev = pci_get_drvdata(pdev);
622	struct drm_crtc *crtc;
623
624	if (!amdgpu_device_is_px(drm_dev)) {
625		pm_runtime_forbid(dev);
626		return -EBUSY;
627	}
628
629	list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
630		if (crtc->enabled) {
631			DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
632			return -EBUSY;
633		}
634	}
635
636	pm_runtime_mark_last_busy(dev);
637	pm_runtime_autosuspend(dev);
638	/* we don't want the main rpm_idle to call suspend - we want to autosuspend */
639	return 1;
640}
641
642long amdgpu_drm_ioctl(struct file *filp,
643		      unsigned int cmd, unsigned long arg)
644{
645	struct drm_file *file_priv = filp->private_data;
646	struct drm_device *dev;
647	long ret;
648	dev = file_priv->minor->dev;
649	ret = pm_runtime_get_sync(dev->dev);
650	if (ret < 0)
651		return ret;
652
653	ret = drm_ioctl(filp, cmd, arg);
654
655	pm_runtime_mark_last_busy(dev->dev);
656	pm_runtime_put_autosuspend(dev->dev);
657	return ret;
658}
659
660static const struct dev_pm_ops amdgpu_pm_ops = {
661	.suspend = amdgpu_pmops_suspend,
662	.resume = amdgpu_pmops_resume,
663	.freeze = amdgpu_pmops_freeze,
664	.thaw = amdgpu_pmops_thaw,
665	.poweroff = amdgpu_pmops_poweroff,
666	.restore = amdgpu_pmops_restore,
667	.runtime_suspend = amdgpu_pmops_runtime_suspend,
668	.runtime_resume = amdgpu_pmops_runtime_resume,
669	.runtime_idle = amdgpu_pmops_runtime_idle,
670};
671
672static const struct file_operations amdgpu_driver_kms_fops = {
673	.owner = THIS_MODULE,
674	.open = drm_open,
675	.release = drm_release,
676	.unlocked_ioctl = amdgpu_drm_ioctl,
677	.mmap = amdgpu_mmap,
678	.poll = drm_poll,
679	.read = drm_read,
680#ifdef CONFIG_COMPAT
681	.compat_ioctl = amdgpu_kms_compat_ioctl,
682#endif
683};
684
 
 
 
 
 
 
 
 
 
 
685static struct drm_driver kms_driver = {
686	.driver_features =
687	    DRIVER_USE_AGP |
688	    DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
689	    DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET,
690	.dev_priv_size = 0,
691	.load = amdgpu_driver_load_kms,
692	.open = amdgpu_driver_open_kms,
693	.preclose = amdgpu_driver_preclose_kms,
694	.postclose = amdgpu_driver_postclose_kms,
695	.lastclose = amdgpu_driver_lastclose_kms,
696	.set_busid = drm_pci_set_busid,
697	.unload = amdgpu_driver_unload_kms,
698	.get_vblank_counter = amdgpu_get_vblank_counter_kms,
699	.enable_vblank = amdgpu_enable_vblank_kms,
700	.disable_vblank = amdgpu_disable_vblank_kms,
701	.get_vblank_timestamp = amdgpu_get_vblank_timestamp_kms,
702	.get_scanout_position = amdgpu_get_crtc_scanoutpos,
703#if defined(CONFIG_DEBUG_FS)
704	.debugfs_init = amdgpu_debugfs_init,
705	.debugfs_cleanup = amdgpu_debugfs_cleanup,
706#endif
707	.irq_preinstall = amdgpu_irq_preinstall,
708	.irq_postinstall = amdgpu_irq_postinstall,
709	.irq_uninstall = amdgpu_irq_uninstall,
710	.irq_handler = amdgpu_irq_handler,
711	.ioctls = amdgpu_ioctls_kms,
712	.gem_free_object_unlocked = amdgpu_gem_object_free,
713	.gem_open_object = amdgpu_gem_object_open,
714	.gem_close_object = amdgpu_gem_object_close,
715	.dumb_create = amdgpu_mode_dumb_create,
716	.dumb_map_offset = amdgpu_mode_dumb_mmap,
717	.dumb_destroy = drm_gem_dumb_destroy,
718	.fops = &amdgpu_driver_kms_fops,
719
720	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
721	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
722	.gem_prime_export = amdgpu_gem_prime_export,
723	.gem_prime_import = drm_gem_prime_import,
724	.gem_prime_pin = amdgpu_gem_prime_pin,
725	.gem_prime_unpin = amdgpu_gem_prime_unpin,
726	.gem_prime_res_obj = amdgpu_gem_prime_res_obj,
727	.gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
728	.gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
729	.gem_prime_vmap = amdgpu_gem_prime_vmap,
730	.gem_prime_vunmap = amdgpu_gem_prime_vunmap,
 
731
732	.name = DRIVER_NAME,
733	.desc = DRIVER_DESC,
734	.date = DRIVER_DATE,
735	.major = KMS_DRIVER_MAJOR,
736	.minor = KMS_DRIVER_MINOR,
737	.patchlevel = KMS_DRIVER_PATCHLEVEL,
738};
739
740static struct drm_driver *driver;
741static struct pci_driver *pdriver;
742
743static struct pci_driver amdgpu_kms_pci_driver = {
744	.name = DRIVER_NAME,
745	.id_table = pciidlist,
746	.probe = amdgpu_pci_probe,
747	.remove = amdgpu_pci_remove,
748	.shutdown = amdgpu_pci_shutdown,
749	.driver.pm = &amdgpu_pm_ops,
750};
751
752
753
754static int __init amdgpu_init(void)
755{
756	int r;
757
 
 
 
 
 
758	r = amdgpu_sync_init();
759	if (r)
760		goto error_sync;
761
762	r = amdgpu_fence_slab_init();
763	if (r)
764		goto error_fence;
765
766	r = amd_sched_fence_slab_init();
767	if (r)
768		goto error_sched;
769
770	if (vgacon_text_force()) {
771		DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
772		return -EINVAL;
773	}
774	DRM_INFO("amdgpu kernel modesetting enabled.\n");
775	driver = &kms_driver;
776	pdriver = &amdgpu_kms_pci_driver;
777	driver->num_ioctls = amdgpu_max_kms_ioctl;
778	amdgpu_register_atpx_handler();
779	/* let modprobe override vga console setting */
780	return drm_pci_init(driver, pdriver);
781
782error_sched:
783	amdgpu_fence_slab_fini();
784
785error_fence:
786	amdgpu_sync_fini();
787
788error_sync:
789	return r;
790}
791
792static void __exit amdgpu_exit(void)
793{
794	amdgpu_amdkfd_fini();
795	drm_pci_exit(driver, pdriver);
796	amdgpu_unregister_atpx_handler();
797	amdgpu_sync_fini();
798	amd_sched_fence_slab_fini();
799	amdgpu_fence_slab_fini();
800}
801
802module_init(amdgpu_init);
803module_exit(amdgpu_exit);
804
805MODULE_AUTHOR(DRIVER_AUTHOR);
806MODULE_DESCRIPTION(DRIVER_DESC);
807MODULE_LICENSE("GPL and additional rights");