Loading...
1/*
2 * Dave DNET Ethernet Controller driver
3 *
4 * Copyright (C) 2008 Dave S.r.l. <www.dave.eu>
5 * Copyright (C) 2009 Ilya Yanok, Emcraft Systems Ltd, <yanok@emcraft.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#include <linux/io.h>
12#include <linux/module.h>
13#include <linux/moduleparam.h>
14#include <linux/kernel.h>
15#include <linux/types.h>
16#include <linux/slab.h>
17#include <linux/delay.h>
18#include <linux/interrupt.h>
19#include <linux/netdevice.h>
20#include <linux/etherdevice.h>
21#include <linux/dma-mapping.h>
22#include <linux/platform_device.h>
23#include <linux/phy.h>
24
25#include "dnet.h"
26
27#undef DEBUG
28
29/* function for reading internal MAC register */
30static u16 dnet_readw_mac(struct dnet *bp, u16 reg)
31{
32 u16 data_read;
33
34 /* issue a read */
35 dnet_writel(bp, reg, MACREG_ADDR);
36
37 /* since a read/write op to the MAC is very slow,
38 * we must wait before reading the data */
39 ndelay(500);
40
41 /* read data read from the MAC register */
42 data_read = dnet_readl(bp, MACREG_DATA);
43
44 /* all done */
45 return data_read;
46}
47
48/* function for writing internal MAC register */
49static void dnet_writew_mac(struct dnet *bp, u16 reg, u16 val)
50{
51 /* load data to write */
52 dnet_writel(bp, val, MACREG_DATA);
53
54 /* issue a write */
55 dnet_writel(bp, reg | DNET_INTERNAL_WRITE, MACREG_ADDR);
56
57 /* since a read/write op to the MAC is very slow,
58 * we must wait before exiting */
59 ndelay(500);
60}
61
62static void __dnet_set_hwaddr(struct dnet *bp)
63{
64 u16 tmp;
65
66 tmp = be16_to_cpup((__be16 *)bp->dev->dev_addr);
67 dnet_writew_mac(bp, DNET_INTERNAL_MAC_ADDR_0_REG, tmp);
68 tmp = be16_to_cpup((__be16 *)(bp->dev->dev_addr + 2));
69 dnet_writew_mac(bp, DNET_INTERNAL_MAC_ADDR_1_REG, tmp);
70 tmp = be16_to_cpup((__be16 *)(bp->dev->dev_addr + 4));
71 dnet_writew_mac(bp, DNET_INTERNAL_MAC_ADDR_2_REG, tmp);
72}
73
74static void dnet_get_hwaddr(struct dnet *bp)
75{
76 u16 tmp;
77 u8 addr[6];
78
79 /*
80 * from MAC docs:
81 * "Note that the MAC address is stored in the registers in Hexadecimal
82 * form. For example, to set the MAC Address to: AC-DE-48-00-00-80
83 * would require writing 0xAC (octet 0) to address 0x0B (high byte of
84 * Mac_addr[15:0]), 0xDE (octet 1) to address 0x0A (Low byte of
85 * Mac_addr[15:0]), 0x48 (octet 2) to address 0x0D (high byte of
86 * Mac_addr[15:0]), 0x00 (octet 3) to address 0x0C (Low byte of
87 * Mac_addr[15:0]), 0x00 (octet 4) to address 0x0F (high byte of
88 * Mac_addr[15:0]), and 0x80 (octet 5) to address * 0x0E (Low byte of
89 * Mac_addr[15:0]).
90 */
91 tmp = dnet_readw_mac(bp, DNET_INTERNAL_MAC_ADDR_0_REG);
92 *((__be16 *)addr) = cpu_to_be16(tmp);
93 tmp = dnet_readw_mac(bp, DNET_INTERNAL_MAC_ADDR_1_REG);
94 *((__be16 *)(addr + 2)) = cpu_to_be16(tmp);
95 tmp = dnet_readw_mac(bp, DNET_INTERNAL_MAC_ADDR_2_REG);
96 *((__be16 *)(addr + 4)) = cpu_to_be16(tmp);
97
98 if (is_valid_ether_addr(addr))
99 memcpy(bp->dev->dev_addr, addr, sizeof(addr));
100}
101
102static int dnet_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
103{
104 struct dnet *bp = bus->priv;
105 u16 value;
106
107 while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
108 & DNET_INTERNAL_GMII_MNG_CMD_FIN))
109 cpu_relax();
110
111 /* only 5 bits allowed for phy-addr and reg_offset */
112 mii_id &= 0x1f;
113 regnum &= 0x1f;
114
115 /* prepare reg_value for a read */
116 value = (mii_id << 8);
117 value |= regnum;
118
119 /* write control word */
120 dnet_writew_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG, value);
121
122 /* wait for end of transfer */
123 while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
124 & DNET_INTERNAL_GMII_MNG_CMD_FIN))
125 cpu_relax();
126
127 value = dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_DAT_REG);
128
129 pr_debug("mdio_read %02x:%02x <- %04x\n", mii_id, regnum, value);
130
131 return value;
132}
133
134static int dnet_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
135 u16 value)
136{
137 struct dnet *bp = bus->priv;
138 u16 tmp;
139
140 pr_debug("mdio_write %02x:%02x <- %04x\n", mii_id, regnum, value);
141
142 while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
143 & DNET_INTERNAL_GMII_MNG_CMD_FIN))
144 cpu_relax();
145
146 /* prepare for a write operation */
147 tmp = (1 << 13);
148
149 /* only 5 bits allowed for phy-addr and reg_offset */
150 mii_id &= 0x1f;
151 regnum &= 0x1f;
152
153 /* only 16 bits on data */
154 value &= 0xffff;
155
156 /* prepare reg_value for a write */
157 tmp |= (mii_id << 8);
158 tmp |= regnum;
159
160 /* write data to write first */
161 dnet_writew_mac(bp, DNET_INTERNAL_GMII_MNG_DAT_REG, value);
162
163 /* write control word */
164 dnet_writew_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG, tmp);
165
166 while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
167 & DNET_INTERNAL_GMII_MNG_CMD_FIN))
168 cpu_relax();
169
170 return 0;
171}
172
173static void dnet_handle_link_change(struct net_device *dev)
174{
175 struct dnet *bp = netdev_priv(dev);
176 struct phy_device *phydev = dev->phydev;
177 unsigned long flags;
178 u32 mode_reg, ctl_reg;
179
180 int status_change = 0;
181
182 spin_lock_irqsave(&bp->lock, flags);
183
184 mode_reg = dnet_readw_mac(bp, DNET_INTERNAL_MODE_REG);
185 ctl_reg = dnet_readw_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG);
186
187 if (phydev->link) {
188 if (bp->duplex != phydev->duplex) {
189 if (phydev->duplex)
190 ctl_reg &=
191 ~(DNET_INTERNAL_RXTX_CONTROL_ENABLEHALFDUP);
192 else
193 ctl_reg |=
194 DNET_INTERNAL_RXTX_CONTROL_ENABLEHALFDUP;
195
196 bp->duplex = phydev->duplex;
197 status_change = 1;
198 }
199
200 if (bp->speed != phydev->speed) {
201 status_change = 1;
202 switch (phydev->speed) {
203 case 1000:
204 mode_reg |= DNET_INTERNAL_MODE_GBITEN;
205 break;
206 case 100:
207 case 10:
208 mode_reg &= ~DNET_INTERNAL_MODE_GBITEN;
209 break;
210 default:
211 printk(KERN_WARNING
212 "%s: Ack! Speed (%d) is not "
213 "10/100/1000!\n", dev->name,
214 phydev->speed);
215 break;
216 }
217 bp->speed = phydev->speed;
218 }
219 }
220
221 if (phydev->link != bp->link) {
222 if (phydev->link) {
223 mode_reg |=
224 (DNET_INTERNAL_MODE_RXEN | DNET_INTERNAL_MODE_TXEN);
225 } else {
226 mode_reg &=
227 ~(DNET_INTERNAL_MODE_RXEN |
228 DNET_INTERNAL_MODE_TXEN);
229 bp->speed = 0;
230 bp->duplex = -1;
231 }
232 bp->link = phydev->link;
233
234 status_change = 1;
235 }
236
237 if (status_change) {
238 dnet_writew_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG, ctl_reg);
239 dnet_writew_mac(bp, DNET_INTERNAL_MODE_REG, mode_reg);
240 }
241
242 spin_unlock_irqrestore(&bp->lock, flags);
243
244 if (status_change) {
245 if (phydev->link)
246 printk(KERN_INFO "%s: link up (%d/%s)\n",
247 dev->name, phydev->speed,
248 DUPLEX_FULL == phydev->duplex ? "Full" : "Half");
249 else
250 printk(KERN_INFO "%s: link down\n", dev->name);
251 }
252}
253
254static int dnet_mii_probe(struct net_device *dev)
255{
256 struct dnet *bp = netdev_priv(dev);
257 struct phy_device *phydev = NULL;
258
259 /* find the first phy */
260 phydev = phy_find_first(bp->mii_bus);
261
262 if (!phydev) {
263 printk(KERN_ERR "%s: no PHY found\n", dev->name);
264 return -ENODEV;
265 }
266
267 /* TODO : add pin_irq */
268
269 /* attach the mac to the phy */
270 if (bp->capabilities & DNET_HAS_RMII) {
271 phydev = phy_connect(dev, phydev_name(phydev),
272 &dnet_handle_link_change,
273 PHY_INTERFACE_MODE_RMII);
274 } else {
275 phydev = phy_connect(dev, phydev_name(phydev),
276 &dnet_handle_link_change,
277 PHY_INTERFACE_MODE_MII);
278 }
279
280 if (IS_ERR(phydev)) {
281 printk(KERN_ERR "%s: Could not attach to PHY\n", dev->name);
282 return PTR_ERR(phydev);
283 }
284
285 /* mask with MAC supported features */
286 if (bp->capabilities & DNET_HAS_GIGABIT)
287 phydev->supported &= PHY_GBIT_FEATURES;
288 else
289 phydev->supported &= PHY_BASIC_FEATURES;
290
291 phydev->supported |= SUPPORTED_Asym_Pause | SUPPORTED_Pause;
292
293 phydev->advertising = phydev->supported;
294
295 bp->link = 0;
296 bp->speed = 0;
297 bp->duplex = -1;
298
299 return 0;
300}
301
302static int dnet_mii_init(struct dnet *bp)
303{
304 int err;
305
306 bp->mii_bus = mdiobus_alloc();
307 if (bp->mii_bus == NULL)
308 return -ENOMEM;
309
310 bp->mii_bus->name = "dnet_mii_bus";
311 bp->mii_bus->read = &dnet_mdio_read;
312 bp->mii_bus->write = &dnet_mdio_write;
313
314 snprintf(bp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
315 bp->pdev->name, bp->pdev->id);
316
317 bp->mii_bus->priv = bp;
318
319 if (mdiobus_register(bp->mii_bus)) {
320 err = -ENXIO;
321 goto err_out;
322 }
323
324 if (dnet_mii_probe(bp->dev) != 0) {
325 err = -ENXIO;
326 goto err_out_unregister_bus;
327 }
328
329 return 0;
330
331err_out_unregister_bus:
332 mdiobus_unregister(bp->mii_bus);
333err_out:
334 mdiobus_free(bp->mii_bus);
335 return err;
336}
337
338/* For Neptune board: LINK1000 as Link LED and TX as activity LED */
339static int dnet_phy_marvell_fixup(struct phy_device *phydev)
340{
341 return phy_write(phydev, 0x18, 0x4148);
342}
343
344static void dnet_update_stats(struct dnet *bp)
345{
346 u32 __iomem *reg = bp->regs + DNET_RX_PKT_IGNR_CNT;
347 u32 *p = &bp->hw_stats.rx_pkt_ignr;
348 u32 *end = &bp->hw_stats.rx_byte + 1;
349
350 WARN_ON((unsigned long)(end - p - 1) !=
351 (DNET_RX_BYTE_CNT - DNET_RX_PKT_IGNR_CNT) / 4);
352
353 for (; p < end; p++, reg++)
354 *p += readl(reg);
355
356 reg = bp->regs + DNET_TX_UNICAST_CNT;
357 p = &bp->hw_stats.tx_unicast;
358 end = &bp->hw_stats.tx_byte + 1;
359
360 WARN_ON((unsigned long)(end - p - 1) !=
361 (DNET_TX_BYTE_CNT - DNET_TX_UNICAST_CNT) / 4);
362
363 for (; p < end; p++, reg++)
364 *p += readl(reg);
365}
366
367static int dnet_poll(struct napi_struct *napi, int budget)
368{
369 struct dnet *bp = container_of(napi, struct dnet, napi);
370 struct net_device *dev = bp->dev;
371 int npackets = 0;
372 unsigned int pkt_len;
373 struct sk_buff *skb;
374 unsigned int *data_ptr;
375 u32 int_enable;
376 u32 cmd_word;
377 int i;
378
379 while (npackets < budget) {
380 /*
381 * break out of while loop if there are no more
382 * packets waiting
383 */
384 if (!(dnet_readl(bp, RX_FIFO_WCNT) >> 16))
385 break;
386
387 cmd_word = dnet_readl(bp, RX_LEN_FIFO);
388 pkt_len = cmd_word & 0xFFFF;
389
390 if (cmd_word & 0xDF180000)
391 printk(KERN_ERR "%s packet receive error %x\n",
392 __func__, cmd_word);
393
394 skb = netdev_alloc_skb(dev, pkt_len + 5);
395 if (skb != NULL) {
396 /* Align IP on 16 byte boundaries */
397 skb_reserve(skb, 2);
398 /*
399 * 'skb_put()' points to the start of sk_buff
400 * data area.
401 */
402 data_ptr = skb_put(skb, pkt_len);
403 for (i = 0; i < (pkt_len + 3) >> 2; i++)
404 *data_ptr++ = dnet_readl(bp, RX_DATA_FIFO);
405 skb->protocol = eth_type_trans(skb, dev);
406 netif_receive_skb(skb);
407 npackets++;
408 } else
409 printk(KERN_NOTICE
410 "%s: No memory to allocate a sk_buff of "
411 "size %u.\n", dev->name, pkt_len);
412 }
413
414 if (npackets < budget) {
415 /* We processed all packets available. Tell NAPI it can
416 * stop polling then re-enable rx interrupts.
417 */
418 napi_complete_done(napi, npackets);
419 int_enable = dnet_readl(bp, INTR_ENB);
420 int_enable |= DNET_INTR_SRC_RX_CMDFIFOAF;
421 dnet_writel(bp, int_enable, INTR_ENB);
422 }
423
424 return npackets;
425}
426
427static irqreturn_t dnet_interrupt(int irq, void *dev_id)
428{
429 struct net_device *dev = dev_id;
430 struct dnet *bp = netdev_priv(dev);
431 u32 int_src, int_enable, int_current;
432 unsigned long flags;
433 unsigned int handled = 0;
434
435 spin_lock_irqsave(&bp->lock, flags);
436
437 /* read and clear the DNET irq (clear on read) */
438 int_src = dnet_readl(bp, INTR_SRC);
439 int_enable = dnet_readl(bp, INTR_ENB);
440 int_current = int_src & int_enable;
441
442 /* restart the queue if we had stopped it for TX fifo almost full */
443 if (int_current & DNET_INTR_SRC_TX_FIFOAE) {
444 int_enable = dnet_readl(bp, INTR_ENB);
445 int_enable &= ~DNET_INTR_ENB_TX_FIFOAE;
446 dnet_writel(bp, int_enable, INTR_ENB);
447 netif_wake_queue(dev);
448 handled = 1;
449 }
450
451 /* RX FIFO error checking */
452 if (int_current &
453 (DNET_INTR_SRC_RX_CMDFIFOFF | DNET_INTR_SRC_RX_DATAFIFOFF)) {
454 printk(KERN_ERR "%s: RX fifo error %x, irq %x\n", __func__,
455 dnet_readl(bp, RX_STATUS), int_current);
456 /* we can only flush the RX FIFOs */
457 dnet_writel(bp, DNET_SYS_CTL_RXFIFOFLUSH, SYS_CTL);
458 ndelay(500);
459 dnet_writel(bp, 0, SYS_CTL);
460 handled = 1;
461 }
462
463 /* TX FIFO error checking */
464 if (int_current &
465 (DNET_INTR_SRC_TX_FIFOFULL | DNET_INTR_SRC_TX_DISCFRM)) {
466 printk(KERN_ERR "%s: TX fifo error %x, irq %x\n", __func__,
467 dnet_readl(bp, TX_STATUS), int_current);
468 /* we can only flush the TX FIFOs */
469 dnet_writel(bp, DNET_SYS_CTL_TXFIFOFLUSH, SYS_CTL);
470 ndelay(500);
471 dnet_writel(bp, 0, SYS_CTL);
472 handled = 1;
473 }
474
475 if (int_current & DNET_INTR_SRC_RX_CMDFIFOAF) {
476 if (napi_schedule_prep(&bp->napi)) {
477 /*
478 * There's no point taking any more interrupts
479 * until we have processed the buffers
480 */
481 /* Disable Rx interrupts and schedule NAPI poll */
482 int_enable = dnet_readl(bp, INTR_ENB);
483 int_enable &= ~DNET_INTR_SRC_RX_CMDFIFOAF;
484 dnet_writel(bp, int_enable, INTR_ENB);
485 __napi_schedule(&bp->napi);
486 }
487 handled = 1;
488 }
489
490 if (!handled)
491 pr_debug("%s: irq %x remains\n", __func__, int_current);
492
493 spin_unlock_irqrestore(&bp->lock, flags);
494
495 return IRQ_RETVAL(handled);
496}
497
498#ifdef DEBUG
499static inline void dnet_print_skb(struct sk_buff *skb)
500{
501 int k;
502 printk(KERN_DEBUG PFX "data:");
503 for (k = 0; k < skb->len; k++)
504 printk(" %02x", (unsigned int)skb->data[k]);
505 printk("\n");
506}
507#else
508#define dnet_print_skb(skb) do {} while (0)
509#endif
510
511static netdev_tx_t dnet_start_xmit(struct sk_buff *skb, struct net_device *dev)
512{
513
514 struct dnet *bp = netdev_priv(dev);
515 u32 tx_status, irq_enable;
516 unsigned int len, i, tx_cmd, wrsz;
517 unsigned long flags;
518 unsigned int *bufp;
519
520 tx_status = dnet_readl(bp, TX_STATUS);
521
522 pr_debug("start_xmit: len %u head %p data %p\n",
523 skb->len, skb->head, skb->data);
524 dnet_print_skb(skb);
525
526 /* frame size (words) */
527 len = (skb->len + 3) >> 2;
528
529 spin_lock_irqsave(&bp->lock, flags);
530
531 tx_status = dnet_readl(bp, TX_STATUS);
532
533 bufp = (unsigned int *)(((unsigned long) skb->data) & ~0x3UL);
534 wrsz = (u32) skb->len + 3;
535 wrsz += ((unsigned long) skb->data) & 0x3;
536 wrsz >>= 2;
537 tx_cmd = ((((unsigned long)(skb->data)) & 0x03) << 16) | (u32) skb->len;
538
539 /* check if there is enough room for the current frame */
540 if (wrsz < (DNET_FIFO_SIZE - dnet_readl(bp, TX_FIFO_WCNT))) {
541 for (i = 0; i < wrsz; i++)
542 dnet_writel(bp, *bufp++, TX_DATA_FIFO);
543
544 /*
545 * inform MAC that a packet's written and ready to be
546 * shipped out
547 */
548 dnet_writel(bp, tx_cmd, TX_LEN_FIFO);
549 }
550
551 if (dnet_readl(bp, TX_FIFO_WCNT) > DNET_FIFO_TX_DATA_AF_TH) {
552 netif_stop_queue(dev);
553 tx_status = dnet_readl(bp, INTR_SRC);
554 irq_enable = dnet_readl(bp, INTR_ENB);
555 irq_enable |= DNET_INTR_ENB_TX_FIFOAE;
556 dnet_writel(bp, irq_enable, INTR_ENB);
557 }
558
559 skb_tx_timestamp(skb);
560
561 /* free the buffer */
562 dev_kfree_skb(skb);
563
564 spin_unlock_irqrestore(&bp->lock, flags);
565
566 return NETDEV_TX_OK;
567}
568
569static void dnet_reset_hw(struct dnet *bp)
570{
571 /* put ts_mac in IDLE state i.e. disable rx/tx */
572 dnet_writew_mac(bp, DNET_INTERNAL_MODE_REG, DNET_INTERNAL_MODE_FCEN);
573
574 /*
575 * RX FIFO almost full threshold: only cmd FIFO almost full is
576 * implemented for RX side
577 */
578 dnet_writel(bp, DNET_FIFO_RX_CMD_AF_TH, RX_FIFO_TH);
579 /*
580 * TX FIFO almost empty threshold: only data FIFO almost empty
581 * is implemented for TX side
582 */
583 dnet_writel(bp, DNET_FIFO_TX_DATA_AE_TH, TX_FIFO_TH);
584
585 /* flush rx/tx fifos */
586 dnet_writel(bp, DNET_SYS_CTL_RXFIFOFLUSH | DNET_SYS_CTL_TXFIFOFLUSH,
587 SYS_CTL);
588 msleep(1);
589 dnet_writel(bp, 0, SYS_CTL);
590}
591
592static void dnet_init_hw(struct dnet *bp)
593{
594 u32 config;
595
596 dnet_reset_hw(bp);
597 __dnet_set_hwaddr(bp);
598
599 config = dnet_readw_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG);
600
601 if (bp->dev->flags & IFF_PROMISC)
602 /* Copy All Frames */
603 config |= DNET_INTERNAL_RXTX_CONTROL_ENPROMISC;
604 if (!(bp->dev->flags & IFF_BROADCAST))
605 /* No BroadCast */
606 config |= DNET_INTERNAL_RXTX_CONTROL_RXMULTICAST;
607
608 config |= DNET_INTERNAL_RXTX_CONTROL_RXPAUSE |
609 DNET_INTERNAL_RXTX_CONTROL_RXBROADCAST |
610 DNET_INTERNAL_RXTX_CONTROL_DROPCONTROL |
611 DNET_INTERNAL_RXTX_CONTROL_DISCFXFCS;
612
613 dnet_writew_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG, config);
614
615 /* clear irq before enabling them */
616 config = dnet_readl(bp, INTR_SRC);
617
618 /* enable RX/TX interrupt, recv packet ready interrupt */
619 dnet_writel(bp, DNET_INTR_ENB_GLOBAL_ENABLE | DNET_INTR_ENB_RX_SUMMARY |
620 DNET_INTR_ENB_TX_SUMMARY | DNET_INTR_ENB_RX_FIFOERR |
621 DNET_INTR_ENB_RX_ERROR | DNET_INTR_ENB_RX_FIFOFULL |
622 DNET_INTR_ENB_TX_FIFOFULL | DNET_INTR_ENB_TX_DISCFRM |
623 DNET_INTR_ENB_RX_PKTRDY, INTR_ENB);
624}
625
626static int dnet_open(struct net_device *dev)
627{
628 struct dnet *bp = netdev_priv(dev);
629
630 /* if the phy is not yet register, retry later */
631 if (!dev->phydev)
632 return -EAGAIN;
633
634 napi_enable(&bp->napi);
635 dnet_init_hw(bp);
636
637 phy_start_aneg(dev->phydev);
638
639 /* schedule a link state check */
640 phy_start(dev->phydev);
641
642 netif_start_queue(dev);
643
644 return 0;
645}
646
647static int dnet_close(struct net_device *dev)
648{
649 struct dnet *bp = netdev_priv(dev);
650
651 netif_stop_queue(dev);
652 napi_disable(&bp->napi);
653
654 if (dev->phydev)
655 phy_stop(dev->phydev);
656
657 dnet_reset_hw(bp);
658 netif_carrier_off(dev);
659
660 return 0;
661}
662
663static inline void dnet_print_pretty_hwstats(struct dnet_stats *hwstat)
664{
665 pr_debug("%s\n", __func__);
666 pr_debug("----------------------------- RX statistics "
667 "-------------------------------\n");
668 pr_debug("RX_PKT_IGNR_CNT %-8x\n", hwstat->rx_pkt_ignr);
669 pr_debug("RX_LEN_CHK_ERR_CNT %-8x\n", hwstat->rx_len_chk_err);
670 pr_debug("RX_LNG_FRM_CNT %-8x\n", hwstat->rx_lng_frm);
671 pr_debug("RX_SHRT_FRM_CNT %-8x\n", hwstat->rx_shrt_frm);
672 pr_debug("RX_IPG_VIOL_CNT %-8x\n", hwstat->rx_ipg_viol);
673 pr_debug("RX_CRC_ERR_CNT %-8x\n", hwstat->rx_crc_err);
674 pr_debug("RX_OK_PKT_CNT %-8x\n", hwstat->rx_ok_pkt);
675 pr_debug("RX_CTL_FRM_CNT %-8x\n", hwstat->rx_ctl_frm);
676 pr_debug("RX_PAUSE_FRM_CNT %-8x\n", hwstat->rx_pause_frm);
677 pr_debug("RX_MULTICAST_CNT %-8x\n", hwstat->rx_multicast);
678 pr_debug("RX_BROADCAST_CNT %-8x\n", hwstat->rx_broadcast);
679 pr_debug("RX_VLAN_TAG_CNT %-8x\n", hwstat->rx_vlan_tag);
680 pr_debug("RX_PRE_SHRINK_CNT %-8x\n", hwstat->rx_pre_shrink);
681 pr_debug("RX_DRIB_NIB_CNT %-8x\n", hwstat->rx_drib_nib);
682 pr_debug("RX_UNSUP_OPCD_CNT %-8x\n", hwstat->rx_unsup_opcd);
683 pr_debug("RX_BYTE_CNT %-8x\n", hwstat->rx_byte);
684 pr_debug("----------------------------- TX statistics "
685 "-------------------------------\n");
686 pr_debug("TX_UNICAST_CNT %-8x\n", hwstat->tx_unicast);
687 pr_debug("TX_PAUSE_FRM_CNT %-8x\n", hwstat->tx_pause_frm);
688 pr_debug("TX_MULTICAST_CNT %-8x\n", hwstat->tx_multicast);
689 pr_debug("TX_BRDCAST_CNT %-8x\n", hwstat->tx_brdcast);
690 pr_debug("TX_VLAN_TAG_CNT %-8x\n", hwstat->tx_vlan_tag);
691 pr_debug("TX_BAD_FCS_CNT %-8x\n", hwstat->tx_bad_fcs);
692 pr_debug("TX_JUMBO_CNT %-8x\n", hwstat->tx_jumbo);
693 pr_debug("TX_BYTE_CNT %-8x\n", hwstat->tx_byte);
694}
695
696static struct net_device_stats *dnet_get_stats(struct net_device *dev)
697{
698
699 struct dnet *bp = netdev_priv(dev);
700 struct net_device_stats *nstat = &dev->stats;
701 struct dnet_stats *hwstat = &bp->hw_stats;
702
703 /* read stats from hardware */
704 dnet_update_stats(bp);
705
706 /* Convert HW stats into netdevice stats */
707 nstat->rx_errors = (hwstat->rx_len_chk_err +
708 hwstat->rx_lng_frm + hwstat->rx_shrt_frm +
709 /* ignore IGP violation error
710 hwstat->rx_ipg_viol + */
711 hwstat->rx_crc_err +
712 hwstat->rx_pre_shrink +
713 hwstat->rx_drib_nib + hwstat->rx_unsup_opcd);
714 nstat->tx_errors = hwstat->tx_bad_fcs;
715 nstat->rx_length_errors = (hwstat->rx_len_chk_err +
716 hwstat->rx_lng_frm +
717 hwstat->rx_shrt_frm + hwstat->rx_pre_shrink);
718 nstat->rx_crc_errors = hwstat->rx_crc_err;
719 nstat->rx_frame_errors = hwstat->rx_pre_shrink + hwstat->rx_drib_nib;
720 nstat->rx_packets = hwstat->rx_ok_pkt;
721 nstat->tx_packets = (hwstat->tx_unicast +
722 hwstat->tx_multicast + hwstat->tx_brdcast);
723 nstat->rx_bytes = hwstat->rx_byte;
724 nstat->tx_bytes = hwstat->tx_byte;
725 nstat->multicast = hwstat->rx_multicast;
726 nstat->rx_missed_errors = hwstat->rx_pkt_ignr;
727
728 dnet_print_pretty_hwstats(hwstat);
729
730 return nstat;
731}
732
733static int dnet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
734{
735 struct phy_device *phydev = dev->phydev;
736
737 if (!netif_running(dev))
738 return -EINVAL;
739
740 if (!phydev)
741 return -ENODEV;
742
743 return phy_mii_ioctl(phydev, rq, cmd);
744}
745
746static void dnet_get_drvinfo(struct net_device *dev,
747 struct ethtool_drvinfo *info)
748{
749 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
750 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
751 strlcpy(info->bus_info, "0", sizeof(info->bus_info));
752}
753
754static const struct ethtool_ops dnet_ethtool_ops = {
755 .get_drvinfo = dnet_get_drvinfo,
756 .get_link = ethtool_op_get_link,
757 .get_ts_info = ethtool_op_get_ts_info,
758 .get_link_ksettings = phy_ethtool_get_link_ksettings,
759 .set_link_ksettings = phy_ethtool_set_link_ksettings,
760};
761
762static const struct net_device_ops dnet_netdev_ops = {
763 .ndo_open = dnet_open,
764 .ndo_stop = dnet_close,
765 .ndo_get_stats = dnet_get_stats,
766 .ndo_start_xmit = dnet_start_xmit,
767 .ndo_do_ioctl = dnet_ioctl,
768 .ndo_set_mac_address = eth_mac_addr,
769 .ndo_validate_addr = eth_validate_addr,
770};
771
772static int dnet_probe(struct platform_device *pdev)
773{
774 struct resource *res;
775 struct net_device *dev;
776 struct dnet *bp;
777 struct phy_device *phydev;
778 int err;
779 unsigned int irq;
780
781 irq = platform_get_irq(pdev, 0);
782
783 dev = alloc_etherdev(sizeof(*bp));
784 if (!dev)
785 return -ENOMEM;
786
787 /* TODO: Actually, we have some interesting features... */
788 dev->features |= 0;
789
790 bp = netdev_priv(dev);
791 bp->dev = dev;
792
793 platform_set_drvdata(pdev, dev);
794 SET_NETDEV_DEV(dev, &pdev->dev);
795
796 spin_lock_init(&bp->lock);
797
798 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
799 bp->regs = devm_ioremap_resource(&pdev->dev, res);
800 if (IS_ERR(bp->regs)) {
801 err = PTR_ERR(bp->regs);
802 goto err_out_free_dev;
803 }
804
805 dev->irq = irq;
806 err = request_irq(dev->irq, dnet_interrupt, 0, DRV_NAME, dev);
807 if (err) {
808 dev_err(&pdev->dev, "Unable to request IRQ %d (error %d)\n",
809 irq, err);
810 goto err_out_free_dev;
811 }
812
813 dev->netdev_ops = &dnet_netdev_ops;
814 netif_napi_add(dev, &bp->napi, dnet_poll, 64);
815 dev->ethtool_ops = &dnet_ethtool_ops;
816
817 dev->base_addr = (unsigned long)bp->regs;
818
819 bp->capabilities = dnet_readl(bp, VERCAPS) & DNET_CAPS_MASK;
820
821 dnet_get_hwaddr(bp);
822
823 if (!is_valid_ether_addr(dev->dev_addr)) {
824 /* choose a random ethernet address */
825 eth_hw_addr_random(dev);
826 __dnet_set_hwaddr(bp);
827 }
828
829 err = register_netdev(dev);
830 if (err) {
831 dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
832 goto err_out_free_irq;
833 }
834
835 /* register the PHY board fixup (for Marvell 88E1111) */
836 err = phy_register_fixup_for_uid(0x01410cc0, 0xfffffff0,
837 dnet_phy_marvell_fixup);
838 /* we can live without it, so just issue a warning */
839 if (err)
840 dev_warn(&pdev->dev, "Cannot register PHY board fixup.\n");
841
842 err = dnet_mii_init(bp);
843 if (err)
844 goto err_out_unregister_netdev;
845
846 dev_info(&pdev->dev, "Dave DNET at 0x%p (0x%08x) irq %d %pM\n",
847 bp->regs, (unsigned int)res->start, dev->irq, dev->dev_addr);
848 dev_info(&pdev->dev, "has %smdio, %sirq, %sgigabit, %sdma\n",
849 (bp->capabilities & DNET_HAS_MDIO) ? "" : "no ",
850 (bp->capabilities & DNET_HAS_IRQ) ? "" : "no ",
851 (bp->capabilities & DNET_HAS_GIGABIT) ? "" : "no ",
852 (bp->capabilities & DNET_HAS_DMA) ? "" : "no ");
853 phydev = dev->phydev;
854 phy_attached_info(phydev);
855
856 return 0;
857
858err_out_unregister_netdev:
859 unregister_netdev(dev);
860err_out_free_irq:
861 free_irq(dev->irq, dev);
862err_out_free_dev:
863 free_netdev(dev);
864 return err;
865}
866
867static int dnet_remove(struct platform_device *pdev)
868{
869
870 struct net_device *dev;
871 struct dnet *bp;
872
873 dev = platform_get_drvdata(pdev);
874
875 if (dev) {
876 bp = netdev_priv(dev);
877 if (dev->phydev)
878 phy_disconnect(dev->phydev);
879 mdiobus_unregister(bp->mii_bus);
880 mdiobus_free(bp->mii_bus);
881 unregister_netdev(dev);
882 free_irq(dev->irq, dev);
883 free_netdev(dev);
884 }
885
886 return 0;
887}
888
889static struct platform_driver dnet_driver = {
890 .probe = dnet_probe,
891 .remove = dnet_remove,
892 .driver = {
893 .name = "dnet",
894 },
895};
896
897module_platform_driver(dnet_driver);
898
899MODULE_LICENSE("GPL");
900MODULE_DESCRIPTION("Dave DNET Ethernet driver");
901MODULE_AUTHOR("Ilya Yanok <yanok@emcraft.com>, "
902 "Matteo Vit <matteo.vit@dave.eu>");
1/*
2 * Dave DNET Ethernet Controller driver
3 *
4 * Copyright (C) 2008 Dave S.r.l. <www.dave.eu>
5 * Copyright (C) 2009 Ilya Yanok, Emcraft Systems Ltd, <yanok@emcraft.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#include <linux/io.h>
12#include <linux/module.h>
13#include <linux/moduleparam.h>
14#include <linux/kernel.h>
15#include <linux/types.h>
16#include <linux/slab.h>
17#include <linux/delay.h>
18#include <linux/init.h>
19#include <linux/interrupt.h>
20#include <linux/netdevice.h>
21#include <linux/etherdevice.h>
22#include <linux/dma-mapping.h>
23#include <linux/platform_device.h>
24#include <linux/phy.h>
25
26#include "dnet.h"
27
28#undef DEBUG
29
30/* function for reading internal MAC register */
31static u16 dnet_readw_mac(struct dnet *bp, u16 reg)
32{
33 u16 data_read;
34
35 /* issue a read */
36 dnet_writel(bp, reg, MACREG_ADDR);
37
38 /* since a read/write op to the MAC is very slow,
39 * we must wait before reading the data */
40 ndelay(500);
41
42 /* read data read from the MAC register */
43 data_read = dnet_readl(bp, MACREG_DATA);
44
45 /* all done */
46 return data_read;
47}
48
49/* function for writing internal MAC register */
50static void dnet_writew_mac(struct dnet *bp, u16 reg, u16 val)
51{
52 /* load data to write */
53 dnet_writel(bp, val, MACREG_DATA);
54
55 /* issue a write */
56 dnet_writel(bp, reg | DNET_INTERNAL_WRITE, MACREG_ADDR);
57
58 /* since a read/write op to the MAC is very slow,
59 * we must wait before exiting */
60 ndelay(500);
61}
62
63static void __dnet_set_hwaddr(struct dnet *bp)
64{
65 u16 tmp;
66
67 tmp = be16_to_cpup((__be16 *)bp->dev->dev_addr);
68 dnet_writew_mac(bp, DNET_INTERNAL_MAC_ADDR_0_REG, tmp);
69 tmp = be16_to_cpup((__be16 *)(bp->dev->dev_addr + 2));
70 dnet_writew_mac(bp, DNET_INTERNAL_MAC_ADDR_1_REG, tmp);
71 tmp = be16_to_cpup((__be16 *)(bp->dev->dev_addr + 4));
72 dnet_writew_mac(bp, DNET_INTERNAL_MAC_ADDR_2_REG, tmp);
73}
74
75static void __devinit dnet_get_hwaddr(struct dnet *bp)
76{
77 u16 tmp;
78 u8 addr[6];
79
80 /*
81 * from MAC docs:
82 * "Note that the MAC address is stored in the registers in Hexadecimal
83 * form. For example, to set the MAC Address to: AC-DE-48-00-00-80
84 * would require writing 0xAC (octet 0) to address 0x0B (high byte of
85 * Mac_addr[15:0]), 0xDE (octet 1) to address 0x0A (Low byte of
86 * Mac_addr[15:0]), 0x48 (octet 2) to address 0x0D (high byte of
87 * Mac_addr[15:0]), 0x00 (octet 3) to address 0x0C (Low byte of
88 * Mac_addr[15:0]), 0x00 (octet 4) to address 0x0F (high byte of
89 * Mac_addr[15:0]), and 0x80 (octet 5) to address * 0x0E (Low byte of
90 * Mac_addr[15:0]).
91 */
92 tmp = dnet_readw_mac(bp, DNET_INTERNAL_MAC_ADDR_0_REG);
93 *((__be16 *)addr) = cpu_to_be16(tmp);
94 tmp = dnet_readw_mac(bp, DNET_INTERNAL_MAC_ADDR_1_REG);
95 *((__be16 *)(addr + 2)) = cpu_to_be16(tmp);
96 tmp = dnet_readw_mac(bp, DNET_INTERNAL_MAC_ADDR_2_REG);
97 *((__be16 *)(addr + 4)) = cpu_to_be16(tmp);
98
99 if (is_valid_ether_addr(addr))
100 memcpy(bp->dev->dev_addr, addr, sizeof(addr));
101}
102
103static int dnet_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
104{
105 struct dnet *bp = bus->priv;
106 u16 value;
107
108 while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
109 & DNET_INTERNAL_GMII_MNG_CMD_FIN))
110 cpu_relax();
111
112 /* only 5 bits allowed for phy-addr and reg_offset */
113 mii_id &= 0x1f;
114 regnum &= 0x1f;
115
116 /* prepare reg_value for a read */
117 value = (mii_id << 8);
118 value |= regnum;
119
120 /* write control word */
121 dnet_writew_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG, value);
122
123 /* wait for end of transfer */
124 while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
125 & DNET_INTERNAL_GMII_MNG_CMD_FIN))
126 cpu_relax();
127
128 value = dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_DAT_REG);
129
130 pr_debug("mdio_read %02x:%02x <- %04x\n", mii_id, regnum, value);
131
132 return value;
133}
134
135static int dnet_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
136 u16 value)
137{
138 struct dnet *bp = bus->priv;
139 u16 tmp;
140
141 pr_debug("mdio_write %02x:%02x <- %04x\n", mii_id, regnum, value);
142
143 while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
144 & DNET_INTERNAL_GMII_MNG_CMD_FIN))
145 cpu_relax();
146
147 /* prepare for a write operation */
148 tmp = (1 << 13);
149
150 /* only 5 bits allowed for phy-addr and reg_offset */
151 mii_id &= 0x1f;
152 regnum &= 0x1f;
153
154 /* only 16 bits on data */
155 value &= 0xffff;
156
157 /* prepare reg_value for a write */
158 tmp |= (mii_id << 8);
159 tmp |= regnum;
160
161 /* write data to write first */
162 dnet_writew_mac(bp, DNET_INTERNAL_GMII_MNG_DAT_REG, value);
163
164 /* write control word */
165 dnet_writew_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG, tmp);
166
167 while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
168 & DNET_INTERNAL_GMII_MNG_CMD_FIN))
169 cpu_relax();
170
171 return 0;
172}
173
174static int dnet_mdio_reset(struct mii_bus *bus)
175{
176 return 0;
177}
178
179static void dnet_handle_link_change(struct net_device *dev)
180{
181 struct dnet *bp = netdev_priv(dev);
182 struct phy_device *phydev = bp->phy_dev;
183 unsigned long flags;
184 u32 mode_reg, ctl_reg;
185
186 int status_change = 0;
187
188 spin_lock_irqsave(&bp->lock, flags);
189
190 mode_reg = dnet_readw_mac(bp, DNET_INTERNAL_MODE_REG);
191 ctl_reg = dnet_readw_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG);
192
193 if (phydev->link) {
194 if (bp->duplex != phydev->duplex) {
195 if (phydev->duplex)
196 ctl_reg &=
197 ~(DNET_INTERNAL_RXTX_CONTROL_ENABLEHALFDUP);
198 else
199 ctl_reg |=
200 DNET_INTERNAL_RXTX_CONTROL_ENABLEHALFDUP;
201
202 bp->duplex = phydev->duplex;
203 status_change = 1;
204 }
205
206 if (bp->speed != phydev->speed) {
207 status_change = 1;
208 switch (phydev->speed) {
209 case 1000:
210 mode_reg |= DNET_INTERNAL_MODE_GBITEN;
211 break;
212 case 100:
213 case 10:
214 mode_reg &= ~DNET_INTERNAL_MODE_GBITEN;
215 break;
216 default:
217 printk(KERN_WARNING
218 "%s: Ack! Speed (%d) is not "
219 "10/100/1000!\n", dev->name,
220 phydev->speed);
221 break;
222 }
223 bp->speed = phydev->speed;
224 }
225 }
226
227 if (phydev->link != bp->link) {
228 if (phydev->link) {
229 mode_reg |=
230 (DNET_INTERNAL_MODE_RXEN | DNET_INTERNAL_MODE_TXEN);
231 } else {
232 mode_reg &=
233 ~(DNET_INTERNAL_MODE_RXEN |
234 DNET_INTERNAL_MODE_TXEN);
235 bp->speed = 0;
236 bp->duplex = -1;
237 }
238 bp->link = phydev->link;
239
240 status_change = 1;
241 }
242
243 if (status_change) {
244 dnet_writew_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG, ctl_reg);
245 dnet_writew_mac(bp, DNET_INTERNAL_MODE_REG, mode_reg);
246 }
247
248 spin_unlock_irqrestore(&bp->lock, flags);
249
250 if (status_change) {
251 if (phydev->link)
252 printk(KERN_INFO "%s: link up (%d/%s)\n",
253 dev->name, phydev->speed,
254 DUPLEX_FULL == phydev->duplex ? "Full" : "Half");
255 else
256 printk(KERN_INFO "%s: link down\n", dev->name);
257 }
258}
259
260static int dnet_mii_probe(struct net_device *dev)
261{
262 struct dnet *bp = netdev_priv(dev);
263 struct phy_device *phydev = NULL;
264 int phy_addr;
265
266 /* find the first phy */
267 for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
268 if (bp->mii_bus->phy_map[phy_addr]) {
269 phydev = bp->mii_bus->phy_map[phy_addr];
270 break;
271 }
272 }
273
274 if (!phydev) {
275 printk(KERN_ERR "%s: no PHY found\n", dev->name);
276 return -ENODEV;
277 }
278
279 /* TODO : add pin_irq */
280
281 /* attach the mac to the phy */
282 if (bp->capabilities & DNET_HAS_RMII) {
283 phydev = phy_connect(dev, dev_name(&phydev->dev),
284 &dnet_handle_link_change, 0,
285 PHY_INTERFACE_MODE_RMII);
286 } else {
287 phydev = phy_connect(dev, dev_name(&phydev->dev),
288 &dnet_handle_link_change, 0,
289 PHY_INTERFACE_MODE_MII);
290 }
291
292 if (IS_ERR(phydev)) {
293 printk(KERN_ERR "%s: Could not attach to PHY\n", dev->name);
294 return PTR_ERR(phydev);
295 }
296
297 /* mask with MAC supported features */
298 if (bp->capabilities & DNET_HAS_GIGABIT)
299 phydev->supported &= PHY_GBIT_FEATURES;
300 else
301 phydev->supported &= PHY_BASIC_FEATURES;
302
303 phydev->supported |= SUPPORTED_Asym_Pause | SUPPORTED_Pause;
304
305 phydev->advertising = phydev->supported;
306
307 bp->link = 0;
308 bp->speed = 0;
309 bp->duplex = -1;
310 bp->phy_dev = phydev;
311
312 return 0;
313}
314
315static int dnet_mii_init(struct dnet *bp)
316{
317 int err, i;
318
319 bp->mii_bus = mdiobus_alloc();
320 if (bp->mii_bus == NULL)
321 return -ENOMEM;
322
323 bp->mii_bus->name = "dnet_mii_bus";
324 bp->mii_bus->read = &dnet_mdio_read;
325 bp->mii_bus->write = &dnet_mdio_write;
326 bp->mii_bus->reset = &dnet_mdio_reset;
327
328 snprintf(bp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
329 bp->pdev->name, bp->pdev->id);
330
331 bp->mii_bus->priv = bp;
332
333 bp->mii_bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
334 if (!bp->mii_bus->irq) {
335 err = -ENOMEM;
336 goto err_out;
337 }
338
339 for (i = 0; i < PHY_MAX_ADDR; i++)
340 bp->mii_bus->irq[i] = PHY_POLL;
341
342 if (mdiobus_register(bp->mii_bus)) {
343 err = -ENXIO;
344 goto err_out_free_mdio_irq;
345 }
346
347 if (dnet_mii_probe(bp->dev) != 0) {
348 err = -ENXIO;
349 goto err_out_unregister_bus;
350 }
351
352 return 0;
353
354err_out_unregister_bus:
355 mdiobus_unregister(bp->mii_bus);
356err_out_free_mdio_irq:
357 kfree(bp->mii_bus->irq);
358err_out:
359 mdiobus_free(bp->mii_bus);
360 return err;
361}
362
363/* For Neptune board: LINK1000 as Link LED and TX as activity LED */
364static int dnet_phy_marvell_fixup(struct phy_device *phydev)
365{
366 return phy_write(phydev, 0x18, 0x4148);
367}
368
369static void dnet_update_stats(struct dnet *bp)
370{
371 u32 __iomem *reg = bp->regs + DNET_RX_PKT_IGNR_CNT;
372 u32 *p = &bp->hw_stats.rx_pkt_ignr;
373 u32 *end = &bp->hw_stats.rx_byte + 1;
374
375 WARN_ON((unsigned long)(end - p - 1) !=
376 (DNET_RX_BYTE_CNT - DNET_RX_PKT_IGNR_CNT) / 4);
377
378 for (; p < end; p++, reg++)
379 *p += readl(reg);
380
381 reg = bp->regs + DNET_TX_UNICAST_CNT;
382 p = &bp->hw_stats.tx_unicast;
383 end = &bp->hw_stats.tx_byte + 1;
384
385 WARN_ON((unsigned long)(end - p - 1) !=
386 (DNET_TX_BYTE_CNT - DNET_TX_UNICAST_CNT) / 4);
387
388 for (; p < end; p++, reg++)
389 *p += readl(reg);
390}
391
392static int dnet_poll(struct napi_struct *napi, int budget)
393{
394 struct dnet *bp = container_of(napi, struct dnet, napi);
395 struct net_device *dev = bp->dev;
396 int npackets = 0;
397 unsigned int pkt_len;
398 struct sk_buff *skb;
399 unsigned int *data_ptr;
400 u32 int_enable;
401 u32 cmd_word;
402 int i;
403
404 while (npackets < budget) {
405 /*
406 * break out of while loop if there are no more
407 * packets waiting
408 */
409 if (!(dnet_readl(bp, RX_FIFO_WCNT) >> 16)) {
410 napi_complete(napi);
411 int_enable = dnet_readl(bp, INTR_ENB);
412 int_enable |= DNET_INTR_SRC_RX_CMDFIFOAF;
413 dnet_writel(bp, int_enable, INTR_ENB);
414 return 0;
415 }
416
417 cmd_word = dnet_readl(bp, RX_LEN_FIFO);
418 pkt_len = cmd_word & 0xFFFF;
419
420 if (cmd_word & 0xDF180000)
421 printk(KERN_ERR "%s packet receive error %x\n",
422 __func__, cmd_word);
423
424 skb = netdev_alloc_skb(dev, pkt_len + 5);
425 if (skb != NULL) {
426 /* Align IP on 16 byte boundaries */
427 skb_reserve(skb, 2);
428 /*
429 * 'skb_put()' points to the start of sk_buff
430 * data area.
431 */
432 data_ptr = (unsigned int *)skb_put(skb, pkt_len);
433 for (i = 0; i < (pkt_len + 3) >> 2; i++)
434 *data_ptr++ = dnet_readl(bp, RX_DATA_FIFO);
435 skb->protocol = eth_type_trans(skb, dev);
436 netif_receive_skb(skb);
437 npackets++;
438 } else
439 printk(KERN_NOTICE
440 "%s: No memory to allocate a sk_buff of "
441 "size %u.\n", dev->name, pkt_len);
442 }
443
444 budget -= npackets;
445
446 if (npackets < budget) {
447 /* We processed all packets available. Tell NAPI it can
448 * stop polling then re-enable rx interrupts */
449 napi_complete(napi);
450 int_enable = dnet_readl(bp, INTR_ENB);
451 int_enable |= DNET_INTR_SRC_RX_CMDFIFOAF;
452 dnet_writel(bp, int_enable, INTR_ENB);
453 return 0;
454 }
455
456 /* There are still packets waiting */
457 return 1;
458}
459
460static irqreturn_t dnet_interrupt(int irq, void *dev_id)
461{
462 struct net_device *dev = dev_id;
463 struct dnet *bp = netdev_priv(dev);
464 u32 int_src, int_enable, int_current;
465 unsigned long flags;
466 unsigned int handled = 0;
467
468 spin_lock_irqsave(&bp->lock, flags);
469
470 /* read and clear the DNET irq (clear on read) */
471 int_src = dnet_readl(bp, INTR_SRC);
472 int_enable = dnet_readl(bp, INTR_ENB);
473 int_current = int_src & int_enable;
474
475 /* restart the queue if we had stopped it for TX fifo almost full */
476 if (int_current & DNET_INTR_SRC_TX_FIFOAE) {
477 int_enable = dnet_readl(bp, INTR_ENB);
478 int_enable &= ~DNET_INTR_ENB_TX_FIFOAE;
479 dnet_writel(bp, int_enable, INTR_ENB);
480 netif_wake_queue(dev);
481 handled = 1;
482 }
483
484 /* RX FIFO error checking */
485 if (int_current &
486 (DNET_INTR_SRC_RX_CMDFIFOFF | DNET_INTR_SRC_RX_DATAFIFOFF)) {
487 printk(KERN_ERR "%s: RX fifo error %x, irq %x\n", __func__,
488 dnet_readl(bp, RX_STATUS), int_current);
489 /* we can only flush the RX FIFOs */
490 dnet_writel(bp, DNET_SYS_CTL_RXFIFOFLUSH, SYS_CTL);
491 ndelay(500);
492 dnet_writel(bp, 0, SYS_CTL);
493 handled = 1;
494 }
495
496 /* TX FIFO error checking */
497 if (int_current &
498 (DNET_INTR_SRC_TX_FIFOFULL | DNET_INTR_SRC_TX_DISCFRM)) {
499 printk(KERN_ERR "%s: TX fifo error %x, irq %x\n", __func__,
500 dnet_readl(bp, TX_STATUS), int_current);
501 /* we can only flush the TX FIFOs */
502 dnet_writel(bp, DNET_SYS_CTL_TXFIFOFLUSH, SYS_CTL);
503 ndelay(500);
504 dnet_writel(bp, 0, SYS_CTL);
505 handled = 1;
506 }
507
508 if (int_current & DNET_INTR_SRC_RX_CMDFIFOAF) {
509 if (napi_schedule_prep(&bp->napi)) {
510 /*
511 * There's no point taking any more interrupts
512 * until we have processed the buffers
513 */
514 /* Disable Rx interrupts and schedule NAPI poll */
515 int_enable = dnet_readl(bp, INTR_ENB);
516 int_enable &= ~DNET_INTR_SRC_RX_CMDFIFOAF;
517 dnet_writel(bp, int_enable, INTR_ENB);
518 __napi_schedule(&bp->napi);
519 }
520 handled = 1;
521 }
522
523 if (!handled)
524 pr_debug("%s: irq %x remains\n", __func__, int_current);
525
526 spin_unlock_irqrestore(&bp->lock, flags);
527
528 return IRQ_RETVAL(handled);
529}
530
531#ifdef DEBUG
532static inline void dnet_print_skb(struct sk_buff *skb)
533{
534 int k;
535 printk(KERN_DEBUG PFX "data:");
536 for (k = 0; k < skb->len; k++)
537 printk(" %02x", (unsigned int)skb->data[k]);
538 printk("\n");
539}
540#else
541#define dnet_print_skb(skb) do {} while (0)
542#endif
543
544static netdev_tx_t dnet_start_xmit(struct sk_buff *skb, struct net_device *dev)
545{
546
547 struct dnet *bp = netdev_priv(dev);
548 u32 tx_status, irq_enable;
549 unsigned int len, i, tx_cmd, wrsz;
550 unsigned long flags;
551 unsigned int *bufp;
552
553 tx_status = dnet_readl(bp, TX_STATUS);
554
555 pr_debug("start_xmit: len %u head %p data %p\n",
556 skb->len, skb->head, skb->data);
557 dnet_print_skb(skb);
558
559 /* frame size (words) */
560 len = (skb->len + 3) >> 2;
561
562 spin_lock_irqsave(&bp->lock, flags);
563
564 tx_status = dnet_readl(bp, TX_STATUS);
565
566 bufp = (unsigned int *)(((unsigned long) skb->data) & ~0x3UL);
567 wrsz = (u32) skb->len + 3;
568 wrsz += ((unsigned long) skb->data) & 0x3;
569 wrsz >>= 2;
570 tx_cmd = ((((unsigned long)(skb->data)) & 0x03) << 16) | (u32) skb->len;
571
572 /* check if there is enough room for the current frame */
573 if (wrsz < (DNET_FIFO_SIZE - dnet_readl(bp, TX_FIFO_WCNT))) {
574 for (i = 0; i < wrsz; i++)
575 dnet_writel(bp, *bufp++, TX_DATA_FIFO);
576
577 /*
578 * inform MAC that a packet's written and ready to be
579 * shipped out
580 */
581 dnet_writel(bp, tx_cmd, TX_LEN_FIFO);
582 }
583
584 if (dnet_readl(bp, TX_FIFO_WCNT) > DNET_FIFO_TX_DATA_AF_TH) {
585 netif_stop_queue(dev);
586 tx_status = dnet_readl(bp, INTR_SRC);
587 irq_enable = dnet_readl(bp, INTR_ENB);
588 irq_enable |= DNET_INTR_ENB_TX_FIFOAE;
589 dnet_writel(bp, irq_enable, INTR_ENB);
590 }
591
592 skb_tx_timestamp(skb);
593
594 /* free the buffer */
595 dev_kfree_skb(skb);
596
597 spin_unlock_irqrestore(&bp->lock, flags);
598
599 return NETDEV_TX_OK;
600}
601
602static void dnet_reset_hw(struct dnet *bp)
603{
604 /* put ts_mac in IDLE state i.e. disable rx/tx */
605 dnet_writew_mac(bp, DNET_INTERNAL_MODE_REG, DNET_INTERNAL_MODE_FCEN);
606
607 /*
608 * RX FIFO almost full threshold: only cmd FIFO almost full is
609 * implemented for RX side
610 */
611 dnet_writel(bp, DNET_FIFO_RX_CMD_AF_TH, RX_FIFO_TH);
612 /*
613 * TX FIFO almost empty threshold: only data FIFO almost empty
614 * is implemented for TX side
615 */
616 dnet_writel(bp, DNET_FIFO_TX_DATA_AE_TH, TX_FIFO_TH);
617
618 /* flush rx/tx fifos */
619 dnet_writel(bp, DNET_SYS_CTL_RXFIFOFLUSH | DNET_SYS_CTL_TXFIFOFLUSH,
620 SYS_CTL);
621 msleep(1);
622 dnet_writel(bp, 0, SYS_CTL);
623}
624
625static void dnet_init_hw(struct dnet *bp)
626{
627 u32 config;
628
629 dnet_reset_hw(bp);
630 __dnet_set_hwaddr(bp);
631
632 config = dnet_readw_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG);
633
634 if (bp->dev->flags & IFF_PROMISC)
635 /* Copy All Frames */
636 config |= DNET_INTERNAL_RXTX_CONTROL_ENPROMISC;
637 if (!(bp->dev->flags & IFF_BROADCAST))
638 /* No BroadCast */
639 config |= DNET_INTERNAL_RXTX_CONTROL_RXMULTICAST;
640
641 config |= DNET_INTERNAL_RXTX_CONTROL_RXPAUSE |
642 DNET_INTERNAL_RXTX_CONTROL_RXBROADCAST |
643 DNET_INTERNAL_RXTX_CONTROL_DROPCONTROL |
644 DNET_INTERNAL_RXTX_CONTROL_DISCFXFCS;
645
646 dnet_writew_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG, config);
647
648 /* clear irq before enabling them */
649 config = dnet_readl(bp, INTR_SRC);
650
651 /* enable RX/TX interrupt, recv packet ready interrupt */
652 dnet_writel(bp, DNET_INTR_ENB_GLOBAL_ENABLE | DNET_INTR_ENB_RX_SUMMARY |
653 DNET_INTR_ENB_TX_SUMMARY | DNET_INTR_ENB_RX_FIFOERR |
654 DNET_INTR_ENB_RX_ERROR | DNET_INTR_ENB_RX_FIFOFULL |
655 DNET_INTR_ENB_TX_FIFOFULL | DNET_INTR_ENB_TX_DISCFRM |
656 DNET_INTR_ENB_RX_PKTRDY, INTR_ENB);
657}
658
659static int dnet_open(struct net_device *dev)
660{
661 struct dnet *bp = netdev_priv(dev);
662
663 /* if the phy is not yet register, retry later */
664 if (!bp->phy_dev)
665 return -EAGAIN;
666
667 if (!is_valid_ether_addr(dev->dev_addr))
668 return -EADDRNOTAVAIL;
669
670 napi_enable(&bp->napi);
671 dnet_init_hw(bp);
672
673 phy_start_aneg(bp->phy_dev);
674
675 /* schedule a link state check */
676 phy_start(bp->phy_dev);
677
678 netif_start_queue(dev);
679
680 return 0;
681}
682
683static int dnet_close(struct net_device *dev)
684{
685 struct dnet *bp = netdev_priv(dev);
686
687 netif_stop_queue(dev);
688 napi_disable(&bp->napi);
689
690 if (bp->phy_dev)
691 phy_stop(bp->phy_dev);
692
693 dnet_reset_hw(bp);
694 netif_carrier_off(dev);
695
696 return 0;
697}
698
699static inline void dnet_print_pretty_hwstats(struct dnet_stats *hwstat)
700{
701 pr_debug("%s\n", __func__);
702 pr_debug("----------------------------- RX statistics "
703 "-------------------------------\n");
704 pr_debug("RX_PKT_IGNR_CNT %-8x\n", hwstat->rx_pkt_ignr);
705 pr_debug("RX_LEN_CHK_ERR_CNT %-8x\n", hwstat->rx_len_chk_err);
706 pr_debug("RX_LNG_FRM_CNT %-8x\n", hwstat->rx_lng_frm);
707 pr_debug("RX_SHRT_FRM_CNT %-8x\n", hwstat->rx_shrt_frm);
708 pr_debug("RX_IPG_VIOL_CNT %-8x\n", hwstat->rx_ipg_viol);
709 pr_debug("RX_CRC_ERR_CNT %-8x\n", hwstat->rx_crc_err);
710 pr_debug("RX_OK_PKT_CNT %-8x\n", hwstat->rx_ok_pkt);
711 pr_debug("RX_CTL_FRM_CNT %-8x\n", hwstat->rx_ctl_frm);
712 pr_debug("RX_PAUSE_FRM_CNT %-8x\n", hwstat->rx_pause_frm);
713 pr_debug("RX_MULTICAST_CNT %-8x\n", hwstat->rx_multicast);
714 pr_debug("RX_BROADCAST_CNT %-8x\n", hwstat->rx_broadcast);
715 pr_debug("RX_VLAN_TAG_CNT %-8x\n", hwstat->rx_vlan_tag);
716 pr_debug("RX_PRE_SHRINK_CNT %-8x\n", hwstat->rx_pre_shrink);
717 pr_debug("RX_DRIB_NIB_CNT %-8x\n", hwstat->rx_drib_nib);
718 pr_debug("RX_UNSUP_OPCD_CNT %-8x\n", hwstat->rx_unsup_opcd);
719 pr_debug("RX_BYTE_CNT %-8x\n", hwstat->rx_byte);
720 pr_debug("----------------------------- TX statistics "
721 "-------------------------------\n");
722 pr_debug("TX_UNICAST_CNT %-8x\n", hwstat->tx_unicast);
723 pr_debug("TX_PAUSE_FRM_CNT %-8x\n", hwstat->tx_pause_frm);
724 pr_debug("TX_MULTICAST_CNT %-8x\n", hwstat->tx_multicast);
725 pr_debug("TX_BRDCAST_CNT %-8x\n", hwstat->tx_brdcast);
726 pr_debug("TX_VLAN_TAG_CNT %-8x\n", hwstat->tx_vlan_tag);
727 pr_debug("TX_BAD_FCS_CNT %-8x\n", hwstat->tx_bad_fcs);
728 pr_debug("TX_JUMBO_CNT %-8x\n", hwstat->tx_jumbo);
729 pr_debug("TX_BYTE_CNT %-8x\n", hwstat->tx_byte);
730}
731
732static struct net_device_stats *dnet_get_stats(struct net_device *dev)
733{
734
735 struct dnet *bp = netdev_priv(dev);
736 struct net_device_stats *nstat = &dev->stats;
737 struct dnet_stats *hwstat = &bp->hw_stats;
738
739 /* read stats from hardware */
740 dnet_update_stats(bp);
741
742 /* Convert HW stats into netdevice stats */
743 nstat->rx_errors = (hwstat->rx_len_chk_err +
744 hwstat->rx_lng_frm + hwstat->rx_shrt_frm +
745 /* ignore IGP violation error
746 hwstat->rx_ipg_viol + */
747 hwstat->rx_crc_err +
748 hwstat->rx_pre_shrink +
749 hwstat->rx_drib_nib + hwstat->rx_unsup_opcd);
750 nstat->tx_errors = hwstat->tx_bad_fcs;
751 nstat->rx_length_errors = (hwstat->rx_len_chk_err +
752 hwstat->rx_lng_frm +
753 hwstat->rx_shrt_frm + hwstat->rx_pre_shrink);
754 nstat->rx_crc_errors = hwstat->rx_crc_err;
755 nstat->rx_frame_errors = hwstat->rx_pre_shrink + hwstat->rx_drib_nib;
756 nstat->rx_packets = hwstat->rx_ok_pkt;
757 nstat->tx_packets = (hwstat->tx_unicast +
758 hwstat->tx_multicast + hwstat->tx_brdcast);
759 nstat->rx_bytes = hwstat->rx_byte;
760 nstat->tx_bytes = hwstat->tx_byte;
761 nstat->multicast = hwstat->rx_multicast;
762 nstat->rx_missed_errors = hwstat->rx_pkt_ignr;
763
764 dnet_print_pretty_hwstats(hwstat);
765
766 return nstat;
767}
768
769static int dnet_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
770{
771 struct dnet *bp = netdev_priv(dev);
772 struct phy_device *phydev = bp->phy_dev;
773
774 if (!phydev)
775 return -ENODEV;
776
777 return phy_ethtool_gset(phydev, cmd);
778}
779
780static int dnet_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
781{
782 struct dnet *bp = netdev_priv(dev);
783 struct phy_device *phydev = bp->phy_dev;
784
785 if (!phydev)
786 return -ENODEV;
787
788 return phy_ethtool_sset(phydev, cmd);
789}
790
791static int dnet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
792{
793 struct dnet *bp = netdev_priv(dev);
794 struct phy_device *phydev = bp->phy_dev;
795
796 if (!netif_running(dev))
797 return -EINVAL;
798
799 if (!phydev)
800 return -ENODEV;
801
802 return phy_mii_ioctl(phydev, rq, cmd);
803}
804
805static void dnet_get_drvinfo(struct net_device *dev,
806 struct ethtool_drvinfo *info)
807{
808 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
809 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
810 strlcpy(info->bus_info, "0", sizeof(info->bus_info));
811}
812
813static const struct ethtool_ops dnet_ethtool_ops = {
814 .get_settings = dnet_get_settings,
815 .set_settings = dnet_set_settings,
816 .get_drvinfo = dnet_get_drvinfo,
817 .get_link = ethtool_op_get_link,
818 .get_ts_info = ethtool_op_get_ts_info,
819};
820
821static const struct net_device_ops dnet_netdev_ops = {
822 .ndo_open = dnet_open,
823 .ndo_stop = dnet_close,
824 .ndo_get_stats = dnet_get_stats,
825 .ndo_start_xmit = dnet_start_xmit,
826 .ndo_do_ioctl = dnet_ioctl,
827 .ndo_set_mac_address = eth_mac_addr,
828 .ndo_validate_addr = eth_validate_addr,
829 .ndo_change_mtu = eth_change_mtu,
830};
831
832static int __devinit dnet_probe(struct platform_device *pdev)
833{
834 struct resource *res;
835 struct net_device *dev;
836 struct dnet *bp;
837 struct phy_device *phydev;
838 int err = -ENXIO;
839 unsigned int mem_base, mem_size, irq;
840
841 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
842 if (!res) {
843 dev_err(&pdev->dev, "no mmio resource defined\n");
844 goto err_out;
845 }
846 mem_base = res->start;
847 mem_size = resource_size(res);
848 irq = platform_get_irq(pdev, 0);
849
850 if (!request_mem_region(mem_base, mem_size, DRV_NAME)) {
851 dev_err(&pdev->dev, "no memory region available\n");
852 err = -EBUSY;
853 goto err_out;
854 }
855
856 err = -ENOMEM;
857 dev = alloc_etherdev(sizeof(*bp));
858 if (!dev)
859 goto err_out_release_mem;
860
861 /* TODO: Actually, we have some interesting features... */
862 dev->features |= 0;
863
864 bp = netdev_priv(dev);
865 bp->dev = dev;
866
867 platform_set_drvdata(pdev, dev);
868 SET_NETDEV_DEV(dev, &pdev->dev);
869
870 spin_lock_init(&bp->lock);
871
872 bp->regs = ioremap(mem_base, mem_size);
873 if (!bp->regs) {
874 dev_err(&pdev->dev, "failed to map registers, aborting.\n");
875 err = -ENOMEM;
876 goto err_out_free_dev;
877 }
878
879 dev->irq = irq;
880 err = request_irq(dev->irq, dnet_interrupt, 0, DRV_NAME, dev);
881 if (err) {
882 dev_err(&pdev->dev, "Unable to request IRQ %d (error %d)\n",
883 irq, err);
884 goto err_out_iounmap;
885 }
886
887 dev->netdev_ops = &dnet_netdev_ops;
888 netif_napi_add(dev, &bp->napi, dnet_poll, 64);
889 dev->ethtool_ops = &dnet_ethtool_ops;
890
891 dev->base_addr = (unsigned long)bp->regs;
892
893 bp->capabilities = dnet_readl(bp, VERCAPS) & DNET_CAPS_MASK;
894
895 dnet_get_hwaddr(bp);
896
897 if (!is_valid_ether_addr(dev->dev_addr)) {
898 /* choose a random ethernet address */
899 eth_hw_addr_random(dev);
900 __dnet_set_hwaddr(bp);
901 }
902
903 err = register_netdev(dev);
904 if (err) {
905 dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
906 goto err_out_free_irq;
907 }
908
909 /* register the PHY board fixup (for Marvell 88E1111) */
910 err = phy_register_fixup_for_uid(0x01410cc0, 0xfffffff0,
911 dnet_phy_marvell_fixup);
912 /* we can live without it, so just issue a warning */
913 if (err)
914 dev_warn(&pdev->dev, "Cannot register PHY board fixup.\n");
915
916 err = dnet_mii_init(bp);
917 if (err)
918 goto err_out_unregister_netdev;
919
920 dev_info(&pdev->dev, "Dave DNET at 0x%p (0x%08x) irq %d %pM\n",
921 bp->regs, mem_base, dev->irq, dev->dev_addr);
922 dev_info(&pdev->dev, "has %smdio, %sirq, %sgigabit, %sdma\n",
923 (bp->capabilities & DNET_HAS_MDIO) ? "" : "no ",
924 (bp->capabilities & DNET_HAS_IRQ) ? "" : "no ",
925 (bp->capabilities & DNET_HAS_GIGABIT) ? "" : "no ",
926 (bp->capabilities & DNET_HAS_DMA) ? "" : "no ");
927 phydev = bp->phy_dev;
928 dev_info(&pdev->dev, "attached PHY driver [%s] "
929 "(mii_bus:phy_addr=%s, irq=%d)\n",
930 phydev->drv->name, dev_name(&phydev->dev), phydev->irq);
931
932 return 0;
933
934err_out_unregister_netdev:
935 unregister_netdev(dev);
936err_out_free_irq:
937 free_irq(dev->irq, dev);
938err_out_iounmap:
939 iounmap(bp->regs);
940err_out_free_dev:
941 free_netdev(dev);
942err_out_release_mem:
943 release_mem_region(mem_base, mem_size);
944err_out:
945 return err;
946}
947
948static int __devexit dnet_remove(struct platform_device *pdev)
949{
950
951 struct net_device *dev;
952 struct dnet *bp;
953
954 dev = platform_get_drvdata(pdev);
955
956 if (dev) {
957 bp = netdev_priv(dev);
958 if (bp->phy_dev)
959 phy_disconnect(bp->phy_dev);
960 mdiobus_unregister(bp->mii_bus);
961 kfree(bp->mii_bus->irq);
962 mdiobus_free(bp->mii_bus);
963 unregister_netdev(dev);
964 free_irq(dev->irq, dev);
965 iounmap(bp->regs);
966 free_netdev(dev);
967 }
968
969 return 0;
970}
971
972static struct platform_driver dnet_driver = {
973 .probe = dnet_probe,
974 .remove = __devexit_p(dnet_remove),
975 .driver = {
976 .name = "dnet",
977 },
978};
979
980module_platform_driver(dnet_driver);
981
982MODULE_LICENSE("GPL");
983MODULE_DESCRIPTION("Dave DNET Ethernet driver");
984MODULE_AUTHOR("Ilya Yanok <yanok@emcraft.com>, "
985 "Matteo Vit <matteo.vit@dave.eu>");