Linux Audio

Check our new training course

Loading...
v4.17
   1/*
   2 * Device Tree Source for DRA7xx clock data
   3 *
   4 * Copyright (C) 2013 Texas Instruments, Inc.
   5 *
   6 * This program is free software; you can redistribute it and/or modify
   7 * it under the terms of the GNU General Public License version 2 as
   8 * published by the Free Software Foundation.
   9 */
  10&cm_core_aon_clocks {
  11	atl_clkin0_ck: atl_clkin0_ck {
  12		#clock-cells = <0>;
  13		compatible = "ti,dra7-atl-clock";
  14		clocks = <&atl_clkctrl DRA7_ATL_CLKCTRL 26>;
  15	};
  16
  17	atl_clkin1_ck: atl_clkin1_ck {
  18		#clock-cells = <0>;
  19		compatible = "ti,dra7-atl-clock";
  20		clocks = <&atl_clkctrl DRA7_ATL_CLKCTRL 26>;
  21	};
  22
  23	atl_clkin2_ck: atl_clkin2_ck {
  24		#clock-cells = <0>;
  25		compatible = "ti,dra7-atl-clock";
  26		clocks = <&atl_clkctrl DRA7_ATL_CLKCTRL 26>;
  27	};
  28
  29	atl_clkin3_ck: atl_clkin3_ck {
  30		#clock-cells = <0>;
  31		compatible = "ti,dra7-atl-clock";
  32		clocks = <&atl_clkctrl DRA7_ATL_CLKCTRL 26>;
  33	};
  34
  35	hdmi_clkin_ck: hdmi_clkin_ck {
  36		#clock-cells = <0>;
  37		compatible = "fixed-clock";
  38		clock-frequency = <0>;
  39	};
  40
  41	mlb_clkin_ck: mlb_clkin_ck {
  42		#clock-cells = <0>;
  43		compatible = "fixed-clock";
  44		clock-frequency = <0>;
  45	};
  46
  47	mlbp_clkin_ck: mlbp_clkin_ck {
  48		#clock-cells = <0>;
  49		compatible = "fixed-clock";
  50		clock-frequency = <0>;
  51	};
  52
  53	pciesref_acs_clk_ck: pciesref_acs_clk_ck {
  54		#clock-cells = <0>;
  55		compatible = "fixed-clock";
  56		clock-frequency = <100000000>;
  57	};
  58
  59	ref_clkin0_ck: ref_clkin0_ck {
  60		#clock-cells = <0>;
  61		compatible = "fixed-clock";
  62		clock-frequency = <0>;
  63	};
  64
  65	ref_clkin1_ck: ref_clkin1_ck {
  66		#clock-cells = <0>;
  67		compatible = "fixed-clock";
  68		clock-frequency = <0>;
  69	};
  70
  71	ref_clkin2_ck: ref_clkin2_ck {
  72		#clock-cells = <0>;
  73		compatible = "fixed-clock";
  74		clock-frequency = <0>;
  75	};
  76
  77	ref_clkin3_ck: ref_clkin3_ck {
  78		#clock-cells = <0>;
  79		compatible = "fixed-clock";
  80		clock-frequency = <0>;
  81	};
  82
  83	rmii_clk_ck: rmii_clk_ck {
  84		#clock-cells = <0>;
  85		compatible = "fixed-clock";
  86		clock-frequency = <0>;
  87	};
  88
  89	sdvenc_clkin_ck: sdvenc_clkin_ck {
  90		#clock-cells = <0>;
  91		compatible = "fixed-clock";
  92		clock-frequency = <0>;
  93	};
  94
  95	secure_32k_clk_src_ck: secure_32k_clk_src_ck {
  96		#clock-cells = <0>;
  97		compatible = "fixed-clock";
  98		clock-frequency = <32768>;
  99	};
 100
 101	sys_clk32_crystal_ck: sys_clk32_crystal_ck {
 102		#clock-cells = <0>;
 103		compatible = "fixed-clock";
 104		clock-frequency = <32768>;
 105	};
 106
 107	sys_clk32_pseudo_ck: sys_clk32_pseudo_ck {
 108		#clock-cells = <0>;
 109		compatible = "fixed-factor-clock";
 110		clocks = <&sys_clkin1>;
 111		clock-mult = <1>;
 112		clock-div = <610>;
 113	};
 114
 115	virt_12000000_ck: virt_12000000_ck {
 116		#clock-cells = <0>;
 117		compatible = "fixed-clock";
 118		clock-frequency = <12000000>;
 119	};
 120
 121	virt_13000000_ck: virt_13000000_ck {
 122		#clock-cells = <0>;
 123		compatible = "fixed-clock";
 124		clock-frequency = <13000000>;
 125	};
 126
 127	virt_16800000_ck: virt_16800000_ck {
 128		#clock-cells = <0>;
 129		compatible = "fixed-clock";
 130		clock-frequency = <16800000>;
 131	};
 132
 133	virt_19200000_ck: virt_19200000_ck {
 134		#clock-cells = <0>;
 135		compatible = "fixed-clock";
 136		clock-frequency = <19200000>;
 137	};
 138
 139	virt_20000000_ck: virt_20000000_ck {
 140		#clock-cells = <0>;
 141		compatible = "fixed-clock";
 142		clock-frequency = <20000000>;
 143	};
 144
 145	virt_26000000_ck: virt_26000000_ck {
 146		#clock-cells = <0>;
 147		compatible = "fixed-clock";
 148		clock-frequency = <26000000>;
 149	};
 150
 151	virt_27000000_ck: virt_27000000_ck {
 152		#clock-cells = <0>;
 153		compatible = "fixed-clock";
 154		clock-frequency = <27000000>;
 155	};
 156
 157	virt_38400000_ck: virt_38400000_ck {
 158		#clock-cells = <0>;
 159		compatible = "fixed-clock";
 160		clock-frequency = <38400000>;
 161	};
 162
 163	sys_clkin2: sys_clkin2 {
 164		#clock-cells = <0>;
 165		compatible = "fixed-clock";
 166		clock-frequency = <22579200>;
 167	};
 168
 169	usb_otg_clkin_ck: usb_otg_clkin_ck {
 170		#clock-cells = <0>;
 171		compatible = "fixed-clock";
 172		clock-frequency = <0>;
 173	};
 174
 175	video1_clkin_ck: video1_clkin_ck {
 176		#clock-cells = <0>;
 177		compatible = "fixed-clock";
 178		clock-frequency = <0>;
 179	};
 180
 181	video1_m2_clkin_ck: video1_m2_clkin_ck {
 182		#clock-cells = <0>;
 183		compatible = "fixed-clock";
 184		clock-frequency = <0>;
 185	};
 186
 187	video2_clkin_ck: video2_clkin_ck {
 188		#clock-cells = <0>;
 189		compatible = "fixed-clock";
 190		clock-frequency = <0>;
 191	};
 192
 193	video2_m2_clkin_ck: video2_m2_clkin_ck {
 194		#clock-cells = <0>;
 195		compatible = "fixed-clock";
 196		clock-frequency = <0>;
 197	};
 198
 199	dpll_abe_ck: dpll_abe_ck@1e0 {
 200		#clock-cells = <0>;
 201		compatible = "ti,omap4-dpll-m4xen-clock";
 202		clocks = <&abe_dpll_clk_mux>, <&abe_dpll_bypass_clk_mux>;
 203		reg = <0x01e0>, <0x01e4>, <0x01ec>, <0x01e8>;
 204	};
 205
 206	dpll_abe_x2_ck: dpll_abe_x2_ck {
 207		#clock-cells = <0>;
 208		compatible = "ti,omap4-dpll-x2-clock";
 209		clocks = <&dpll_abe_ck>;
 210	};
 211
 212	dpll_abe_m2x2_ck: dpll_abe_m2x2_ck@1f0 {
 213		#clock-cells = <0>;
 214		compatible = "ti,divider-clock";
 215		clocks = <&dpll_abe_x2_ck>;
 216		ti,max-div = <31>;
 217		ti,autoidle-shift = <8>;
 218		reg = <0x01f0>;
 219		ti,index-starts-at-one;
 220		ti,invert-autoidle-bit;
 221	};
 222
 223	abe_clk: abe_clk@108 {
 224		#clock-cells = <0>;
 225		compatible = "ti,divider-clock";
 226		clocks = <&dpll_abe_m2x2_ck>;
 227		ti,max-div = <4>;
 228		reg = <0x0108>;
 229		ti,index-power-of-two;
 230	};
 231
 232	dpll_abe_m2_ck: dpll_abe_m2_ck@1f0 {
 233		#clock-cells = <0>;
 234		compatible = "ti,divider-clock";
 235		clocks = <&dpll_abe_ck>;
 236		ti,max-div = <31>;
 237		ti,autoidle-shift = <8>;
 238		reg = <0x01f0>;
 239		ti,index-starts-at-one;
 240		ti,invert-autoidle-bit;
 241	};
 242
 243	dpll_abe_m3x2_ck: dpll_abe_m3x2_ck@1f4 {
 244		#clock-cells = <0>;
 245		compatible = "ti,divider-clock";
 246		clocks = <&dpll_abe_x2_ck>;
 247		ti,max-div = <31>;
 248		ti,autoidle-shift = <8>;
 249		reg = <0x01f4>;
 250		ti,index-starts-at-one;
 251		ti,invert-autoidle-bit;
 252	};
 253
 254	dpll_core_byp_mux: dpll_core_byp_mux@12c {
 255		#clock-cells = <0>;
 256		compatible = "ti,mux-clock";
 257		clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
 258		ti,bit-shift = <23>;
 259		reg = <0x012c>;
 260	};
 261
 262	dpll_core_ck: dpll_core_ck@120 {
 263		#clock-cells = <0>;
 264		compatible = "ti,omap4-dpll-core-clock";
 265		clocks = <&sys_clkin1>, <&dpll_core_byp_mux>;
 266		reg = <0x0120>, <0x0124>, <0x012c>, <0x0128>;
 267	};
 268
 269	dpll_core_x2_ck: dpll_core_x2_ck {
 270		#clock-cells = <0>;
 271		compatible = "ti,omap4-dpll-x2-clock";
 272		clocks = <&dpll_core_ck>;
 273	};
 274
 275	dpll_core_h12x2_ck: dpll_core_h12x2_ck@13c {
 276		#clock-cells = <0>;
 277		compatible = "ti,divider-clock";
 278		clocks = <&dpll_core_x2_ck>;
 279		ti,max-div = <63>;
 280		ti,autoidle-shift = <8>;
 281		reg = <0x013c>;
 282		ti,index-starts-at-one;
 283		ti,invert-autoidle-bit;
 284	};
 285
 286	mpu_dpll_hs_clk_div: mpu_dpll_hs_clk_div {
 287		#clock-cells = <0>;
 288		compatible = "fixed-factor-clock";
 289		clocks = <&dpll_core_h12x2_ck>;
 290		clock-mult = <1>;
 291		clock-div = <1>;
 292	};
 293
 294	dpll_mpu_ck: dpll_mpu_ck@160 {
 295		#clock-cells = <0>;
 296		compatible = "ti,omap5-mpu-dpll-clock";
 297		clocks = <&sys_clkin1>, <&mpu_dpll_hs_clk_div>;
 298		reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
 299	};
 300
 301	dpll_mpu_m2_ck: dpll_mpu_m2_ck@170 {
 302		#clock-cells = <0>;
 303		compatible = "ti,divider-clock";
 304		clocks = <&dpll_mpu_ck>;
 305		ti,max-div = <31>;
 306		ti,autoidle-shift = <8>;
 307		reg = <0x0170>;
 308		ti,index-starts-at-one;
 309		ti,invert-autoidle-bit;
 310	};
 311
 312	mpu_dclk_div: mpu_dclk_div {
 313		#clock-cells = <0>;
 314		compatible = "fixed-factor-clock";
 315		clocks = <&dpll_mpu_m2_ck>;
 316		clock-mult = <1>;
 317		clock-div = <1>;
 318	};
 319
 320	dsp_dpll_hs_clk_div: dsp_dpll_hs_clk_div {
 321		#clock-cells = <0>;
 322		compatible = "fixed-factor-clock";
 323		clocks = <&dpll_core_h12x2_ck>;
 324		clock-mult = <1>;
 325		clock-div = <1>;
 326	};
 327
 328	dpll_dsp_byp_mux: dpll_dsp_byp_mux@240 {
 329		#clock-cells = <0>;
 330		compatible = "ti,mux-clock";
 331		clocks = <&sys_clkin1>, <&dsp_dpll_hs_clk_div>;
 332		ti,bit-shift = <23>;
 333		reg = <0x0240>;
 334	};
 335
 336	dpll_dsp_ck: dpll_dsp_ck@234 {
 337		#clock-cells = <0>;
 338		compatible = "ti,omap4-dpll-clock";
 339		clocks = <&sys_clkin1>, <&dpll_dsp_byp_mux>;
 340		reg = <0x0234>, <0x0238>, <0x0240>, <0x023c>;
 341		assigned-clocks = <&dpll_dsp_ck>;
 342		assigned-clock-rates = <600000000>;
 343	};
 344
 345	dpll_dsp_m2_ck: dpll_dsp_m2_ck@244 {
 346		#clock-cells = <0>;
 347		compatible = "ti,divider-clock";
 348		clocks = <&dpll_dsp_ck>;
 349		ti,max-div = <31>;
 350		ti,autoidle-shift = <8>;
 351		reg = <0x0244>;
 352		ti,index-starts-at-one;
 353		ti,invert-autoidle-bit;
 354		assigned-clocks = <&dpll_dsp_m2_ck>;
 355		assigned-clock-rates = <600000000>;
 356	};
 357
 358	iva_dpll_hs_clk_div: iva_dpll_hs_clk_div {
 359		#clock-cells = <0>;
 360		compatible = "fixed-factor-clock";
 361		clocks = <&dpll_core_h12x2_ck>;
 362		clock-mult = <1>;
 363		clock-div = <1>;
 364	};
 365
 366	dpll_iva_byp_mux: dpll_iva_byp_mux@1ac {
 367		#clock-cells = <0>;
 368		compatible = "ti,mux-clock";
 369		clocks = <&sys_clkin1>, <&iva_dpll_hs_clk_div>;
 370		ti,bit-shift = <23>;
 371		reg = <0x01ac>;
 372	};
 373
 374	dpll_iva_ck: dpll_iva_ck@1a0 {
 375		#clock-cells = <0>;
 376		compatible = "ti,omap4-dpll-clock";
 377		clocks = <&sys_clkin1>, <&dpll_iva_byp_mux>;
 378		reg = <0x01a0>, <0x01a4>, <0x01ac>, <0x01a8>;
 379		assigned-clocks = <&dpll_iva_ck>;
 380		assigned-clock-rates = <1165000000>;
 381	};
 382
 383	dpll_iva_m2_ck: dpll_iva_m2_ck@1b0 {
 384		#clock-cells = <0>;
 385		compatible = "ti,divider-clock";
 386		clocks = <&dpll_iva_ck>;
 387		ti,max-div = <31>;
 388		ti,autoidle-shift = <8>;
 389		reg = <0x01b0>;
 390		ti,index-starts-at-one;
 391		ti,invert-autoidle-bit;
 392		assigned-clocks = <&dpll_iva_m2_ck>;
 393		assigned-clock-rates = <388333334>;
 394	};
 395
 396	iva_dclk: iva_dclk {
 397		#clock-cells = <0>;
 398		compatible = "fixed-factor-clock";
 399		clocks = <&dpll_iva_m2_ck>;
 400		clock-mult = <1>;
 401		clock-div = <1>;
 402	};
 403
 404	dpll_gpu_byp_mux: dpll_gpu_byp_mux@2e4 {
 405		#clock-cells = <0>;
 406		compatible = "ti,mux-clock";
 407		clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
 408		ti,bit-shift = <23>;
 409		reg = <0x02e4>;
 410	};
 411
 412	dpll_gpu_ck: dpll_gpu_ck@2d8 {
 413		#clock-cells = <0>;
 414		compatible = "ti,omap4-dpll-clock";
 415		clocks = <&sys_clkin1>, <&dpll_gpu_byp_mux>;
 416		reg = <0x02d8>, <0x02dc>, <0x02e4>, <0x02e0>;
 417		assigned-clocks = <&dpll_gpu_ck>;
 418		assigned-clock-rates = <1277000000>;
 419	};
 420
 421	dpll_gpu_m2_ck: dpll_gpu_m2_ck@2e8 {
 422		#clock-cells = <0>;
 423		compatible = "ti,divider-clock";
 424		clocks = <&dpll_gpu_ck>;
 425		ti,max-div = <31>;
 426		ti,autoidle-shift = <8>;
 427		reg = <0x02e8>;
 428		ti,index-starts-at-one;
 429		ti,invert-autoidle-bit;
 430		assigned-clocks = <&dpll_gpu_m2_ck>;
 431		assigned-clock-rates = <425666667>;
 432	};
 433
 434	dpll_core_m2_ck: dpll_core_m2_ck@130 {
 435		#clock-cells = <0>;
 436		compatible = "ti,divider-clock";
 437		clocks = <&dpll_core_ck>;
 438		ti,max-div = <31>;
 439		ti,autoidle-shift = <8>;
 440		reg = <0x0130>;
 441		ti,index-starts-at-one;
 442		ti,invert-autoidle-bit;
 443	};
 444
 445	core_dpll_out_dclk_div: core_dpll_out_dclk_div {
 446		#clock-cells = <0>;
 447		compatible = "fixed-factor-clock";
 448		clocks = <&dpll_core_m2_ck>;
 449		clock-mult = <1>;
 450		clock-div = <1>;
 451	};
 452
 453	dpll_ddr_byp_mux: dpll_ddr_byp_mux@21c {
 454		#clock-cells = <0>;
 455		compatible = "ti,mux-clock";
 456		clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
 457		ti,bit-shift = <23>;
 458		reg = <0x021c>;
 459	};
 460
 461	dpll_ddr_ck: dpll_ddr_ck@210 {
 462		#clock-cells = <0>;
 463		compatible = "ti,omap4-dpll-clock";
 464		clocks = <&sys_clkin1>, <&dpll_ddr_byp_mux>;
 465		reg = <0x0210>, <0x0214>, <0x021c>, <0x0218>;
 466	};
 467
 468	dpll_ddr_m2_ck: dpll_ddr_m2_ck@220 {
 469		#clock-cells = <0>;
 470		compatible = "ti,divider-clock";
 471		clocks = <&dpll_ddr_ck>;
 472		ti,max-div = <31>;
 473		ti,autoidle-shift = <8>;
 474		reg = <0x0220>;
 475		ti,index-starts-at-one;
 476		ti,invert-autoidle-bit;
 477	};
 478
 479	dpll_gmac_byp_mux: dpll_gmac_byp_mux@2b4 {
 480		#clock-cells = <0>;
 481		compatible = "ti,mux-clock";
 482		clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
 483		ti,bit-shift = <23>;
 484		reg = <0x02b4>;
 485	};
 486
 487	dpll_gmac_ck: dpll_gmac_ck@2a8 {
 488		#clock-cells = <0>;
 489		compatible = "ti,omap4-dpll-clock";
 490		clocks = <&sys_clkin1>, <&dpll_gmac_byp_mux>;
 491		reg = <0x02a8>, <0x02ac>, <0x02b4>, <0x02b0>;
 492	};
 493
 494	dpll_gmac_m2_ck: dpll_gmac_m2_ck@2b8 {
 495		#clock-cells = <0>;
 496		compatible = "ti,divider-clock";
 497		clocks = <&dpll_gmac_ck>;
 498		ti,max-div = <31>;
 499		ti,autoidle-shift = <8>;
 500		reg = <0x02b8>;
 501		ti,index-starts-at-one;
 502		ti,invert-autoidle-bit;
 503	};
 504
 505	video2_dclk_div: video2_dclk_div {
 506		#clock-cells = <0>;
 507		compatible = "fixed-factor-clock";
 508		clocks = <&video2_m2_clkin_ck>;
 509		clock-mult = <1>;
 510		clock-div = <1>;
 511	};
 512
 513	video1_dclk_div: video1_dclk_div {
 514		#clock-cells = <0>;
 515		compatible = "fixed-factor-clock";
 516		clocks = <&video1_m2_clkin_ck>;
 517		clock-mult = <1>;
 518		clock-div = <1>;
 519	};
 520
 521	hdmi_dclk_div: hdmi_dclk_div {
 522		#clock-cells = <0>;
 523		compatible = "fixed-factor-clock";
 524		clocks = <&hdmi_clkin_ck>;
 525		clock-mult = <1>;
 526		clock-div = <1>;
 527	};
 528
 529	per_dpll_hs_clk_div: per_dpll_hs_clk_div {
 530		#clock-cells = <0>;
 531		compatible = "fixed-factor-clock";
 532		clocks = <&dpll_abe_m3x2_ck>;
 533		clock-mult = <1>;
 534		clock-div = <2>;
 535	};
 536
 537	usb_dpll_hs_clk_div: usb_dpll_hs_clk_div {
 538		#clock-cells = <0>;
 539		compatible = "fixed-factor-clock";
 540		clocks = <&dpll_abe_m3x2_ck>;
 541		clock-mult = <1>;
 542		clock-div = <3>;
 543	};
 544
 545	eve_dpll_hs_clk_div: eve_dpll_hs_clk_div {
 546		#clock-cells = <0>;
 547		compatible = "fixed-factor-clock";
 548		clocks = <&dpll_core_h12x2_ck>;
 549		clock-mult = <1>;
 550		clock-div = <1>;
 551	};
 552
 553	dpll_eve_byp_mux: dpll_eve_byp_mux@290 {
 554		#clock-cells = <0>;
 555		compatible = "ti,mux-clock";
 556		clocks = <&sys_clkin1>, <&eve_dpll_hs_clk_div>;
 557		ti,bit-shift = <23>;
 558		reg = <0x0290>;
 559	};
 560
 561	dpll_eve_ck: dpll_eve_ck@284 {
 562		#clock-cells = <0>;
 563		compatible = "ti,omap4-dpll-clock";
 564		clocks = <&sys_clkin1>, <&dpll_eve_byp_mux>;
 565		reg = <0x0284>, <0x0288>, <0x0290>, <0x028c>;
 566	};
 567
 568	dpll_eve_m2_ck: dpll_eve_m2_ck@294 {
 569		#clock-cells = <0>;
 570		compatible = "ti,divider-clock";
 571		clocks = <&dpll_eve_ck>;
 572		ti,max-div = <31>;
 573		ti,autoidle-shift = <8>;
 574		reg = <0x0294>;
 575		ti,index-starts-at-one;
 576		ti,invert-autoidle-bit;
 577	};
 578
 579	eve_dclk_div: eve_dclk_div {
 580		#clock-cells = <0>;
 581		compatible = "fixed-factor-clock";
 582		clocks = <&dpll_eve_m2_ck>;
 583		clock-mult = <1>;
 584		clock-div = <1>;
 585	};
 586
 587	dpll_core_h13x2_ck: dpll_core_h13x2_ck@140 {
 588		#clock-cells = <0>;
 589		compatible = "ti,divider-clock";
 590		clocks = <&dpll_core_x2_ck>;
 591		ti,max-div = <63>;
 592		ti,autoidle-shift = <8>;
 593		reg = <0x0140>;
 594		ti,index-starts-at-one;
 595		ti,invert-autoidle-bit;
 596	};
 597
 598	dpll_core_h14x2_ck: dpll_core_h14x2_ck@144 {
 599		#clock-cells = <0>;
 600		compatible = "ti,divider-clock";
 601		clocks = <&dpll_core_x2_ck>;
 602		ti,max-div = <63>;
 603		ti,autoidle-shift = <8>;
 604		reg = <0x0144>;
 605		ti,index-starts-at-one;
 606		ti,invert-autoidle-bit;
 607	};
 608
 609	dpll_core_h22x2_ck: dpll_core_h22x2_ck@154 {
 610		#clock-cells = <0>;
 611		compatible = "ti,divider-clock";
 612		clocks = <&dpll_core_x2_ck>;
 613		ti,max-div = <63>;
 614		ti,autoidle-shift = <8>;
 615		reg = <0x0154>;
 616		ti,index-starts-at-one;
 617		ti,invert-autoidle-bit;
 618	};
 619
 620	dpll_core_h23x2_ck: dpll_core_h23x2_ck@158 {
 621		#clock-cells = <0>;
 622		compatible = "ti,divider-clock";
 623		clocks = <&dpll_core_x2_ck>;
 624		ti,max-div = <63>;
 625		ti,autoidle-shift = <8>;
 626		reg = <0x0158>;
 627		ti,index-starts-at-one;
 628		ti,invert-autoidle-bit;
 629	};
 630
 631	dpll_core_h24x2_ck: dpll_core_h24x2_ck@15c {
 632		#clock-cells = <0>;
 633		compatible = "ti,divider-clock";
 634		clocks = <&dpll_core_x2_ck>;
 635		ti,max-div = <63>;
 636		ti,autoidle-shift = <8>;
 637		reg = <0x015c>;
 638		ti,index-starts-at-one;
 639		ti,invert-autoidle-bit;
 640	};
 641
 642	dpll_ddr_x2_ck: dpll_ddr_x2_ck {
 643		#clock-cells = <0>;
 644		compatible = "ti,omap4-dpll-x2-clock";
 645		clocks = <&dpll_ddr_ck>;
 646	};
 647
 648	dpll_ddr_h11x2_ck: dpll_ddr_h11x2_ck@228 {
 649		#clock-cells = <0>;
 650		compatible = "ti,divider-clock";
 651		clocks = <&dpll_ddr_x2_ck>;
 652		ti,max-div = <63>;
 653		ti,autoidle-shift = <8>;
 654		reg = <0x0228>;
 655		ti,index-starts-at-one;
 656		ti,invert-autoidle-bit;
 657	};
 658
 659	dpll_dsp_x2_ck: dpll_dsp_x2_ck {
 660		#clock-cells = <0>;
 661		compatible = "ti,omap4-dpll-x2-clock";
 662		clocks = <&dpll_dsp_ck>;
 663	};
 664
 665	dpll_dsp_m3x2_ck: dpll_dsp_m3x2_ck@248 {
 666		#clock-cells = <0>;
 667		compatible = "ti,divider-clock";
 668		clocks = <&dpll_dsp_x2_ck>;
 669		ti,max-div = <31>;
 670		ti,autoidle-shift = <8>;
 671		reg = <0x0248>;
 672		ti,index-starts-at-one;
 673		ti,invert-autoidle-bit;
 674		assigned-clocks = <&dpll_dsp_m3x2_ck>;
 675		assigned-clock-rates = <400000000>;
 676	};
 677
 678	dpll_gmac_x2_ck: dpll_gmac_x2_ck {
 679		#clock-cells = <0>;
 680		compatible = "ti,omap4-dpll-x2-clock";
 681		clocks = <&dpll_gmac_ck>;
 682	};
 683
 684	dpll_gmac_h11x2_ck: dpll_gmac_h11x2_ck@2c0 {
 685		#clock-cells = <0>;
 686		compatible = "ti,divider-clock";
 687		clocks = <&dpll_gmac_x2_ck>;
 688		ti,max-div = <63>;
 689		ti,autoidle-shift = <8>;
 690		reg = <0x02c0>;
 691		ti,index-starts-at-one;
 692		ti,invert-autoidle-bit;
 693	};
 694
 695	dpll_gmac_h12x2_ck: dpll_gmac_h12x2_ck@2c4 {
 696		#clock-cells = <0>;
 697		compatible = "ti,divider-clock";
 698		clocks = <&dpll_gmac_x2_ck>;
 699		ti,max-div = <63>;
 700		ti,autoidle-shift = <8>;
 701		reg = <0x02c4>;
 702		ti,index-starts-at-one;
 703		ti,invert-autoidle-bit;
 704	};
 705
 706	dpll_gmac_h13x2_ck: dpll_gmac_h13x2_ck@2c8 {
 707		#clock-cells = <0>;
 708		compatible = "ti,divider-clock";
 709		clocks = <&dpll_gmac_x2_ck>;
 710		ti,max-div = <63>;
 711		ti,autoidle-shift = <8>;
 712		reg = <0x02c8>;
 713		ti,index-starts-at-one;
 714		ti,invert-autoidle-bit;
 715	};
 716
 717	dpll_gmac_m3x2_ck: dpll_gmac_m3x2_ck@2bc {
 718		#clock-cells = <0>;
 719		compatible = "ti,divider-clock";
 720		clocks = <&dpll_gmac_x2_ck>;
 721		ti,max-div = <31>;
 722		ti,autoidle-shift = <8>;
 723		reg = <0x02bc>;
 724		ti,index-starts-at-one;
 725		ti,invert-autoidle-bit;
 726	};
 727
 728	gmii_m_clk_div: gmii_m_clk_div {
 729		#clock-cells = <0>;
 730		compatible = "fixed-factor-clock";
 731		clocks = <&dpll_gmac_h11x2_ck>;
 732		clock-mult = <1>;
 733		clock-div = <2>;
 734	};
 735
 736	hdmi_clk2_div: hdmi_clk2_div {
 737		#clock-cells = <0>;
 738		compatible = "fixed-factor-clock";
 739		clocks = <&hdmi_clkin_ck>;
 740		clock-mult = <1>;
 741		clock-div = <1>;
 742	};
 743
 744	hdmi_div_clk: hdmi_div_clk {
 745		#clock-cells = <0>;
 746		compatible = "fixed-factor-clock";
 747		clocks = <&hdmi_clkin_ck>;
 748		clock-mult = <1>;
 749		clock-div = <1>;
 750	};
 751
 752	l3_iclk_div: l3_iclk_div@100 {
 753		#clock-cells = <0>;
 754		compatible = "ti,divider-clock";
 755		ti,max-div = <2>;
 756		ti,bit-shift = <4>;
 757		reg = <0x0100>;
 758		clocks = <&dpll_core_h12x2_ck>;
 759		ti,index-power-of-two;
 
 760	};
 761
 762	l4_root_clk_div: l4_root_clk_div {
 763		#clock-cells = <0>;
 764		compatible = "fixed-factor-clock";
 765		clocks = <&l3_iclk_div>;
 766		clock-mult = <1>;
 767		clock-div = <2>;
 768	};
 769
 770	video1_clk2_div: video1_clk2_div {
 771		#clock-cells = <0>;
 772		compatible = "fixed-factor-clock";
 773		clocks = <&video1_clkin_ck>;
 774		clock-mult = <1>;
 775		clock-div = <1>;
 776	};
 777
 778	video1_div_clk: video1_div_clk {
 779		#clock-cells = <0>;
 780		compatible = "fixed-factor-clock";
 781		clocks = <&video1_clkin_ck>;
 782		clock-mult = <1>;
 783		clock-div = <1>;
 784	};
 785
 786	video2_clk2_div: video2_clk2_div {
 787		#clock-cells = <0>;
 788		compatible = "fixed-factor-clock";
 789		clocks = <&video2_clkin_ck>;
 790		clock-mult = <1>;
 791		clock-div = <1>;
 792	};
 793
 794	video2_div_clk: video2_div_clk {
 795		#clock-cells = <0>;
 796		compatible = "fixed-factor-clock";
 797		clocks = <&video2_clkin_ck>;
 798		clock-mult = <1>;
 799		clock-div = <1>;
 800	};
 801
 802	ipu1_gfclk_mux: ipu1_gfclk_mux@520 {
 803		#clock-cells = <0>;
 804		compatible = "ti,mux-clock";
 805		clocks = <&dpll_abe_m2x2_ck>, <&dpll_core_h22x2_ck>;
 806		ti,bit-shift = <24>;
 807		reg = <0x0520>;
 808		assigned-clocks = <&ipu1_gfclk_mux>;
 809		assigned-clock-parents = <&dpll_core_h22x2_ck>;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 810	};
 811
 812	dummy_ck: dummy_ck {
 813		#clock-cells = <0>;
 814		compatible = "fixed-clock";
 815		clock-frequency = <0>;
 816	};
 817};
 818&prm_clocks {
 819	sys_clkin1: sys_clkin1@110 {
 820		#clock-cells = <0>;
 821		compatible = "ti,mux-clock";
 822		clocks = <&virt_12000000_ck>, <&virt_20000000_ck>, <&virt_16800000_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_27000000_ck>, <&virt_38400000_ck>;
 823		reg = <0x0110>;
 824		ti,index-starts-at-one;
 825	};
 826
 827	abe_dpll_sys_clk_mux: abe_dpll_sys_clk_mux@118 {
 828		#clock-cells = <0>;
 829		compatible = "ti,mux-clock";
 830		clocks = <&sys_clkin1>, <&sys_clkin2>;
 831		reg = <0x0118>;
 832	};
 833
 834	abe_dpll_bypass_clk_mux: abe_dpll_bypass_clk_mux@114 {
 835		#clock-cells = <0>;
 836		compatible = "ti,mux-clock";
 837		clocks = <&abe_dpll_sys_clk_mux>, <&sys_32k_ck>;
 838		reg = <0x0114>;
 839	};
 840
 841	abe_dpll_clk_mux: abe_dpll_clk_mux@10c {
 842		#clock-cells = <0>;
 843		compatible = "ti,mux-clock";
 844		clocks = <&abe_dpll_sys_clk_mux>, <&sys_32k_ck>;
 845		reg = <0x010c>;
 846	};
 847
 848	abe_24m_fclk: abe_24m_fclk@11c {
 849		#clock-cells = <0>;
 850		compatible = "ti,divider-clock";
 851		clocks = <&dpll_abe_m2x2_ck>;
 852		reg = <0x011c>;
 853		ti,dividers = <8>, <16>;
 854	};
 855
 856	aess_fclk: aess_fclk@178 {
 857		#clock-cells = <0>;
 858		compatible = "ti,divider-clock";
 859		clocks = <&abe_clk>;
 860		reg = <0x0178>;
 861		ti,max-div = <2>;
 862	};
 863
 864	abe_giclk_div: abe_giclk_div@174 {
 865		#clock-cells = <0>;
 866		compatible = "ti,divider-clock";
 867		clocks = <&aess_fclk>;
 868		reg = <0x0174>;
 869		ti,max-div = <2>;
 870	};
 871
 872	abe_lp_clk_div: abe_lp_clk_div@1d8 {
 873		#clock-cells = <0>;
 874		compatible = "ti,divider-clock";
 875		clocks = <&dpll_abe_m2x2_ck>;
 876		reg = <0x01d8>;
 877		ti,dividers = <16>, <32>;
 878	};
 879
 880	abe_sys_clk_div: abe_sys_clk_div@120 {
 881		#clock-cells = <0>;
 882		compatible = "ti,divider-clock";
 883		clocks = <&sys_clkin1>;
 884		reg = <0x0120>;
 885		ti,max-div = <2>;
 886	};
 887
 888	adc_gfclk_mux: adc_gfclk_mux@1dc {
 889		#clock-cells = <0>;
 890		compatible = "ti,mux-clock";
 891		clocks = <&sys_clkin1>, <&sys_clkin2>, <&sys_32k_ck>;
 892		reg = <0x01dc>;
 893	};
 894
 895	sys_clk1_dclk_div: sys_clk1_dclk_div@1c8 {
 896		#clock-cells = <0>;
 897		compatible = "ti,divider-clock";
 898		clocks = <&sys_clkin1>;
 899		ti,max-div = <64>;
 900		reg = <0x01c8>;
 901		ti,index-power-of-two;
 902	};
 903
 904	sys_clk2_dclk_div: sys_clk2_dclk_div@1cc {
 905		#clock-cells = <0>;
 906		compatible = "ti,divider-clock";
 907		clocks = <&sys_clkin2>;
 908		ti,max-div = <64>;
 909		reg = <0x01cc>;
 910		ti,index-power-of-two;
 911	};
 912
 913	per_abe_x1_dclk_div: per_abe_x1_dclk_div@1bc {
 914		#clock-cells = <0>;
 915		compatible = "ti,divider-clock";
 916		clocks = <&dpll_abe_m2_ck>;
 917		ti,max-div = <64>;
 918		reg = <0x01bc>;
 919		ti,index-power-of-two;
 920	};
 921
 922	dsp_gclk_div: dsp_gclk_div@18c {
 923		#clock-cells = <0>;
 924		compatible = "ti,divider-clock";
 925		clocks = <&dpll_dsp_m2_ck>;
 926		ti,max-div = <64>;
 927		reg = <0x018c>;
 928		ti,index-power-of-two;
 929	};
 930
 931	gpu_dclk: gpu_dclk@1a0 {
 932		#clock-cells = <0>;
 933		compatible = "ti,divider-clock";
 934		clocks = <&dpll_gpu_m2_ck>;
 935		ti,max-div = <64>;
 936		reg = <0x01a0>;
 937		ti,index-power-of-two;
 938	};
 939
 940	emif_phy_dclk_div: emif_phy_dclk_div@190 {
 941		#clock-cells = <0>;
 942		compatible = "ti,divider-clock";
 943		clocks = <&dpll_ddr_m2_ck>;
 944		ti,max-div = <64>;
 945		reg = <0x0190>;
 946		ti,index-power-of-two;
 947	};
 948
 949	gmac_250m_dclk_div: gmac_250m_dclk_div@19c {
 950		#clock-cells = <0>;
 951		compatible = "ti,divider-clock";
 952		clocks = <&dpll_gmac_m2_ck>;
 953		ti,max-div = <64>;
 954		reg = <0x019c>;
 955		ti,index-power-of-two;
 956	};
 957
 958	gmac_main_clk: gmac_main_clk {
 959		#clock-cells = <0>;
 960		compatible = "fixed-factor-clock";
 961		clocks = <&gmac_250m_dclk_div>;
 962		clock-mult = <1>;
 963		clock-div = <2>;
 964	};
 965
 966	l3init_480m_dclk_div: l3init_480m_dclk_div@1ac {
 967		#clock-cells = <0>;
 968		compatible = "ti,divider-clock";
 969		clocks = <&dpll_usb_m2_ck>;
 970		ti,max-div = <64>;
 971		reg = <0x01ac>;
 972		ti,index-power-of-two;
 973	};
 974
 975	usb_otg_dclk_div: usb_otg_dclk_div@184 {
 976		#clock-cells = <0>;
 977		compatible = "ti,divider-clock";
 978		clocks = <&usb_otg_clkin_ck>;
 979		ti,max-div = <64>;
 980		reg = <0x0184>;
 981		ti,index-power-of-two;
 982	};
 983
 984	sata_dclk_div: sata_dclk_div@1c0 {
 985		#clock-cells = <0>;
 986		compatible = "ti,divider-clock";
 987		clocks = <&sys_clkin1>;
 988		ti,max-div = <64>;
 989		reg = <0x01c0>;
 990		ti,index-power-of-two;
 991	};
 992
 993	pcie2_dclk_div: pcie2_dclk_div@1b8 {
 994		#clock-cells = <0>;
 995		compatible = "ti,divider-clock";
 996		clocks = <&dpll_pcie_ref_m2_ck>;
 997		ti,max-div = <64>;
 998		reg = <0x01b8>;
 999		ti,index-power-of-two;
1000	};
1001
1002	pcie_dclk_div: pcie_dclk_div@1b4 {
1003		#clock-cells = <0>;
1004		compatible = "ti,divider-clock";
1005		clocks = <&apll_pcie_m2_ck>;
1006		ti,max-div = <64>;
1007		reg = <0x01b4>;
1008		ti,index-power-of-two;
1009	};
1010
1011	emu_dclk_div: emu_dclk_div@194 {
1012		#clock-cells = <0>;
1013		compatible = "ti,divider-clock";
1014		clocks = <&sys_clkin1>;
1015		ti,max-div = <64>;
1016		reg = <0x0194>;
1017		ti,index-power-of-two;
1018	};
1019
1020	secure_32k_dclk_div: secure_32k_dclk_div@1c4 {
1021		#clock-cells = <0>;
1022		compatible = "ti,divider-clock";
1023		clocks = <&secure_32k_clk_src_ck>;
1024		ti,max-div = <64>;
1025		reg = <0x01c4>;
1026		ti,index-power-of-two;
1027	};
1028
1029	clkoutmux0_clk_mux: clkoutmux0_clk_mux@158 {
1030		#clock-cells = <0>;
1031		compatible = "ti,mux-clock";
1032		clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
1033		reg = <0x0158>;
1034	};
1035
1036	clkoutmux1_clk_mux: clkoutmux1_clk_mux@15c {
1037		#clock-cells = <0>;
1038		compatible = "ti,mux-clock";
1039		clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
1040		reg = <0x015c>;
1041	};
1042
1043	clkoutmux2_clk_mux: clkoutmux2_clk_mux@160 {
1044		#clock-cells = <0>;
1045		compatible = "ti,mux-clock";
1046		clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
1047		reg = <0x0160>;
1048	};
1049
1050	custefuse_sys_gfclk_div: custefuse_sys_gfclk_div {
1051		#clock-cells = <0>;
1052		compatible = "fixed-factor-clock";
1053		clocks = <&sys_clkin1>;
1054		clock-mult = <1>;
1055		clock-div = <2>;
1056	};
1057
1058	eve_clk: eve_clk@180 {
1059		#clock-cells = <0>;
1060		compatible = "ti,mux-clock";
1061		clocks = <&dpll_eve_m2_ck>, <&dpll_dsp_m3x2_ck>;
1062		reg = <0x0180>;
1063	};
1064
1065	hdmi_dpll_clk_mux: hdmi_dpll_clk_mux@164 {
1066		#clock-cells = <0>;
1067		compatible = "ti,mux-clock";
1068		clocks = <&sys_clkin1>, <&sys_clkin2>;
1069		reg = <0x0164>;
1070	};
1071
1072	mlb_clk: mlb_clk@134 {
1073		#clock-cells = <0>;
1074		compatible = "ti,divider-clock";
1075		clocks = <&mlb_clkin_ck>;
1076		ti,max-div = <64>;
1077		reg = <0x0134>;
1078		ti,index-power-of-two;
1079	};
1080
1081	mlbp_clk: mlbp_clk@130 {
1082		#clock-cells = <0>;
1083		compatible = "ti,divider-clock";
1084		clocks = <&mlbp_clkin_ck>;
1085		ti,max-div = <64>;
1086		reg = <0x0130>;
1087		ti,index-power-of-two;
1088	};
1089
1090	per_abe_x1_gfclk2_div: per_abe_x1_gfclk2_div@138 {
1091		#clock-cells = <0>;
1092		compatible = "ti,divider-clock";
1093		clocks = <&dpll_abe_m2_ck>;
1094		ti,max-div = <64>;
1095		reg = <0x0138>;
1096		ti,index-power-of-two;
1097	};
1098
1099	timer_sys_clk_div: timer_sys_clk_div@144 {
1100		#clock-cells = <0>;
1101		compatible = "ti,divider-clock";
1102		clocks = <&sys_clkin1>;
1103		reg = <0x0144>;
1104		ti,max-div = <2>;
1105	};
1106
1107	video1_dpll_clk_mux: video1_dpll_clk_mux@168 {
1108		#clock-cells = <0>;
1109		compatible = "ti,mux-clock";
1110		clocks = <&sys_clkin1>, <&sys_clkin2>;
1111		reg = <0x0168>;
1112	};
1113
1114	video2_dpll_clk_mux: video2_dpll_clk_mux@16c {
1115		#clock-cells = <0>;
1116		compatible = "ti,mux-clock";
1117		clocks = <&sys_clkin1>, <&sys_clkin2>;
1118		reg = <0x016c>;
1119	};
1120
1121	wkupaon_iclk_mux: wkupaon_iclk_mux@108 {
1122		#clock-cells = <0>;
1123		compatible = "ti,mux-clock";
1124		clocks = <&sys_clkin1>, <&abe_lp_clk_div>;
1125		reg = <0x0108>;
1126	};
1127};
1128
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1129&cm_core_clocks {
1130	dpll_pcie_ref_ck: dpll_pcie_ref_ck@200 {
1131		#clock-cells = <0>;
1132		compatible = "ti,omap4-dpll-clock";
1133		clocks = <&sys_clkin1>, <&sys_clkin1>;
1134		reg = <0x0200>, <0x0204>, <0x020c>, <0x0208>;
1135	};
1136
1137	dpll_pcie_ref_m2ldo_ck: dpll_pcie_ref_m2ldo_ck@210 {
1138		#clock-cells = <0>;
1139		compatible = "ti,divider-clock";
1140		clocks = <&dpll_pcie_ref_ck>;
1141		ti,max-div = <31>;
1142		ti,autoidle-shift = <8>;
1143		reg = <0x0210>;
1144		ti,index-starts-at-one;
1145		ti,invert-autoidle-bit;
1146	};
1147
1148	apll_pcie_in_clk_mux: apll_pcie_in_clk_mux@4ae06118 {
1149		compatible = "ti,mux-clock";
1150		clocks = <&dpll_pcie_ref_m2ldo_ck>, <&pciesref_acs_clk_ck>;
1151		#clock-cells = <0>;
1152		reg = <0x021c 0x4>;
1153		ti,bit-shift = <7>;
1154	};
1155
1156	apll_pcie_ck: apll_pcie_ck@21c {
1157		#clock-cells = <0>;
1158		compatible = "ti,dra7-apll-clock";
1159		clocks = <&apll_pcie_in_clk_mux>, <&dpll_pcie_ref_ck>;
1160		reg = <0x021c>, <0x0220>;
1161	};
1162
1163	optfclk_pciephy_div: optfclk_pciephy_div@4a00821c {
1164		compatible = "ti,divider-clock";
1165		clocks = <&apll_pcie_ck>;
1166		#clock-cells = <0>;
1167		reg = <0x021c>;
1168		ti,dividers = <2>, <1>;
1169		ti,bit-shift = <8>;
1170		ti,max-div = <2>;
1171	};
1172
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1173	apll_pcie_clkvcoldo: apll_pcie_clkvcoldo {
1174		#clock-cells = <0>;
1175		compatible = "fixed-factor-clock";
1176		clocks = <&apll_pcie_ck>;
1177		clock-mult = <1>;
1178		clock-div = <1>;
1179	};
1180
1181	apll_pcie_clkvcoldo_div: apll_pcie_clkvcoldo_div {
1182		#clock-cells = <0>;
1183		compatible = "fixed-factor-clock";
1184		clocks = <&apll_pcie_ck>;
1185		clock-mult = <1>;
1186		clock-div = <1>;
1187	};
1188
1189	apll_pcie_m2_ck: apll_pcie_m2_ck {
1190		#clock-cells = <0>;
1191		compatible = "fixed-factor-clock";
1192		clocks = <&apll_pcie_ck>;
1193		clock-mult = <1>;
1194		clock-div = <1>;
1195	};
1196
1197	dpll_per_byp_mux: dpll_per_byp_mux@14c {
1198		#clock-cells = <0>;
1199		compatible = "ti,mux-clock";
1200		clocks = <&sys_clkin1>, <&per_dpll_hs_clk_div>;
1201		ti,bit-shift = <23>;
1202		reg = <0x014c>;
1203	};
1204
1205	dpll_per_ck: dpll_per_ck@140 {
1206		#clock-cells = <0>;
1207		compatible = "ti,omap4-dpll-clock";
1208		clocks = <&sys_clkin1>, <&dpll_per_byp_mux>;
1209		reg = <0x0140>, <0x0144>, <0x014c>, <0x0148>;
1210	};
1211
1212	dpll_per_m2_ck: dpll_per_m2_ck@150 {
1213		#clock-cells = <0>;
1214		compatible = "ti,divider-clock";
1215		clocks = <&dpll_per_ck>;
1216		ti,max-div = <31>;
1217		ti,autoidle-shift = <8>;
1218		reg = <0x0150>;
1219		ti,index-starts-at-one;
1220		ti,invert-autoidle-bit;
1221	};
1222
1223	func_96m_aon_dclk_div: func_96m_aon_dclk_div {
1224		#clock-cells = <0>;
1225		compatible = "fixed-factor-clock";
1226		clocks = <&dpll_per_m2_ck>;
1227		clock-mult = <1>;
1228		clock-div = <1>;
1229	};
1230
1231	dpll_usb_byp_mux: dpll_usb_byp_mux@18c {
1232		#clock-cells = <0>;
1233		compatible = "ti,mux-clock";
1234		clocks = <&sys_clkin1>, <&usb_dpll_hs_clk_div>;
1235		ti,bit-shift = <23>;
1236		reg = <0x018c>;
1237	};
1238
1239	dpll_usb_ck: dpll_usb_ck@180 {
1240		#clock-cells = <0>;
1241		compatible = "ti,omap4-dpll-j-type-clock";
1242		clocks = <&sys_clkin1>, <&dpll_usb_byp_mux>;
1243		reg = <0x0180>, <0x0184>, <0x018c>, <0x0188>;
1244	};
1245
1246	dpll_usb_m2_ck: dpll_usb_m2_ck@190 {
1247		#clock-cells = <0>;
1248		compatible = "ti,divider-clock";
1249		clocks = <&dpll_usb_ck>;
1250		ti,max-div = <127>;
1251		ti,autoidle-shift = <8>;
1252		reg = <0x0190>;
1253		ti,index-starts-at-one;
1254		ti,invert-autoidle-bit;
1255	};
1256
1257	dpll_pcie_ref_m2_ck: dpll_pcie_ref_m2_ck@210 {
1258		#clock-cells = <0>;
1259		compatible = "ti,divider-clock";
1260		clocks = <&dpll_pcie_ref_ck>;
1261		ti,max-div = <127>;
1262		ti,autoidle-shift = <8>;
1263		reg = <0x0210>;
1264		ti,index-starts-at-one;
1265		ti,invert-autoidle-bit;
1266	};
1267
1268	dpll_per_x2_ck: dpll_per_x2_ck {
1269		#clock-cells = <0>;
1270		compatible = "ti,omap4-dpll-x2-clock";
1271		clocks = <&dpll_per_ck>;
1272	};
1273
1274	dpll_per_h11x2_ck: dpll_per_h11x2_ck@158 {
1275		#clock-cells = <0>;
1276		compatible = "ti,divider-clock";
1277		clocks = <&dpll_per_x2_ck>;
1278		ti,max-div = <63>;
1279		ti,autoidle-shift = <8>;
1280		reg = <0x0158>;
1281		ti,index-starts-at-one;
1282		ti,invert-autoidle-bit;
1283	};
1284
1285	dpll_per_h12x2_ck: dpll_per_h12x2_ck@15c {
1286		#clock-cells = <0>;
1287		compatible = "ti,divider-clock";
1288		clocks = <&dpll_per_x2_ck>;
1289		ti,max-div = <63>;
1290		ti,autoidle-shift = <8>;
1291		reg = <0x015c>;
1292		ti,index-starts-at-one;
1293		ti,invert-autoidle-bit;
1294	};
1295
1296	dpll_per_h13x2_ck: dpll_per_h13x2_ck@160 {
1297		#clock-cells = <0>;
1298		compatible = "ti,divider-clock";
1299		clocks = <&dpll_per_x2_ck>;
1300		ti,max-div = <63>;
1301		ti,autoidle-shift = <8>;
1302		reg = <0x0160>;
1303		ti,index-starts-at-one;
1304		ti,invert-autoidle-bit;
1305	};
1306
1307	dpll_per_h14x2_ck: dpll_per_h14x2_ck@164 {
1308		#clock-cells = <0>;
1309		compatible = "ti,divider-clock";
1310		clocks = <&dpll_per_x2_ck>;
1311		ti,max-div = <63>;
1312		ti,autoidle-shift = <8>;
1313		reg = <0x0164>;
1314		ti,index-starts-at-one;
1315		ti,invert-autoidle-bit;
1316	};
1317
1318	dpll_per_m2x2_ck: dpll_per_m2x2_ck@150 {
1319		#clock-cells = <0>;
1320		compatible = "ti,divider-clock";
1321		clocks = <&dpll_per_x2_ck>;
1322		ti,max-div = <31>;
1323		ti,autoidle-shift = <8>;
1324		reg = <0x0150>;
1325		ti,index-starts-at-one;
1326		ti,invert-autoidle-bit;
1327	};
1328
1329	dpll_usb_clkdcoldo: dpll_usb_clkdcoldo {
1330		#clock-cells = <0>;
1331		compatible = "fixed-factor-clock";
1332		clocks = <&dpll_usb_ck>;
1333		clock-mult = <1>;
1334		clock-div = <1>;
1335	};
1336
1337	func_128m_clk: func_128m_clk {
1338		#clock-cells = <0>;
1339		compatible = "fixed-factor-clock";
1340		clocks = <&dpll_per_h11x2_ck>;
1341		clock-mult = <1>;
1342		clock-div = <2>;
1343	};
1344
1345	func_12m_fclk: func_12m_fclk {
1346		#clock-cells = <0>;
1347		compatible = "fixed-factor-clock";
1348		clocks = <&dpll_per_m2x2_ck>;
1349		clock-mult = <1>;
1350		clock-div = <16>;
1351	};
1352
1353	func_24m_clk: func_24m_clk {
1354		#clock-cells = <0>;
1355		compatible = "fixed-factor-clock";
1356		clocks = <&dpll_per_m2_ck>;
1357		clock-mult = <1>;
1358		clock-div = <4>;
1359	};
1360
1361	func_48m_fclk: func_48m_fclk {
1362		#clock-cells = <0>;
1363		compatible = "fixed-factor-clock";
1364		clocks = <&dpll_per_m2x2_ck>;
1365		clock-mult = <1>;
1366		clock-div = <4>;
1367	};
1368
1369	func_96m_fclk: func_96m_fclk {
1370		#clock-cells = <0>;
1371		compatible = "fixed-factor-clock";
1372		clocks = <&dpll_per_m2x2_ck>;
1373		clock-mult = <1>;
1374		clock-div = <2>;
1375	};
1376
1377	l3init_60m_fclk: l3init_60m_fclk@104 {
1378		#clock-cells = <0>;
1379		compatible = "ti,divider-clock";
1380		clocks = <&dpll_usb_m2_ck>;
1381		reg = <0x0104>;
1382		ti,dividers = <1>, <8>;
1383	};
1384
1385	clkout2_clk: clkout2_clk@6b0 {
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1386		#clock-cells = <0>;
1387		compatible = "ti,gate-clock";
1388		clocks = <&clkoutmux2_clk_mux>;
1389		ti,bit-shift = <8>;
1390		reg = <0x06b0>;
1391	};
1392
1393	l3init_960m_gfclk: l3init_960m_gfclk@6c0 {
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1394		#clock-cells = <0>;
1395		compatible = "ti,gate-clock";
1396		clocks = <&dpll_usb_clkdcoldo>;
1397		ti,bit-shift = <8>;
1398		reg = <0x06c0>;
1399	};
1400
1401	usb_phy1_always_on_clk32k: usb_phy1_always_on_clk32k@640 {
 
 
 
 
 
 
 
 
1402		#clock-cells = <0>;
1403		compatible = "ti,gate-clock";
1404		clocks = <&sys_32k_ck>;
1405		ti,bit-shift = <8>;
1406		reg = <0x0640>;
1407	};
1408
1409	usb_phy2_always_on_clk32k: usb_phy2_always_on_clk32k@688 {
1410		#clock-cells = <0>;
1411		compatible = "ti,gate-clock";
1412		clocks = <&sys_32k_ck>;
1413		ti,bit-shift = <8>;
1414		reg = <0x0688>;
1415	};
1416
1417	usb_phy3_always_on_clk32k: usb_phy3_always_on_clk32k@698 {
1418		#clock-cells = <0>;
1419		compatible = "ti,gate-clock";
1420		clocks = <&sys_32k_ck>;
1421		ti,bit-shift = <8>;
1422		reg = <0x0698>;
1423	};
1424
1425	gpu_core_gclk_mux: gpu_core_gclk_mux@1220 {
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1426		#clock-cells = <0>;
1427		compatible = "ti,mux-clock";
1428		clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>, <&dpll_gpu_m2_ck>;
1429		ti,bit-shift = <24>;
1430		reg = <0x1220>;
1431		assigned-clocks = <&gpu_core_gclk_mux>;
1432		assigned-clock-parents = <&dpll_gpu_m2_ck>;
1433	};
1434
1435	gpu_hyd_gclk_mux: gpu_hyd_gclk_mux@1220 {
1436		#clock-cells = <0>;
1437		compatible = "ti,mux-clock";
1438		clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>, <&dpll_gpu_m2_ck>;
1439		ti,bit-shift = <26>;
1440		reg = <0x1220>;
1441		assigned-clocks = <&gpu_hyd_gclk_mux>;
1442		assigned-clock-parents = <&dpll_gpu_m2_ck>;
1443	};
1444
1445	l3instr_ts_gclk_div: l3instr_ts_gclk_div@e50 {
1446		#clock-cells = <0>;
1447		compatible = "ti,divider-clock";
1448		clocks = <&wkupaon_iclk_mux>;
1449		ti,bit-shift = <24>;
1450		reg = <0x0e50>;
1451		ti,dividers = <8>, <16>, <32>;
1452	};
1453
1454	vip1_gclk_mux: vip1_gclk_mux@1020 {
1455		#clock-cells = <0>;
1456		compatible = "ti,mux-clock";
1457		clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
 
 
 
 
 
 
 
 
1458		ti,bit-shift = <24>;
1459		reg = <0x1020>;
1460	};
1461
1462	vip2_gclk_mux: vip2_gclk_mux@1028 {
1463		#clock-cells = <0>;
1464		compatible = "ti,mux-clock";
1465		clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
 
 
 
 
 
 
 
 
1466		ti,bit-shift = <24>;
1467		reg = <0x1028>;
1468	};
1469
1470	vip3_gclk_mux: vip3_gclk_mux@1030 {
1471		#clock-cells = <0>;
1472		compatible = "ti,mux-clock";
1473		clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
 
 
 
 
 
 
 
 
1474		ti,bit-shift = <24>;
1475		reg = <0x1030>;
1476	};
1477};
1478
1479&cm_core_clockdomains {
1480	coreaon_clkdm: coreaon_clkdm {
1481		compatible = "ti,clockdomain";
1482		clocks = <&dpll_usb_ck>;
 
 
1483	};
1484};
1485
1486&scm_conf_clocks {
1487	dss_deshdcp_clk: dss_deshdcp_clk@558 {
1488		#clock-cells = <0>;
1489		compatible = "ti,gate-clock";
1490		clocks = <&l3_iclk_div>;
1491		ti,bit-shift = <0>;
1492		reg = <0x558>;
1493	};
1494
1495       ehrpwm0_tbclk: ehrpwm0_tbclk@558 {
1496		#clock-cells = <0>;
1497		compatible = "ti,gate-clock";
1498		clocks = <&l4_root_clk_div>;
1499		ti,bit-shift = <20>;
1500		reg = <0x0558>;
1501	};
1502
1503	ehrpwm1_tbclk: ehrpwm1_tbclk@558 {
1504		#clock-cells = <0>;
1505		compatible = "ti,gate-clock";
1506		clocks = <&l4_root_clk_div>;
1507		ti,bit-shift = <21>;
1508		reg = <0x0558>;
1509	};
1510
1511	ehrpwm2_tbclk: ehrpwm2_tbclk@558 {
1512		#clock-cells = <0>;
1513		compatible = "ti,gate-clock";
1514		clocks = <&l4_root_clk_div>;
1515		ti,bit-shift = <22>;
1516		reg = <0x0558>;
1517	};
1518
1519	sys_32k_ck: sys_32k_ck {
1520		#clock-cells = <0>;
1521		compatible = "ti,mux-clock";
1522		clocks = <&sys_clk32_crystal_ck>, <&sys_clk32_pseudo_ck>, <&sys_clk32_pseudo_ck>, <&sys_clk32_pseudo_ck>;
1523		ti,bit-shift = <8>;
1524		reg = <0x6c4>;
1525	};
1526};
1527
1528&cm_core_aon {
1529	mpu_cm: mpu_cm@300 {
1530		compatible = "ti,omap4-cm";
1531		reg = <0x300 0x100>;
1532		#address-cells = <1>;
1533		#size-cells = <1>;
1534		ranges = <0 0x300 0x100>;
1535
1536		mpu_clkctrl: clk@20 {
1537			compatible = "ti,clkctrl";
1538			reg = <0x20 0x4>;
1539			#clock-cells = <2>;
1540		};
1541	};
1542
1543	ipu_cm: ipu_cm@500 {
1544		compatible = "ti,omap4-cm";
1545		reg = <0x500 0x100>;
1546		#address-cells = <1>;
1547		#size-cells = <1>;
1548		ranges = <0 0x500 0x100>;
1549
1550		ipu_clkctrl: clk@40 {
1551			compatible = "ti,clkctrl";
1552			reg = <0x40 0x44>;
1553			#clock-cells = <2>;
1554		};
1555	};
1556
1557	rtc_cm: rtc_cm@700 {
1558		compatible = "ti,omap4-cm";
1559		reg = <0x700 0x100>;
1560		#address-cells = <1>;
1561		#size-cells = <1>;
1562		ranges = <0 0x700 0x100>;
1563
1564		rtc_clkctrl: clk@40 {
1565			compatible = "ti,clkctrl";
1566			reg = <0x40 0x8>;
1567			#clock-cells = <2>;
1568		};
1569	};
1570
1571};
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1572
1573&cm_core {
1574	coreaon_cm: coreaon_cm@600 {
1575		compatible = "ti,omap4-cm";
1576		reg = <0x600 0x100>;
1577		#address-cells = <1>;
1578		#size-cells = <1>;
1579		ranges = <0 0x600 0x100>;
1580
1581		coreaon_clkctrl: clk@20 {
1582			compatible = "ti,clkctrl";
1583			reg = <0x20 0x1c>;
1584			#clock-cells = <2>;
1585		};
1586	};
1587
1588	l3main1_cm: l3main1_cm@700 {
1589		compatible = "ti,omap4-cm";
1590		reg = <0x700 0x100>;
1591		#address-cells = <1>;
1592		#size-cells = <1>;
1593		ranges = <0 0x700 0x100>;
1594
1595		l3main1_clkctrl: clk@20 {
1596			compatible = "ti,clkctrl";
1597			reg = <0x20 0x74>;
1598			#clock-cells = <2>;
1599		};
1600	};
1601
1602	dma_cm: dma_cm@a00 {
1603		compatible = "ti,omap4-cm";
1604		reg = <0xa00 0x100>;
1605		#address-cells = <1>;
1606		#size-cells = <1>;
1607		ranges = <0 0xa00 0x100>;
1608
1609		dma_clkctrl: clk@20 {
1610			compatible = "ti,clkctrl";
1611			reg = <0x20 0x4>;
1612			#clock-cells = <2>;
1613		};
1614	};
1615
1616	emif_cm: emif_cm@b00 {
1617		compatible = "ti,omap4-cm";
1618		reg = <0xb00 0x100>;
1619		#address-cells = <1>;
1620		#size-cells = <1>;
1621		ranges = <0 0xb00 0x100>;
1622
1623		emif_clkctrl: clk@20 {
1624			compatible = "ti,clkctrl";
1625			reg = <0x20 0x4>;
1626			#clock-cells = <2>;
1627		};
1628	};
1629
1630	atl_cm: atl_cm@c00 {
1631		compatible = "ti,omap4-cm";
1632		reg = <0xc00 0x100>;
1633		#address-cells = <1>;
1634		#size-cells = <1>;
1635		ranges = <0 0xc00 0x100>;
1636
1637		atl_clkctrl: clk@0 {
1638			compatible = "ti,clkctrl";
1639			reg = <0x0 0x4>;
1640			#clock-cells = <2>;
1641		};
1642	};
1643
1644	l4cfg_cm: l4cfg_cm@d00 {
1645		compatible = "ti,omap4-cm";
1646		reg = <0xd00 0x100>;
1647		#address-cells = <1>;
1648		#size-cells = <1>;
1649		ranges = <0 0xd00 0x100>;
1650
1651		l4cfg_clkctrl: clk@20 {
1652			compatible = "ti,clkctrl";
1653			reg = <0x20 0x84>;
1654			#clock-cells = <2>;
1655		};
1656	};
1657
1658	l3instr_cm: l3instr_cm@e00 {
1659		compatible = "ti,omap4-cm";
1660		reg = <0xe00 0x100>;
1661		#address-cells = <1>;
1662		#size-cells = <1>;
1663		ranges = <0 0xe00 0x100>;
1664
1665		l3instr_clkctrl: clk@20 {
1666			compatible = "ti,clkctrl";
1667			reg = <0x20 0xc>;
1668			#clock-cells = <2>;
1669		};
1670	};
1671
1672	dss_cm: dss_cm@1100 {
1673		compatible = "ti,omap4-cm";
1674		reg = <0x1100 0x100>;
1675		#address-cells = <1>;
1676		#size-cells = <1>;
1677		ranges = <0 0x1100 0x100>;
1678
1679		dss_clkctrl: clk@20 {
1680			compatible = "ti,clkctrl";
1681			reg = <0x20 0x14>;
1682			#clock-cells = <2>;
1683		};
1684	};
1685
1686	l3init_cm: l3init_cm@1300 {
1687		compatible = "ti,omap4-cm";
1688		reg = <0x1300 0x100>;
1689		#address-cells = <1>;
1690		#size-cells = <1>;
1691		ranges = <0 0x1300 0x100>;
1692
1693		l3init_clkctrl: clk@20 {
1694			compatible = "ti,clkctrl";
1695			reg = <0x20 0xd4>;
1696			#clock-cells = <2>;
1697		};
1698	};
1699
1700	l4per_cm: l4per_cm@1700 {
1701		compatible = "ti,omap4-cm";
1702		reg = <0x1700 0x300>;
1703		#address-cells = <1>;
1704		#size-cells = <1>;
1705		ranges = <0 0x1700 0x300>;
1706
1707		l4per_clkctrl: clk@0 {
1708			compatible = "ti,clkctrl";
1709			reg = <0x0 0x20c>;
1710			#clock-cells = <2>;
1711
1712			assigned-clocks = <&l4per_clkctrl DRA7_MCASP3_CLKCTRL 24>;
1713			assigned-clock-parents = <&abe_24m_fclk>;
1714		};
1715	};
1716
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1717};
1718
1719&prm {
1720	wkupaon_cm: wkupaon_cm@1800 {
1721		compatible = "ti,omap4-cm";
1722		reg = <0x1800 0x100>;
1723		#address-cells = <1>;
1724		#size-cells = <1>;
1725		ranges = <0 0x1800 0x100>;
1726
1727		wkupaon_clkctrl: clk@20 {
1728			compatible = "ti,clkctrl";
1729			reg = <0x20 0x6c>;
1730			#clock-cells = <2>;
1731		};
1732	};
1733};
v3.15
   1/*
   2 * Device Tree Source for DRA7xx clock data
   3 *
   4 * Copyright (C) 2013 Texas Instruments, Inc.
   5 *
   6 * This program is free software; you can redistribute it and/or modify
   7 * it under the terms of the GNU General Public License version 2 as
   8 * published by the Free Software Foundation.
   9 */
  10&cm_core_aon_clocks {
  11	atl_clkin0_ck: atl_clkin0_ck {
  12		#clock-cells = <0>;
  13		compatible = "fixed-clock";
  14		clock-frequency = <0>;
  15	};
  16
  17	atl_clkin1_ck: atl_clkin1_ck {
  18		#clock-cells = <0>;
  19		compatible = "fixed-clock";
  20		clock-frequency = <0>;
  21	};
  22
  23	atl_clkin2_ck: atl_clkin2_ck {
  24		#clock-cells = <0>;
  25		compatible = "fixed-clock";
  26		clock-frequency = <0>;
  27	};
  28
  29	atlclkin3_ck: atlclkin3_ck {
  30		#clock-cells = <0>;
  31		compatible = "fixed-clock";
  32		clock-frequency = <0>;
  33	};
  34
  35	hdmi_clkin_ck: hdmi_clkin_ck {
  36		#clock-cells = <0>;
  37		compatible = "fixed-clock";
  38		clock-frequency = <0>;
  39	};
  40
  41	mlb_clkin_ck: mlb_clkin_ck {
  42		#clock-cells = <0>;
  43		compatible = "fixed-clock";
  44		clock-frequency = <0>;
  45	};
  46
  47	mlbp_clkin_ck: mlbp_clkin_ck {
  48		#clock-cells = <0>;
  49		compatible = "fixed-clock";
  50		clock-frequency = <0>;
  51	};
  52
  53	pciesref_acs_clk_ck: pciesref_acs_clk_ck {
  54		#clock-cells = <0>;
  55		compatible = "fixed-clock";
  56		clock-frequency = <100000000>;
  57	};
  58
  59	ref_clkin0_ck: ref_clkin0_ck {
  60		#clock-cells = <0>;
  61		compatible = "fixed-clock";
  62		clock-frequency = <0>;
  63	};
  64
  65	ref_clkin1_ck: ref_clkin1_ck {
  66		#clock-cells = <0>;
  67		compatible = "fixed-clock";
  68		clock-frequency = <0>;
  69	};
  70
  71	ref_clkin2_ck: ref_clkin2_ck {
  72		#clock-cells = <0>;
  73		compatible = "fixed-clock";
  74		clock-frequency = <0>;
  75	};
  76
  77	ref_clkin3_ck: ref_clkin3_ck {
  78		#clock-cells = <0>;
  79		compatible = "fixed-clock";
  80		clock-frequency = <0>;
  81	};
  82
  83	rmii_clk_ck: rmii_clk_ck {
  84		#clock-cells = <0>;
  85		compatible = "fixed-clock";
  86		clock-frequency = <0>;
  87	};
  88
  89	sdvenc_clkin_ck: sdvenc_clkin_ck {
  90		#clock-cells = <0>;
  91		compatible = "fixed-clock";
  92		clock-frequency = <0>;
  93	};
  94
  95	secure_32k_clk_src_ck: secure_32k_clk_src_ck {
  96		#clock-cells = <0>;
  97		compatible = "fixed-clock";
  98		clock-frequency = <32768>;
  99	};
 100
 101	sys_32k_ck: sys_32k_ck {
 102		#clock-cells = <0>;
 103		compatible = "fixed-clock";
 104		clock-frequency = <32768>;
 105	};
 106
 
 
 
 
 
 
 
 
 107	virt_12000000_ck: virt_12000000_ck {
 108		#clock-cells = <0>;
 109		compatible = "fixed-clock";
 110		clock-frequency = <12000000>;
 111	};
 112
 113	virt_13000000_ck: virt_13000000_ck {
 114		#clock-cells = <0>;
 115		compatible = "fixed-clock";
 116		clock-frequency = <13000000>;
 117	};
 118
 119	virt_16800000_ck: virt_16800000_ck {
 120		#clock-cells = <0>;
 121		compatible = "fixed-clock";
 122		clock-frequency = <16800000>;
 123	};
 124
 125	virt_19200000_ck: virt_19200000_ck {
 126		#clock-cells = <0>;
 127		compatible = "fixed-clock";
 128		clock-frequency = <19200000>;
 129	};
 130
 131	virt_20000000_ck: virt_20000000_ck {
 132		#clock-cells = <0>;
 133		compatible = "fixed-clock";
 134		clock-frequency = <20000000>;
 135	};
 136
 137	virt_26000000_ck: virt_26000000_ck {
 138		#clock-cells = <0>;
 139		compatible = "fixed-clock";
 140		clock-frequency = <26000000>;
 141	};
 142
 143	virt_27000000_ck: virt_27000000_ck {
 144		#clock-cells = <0>;
 145		compatible = "fixed-clock";
 146		clock-frequency = <27000000>;
 147	};
 148
 149	virt_38400000_ck: virt_38400000_ck {
 150		#clock-cells = <0>;
 151		compatible = "fixed-clock";
 152		clock-frequency = <38400000>;
 153	};
 154
 155	sys_clkin2: sys_clkin2 {
 156		#clock-cells = <0>;
 157		compatible = "fixed-clock";
 158		clock-frequency = <22579200>;
 159	};
 160
 161	usb_otg_clkin_ck: usb_otg_clkin_ck {
 162		#clock-cells = <0>;
 163		compatible = "fixed-clock";
 164		clock-frequency = <0>;
 165	};
 166
 167	video1_clkin_ck: video1_clkin_ck {
 168		#clock-cells = <0>;
 169		compatible = "fixed-clock";
 170		clock-frequency = <0>;
 171	};
 172
 173	video1_m2_clkin_ck: video1_m2_clkin_ck {
 174		#clock-cells = <0>;
 175		compatible = "fixed-clock";
 176		clock-frequency = <0>;
 177	};
 178
 179	video2_clkin_ck: video2_clkin_ck {
 180		#clock-cells = <0>;
 181		compatible = "fixed-clock";
 182		clock-frequency = <0>;
 183	};
 184
 185	video2_m2_clkin_ck: video2_m2_clkin_ck {
 186		#clock-cells = <0>;
 187		compatible = "fixed-clock";
 188		clock-frequency = <0>;
 189	};
 190
 191	dpll_abe_ck: dpll_abe_ck {
 192		#clock-cells = <0>;
 193		compatible = "ti,omap4-dpll-m4xen-clock";
 194		clocks = <&abe_dpll_clk_mux>, <&abe_dpll_bypass_clk_mux>;
 195		reg = <0x01e0>, <0x01e4>, <0x01ec>, <0x01e8>;
 196	};
 197
 198	dpll_abe_x2_ck: dpll_abe_x2_ck {
 199		#clock-cells = <0>;
 200		compatible = "ti,omap4-dpll-x2-clock";
 201		clocks = <&dpll_abe_ck>;
 202	};
 203
 204	dpll_abe_m2x2_ck: dpll_abe_m2x2_ck {
 205		#clock-cells = <0>;
 206		compatible = "ti,divider-clock";
 207		clocks = <&dpll_abe_x2_ck>;
 208		ti,max-div = <31>;
 209		ti,autoidle-shift = <8>;
 210		reg = <0x01f0>;
 211		ti,index-starts-at-one;
 212		ti,invert-autoidle-bit;
 213	};
 214
 215	abe_clk: abe_clk {
 216		#clock-cells = <0>;
 217		compatible = "ti,divider-clock";
 218		clocks = <&dpll_abe_m2x2_ck>;
 219		ti,max-div = <4>;
 220		reg = <0x0108>;
 221		ti,index-power-of-two;
 222	};
 223
 224	dpll_abe_m2_ck: dpll_abe_m2_ck {
 225		#clock-cells = <0>;
 226		compatible = "ti,divider-clock";
 227		clocks = <&dpll_abe_ck>;
 228		ti,max-div = <31>;
 229		ti,autoidle-shift = <8>;
 230		reg = <0x01f0>;
 231		ti,index-starts-at-one;
 232		ti,invert-autoidle-bit;
 233	};
 234
 235	dpll_abe_m3x2_ck: dpll_abe_m3x2_ck {
 236		#clock-cells = <0>;
 237		compatible = "ti,divider-clock";
 238		clocks = <&dpll_abe_x2_ck>;
 239		ti,max-div = <31>;
 240		ti,autoidle-shift = <8>;
 241		reg = <0x01f4>;
 242		ti,index-starts-at-one;
 243		ti,invert-autoidle-bit;
 244	};
 245
 246	dpll_core_ck: dpll_core_ck {
 
 
 
 
 
 
 
 
 247		#clock-cells = <0>;
 248		compatible = "ti,omap4-dpll-core-clock";
 249		clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
 250		reg = <0x0120>, <0x0124>, <0x012c>, <0x0128>;
 251	};
 252
 253	dpll_core_x2_ck: dpll_core_x2_ck {
 254		#clock-cells = <0>;
 255		compatible = "ti,omap4-dpll-x2-clock";
 256		clocks = <&dpll_core_ck>;
 257	};
 258
 259	dpll_core_h12x2_ck: dpll_core_h12x2_ck {
 260		#clock-cells = <0>;
 261		compatible = "ti,divider-clock";
 262		clocks = <&dpll_core_x2_ck>;
 263		ti,max-div = <63>;
 264		ti,autoidle-shift = <8>;
 265		reg = <0x013c>;
 266		ti,index-starts-at-one;
 267		ti,invert-autoidle-bit;
 268	};
 269
 270	mpu_dpll_hs_clk_div: mpu_dpll_hs_clk_div {
 271		#clock-cells = <0>;
 272		compatible = "fixed-factor-clock";
 273		clocks = <&dpll_core_h12x2_ck>;
 274		clock-mult = <1>;
 275		clock-div = <1>;
 276	};
 277
 278	dpll_mpu_ck: dpll_mpu_ck {
 279		#clock-cells = <0>;
 280		compatible = "ti,omap4-dpll-clock";
 281		clocks = <&sys_clkin1>, <&mpu_dpll_hs_clk_div>;
 282		reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
 283	};
 284
 285	dpll_mpu_m2_ck: dpll_mpu_m2_ck {
 286		#clock-cells = <0>;
 287		compatible = "ti,divider-clock";
 288		clocks = <&dpll_mpu_ck>;
 289		ti,max-div = <31>;
 290		ti,autoidle-shift = <8>;
 291		reg = <0x0170>;
 292		ti,index-starts-at-one;
 293		ti,invert-autoidle-bit;
 294	};
 295
 296	mpu_dclk_div: mpu_dclk_div {
 297		#clock-cells = <0>;
 298		compatible = "fixed-factor-clock";
 299		clocks = <&dpll_mpu_m2_ck>;
 300		clock-mult = <1>;
 301		clock-div = <1>;
 302	};
 303
 304	dsp_dpll_hs_clk_div: dsp_dpll_hs_clk_div {
 305		#clock-cells = <0>;
 306		compatible = "fixed-factor-clock";
 307		clocks = <&dpll_core_h12x2_ck>;
 308		clock-mult = <1>;
 309		clock-div = <1>;
 310	};
 311
 312	dpll_dsp_ck: dpll_dsp_ck {
 
 
 
 
 
 
 
 
 313		#clock-cells = <0>;
 314		compatible = "ti,omap4-dpll-clock";
 315		clocks = <&sys_clkin1>, <&dsp_dpll_hs_clk_div>;
 316		reg = <0x0234>, <0x0238>, <0x0240>, <0x023c>;
 
 
 317	};
 318
 319	dpll_dsp_m2_ck: dpll_dsp_m2_ck {
 320		#clock-cells = <0>;
 321		compatible = "ti,divider-clock";
 322		clocks = <&dpll_dsp_ck>;
 323		ti,max-div = <31>;
 324		ti,autoidle-shift = <8>;
 325		reg = <0x0244>;
 326		ti,index-starts-at-one;
 327		ti,invert-autoidle-bit;
 
 
 328	};
 329
 330	iva_dpll_hs_clk_div: iva_dpll_hs_clk_div {
 331		#clock-cells = <0>;
 332		compatible = "fixed-factor-clock";
 333		clocks = <&dpll_core_h12x2_ck>;
 334		clock-mult = <1>;
 335		clock-div = <1>;
 336	};
 337
 338	dpll_iva_ck: dpll_iva_ck {
 
 
 
 
 
 
 
 
 339		#clock-cells = <0>;
 340		compatible = "ti,omap4-dpll-clock";
 341		clocks = <&sys_clkin1>, <&iva_dpll_hs_clk_div>;
 342		reg = <0x01a0>, <0x01a4>, <0x01ac>, <0x01a8>;
 
 
 343	};
 344
 345	dpll_iva_m2_ck: dpll_iva_m2_ck {
 346		#clock-cells = <0>;
 347		compatible = "ti,divider-clock";
 348		clocks = <&dpll_iva_ck>;
 349		ti,max-div = <31>;
 350		ti,autoidle-shift = <8>;
 351		reg = <0x01b0>;
 352		ti,index-starts-at-one;
 353		ti,invert-autoidle-bit;
 
 
 354	};
 355
 356	iva_dclk: iva_dclk {
 357		#clock-cells = <0>;
 358		compatible = "fixed-factor-clock";
 359		clocks = <&dpll_iva_m2_ck>;
 360		clock-mult = <1>;
 361		clock-div = <1>;
 362	};
 363
 364	dpll_gpu_ck: dpll_gpu_ck {
 
 
 
 
 
 
 
 
 365		#clock-cells = <0>;
 366		compatible = "ti,omap4-dpll-clock";
 367		clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
 368		reg = <0x02d8>, <0x02dc>, <0x02e4>, <0x02e0>;
 
 
 369	};
 370
 371	dpll_gpu_m2_ck: dpll_gpu_m2_ck {
 372		#clock-cells = <0>;
 373		compatible = "ti,divider-clock";
 374		clocks = <&dpll_gpu_ck>;
 375		ti,max-div = <31>;
 376		ti,autoidle-shift = <8>;
 377		reg = <0x02e8>;
 378		ti,index-starts-at-one;
 379		ti,invert-autoidle-bit;
 
 
 380	};
 381
 382	dpll_core_m2_ck: dpll_core_m2_ck {
 383		#clock-cells = <0>;
 384		compatible = "ti,divider-clock";
 385		clocks = <&dpll_core_ck>;
 386		ti,max-div = <31>;
 387		ti,autoidle-shift = <8>;
 388		reg = <0x0130>;
 389		ti,index-starts-at-one;
 390		ti,invert-autoidle-bit;
 391	};
 392
 393	core_dpll_out_dclk_div: core_dpll_out_dclk_div {
 394		#clock-cells = <0>;
 395		compatible = "fixed-factor-clock";
 396		clocks = <&dpll_core_m2_ck>;
 397		clock-mult = <1>;
 398		clock-div = <1>;
 399	};
 400
 401	dpll_ddr_ck: dpll_ddr_ck {
 
 
 
 
 
 
 
 
 402		#clock-cells = <0>;
 403		compatible = "ti,omap4-dpll-clock";
 404		clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
 405		reg = <0x0210>, <0x0214>, <0x021c>, <0x0218>;
 406	};
 407
 408	dpll_ddr_m2_ck: dpll_ddr_m2_ck {
 409		#clock-cells = <0>;
 410		compatible = "ti,divider-clock";
 411		clocks = <&dpll_ddr_ck>;
 412		ti,max-div = <31>;
 413		ti,autoidle-shift = <8>;
 414		reg = <0x0220>;
 415		ti,index-starts-at-one;
 416		ti,invert-autoidle-bit;
 417	};
 418
 419	dpll_gmac_ck: dpll_gmac_ck {
 
 
 
 
 
 
 
 
 420		#clock-cells = <0>;
 421		compatible = "ti,omap4-dpll-clock";
 422		clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
 423		reg = <0x02a8>, <0x02ac>, <0x02b4>, <0x02b0>;
 424	};
 425
 426	dpll_gmac_m2_ck: dpll_gmac_m2_ck {
 427		#clock-cells = <0>;
 428		compatible = "ti,divider-clock";
 429		clocks = <&dpll_gmac_ck>;
 430		ti,max-div = <31>;
 431		ti,autoidle-shift = <8>;
 432		reg = <0x02b8>;
 433		ti,index-starts-at-one;
 434		ti,invert-autoidle-bit;
 435	};
 436
 437	video2_dclk_div: video2_dclk_div {
 438		#clock-cells = <0>;
 439		compatible = "fixed-factor-clock";
 440		clocks = <&video2_m2_clkin_ck>;
 441		clock-mult = <1>;
 442		clock-div = <1>;
 443	};
 444
 445	video1_dclk_div: video1_dclk_div {
 446		#clock-cells = <0>;
 447		compatible = "fixed-factor-clock";
 448		clocks = <&video1_m2_clkin_ck>;
 449		clock-mult = <1>;
 450		clock-div = <1>;
 451	};
 452
 453	hdmi_dclk_div: hdmi_dclk_div {
 454		#clock-cells = <0>;
 455		compatible = "fixed-factor-clock";
 456		clocks = <&hdmi_clkin_ck>;
 457		clock-mult = <1>;
 458		clock-div = <1>;
 459	};
 460
 461	per_dpll_hs_clk_div: per_dpll_hs_clk_div {
 462		#clock-cells = <0>;
 463		compatible = "fixed-factor-clock";
 464		clocks = <&dpll_abe_m3x2_ck>;
 465		clock-mult = <1>;
 466		clock-div = <2>;
 467	};
 468
 469	usb_dpll_hs_clk_div: usb_dpll_hs_clk_div {
 470		#clock-cells = <0>;
 471		compatible = "fixed-factor-clock";
 472		clocks = <&dpll_abe_m3x2_ck>;
 473		clock-mult = <1>;
 474		clock-div = <3>;
 475	};
 476
 477	eve_dpll_hs_clk_div: eve_dpll_hs_clk_div {
 478		#clock-cells = <0>;
 479		compatible = "fixed-factor-clock";
 480		clocks = <&dpll_core_h12x2_ck>;
 481		clock-mult = <1>;
 482		clock-div = <1>;
 483	};
 484
 485	dpll_eve_ck: dpll_eve_ck {
 
 
 
 
 
 
 
 
 486		#clock-cells = <0>;
 487		compatible = "ti,omap4-dpll-clock";
 488		clocks = <&sys_clkin1>, <&eve_dpll_hs_clk_div>;
 489		reg = <0x0284>, <0x0288>, <0x0290>, <0x028c>;
 490	};
 491
 492	dpll_eve_m2_ck: dpll_eve_m2_ck {
 493		#clock-cells = <0>;
 494		compatible = "ti,divider-clock";
 495		clocks = <&dpll_eve_ck>;
 496		ti,max-div = <31>;
 497		ti,autoidle-shift = <8>;
 498		reg = <0x0294>;
 499		ti,index-starts-at-one;
 500		ti,invert-autoidle-bit;
 501	};
 502
 503	eve_dclk_div: eve_dclk_div {
 504		#clock-cells = <0>;
 505		compatible = "fixed-factor-clock";
 506		clocks = <&dpll_eve_m2_ck>;
 507		clock-mult = <1>;
 508		clock-div = <1>;
 509	};
 510
 511	dpll_core_h13x2_ck: dpll_core_h13x2_ck {
 512		#clock-cells = <0>;
 513		compatible = "ti,divider-clock";
 514		clocks = <&dpll_core_x2_ck>;
 515		ti,max-div = <63>;
 516		ti,autoidle-shift = <8>;
 517		reg = <0x0140>;
 518		ti,index-starts-at-one;
 519		ti,invert-autoidle-bit;
 520	};
 521
 522	dpll_core_h14x2_ck: dpll_core_h14x2_ck {
 523		#clock-cells = <0>;
 524		compatible = "ti,divider-clock";
 525		clocks = <&dpll_core_x2_ck>;
 526		ti,max-div = <63>;
 527		ti,autoidle-shift = <8>;
 528		reg = <0x0144>;
 529		ti,index-starts-at-one;
 530		ti,invert-autoidle-bit;
 531	};
 532
 533	dpll_core_h22x2_ck: dpll_core_h22x2_ck {
 534		#clock-cells = <0>;
 535		compatible = "ti,divider-clock";
 536		clocks = <&dpll_core_x2_ck>;
 537		ti,max-div = <63>;
 538		ti,autoidle-shift = <8>;
 539		reg = <0x0154>;
 540		ti,index-starts-at-one;
 541		ti,invert-autoidle-bit;
 542	};
 543
 544	dpll_core_h23x2_ck: dpll_core_h23x2_ck {
 545		#clock-cells = <0>;
 546		compatible = "ti,divider-clock";
 547		clocks = <&dpll_core_x2_ck>;
 548		ti,max-div = <63>;
 549		ti,autoidle-shift = <8>;
 550		reg = <0x0158>;
 551		ti,index-starts-at-one;
 552		ti,invert-autoidle-bit;
 553	};
 554
 555	dpll_core_h24x2_ck: dpll_core_h24x2_ck {
 556		#clock-cells = <0>;
 557		compatible = "ti,divider-clock";
 558		clocks = <&dpll_core_x2_ck>;
 559		ti,max-div = <63>;
 560		ti,autoidle-shift = <8>;
 561		reg = <0x015c>;
 562		ti,index-starts-at-one;
 563		ti,invert-autoidle-bit;
 564	};
 565
 566	dpll_ddr_x2_ck: dpll_ddr_x2_ck {
 567		#clock-cells = <0>;
 568		compatible = "ti,omap4-dpll-x2-clock";
 569		clocks = <&dpll_ddr_ck>;
 570	};
 571
 572	dpll_ddr_h11x2_ck: dpll_ddr_h11x2_ck {
 573		#clock-cells = <0>;
 574		compatible = "ti,divider-clock";
 575		clocks = <&dpll_ddr_x2_ck>;
 576		ti,max-div = <63>;
 577		ti,autoidle-shift = <8>;
 578		reg = <0x0228>;
 579		ti,index-starts-at-one;
 580		ti,invert-autoidle-bit;
 581	};
 582
 583	dpll_dsp_x2_ck: dpll_dsp_x2_ck {
 584		#clock-cells = <0>;
 585		compatible = "ti,omap4-dpll-x2-clock";
 586		clocks = <&dpll_dsp_ck>;
 587	};
 588
 589	dpll_dsp_m3x2_ck: dpll_dsp_m3x2_ck {
 590		#clock-cells = <0>;
 591		compatible = "ti,divider-clock";
 592		clocks = <&dpll_dsp_x2_ck>;
 593		ti,max-div = <31>;
 594		ti,autoidle-shift = <8>;
 595		reg = <0x0248>;
 596		ti,index-starts-at-one;
 597		ti,invert-autoidle-bit;
 
 
 598	};
 599
 600	dpll_gmac_x2_ck: dpll_gmac_x2_ck {
 601		#clock-cells = <0>;
 602		compatible = "ti,omap4-dpll-x2-clock";
 603		clocks = <&dpll_gmac_ck>;
 604	};
 605
 606	dpll_gmac_h11x2_ck: dpll_gmac_h11x2_ck {
 607		#clock-cells = <0>;
 608		compatible = "ti,divider-clock";
 609		clocks = <&dpll_gmac_x2_ck>;
 610		ti,max-div = <63>;
 611		ti,autoidle-shift = <8>;
 612		reg = <0x02c0>;
 613		ti,index-starts-at-one;
 614		ti,invert-autoidle-bit;
 615	};
 616
 617	dpll_gmac_h12x2_ck: dpll_gmac_h12x2_ck {
 618		#clock-cells = <0>;
 619		compatible = "ti,divider-clock";
 620		clocks = <&dpll_gmac_x2_ck>;
 621		ti,max-div = <63>;
 622		ti,autoidle-shift = <8>;
 623		reg = <0x02c4>;
 624		ti,index-starts-at-one;
 625		ti,invert-autoidle-bit;
 626	};
 627
 628	dpll_gmac_h13x2_ck: dpll_gmac_h13x2_ck {
 629		#clock-cells = <0>;
 630		compatible = "ti,divider-clock";
 631		clocks = <&dpll_gmac_x2_ck>;
 632		ti,max-div = <63>;
 633		ti,autoidle-shift = <8>;
 634		reg = <0x02c8>;
 635		ti,index-starts-at-one;
 636		ti,invert-autoidle-bit;
 637	};
 638
 639	dpll_gmac_m3x2_ck: dpll_gmac_m3x2_ck {
 640		#clock-cells = <0>;
 641		compatible = "ti,divider-clock";
 642		clocks = <&dpll_gmac_x2_ck>;
 643		ti,max-div = <31>;
 644		ti,autoidle-shift = <8>;
 645		reg = <0x02bc>;
 646		ti,index-starts-at-one;
 647		ti,invert-autoidle-bit;
 648	};
 649
 650	gmii_m_clk_div: gmii_m_clk_div {
 651		#clock-cells = <0>;
 652		compatible = "fixed-factor-clock";
 653		clocks = <&dpll_gmac_h11x2_ck>;
 654		clock-mult = <1>;
 655		clock-div = <2>;
 656	};
 657
 658	hdmi_clk2_div: hdmi_clk2_div {
 659		#clock-cells = <0>;
 660		compatible = "fixed-factor-clock";
 661		clocks = <&hdmi_clkin_ck>;
 662		clock-mult = <1>;
 663		clock-div = <1>;
 664	};
 665
 666	hdmi_div_clk: hdmi_div_clk {
 667		#clock-cells = <0>;
 668		compatible = "fixed-factor-clock";
 669		clocks = <&hdmi_clkin_ck>;
 670		clock-mult = <1>;
 671		clock-div = <1>;
 672	};
 673
 674	l3_iclk_div: l3_iclk_div {
 675		#clock-cells = <0>;
 676		compatible = "fixed-factor-clock";
 
 
 
 677		clocks = <&dpll_core_h12x2_ck>;
 678		clock-mult = <1>;
 679		clock-div = <1>;
 680	};
 681
 682	l4_root_clk_div: l4_root_clk_div {
 683		#clock-cells = <0>;
 684		compatible = "fixed-factor-clock";
 685		clocks = <&l3_iclk_div>;
 686		clock-mult = <1>;
 687		clock-div = <1>;
 688	};
 689
 690	video1_clk2_div: video1_clk2_div {
 691		#clock-cells = <0>;
 692		compatible = "fixed-factor-clock";
 693		clocks = <&video1_clkin_ck>;
 694		clock-mult = <1>;
 695		clock-div = <1>;
 696	};
 697
 698	video1_div_clk: video1_div_clk {
 699		#clock-cells = <0>;
 700		compatible = "fixed-factor-clock";
 701		clocks = <&video1_clkin_ck>;
 702		clock-mult = <1>;
 703		clock-div = <1>;
 704	};
 705
 706	video2_clk2_div: video2_clk2_div {
 707		#clock-cells = <0>;
 708		compatible = "fixed-factor-clock";
 709		clocks = <&video2_clkin_ck>;
 710		clock-mult = <1>;
 711		clock-div = <1>;
 712	};
 713
 714	video2_div_clk: video2_div_clk {
 715		#clock-cells = <0>;
 716		compatible = "fixed-factor-clock";
 717		clocks = <&video2_clkin_ck>;
 718		clock-mult = <1>;
 719		clock-div = <1>;
 720	};
 721
 722	ipu1_gfclk_mux: ipu1_gfclk_mux {
 723		#clock-cells = <0>;
 724		compatible = "ti,mux-clock";
 725		clocks = <&dpll_abe_m2x2_ck>, <&dpll_core_h22x2_ck>;
 726		ti,bit-shift = <24>;
 727		reg = <0x0520>;
 728	};
 729
 730	mcasp1_ahclkr_mux: mcasp1_ahclkr_mux {
 731		#clock-cells = <0>;
 732		compatible = "ti,mux-clock";
 733		clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atlclkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
 734		ti,bit-shift = <28>;
 735		reg = <0x0550>;
 736	};
 737
 738	mcasp1_ahclkx_mux: mcasp1_ahclkx_mux {
 739		#clock-cells = <0>;
 740		compatible = "ti,mux-clock";
 741		clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atlclkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
 742		ti,bit-shift = <24>;
 743		reg = <0x0550>;
 744	};
 745
 746	mcasp1_aux_gfclk_mux: mcasp1_aux_gfclk_mux {
 747		#clock-cells = <0>;
 748		compatible = "ti,mux-clock";
 749		clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
 750		ti,bit-shift = <22>;
 751		reg = <0x0550>;
 752	};
 753
 754	timer5_gfclk_mux: timer5_gfclk_mux {
 755		#clock-cells = <0>;
 756		compatible = "ti,mux-clock";
 757		clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>, <&clkoutmux0_clk_mux>;
 758		ti,bit-shift = <24>;
 759		reg = <0x0558>;
 760	};
 761
 762	timer6_gfclk_mux: timer6_gfclk_mux {
 763		#clock-cells = <0>;
 764		compatible = "ti,mux-clock";
 765		clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>, <&clkoutmux0_clk_mux>;
 766		ti,bit-shift = <24>;
 767		reg = <0x0560>;
 768	};
 769
 770	timer7_gfclk_mux: timer7_gfclk_mux {
 771		#clock-cells = <0>;
 772		compatible = "ti,mux-clock";
 773		clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>, <&clkoutmux0_clk_mux>;
 774		ti,bit-shift = <24>;
 775		reg = <0x0568>;
 776	};
 777
 778	timer8_gfclk_mux: timer8_gfclk_mux {
 779		#clock-cells = <0>;
 780		compatible = "ti,mux-clock";
 781		clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>, <&clkoutmux0_clk_mux>;
 782		ti,bit-shift = <24>;
 783		reg = <0x0570>;
 784	};
 785
 786	uart6_gfclk_mux: uart6_gfclk_mux {
 787		#clock-cells = <0>;
 788		compatible = "ti,mux-clock";
 789		clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
 790		ti,bit-shift = <24>;
 791		reg = <0x0580>;
 792	};
 793
 794	dummy_ck: dummy_ck {
 795		#clock-cells = <0>;
 796		compatible = "fixed-clock";
 797		clock-frequency = <0>;
 798	};
 799};
 800&prm_clocks {
 801	sys_clkin1: sys_clkin1 {
 802		#clock-cells = <0>;
 803		compatible = "ti,mux-clock";
 804		clocks = <&virt_12000000_ck>, <&virt_20000000_ck>, <&virt_16800000_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_27000000_ck>, <&virt_38400000_ck>;
 805		reg = <0x0110>;
 806		ti,index-starts-at-one;
 807	};
 808
 809	abe_dpll_sys_clk_mux: abe_dpll_sys_clk_mux {
 810		#clock-cells = <0>;
 811		compatible = "ti,mux-clock";
 812		clocks = <&sys_clkin1>, <&sys_clkin2>;
 813		reg = <0x0118>;
 814	};
 815
 816	abe_dpll_bypass_clk_mux: abe_dpll_bypass_clk_mux {
 817		#clock-cells = <0>;
 818		compatible = "ti,mux-clock";
 819		clocks = <&abe_dpll_sys_clk_mux>, <&sys_32k_ck>;
 820		reg = <0x0114>;
 821	};
 822
 823	abe_dpll_clk_mux: abe_dpll_clk_mux {
 824		#clock-cells = <0>;
 825		compatible = "ti,mux-clock";
 826		clocks = <&abe_dpll_sys_clk_mux>, <&sys_32k_ck>;
 827		reg = <0x010c>;
 828	};
 829
 830	abe_24m_fclk: abe_24m_fclk {
 831		#clock-cells = <0>;
 832		compatible = "ti,divider-clock";
 833		clocks = <&dpll_abe_m2x2_ck>;
 834		reg = <0x011c>;
 835		ti,dividers = <8>, <16>;
 836	};
 837
 838	aess_fclk: aess_fclk {
 839		#clock-cells = <0>;
 840		compatible = "ti,divider-clock";
 841		clocks = <&abe_clk>;
 842		reg = <0x0178>;
 843		ti,max-div = <2>;
 844	};
 845
 846	abe_giclk_div: abe_giclk_div {
 847		#clock-cells = <0>;
 848		compatible = "ti,divider-clock";
 849		clocks = <&aess_fclk>;
 850		reg = <0x0174>;
 851		ti,max-div = <2>;
 852	};
 853
 854	abe_lp_clk_div: abe_lp_clk_div {
 855		#clock-cells = <0>;
 856		compatible = "ti,divider-clock";
 857		clocks = <&dpll_abe_m2x2_ck>;
 858		reg = <0x01d8>;
 859		ti,dividers = <16>, <32>;
 860	};
 861
 862	abe_sys_clk_div: abe_sys_clk_div {
 863		#clock-cells = <0>;
 864		compatible = "ti,divider-clock";
 865		clocks = <&sys_clkin1>;
 866		reg = <0x0120>;
 867		ti,max-div = <2>;
 868	};
 869
 870	adc_gfclk_mux: adc_gfclk_mux {
 871		#clock-cells = <0>;
 872		compatible = "ti,mux-clock";
 873		clocks = <&sys_clkin1>, <&sys_clkin2>, <&sys_32k_ck>;
 874		reg = <0x01dc>;
 875	};
 876
 877	sys_clk1_dclk_div: sys_clk1_dclk_div {
 878		#clock-cells = <0>;
 879		compatible = "ti,divider-clock";
 880		clocks = <&sys_clkin1>;
 881		ti,max-div = <64>;
 882		reg = <0x01c8>;
 883		ti,index-power-of-two;
 884	};
 885
 886	sys_clk2_dclk_div: sys_clk2_dclk_div {
 887		#clock-cells = <0>;
 888		compatible = "ti,divider-clock";
 889		clocks = <&sys_clkin2>;
 890		ti,max-div = <64>;
 891		reg = <0x01cc>;
 892		ti,index-power-of-two;
 893	};
 894
 895	per_abe_x1_dclk_div: per_abe_x1_dclk_div {
 896		#clock-cells = <0>;
 897		compatible = "ti,divider-clock";
 898		clocks = <&dpll_abe_m2_ck>;
 899		ti,max-div = <64>;
 900		reg = <0x01bc>;
 901		ti,index-power-of-two;
 902	};
 903
 904	dsp_gclk_div: dsp_gclk_div {
 905		#clock-cells = <0>;
 906		compatible = "ti,divider-clock";
 907		clocks = <&dpll_dsp_m2_ck>;
 908		ti,max-div = <64>;
 909		reg = <0x018c>;
 910		ti,index-power-of-two;
 911	};
 912
 913	gpu_dclk: gpu_dclk {
 914		#clock-cells = <0>;
 915		compatible = "ti,divider-clock";
 916		clocks = <&dpll_gpu_m2_ck>;
 917		ti,max-div = <64>;
 918		reg = <0x01a0>;
 919		ti,index-power-of-two;
 920	};
 921
 922	emif_phy_dclk_div: emif_phy_dclk_div {
 923		#clock-cells = <0>;
 924		compatible = "ti,divider-clock";
 925		clocks = <&dpll_ddr_m2_ck>;
 926		ti,max-div = <64>;
 927		reg = <0x0190>;
 928		ti,index-power-of-two;
 929	};
 930
 931	gmac_250m_dclk_div: gmac_250m_dclk_div {
 932		#clock-cells = <0>;
 933		compatible = "ti,divider-clock";
 934		clocks = <&dpll_gmac_m2_ck>;
 935		ti,max-div = <64>;
 936		reg = <0x019c>;
 937		ti,index-power-of-two;
 938	};
 939
 940	l3init_480m_dclk_div: l3init_480m_dclk_div {
 
 
 
 
 
 
 
 
 941		#clock-cells = <0>;
 942		compatible = "ti,divider-clock";
 943		clocks = <&dpll_usb_m2_ck>;
 944		ti,max-div = <64>;
 945		reg = <0x01ac>;
 946		ti,index-power-of-two;
 947	};
 948
 949	usb_otg_dclk_div: usb_otg_dclk_div {
 950		#clock-cells = <0>;
 951		compatible = "ti,divider-clock";
 952		clocks = <&usb_otg_clkin_ck>;
 953		ti,max-div = <64>;
 954		reg = <0x0184>;
 955		ti,index-power-of-two;
 956	};
 957
 958	sata_dclk_div: sata_dclk_div {
 959		#clock-cells = <0>;
 960		compatible = "ti,divider-clock";
 961		clocks = <&sys_clkin1>;
 962		ti,max-div = <64>;
 963		reg = <0x01c0>;
 964		ti,index-power-of-two;
 965	};
 966
 967	pcie2_dclk_div: pcie2_dclk_div {
 968		#clock-cells = <0>;
 969		compatible = "ti,divider-clock";
 970		clocks = <&dpll_pcie_ref_m2_ck>;
 971		ti,max-div = <64>;
 972		reg = <0x01b8>;
 973		ti,index-power-of-two;
 974	};
 975
 976	pcie_dclk_div: pcie_dclk_div {
 977		#clock-cells = <0>;
 978		compatible = "ti,divider-clock";
 979		clocks = <&apll_pcie_m2_ck>;
 980		ti,max-div = <64>;
 981		reg = <0x01b4>;
 982		ti,index-power-of-two;
 983	};
 984
 985	emu_dclk_div: emu_dclk_div {
 986		#clock-cells = <0>;
 987		compatible = "ti,divider-clock";
 988		clocks = <&sys_clkin1>;
 989		ti,max-div = <64>;
 990		reg = <0x0194>;
 991		ti,index-power-of-two;
 992	};
 993
 994	secure_32k_dclk_div: secure_32k_dclk_div {
 995		#clock-cells = <0>;
 996		compatible = "ti,divider-clock";
 997		clocks = <&secure_32k_clk_src_ck>;
 998		ti,max-div = <64>;
 999		reg = <0x01c4>;
1000		ti,index-power-of-two;
1001	};
1002
1003	clkoutmux0_clk_mux: clkoutmux0_clk_mux {
1004		#clock-cells = <0>;
1005		compatible = "ti,mux-clock";
1006		clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
1007		reg = <0x0158>;
1008	};
1009
1010	clkoutmux1_clk_mux: clkoutmux1_clk_mux {
1011		#clock-cells = <0>;
1012		compatible = "ti,mux-clock";
1013		clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
1014		reg = <0x015c>;
1015	};
1016
1017	clkoutmux2_clk_mux: clkoutmux2_clk_mux {
1018		#clock-cells = <0>;
1019		compatible = "ti,mux-clock";
1020		clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
1021		reg = <0x0160>;
1022	};
1023
1024	custefuse_sys_gfclk_div: custefuse_sys_gfclk_div {
1025		#clock-cells = <0>;
1026		compatible = "fixed-factor-clock";
1027		clocks = <&sys_clkin1>;
1028		clock-mult = <1>;
1029		clock-div = <2>;
1030	};
1031
1032	eve_clk: eve_clk {
1033		#clock-cells = <0>;
1034		compatible = "ti,mux-clock";
1035		clocks = <&dpll_eve_m2_ck>, <&dpll_dsp_m3x2_ck>;
1036		reg = <0x0180>;
1037	};
1038
1039	hdmi_dpll_clk_mux: hdmi_dpll_clk_mux {
1040		#clock-cells = <0>;
1041		compatible = "ti,mux-clock";
1042		clocks = <&sys_clkin1>, <&sys_clkin2>;
1043		reg = <0x01a4>;
1044	};
1045
1046	mlb_clk: mlb_clk {
1047		#clock-cells = <0>;
1048		compatible = "ti,divider-clock";
1049		clocks = <&mlb_clkin_ck>;
1050		ti,max-div = <64>;
1051		reg = <0x0134>;
1052		ti,index-power-of-two;
1053	};
1054
1055	mlbp_clk: mlbp_clk {
1056		#clock-cells = <0>;
1057		compatible = "ti,divider-clock";
1058		clocks = <&mlbp_clkin_ck>;
1059		ti,max-div = <64>;
1060		reg = <0x0130>;
1061		ti,index-power-of-two;
1062	};
1063
1064	per_abe_x1_gfclk2_div: per_abe_x1_gfclk2_div {
1065		#clock-cells = <0>;
1066		compatible = "ti,divider-clock";
1067		clocks = <&dpll_abe_m2_ck>;
1068		ti,max-div = <64>;
1069		reg = <0x0138>;
1070		ti,index-power-of-two;
1071	};
1072
1073	timer_sys_clk_div: timer_sys_clk_div {
1074		#clock-cells = <0>;
1075		compatible = "ti,divider-clock";
1076		clocks = <&sys_clkin1>;
1077		reg = <0x0144>;
1078		ti,max-div = <2>;
1079	};
1080
1081	video1_dpll_clk_mux: video1_dpll_clk_mux {
1082		#clock-cells = <0>;
1083		compatible = "ti,mux-clock";
1084		clocks = <&sys_clkin1>, <&sys_clkin2>;
1085		reg = <0x01d0>;
1086	};
1087
1088	video2_dpll_clk_mux: video2_dpll_clk_mux {
1089		#clock-cells = <0>;
1090		compatible = "ti,mux-clock";
1091		clocks = <&sys_clkin1>, <&sys_clkin2>;
1092		reg = <0x01d4>;
1093	};
1094
1095	wkupaon_iclk_mux: wkupaon_iclk_mux {
1096		#clock-cells = <0>;
1097		compatible = "ti,mux-clock";
1098		clocks = <&sys_clkin1>, <&abe_lp_clk_div>;
1099		reg = <0x0108>;
1100	};
 
1101
1102	gpio1_dbclk: gpio1_dbclk {
1103		#clock-cells = <0>;
1104		compatible = "ti,gate-clock";
1105		clocks = <&sys_32k_ck>;
1106		ti,bit-shift = <8>;
1107		reg = <0x1838>;
1108	};
1109
1110	dcan1_sys_clk_mux: dcan1_sys_clk_mux {
1111		#clock-cells = <0>;
1112		compatible = "ti,mux-clock";
1113		clocks = <&sys_clkin1>, <&sys_clkin2>;
1114		ti,bit-shift = <24>;
1115		reg = <0x1888>;
1116	};
1117
1118	timer1_gfclk_mux: timer1_gfclk_mux {
1119		#clock-cells = <0>;
1120		compatible = "ti,mux-clock";
1121		clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
1122		ti,bit-shift = <24>;
1123		reg = <0x1840>;
1124	};
1125
1126	uart10_gfclk_mux: uart10_gfclk_mux {
1127		#clock-cells = <0>;
1128		compatible = "ti,mux-clock";
1129		clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
1130		ti,bit-shift = <24>;
1131		reg = <0x1880>;
1132	};
1133};
1134&cm_core_clocks {
1135	dpll_pcie_ref_ck: dpll_pcie_ref_ck {
1136		#clock-cells = <0>;
1137		compatible = "ti,omap4-dpll-clock";
1138		clocks = <&sys_clkin1>, <&sys_clkin1>;
1139		reg = <0x0200>, <0x0204>, <0x020c>, <0x0208>;
1140	};
1141
1142	dpll_pcie_ref_m2ldo_ck: dpll_pcie_ref_m2ldo_ck {
1143		#clock-cells = <0>;
1144		compatible = "ti,divider-clock";
1145		clocks = <&dpll_pcie_ref_ck>;
1146		ti,max-div = <31>;
1147		ti,autoidle-shift = <8>;
1148		reg = <0x0210>;
1149		ti,index-starts-at-one;
1150		ti,invert-autoidle-bit;
1151	};
1152
1153	apll_pcie_in_clk_mux: apll_pcie_in_clk_mux@4ae06118 {
1154		compatible = "ti,mux-clock";
1155		clocks = <&dpll_pcie_ref_ck>, <&pciesref_acs_clk_ck>;
1156		#clock-cells = <0>;
1157		reg = <0x021c 0x4>;
1158		ti,bit-shift = <7>;
1159	};
1160
1161	apll_pcie_ck: apll_pcie_ck {
1162		#clock-cells = <0>;
1163		compatible = "ti,dra7-apll-clock";
1164		clocks = <&apll_pcie_in_clk_mux>, <&dpll_pcie_ref_ck>;
1165		reg = <0x021c>, <0x0220>;
1166	};
1167
1168	optfclk_pciephy_div: optfclk_pciephy_div@4a00821c {
1169		compatible = "ti,divider-clock";
1170		clocks = <&apll_pcie_ck>;
1171		#clock-cells = <0>;
1172		reg = <0x021c>;
 
1173		ti,bit-shift = <8>;
1174		ti,max-div = <2>;
1175	};
1176
1177	optfclk_pciephy_clk: optfclk_pciephy_clk@4a0093b0 {
1178		compatible = "ti,gate-clock";
1179		clocks = <&apll_pcie_ck>;
1180		#clock-cells = <0>;
1181		reg = <0x13b0>;
1182		ti,bit-shift = <9>;
1183	};
1184
1185	optfclk_pciephy_div_clk: optfclk_pciephy_div_clk@4a0093b0 {
1186		compatible = "ti,gate-clock";
1187		clocks = <&optfclk_pciephy_div>;
1188		#clock-cells = <0>;
1189		reg = <0x13b0>;
1190		ti,bit-shift = <10>;
1191	};
1192
1193	apll_pcie_clkvcoldo: apll_pcie_clkvcoldo {
1194		#clock-cells = <0>;
1195		compatible = "fixed-factor-clock";
1196		clocks = <&apll_pcie_ck>;
1197		clock-mult = <1>;
1198		clock-div = <1>;
1199	};
1200
1201	apll_pcie_clkvcoldo_div: apll_pcie_clkvcoldo_div {
1202		#clock-cells = <0>;
1203		compatible = "fixed-factor-clock";
1204		clocks = <&apll_pcie_ck>;
1205		clock-mult = <1>;
1206		clock-div = <1>;
1207	};
1208
1209	apll_pcie_m2_ck: apll_pcie_m2_ck {
1210		#clock-cells = <0>;
1211		compatible = "fixed-factor-clock";
1212		clocks = <&apll_pcie_ck>;
1213		clock-mult = <1>;
1214		clock-div = <1>;
1215	};
1216
1217	dpll_per_ck: dpll_per_ck {
 
 
 
 
 
 
 
 
1218		#clock-cells = <0>;
1219		compatible = "ti,omap4-dpll-clock";
1220		clocks = <&sys_clkin1>, <&per_dpll_hs_clk_div>;
1221		reg = <0x0140>, <0x0144>, <0x014c>, <0x0148>;
1222	};
1223
1224	dpll_per_m2_ck: dpll_per_m2_ck {
1225		#clock-cells = <0>;
1226		compatible = "ti,divider-clock";
1227		clocks = <&dpll_per_ck>;
1228		ti,max-div = <31>;
1229		ti,autoidle-shift = <8>;
1230		reg = <0x0150>;
1231		ti,index-starts-at-one;
1232		ti,invert-autoidle-bit;
1233	};
1234
1235	func_96m_aon_dclk_div: func_96m_aon_dclk_div {
1236		#clock-cells = <0>;
1237		compatible = "fixed-factor-clock";
1238		clocks = <&dpll_per_m2_ck>;
1239		clock-mult = <1>;
1240		clock-div = <1>;
1241	};
1242
1243	dpll_usb_ck: dpll_usb_ck {
 
 
 
 
 
 
 
 
1244		#clock-cells = <0>;
1245		compatible = "ti,omap4-dpll-j-type-clock";
1246		clocks = <&sys_clkin1>, <&usb_dpll_hs_clk_div>;
1247		reg = <0x0180>, <0x0184>, <0x018c>, <0x0188>;
1248	};
1249
1250	dpll_usb_m2_ck: dpll_usb_m2_ck {
1251		#clock-cells = <0>;
1252		compatible = "ti,divider-clock";
1253		clocks = <&dpll_usb_ck>;
1254		ti,max-div = <127>;
1255		ti,autoidle-shift = <8>;
1256		reg = <0x0190>;
1257		ti,index-starts-at-one;
1258		ti,invert-autoidle-bit;
1259	};
1260
1261	dpll_pcie_ref_m2_ck: dpll_pcie_ref_m2_ck {
1262		#clock-cells = <0>;
1263		compatible = "ti,divider-clock";
1264		clocks = <&dpll_pcie_ref_ck>;
1265		ti,max-div = <127>;
1266		ti,autoidle-shift = <8>;
1267		reg = <0x0210>;
1268		ti,index-starts-at-one;
1269		ti,invert-autoidle-bit;
1270	};
1271
1272	dpll_per_x2_ck: dpll_per_x2_ck {
1273		#clock-cells = <0>;
1274		compatible = "ti,omap4-dpll-x2-clock";
1275		clocks = <&dpll_per_ck>;
1276	};
1277
1278	dpll_per_h11x2_ck: dpll_per_h11x2_ck {
1279		#clock-cells = <0>;
1280		compatible = "ti,divider-clock";
1281		clocks = <&dpll_per_x2_ck>;
1282		ti,max-div = <63>;
1283		ti,autoidle-shift = <8>;
1284		reg = <0x0158>;
1285		ti,index-starts-at-one;
1286		ti,invert-autoidle-bit;
1287	};
1288
1289	dpll_per_h12x2_ck: dpll_per_h12x2_ck {
1290		#clock-cells = <0>;
1291		compatible = "ti,divider-clock";
1292		clocks = <&dpll_per_x2_ck>;
1293		ti,max-div = <63>;
1294		ti,autoidle-shift = <8>;
1295		reg = <0x015c>;
1296		ti,index-starts-at-one;
1297		ti,invert-autoidle-bit;
1298	};
1299
1300	dpll_per_h13x2_ck: dpll_per_h13x2_ck {
1301		#clock-cells = <0>;
1302		compatible = "ti,divider-clock";
1303		clocks = <&dpll_per_x2_ck>;
1304		ti,max-div = <63>;
1305		ti,autoidle-shift = <8>;
1306		reg = <0x0160>;
1307		ti,index-starts-at-one;
1308		ti,invert-autoidle-bit;
1309	};
1310
1311	dpll_per_h14x2_ck: dpll_per_h14x2_ck {
1312		#clock-cells = <0>;
1313		compatible = "ti,divider-clock";
1314		clocks = <&dpll_per_x2_ck>;
1315		ti,max-div = <63>;
1316		ti,autoidle-shift = <8>;
1317		reg = <0x0164>;
1318		ti,index-starts-at-one;
1319		ti,invert-autoidle-bit;
1320	};
1321
1322	dpll_per_m2x2_ck: dpll_per_m2x2_ck {
1323		#clock-cells = <0>;
1324		compatible = "ti,divider-clock";
1325		clocks = <&dpll_per_x2_ck>;
1326		ti,max-div = <31>;
1327		ti,autoidle-shift = <8>;
1328		reg = <0x0150>;
1329		ti,index-starts-at-one;
1330		ti,invert-autoidle-bit;
1331	};
1332
1333	dpll_usb_clkdcoldo: dpll_usb_clkdcoldo {
1334		#clock-cells = <0>;
1335		compatible = "fixed-factor-clock";
1336		clocks = <&dpll_usb_ck>;
1337		clock-mult = <1>;
1338		clock-div = <1>;
1339	};
1340
1341	func_128m_clk: func_128m_clk {
1342		#clock-cells = <0>;
1343		compatible = "fixed-factor-clock";
1344		clocks = <&dpll_per_h11x2_ck>;
1345		clock-mult = <1>;
1346		clock-div = <2>;
1347	};
1348
1349	func_12m_fclk: func_12m_fclk {
1350		#clock-cells = <0>;
1351		compatible = "fixed-factor-clock";
1352		clocks = <&dpll_per_m2x2_ck>;
1353		clock-mult = <1>;
1354		clock-div = <16>;
1355	};
1356
1357	func_24m_clk: func_24m_clk {
1358		#clock-cells = <0>;
1359		compatible = "fixed-factor-clock";
1360		clocks = <&dpll_per_m2_ck>;
1361		clock-mult = <1>;
1362		clock-div = <4>;
1363	};
1364
1365	func_48m_fclk: func_48m_fclk {
1366		#clock-cells = <0>;
1367		compatible = "fixed-factor-clock";
1368		clocks = <&dpll_per_m2x2_ck>;
1369		clock-mult = <1>;
1370		clock-div = <4>;
1371	};
1372
1373	func_96m_fclk: func_96m_fclk {
1374		#clock-cells = <0>;
1375		compatible = "fixed-factor-clock";
1376		clocks = <&dpll_per_m2x2_ck>;
1377		clock-mult = <1>;
1378		clock-div = <2>;
1379	};
1380
1381	l3init_60m_fclk: l3init_60m_fclk {
1382		#clock-cells = <0>;
1383		compatible = "ti,divider-clock";
1384		clocks = <&dpll_usb_m2_ck>;
1385		reg = <0x0104>;
1386		ti,dividers = <1>, <8>;
1387	};
1388
1389	dss_32khz_clk: dss_32khz_clk {
1390		#clock-cells = <0>;
1391		compatible = "ti,gate-clock";
1392		clocks = <&sys_32k_ck>;
1393		ti,bit-shift = <11>;
1394		reg = <0x1120>;
1395	};
1396
1397	dss_48mhz_clk: dss_48mhz_clk {
1398		#clock-cells = <0>;
1399		compatible = "ti,gate-clock";
1400		clocks = <&func_48m_fclk>;
1401		ti,bit-shift = <9>;
1402		reg = <0x1120>;
1403	};
1404
1405	dss_dss_clk: dss_dss_clk {
1406		#clock-cells = <0>;
1407		compatible = "ti,gate-clock";
1408		clocks = <&dpll_per_h12x2_ck>;
1409		ti,bit-shift = <8>;
1410		reg = <0x1120>;
1411	};
1412
1413	dss_hdmi_clk: dss_hdmi_clk {
1414		#clock-cells = <0>;
1415		compatible = "ti,gate-clock";
1416		clocks = <&hdmi_dpll_clk_mux>;
1417		ti,bit-shift = <10>;
1418		reg = <0x1120>;
1419	};
1420
1421	dss_video1_clk: dss_video1_clk {
1422		#clock-cells = <0>;
1423		compatible = "ti,gate-clock";
1424		clocks = <&video1_dpll_clk_mux>;
1425		ti,bit-shift = <12>;
1426		reg = <0x1120>;
1427	};
1428
1429	dss_video2_clk: dss_video2_clk {
1430		#clock-cells = <0>;
1431		compatible = "ti,gate-clock";
1432		clocks = <&video2_dpll_clk_mux>;
1433		ti,bit-shift = <13>;
1434		reg = <0x1120>;
1435	};
1436
1437	gpio2_dbclk: gpio2_dbclk {
1438		#clock-cells = <0>;
1439		compatible = "ti,gate-clock";
1440		clocks = <&sys_32k_ck>;
1441		ti,bit-shift = <8>;
1442		reg = <0x1760>;
1443	};
1444
1445	gpio3_dbclk: gpio3_dbclk {
1446		#clock-cells = <0>;
1447		compatible = "ti,gate-clock";
1448		clocks = <&sys_32k_ck>;
1449		ti,bit-shift = <8>;
1450		reg = <0x1768>;
1451	};
1452
1453	gpio4_dbclk: gpio4_dbclk {
1454		#clock-cells = <0>;
1455		compatible = "ti,gate-clock";
1456		clocks = <&sys_32k_ck>;
1457		ti,bit-shift = <8>;
1458		reg = <0x1770>;
1459	};
1460
1461	gpio5_dbclk: gpio5_dbclk {
1462		#clock-cells = <0>;
1463		compatible = "ti,gate-clock";
1464		clocks = <&sys_32k_ck>;
1465		ti,bit-shift = <8>;
1466		reg = <0x1778>;
1467	};
1468
1469	gpio6_dbclk: gpio6_dbclk {
1470		#clock-cells = <0>;
1471		compatible = "ti,gate-clock";
1472		clocks = <&sys_32k_ck>;
1473		ti,bit-shift = <8>;
1474		reg = <0x1780>;
1475	};
1476
1477	gpio7_dbclk: gpio7_dbclk {
1478		#clock-cells = <0>;
1479		compatible = "ti,gate-clock";
1480		clocks = <&sys_32k_ck>;
1481		ti,bit-shift = <8>;
1482		reg = <0x1810>;
1483	};
1484
1485	gpio8_dbclk: gpio8_dbclk {
1486		#clock-cells = <0>;
1487		compatible = "ti,gate-clock";
1488		clocks = <&sys_32k_ck>;
1489		ti,bit-shift = <8>;
1490		reg = <0x1818>;
1491	};
1492
1493	mmc1_clk32k: mmc1_clk32k {
1494		#clock-cells = <0>;
1495		compatible = "ti,gate-clock";
1496		clocks = <&sys_32k_ck>;
1497		ti,bit-shift = <8>;
1498		reg = <0x1328>;
1499	};
1500
1501	mmc2_clk32k: mmc2_clk32k {
1502		#clock-cells = <0>;
1503		compatible = "ti,gate-clock";
1504		clocks = <&sys_32k_ck>;
1505		ti,bit-shift = <8>;
1506		reg = <0x1330>;
1507	};
1508
1509	mmc3_clk32k: mmc3_clk32k {
1510		#clock-cells = <0>;
1511		compatible = "ti,gate-clock";
1512		clocks = <&sys_32k_ck>;
1513		ti,bit-shift = <8>;
1514		reg = <0x1820>;
1515	};
1516
1517	mmc4_clk32k: mmc4_clk32k {
1518		#clock-cells = <0>;
1519		compatible = "ti,gate-clock";
1520		clocks = <&sys_32k_ck>;
1521		ti,bit-shift = <8>;
1522		reg = <0x1828>;
1523	};
1524
1525	sata_ref_clk: sata_ref_clk {
1526		#clock-cells = <0>;
1527		compatible = "ti,gate-clock";
1528		clocks = <&sys_clkin1>;
1529		ti,bit-shift = <8>;
1530		reg = <0x1388>;
1531	};
1532
1533	usb_otg_ss1_refclk960m: usb_otg_ss1_refclk960m {
1534		#clock-cells = <0>;
1535		compatible = "ti,gate-clock";
1536		clocks = <&dpll_usb_clkdcoldo>;
1537		ti,bit-shift = <8>;
1538		reg = <0x13f0>;
1539	};
1540
1541	usb_otg_ss2_refclk960m: usb_otg_ss2_refclk960m {
1542		#clock-cells = <0>;
1543		compatible = "ti,gate-clock";
1544		clocks = <&dpll_usb_clkdcoldo>;
1545		ti,bit-shift = <8>;
1546		reg = <0x1340>;
1547	};
1548
1549	usb_phy1_always_on_clk32k: usb_phy1_always_on_clk32k {
1550		#clock-cells = <0>;
1551		compatible = "ti,gate-clock";
1552		clocks = <&sys_32k_ck>;
1553		ti,bit-shift = <8>;
1554		reg = <0x0640>;
1555	};
1556
1557	usb_phy2_always_on_clk32k: usb_phy2_always_on_clk32k {
1558		#clock-cells = <0>;
1559		compatible = "ti,gate-clock";
1560		clocks = <&sys_32k_ck>;
1561		ti,bit-shift = <8>;
1562		reg = <0x0688>;
1563	};
1564
1565	usb_phy3_always_on_clk32k: usb_phy3_always_on_clk32k {
1566		#clock-cells = <0>;
1567		compatible = "ti,gate-clock";
1568		clocks = <&sys_32k_ck>;
1569		ti,bit-shift = <8>;
1570		reg = <0x0698>;
1571	};
1572
1573	atl_dpll_clk_mux: atl_dpll_clk_mux {
1574		#clock-cells = <0>;
1575		compatible = "ti,mux-clock";
1576		clocks = <&sys_32k_ck>, <&video1_clkin_ck>, <&video2_clkin_ck>, <&hdmi_clkin_ck>;
1577		ti,bit-shift = <24>;
1578		reg = <0x0c00>;
1579	};
1580
1581	atl_gfclk_mux: atl_gfclk_mux {
1582		#clock-cells = <0>;
1583		compatible = "ti,mux-clock";
1584		clocks = <&l3_iclk_div>, <&dpll_abe_m2_ck>, <&atl_dpll_clk_mux>;
1585		ti,bit-shift = <26>;
1586		reg = <0x0c00>;
1587	};
1588
1589	gmac_gmii_ref_clk_div: gmac_gmii_ref_clk_div {
1590		#clock-cells = <0>;
1591		compatible = "ti,divider-clock";
1592		clocks = <&dpll_gmac_m2_ck>;
1593		ti,bit-shift = <24>;
1594		reg = <0x13d0>;
1595		ti,dividers = <2>;
1596	};
1597
1598	gmac_rft_clk_mux: gmac_rft_clk_mux {
1599		#clock-cells = <0>;
1600		compatible = "ti,mux-clock";
1601		clocks = <&video1_clkin_ck>, <&video2_clkin_ck>, <&dpll_abe_m2_ck>, <&hdmi_clkin_ck>, <&l3_iclk_div>;
1602		ti,bit-shift = <25>;
1603		reg = <0x13d0>;
1604	};
1605
1606	gpu_core_gclk_mux: gpu_core_gclk_mux {
1607		#clock-cells = <0>;
1608		compatible = "ti,mux-clock";
1609		clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>, <&dpll_gpu_m2_ck>;
1610		ti,bit-shift = <24>;
1611		reg = <0x1220>;
 
 
1612	};
1613
1614	gpu_hyd_gclk_mux: gpu_hyd_gclk_mux {
1615		#clock-cells = <0>;
1616		compatible = "ti,mux-clock";
1617		clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>, <&dpll_gpu_m2_ck>;
1618		ti,bit-shift = <26>;
1619		reg = <0x1220>;
 
 
1620	};
1621
1622	l3instr_ts_gclk_div: l3instr_ts_gclk_div {
1623		#clock-cells = <0>;
1624		compatible = "ti,divider-clock";
1625		clocks = <&wkupaon_iclk_mux>;
1626		ti,bit-shift = <24>;
1627		reg = <0x0e50>;
1628		ti,dividers = <8>, <16>, <32>;
1629	};
1630
1631	mcasp2_ahclkr_mux: mcasp2_ahclkr_mux {
1632		#clock-cells = <0>;
1633		compatible = "ti,mux-clock";
1634		clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atlclkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
1635		ti,bit-shift = <28>;
1636		reg = <0x1860>;
1637	};
1638
1639	mcasp2_ahclkx_mux: mcasp2_ahclkx_mux {
1640		#clock-cells = <0>;
1641		compatible = "ti,mux-clock";
1642		clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atlclkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
1643		ti,bit-shift = <24>;
1644		reg = <0x1860>;
1645	};
1646
1647	mcasp2_aux_gfclk_mux: mcasp2_aux_gfclk_mux {
1648		#clock-cells = <0>;
1649		compatible = "ti,mux-clock";
1650		clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
1651		ti,bit-shift = <22>;
1652		reg = <0x1860>;
1653	};
1654
1655	mcasp3_ahclkx_mux: mcasp3_ahclkx_mux {
1656		#clock-cells = <0>;
1657		compatible = "ti,mux-clock";
1658		clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atlclkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
1659		ti,bit-shift = <24>;
1660		reg = <0x1868>;
1661	};
1662
1663	mcasp3_aux_gfclk_mux: mcasp3_aux_gfclk_mux {
1664		#clock-cells = <0>;
1665		compatible = "ti,mux-clock";
1666		clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
1667		ti,bit-shift = <22>;
1668		reg = <0x1868>;
1669	};
1670
1671	mcasp4_ahclkx_mux: mcasp4_ahclkx_mux {
1672		#clock-cells = <0>;
1673		compatible = "ti,mux-clock";
1674		clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atlclkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
1675		ti,bit-shift = <24>;
1676		reg = <0x1898>;
1677	};
 
1678
1679	mcasp4_aux_gfclk_mux: mcasp4_aux_gfclk_mux {
1680		#clock-cells = <0>;
1681		compatible = "ti,mux-clock";
1682		clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
1683		ti,bit-shift = <22>;
1684		reg = <0x1898>;
1685	};
 
1686
1687	mcasp5_ahclkx_mux: mcasp5_ahclkx_mux {
 
1688		#clock-cells = <0>;
1689		compatible = "ti,mux-clock";
1690		clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atlclkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
1691		ti,bit-shift = <24>;
1692		reg = <0x1878>;
1693	};
1694
1695	mcasp5_aux_gfclk_mux: mcasp5_aux_gfclk_mux {
1696		#clock-cells = <0>;
1697		compatible = "ti,mux-clock";
1698		clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
1699		ti,bit-shift = <22>;
1700		reg = <0x1878>;
1701	};
1702
1703	mcasp6_ahclkx_mux: mcasp6_ahclkx_mux {
1704		#clock-cells = <0>;
1705		compatible = "ti,mux-clock";
1706		clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atlclkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
1707		ti,bit-shift = <24>;
1708		reg = <0x1904>;
1709	};
1710
1711	mcasp6_aux_gfclk_mux: mcasp6_aux_gfclk_mux {
1712		#clock-cells = <0>;
1713		compatible = "ti,mux-clock";
1714		clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
1715		ti,bit-shift = <22>;
1716		reg = <0x1904>;
1717	};
1718
1719	mcasp7_ahclkx_mux: mcasp7_ahclkx_mux {
1720		#clock-cells = <0>;
1721		compatible = "ti,mux-clock";
1722		clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atlclkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
1723		ti,bit-shift = <24>;
1724		reg = <0x1908>;
1725	};
 
1726
1727	mcasp7_aux_gfclk_mux: mcasp7_aux_gfclk_mux {
1728		#clock-cells = <0>;
1729		compatible = "ti,mux-clock";
1730		clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
1731		ti,bit-shift = <22>;
1732		reg = <0x1908>;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1733	};
1734
1735	mcasp8_ahclk_mux: mcasp8_ahclk_mux {
1736		#clock-cells = <0>;
1737		compatible = "ti,mux-clock";
1738		clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atlclkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
1739		ti,bit-shift = <22>;
1740		reg = <0x1890>;
1741	};
1742
1743	mcasp8_aux_gfclk_mux: mcasp8_aux_gfclk_mux {
1744		#clock-cells = <0>;
1745		compatible = "ti,mux-clock";
1746		clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
1747		ti,bit-shift = <24>;
1748		reg = <0x1890>;
1749	};
1750
1751	mmc1_fclk_mux: mmc1_fclk_mux {
1752		#clock-cells = <0>;
1753		compatible = "ti,mux-clock";
1754		clocks = <&func_128m_clk>, <&dpll_per_m2x2_ck>;
1755		ti,bit-shift = <24>;
1756		reg = <0x1328>;
1757	};
1758
1759	mmc1_fclk_div: mmc1_fclk_div {
1760		#clock-cells = <0>;
1761		compatible = "ti,divider-clock";
1762		clocks = <&mmc1_fclk_mux>;
1763		ti,bit-shift = <25>;
1764		ti,max-div = <4>;
1765		reg = <0x1328>;
1766		ti,index-power-of-two;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1767	};
1768
1769	mmc2_fclk_mux: mmc2_fclk_mux {
1770		#clock-cells = <0>;
1771		compatible = "ti,mux-clock";
1772		clocks = <&func_128m_clk>, <&dpll_per_m2x2_ck>;
1773		ti,bit-shift = <24>;
1774		reg = <0x1330>;
1775	};
1776
1777	mmc2_fclk_div: mmc2_fclk_div {
1778		#clock-cells = <0>;
1779		compatible = "ti,divider-clock";
1780		clocks = <&mmc2_fclk_mux>;
1781		ti,bit-shift = <25>;
1782		ti,max-div = <4>;
1783		reg = <0x1330>;
1784		ti,index-power-of-two;
1785	};
1786
1787	mmc3_gfclk_mux: mmc3_gfclk_mux {
1788		#clock-cells = <0>;
1789		compatible = "ti,mux-clock";
1790		clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
1791		ti,bit-shift = <24>;
1792		reg = <0x1820>;
1793	};
1794
1795	mmc3_gfclk_div: mmc3_gfclk_div {
1796		#clock-cells = <0>;
1797		compatible = "ti,divider-clock";
1798		clocks = <&mmc3_gfclk_mux>;
1799		ti,bit-shift = <25>;
1800		ti,max-div = <4>;
1801		reg = <0x1820>;
1802		ti,index-power-of-two;
1803	};
1804
1805	mmc4_gfclk_mux: mmc4_gfclk_mux {
1806		#clock-cells = <0>;
1807		compatible = "ti,mux-clock";
1808		clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
1809		ti,bit-shift = <24>;
1810		reg = <0x1828>;
1811	};
1812
1813	mmc4_gfclk_div: mmc4_gfclk_div {
1814		#clock-cells = <0>;
1815		compatible = "ti,divider-clock";
1816		clocks = <&mmc4_gfclk_mux>;
1817		ti,bit-shift = <25>;
1818		ti,max-div = <4>;
1819		reg = <0x1828>;
1820		ti,index-power-of-two;
1821	};
1822
1823	qspi_gfclk_mux: qspi_gfclk_mux {
1824		#clock-cells = <0>;
1825		compatible = "ti,mux-clock";
1826		clocks = <&func_128m_clk>, <&dpll_per_h13x2_ck>;
1827		ti,bit-shift = <24>;
1828		reg = <0x1838>;
1829	};
1830
1831	qspi_gfclk_div: qspi_gfclk_div {
1832		#clock-cells = <0>;
1833		compatible = "ti,divider-clock";
1834		clocks = <&qspi_gfclk_mux>;
1835		ti,bit-shift = <25>;
1836		ti,max-div = <4>;
1837		reg = <0x1838>;
1838		ti,index-power-of-two;
1839	};
1840
1841	timer10_gfclk_mux: timer10_gfclk_mux {
1842		#clock-cells = <0>;
1843		compatible = "ti,mux-clock";
1844		clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
1845		ti,bit-shift = <24>;
1846		reg = <0x1728>;
1847	};
1848
1849	timer11_gfclk_mux: timer11_gfclk_mux {
1850		#clock-cells = <0>;
1851		compatible = "ti,mux-clock";
1852		clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
1853		ti,bit-shift = <24>;
1854		reg = <0x1730>;
1855	};
1856
1857	timer13_gfclk_mux: timer13_gfclk_mux {
1858		#clock-cells = <0>;
1859		compatible = "ti,mux-clock";
1860		clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
1861		ti,bit-shift = <24>;
1862		reg = <0x17c8>;
1863	};
1864
1865	timer14_gfclk_mux: timer14_gfclk_mux {
1866		#clock-cells = <0>;
1867		compatible = "ti,mux-clock";
1868		clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
1869		ti,bit-shift = <24>;
1870		reg = <0x17d0>;
1871	};
1872
1873	timer15_gfclk_mux: timer15_gfclk_mux {
1874		#clock-cells = <0>;
1875		compatible = "ti,mux-clock";
1876		clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
1877		ti,bit-shift = <24>;
1878		reg = <0x17d8>;
1879	};
1880
1881	timer16_gfclk_mux: timer16_gfclk_mux {
1882		#clock-cells = <0>;
1883		compatible = "ti,mux-clock";
1884		clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
1885		ti,bit-shift = <24>;
1886		reg = <0x1830>;
1887	};
1888
1889	timer2_gfclk_mux: timer2_gfclk_mux {
1890		#clock-cells = <0>;
1891		compatible = "ti,mux-clock";
1892		clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
1893		ti,bit-shift = <24>;
1894		reg = <0x1738>;
1895	};
1896
1897	timer3_gfclk_mux: timer3_gfclk_mux {
1898		#clock-cells = <0>;
1899		compatible = "ti,mux-clock";
1900		clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
1901		ti,bit-shift = <24>;
1902		reg = <0x1740>;
1903	};
1904
1905	timer4_gfclk_mux: timer4_gfclk_mux {
1906		#clock-cells = <0>;
1907		compatible = "ti,mux-clock";
1908		clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
1909		ti,bit-shift = <24>;
1910		reg = <0x1748>;
1911	};
1912
1913	timer9_gfclk_mux: timer9_gfclk_mux {
1914		#clock-cells = <0>;
1915		compatible = "ti,mux-clock";
1916		clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
1917		ti,bit-shift = <24>;
1918		reg = <0x1750>;
1919	};
1920
1921	uart1_gfclk_mux: uart1_gfclk_mux {
1922		#clock-cells = <0>;
1923		compatible = "ti,mux-clock";
1924		clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
1925		ti,bit-shift = <24>;
1926		reg = <0x1840>;
1927	};
1928
1929	uart2_gfclk_mux: uart2_gfclk_mux {
1930		#clock-cells = <0>;
1931		compatible = "ti,mux-clock";
1932		clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
1933		ti,bit-shift = <24>;
1934		reg = <0x1848>;
1935	};
1936
1937	uart3_gfclk_mux: uart3_gfclk_mux {
1938		#clock-cells = <0>;
1939		compatible = "ti,mux-clock";
1940		clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
1941		ti,bit-shift = <24>;
1942		reg = <0x1850>;
1943	};
1944
1945	uart4_gfclk_mux: uart4_gfclk_mux {
1946		#clock-cells = <0>;
1947		compatible = "ti,mux-clock";
1948		clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
1949		ti,bit-shift = <24>;
1950		reg = <0x1858>;
1951	};
1952
1953	uart5_gfclk_mux: uart5_gfclk_mux {
1954		#clock-cells = <0>;
1955		compatible = "ti,mux-clock";
1956		clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
1957		ti,bit-shift = <24>;
1958		reg = <0x1870>;
1959	};
1960
1961	uart7_gfclk_mux: uart7_gfclk_mux {
1962		#clock-cells = <0>;
1963		compatible = "ti,mux-clock";
1964		clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
1965		ti,bit-shift = <24>;
1966		reg = <0x18d0>;
1967	};
1968
1969	uart8_gfclk_mux: uart8_gfclk_mux {
1970		#clock-cells = <0>;
1971		compatible = "ti,mux-clock";
1972		clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
1973		ti,bit-shift = <24>;
1974		reg = <0x18e0>;
1975	};
1976
1977	uart9_gfclk_mux: uart9_gfclk_mux {
1978		#clock-cells = <0>;
1979		compatible = "ti,mux-clock";
1980		clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
1981		ti,bit-shift = <24>;
1982		reg = <0x18e8>;
1983	};
1984
1985	vip1_gclk_mux: vip1_gclk_mux {
1986		#clock-cells = <0>;
1987		compatible = "ti,mux-clock";
1988		clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
1989		ti,bit-shift = <24>;
1990		reg = <0x1020>;
1991	};
1992
1993	vip2_gclk_mux: vip2_gclk_mux {
1994		#clock-cells = <0>;
1995		compatible = "ti,mux-clock";
1996		clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
1997		ti,bit-shift = <24>;
1998		reg = <0x1028>;
1999	};
2000
2001	vip3_gclk_mux: vip3_gclk_mux {
2002		#clock-cells = <0>;
2003		compatible = "ti,mux-clock";
2004		clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
2005		ti,bit-shift = <24>;
2006		reg = <0x1030>;
2007	};
2008};
2009
2010&cm_core_clockdomains {
2011	coreaon_clkdm: coreaon_clkdm {
2012		compatible = "ti,clockdomain";
2013		clocks = <&dpll_usb_ck>;
 
 
 
 
 
 
 
 
 
2014	};
2015};