Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright IBM Corp. 2004, 2011
4 * Author(s): Martin Schwidefsky <schwidefsky@de.ibm.com>,
5 * Holger Smolinski <Holger.Smolinski@de.ibm.com>,
6 * Thomas Spatzier <tspat@de.ibm.com>,
7 *
8 * This file contains interrupt related functions.
9 */
10
11#include <linux/kernel_stat.h>
12#include <linux/interrupt.h>
13#include <linux/seq_file.h>
14#include <linux/proc_fs.h>
15#include <linux/profile.h>
16#include <linux/export.h>
17#include <linux/kernel.h>
18#include <linux/ftrace.h>
19#include <linux/errno.h>
20#include <linux/slab.h>
21#include <linux/init.h>
22#include <linux/cpu.h>
23#include <linux/irq.h>
24#include <asm/irq_regs.h>
25#include <asm/cputime.h>
26#include <asm/lowcore.h>
27#include <asm/irq.h>
28#include <asm/hw_irq.h>
29#include "entry.h"
30
31DEFINE_PER_CPU_SHARED_ALIGNED(struct irq_stat, irq_stat);
32EXPORT_PER_CPU_SYMBOL_GPL(irq_stat);
33
34struct irq_class {
35 int irq;
36 char *name;
37 char *desc;
38};
39
40/*
41 * The list of "main" irq classes on s390. This is the list of interrupts
42 * that appear both in /proc/stat ("intr" line) and /proc/interrupts.
43 * Historically only external and I/O interrupts have been part of /proc/stat.
44 * We can't add the split external and I/O sub classes since the first field
45 * in the "intr" line in /proc/stat is supposed to be the sum of all other
46 * fields.
47 * Since the external and I/O interrupt fields are already sums we would end
48 * up with having a sum which accounts each interrupt twice.
49 */
50static const struct irq_class irqclass_main_desc[NR_IRQS_BASE] = {
51 {.irq = EXT_INTERRUPT, .name = "EXT"},
52 {.irq = IO_INTERRUPT, .name = "I/O"},
53 {.irq = THIN_INTERRUPT, .name = "AIO"},
54};
55
56/*
57 * The list of split external and I/O interrupts that appear only in
58 * /proc/interrupts.
59 * In addition this list contains non external / I/O events like NMIs.
60 */
61static const struct irq_class irqclass_sub_desc[] = {
62 {.irq = IRQEXT_CLK, .name = "CLK", .desc = "[EXT] Clock Comparator"},
63 {.irq = IRQEXT_EXC, .name = "EXC", .desc = "[EXT] External Call"},
64 {.irq = IRQEXT_EMS, .name = "EMS", .desc = "[EXT] Emergency Signal"},
65 {.irq = IRQEXT_TMR, .name = "TMR", .desc = "[EXT] CPU Timer"},
66 {.irq = IRQEXT_TLA, .name = "TAL", .desc = "[EXT] Timing Alert"},
67 {.irq = IRQEXT_PFL, .name = "PFL", .desc = "[EXT] Pseudo Page Fault"},
68 {.irq = IRQEXT_DSD, .name = "DSD", .desc = "[EXT] DASD Diag"},
69 {.irq = IRQEXT_VRT, .name = "VRT", .desc = "[EXT] Virtio"},
70 {.irq = IRQEXT_SCP, .name = "SCP", .desc = "[EXT] Service Call"},
71 {.irq = IRQEXT_IUC, .name = "IUC", .desc = "[EXT] IUCV"},
72 {.irq = IRQEXT_CMS, .name = "CMS", .desc = "[EXT] CPU-Measurement: Sampling"},
73 {.irq = IRQEXT_CMC, .name = "CMC", .desc = "[EXT] CPU-Measurement: Counter"},
74 {.irq = IRQEXT_FTP, .name = "FTP", .desc = "[EXT] HMC FTP Service"},
75 {.irq = IRQIO_CIO, .name = "CIO", .desc = "[I/O] Common I/O Layer Interrupt"},
76 {.irq = IRQIO_QAI, .name = "QAI", .desc = "[I/O] QDIO Adapter Interrupt"},
77 {.irq = IRQIO_DAS, .name = "DAS", .desc = "[I/O] DASD"},
78 {.irq = IRQIO_C15, .name = "C15", .desc = "[I/O] 3215"},
79 {.irq = IRQIO_C70, .name = "C70", .desc = "[I/O] 3270"},
80 {.irq = IRQIO_TAP, .name = "TAP", .desc = "[I/O] Tape"},
81 {.irq = IRQIO_VMR, .name = "VMR", .desc = "[I/O] Unit Record Devices"},
82 {.irq = IRQIO_LCS, .name = "LCS", .desc = "[I/O] LCS"},
83 {.irq = IRQIO_CTC, .name = "CTC", .desc = "[I/O] CTC"},
84 {.irq = IRQIO_APB, .name = "APB", .desc = "[I/O] AP Bus"},
85 {.irq = IRQIO_ADM, .name = "ADM", .desc = "[I/O] EADM Subchannel"},
86 {.irq = IRQIO_CSC, .name = "CSC", .desc = "[I/O] CHSC Subchannel"},
87 {.irq = IRQIO_PCI, .name = "PCI", .desc = "[I/O] PCI Interrupt" },
88 {.irq = IRQIO_MSI, .name = "MSI", .desc = "[I/O] MSI Interrupt" },
89 {.irq = IRQIO_VIR, .name = "VIR", .desc = "[I/O] Virtual I/O Devices"},
90 {.irq = IRQIO_VAI, .name = "VAI", .desc = "[I/O] Virtual I/O Devices AI"},
91 {.irq = NMI_NMI, .name = "NMI", .desc = "[NMI] Machine Check"},
92 {.irq = CPU_RST, .name = "RST", .desc = "[CPU] CPU Restart"},
93};
94
95void __init init_IRQ(void)
96{
97 BUILD_BUG_ON(ARRAY_SIZE(irqclass_sub_desc) != NR_ARCH_IRQS);
98 init_cio_interrupts();
99 init_airq_interrupts();
100 init_ext_interrupts();
101}
102
103void do_IRQ(struct pt_regs *regs, int irq)
104{
105 struct pt_regs *old_regs;
106
107 old_regs = set_irq_regs(regs);
108 irq_enter();
109 if (tod_after_eq(S390_lowcore.int_clock,
110 S390_lowcore.clock_comparator))
111 /* Serve timer interrupts first. */
112 clock_comparator_work();
113 generic_handle_irq(irq);
114 irq_exit();
115 set_irq_regs(old_regs);
116}
117
118/*
119 * show_interrupts is needed by /proc/interrupts.
120 */
121int show_interrupts(struct seq_file *p, void *v)
122{
123 int index = *(loff_t *) v;
124 int cpu, irq;
125
126 get_online_cpus();
127 if (index == 0) {
128 seq_puts(p, " ");
129 for_each_online_cpu(cpu)
130 seq_printf(p, "CPU%d ", cpu);
131 seq_putc(p, '\n');
132 }
133 if (index < NR_IRQS_BASE) {
134 seq_printf(p, "%s: ", irqclass_main_desc[index].name);
135 irq = irqclass_main_desc[index].irq;
136 for_each_online_cpu(cpu)
137 seq_printf(p, "%10u ", kstat_irqs_cpu(irq, cpu));
138 seq_putc(p, '\n');
139 goto out;
140 }
141 if (index > NR_IRQS_BASE)
142 goto out;
143
144 for (index = 0; index < NR_ARCH_IRQS; index++) {
145 seq_printf(p, "%s: ", irqclass_sub_desc[index].name);
146 irq = irqclass_sub_desc[index].irq;
147 for_each_online_cpu(cpu)
148 seq_printf(p, "%10u ",
149 per_cpu(irq_stat, cpu).irqs[irq]);
150 if (irqclass_sub_desc[index].desc)
151 seq_printf(p, " %s", irqclass_sub_desc[index].desc);
152 seq_putc(p, '\n');
153 }
154out:
155 put_online_cpus();
156 return 0;
157}
158
159unsigned int arch_dynirq_lower_bound(unsigned int from)
160{
161 return from < NR_IRQS_BASE ? NR_IRQS_BASE : from;
162}
163
164/*
165 * Switch to the asynchronous interrupt stack for softirq execution.
166 */
167void do_softirq_own_stack(void)
168{
169 unsigned long old, new;
170
171 old = current_stack_pointer();
172 /* Check against async. stack address range. */
173 new = S390_lowcore.async_stack;
174 if (((new - old) >> (PAGE_SHIFT + THREAD_SIZE_ORDER)) != 0) {
175 /* Need to switch to the async. stack. */
176 new -= STACK_FRAME_OVERHEAD;
177 ((struct stack_frame *) new)->back_chain = old;
178 asm volatile(" la 15,0(%0)\n"
179 " brasl 14,__do_softirq\n"
180 " la 15,0(%1)\n"
181 : : "a" (new), "a" (old)
182 : "0", "1", "2", "3", "4", "5", "14",
183 "cc", "memory" );
184 } else {
185 /* We are already on the async stack. */
186 __do_softirq();
187 }
188}
189
190/*
191 * ext_int_hash[index] is the list head for all external interrupts that hash
192 * to this index.
193 */
194static struct hlist_head ext_int_hash[32] ____cacheline_aligned;
195
196struct ext_int_info {
197 ext_int_handler_t handler;
198 struct hlist_node entry;
199 struct rcu_head rcu;
200 u16 code;
201};
202
203/* ext_int_hash_lock protects the handler lists for external interrupts */
204static DEFINE_SPINLOCK(ext_int_hash_lock);
205
206static inline int ext_hash(u16 code)
207{
208 BUILD_BUG_ON(!is_power_of_2(ARRAY_SIZE(ext_int_hash)));
209
210 return (code + (code >> 9)) & (ARRAY_SIZE(ext_int_hash) - 1);
211}
212
213int register_external_irq(u16 code, ext_int_handler_t handler)
214{
215 struct ext_int_info *p;
216 unsigned long flags;
217 int index;
218
219 p = kmalloc(sizeof(*p), GFP_ATOMIC);
220 if (!p)
221 return -ENOMEM;
222 p->code = code;
223 p->handler = handler;
224 index = ext_hash(code);
225
226 spin_lock_irqsave(&ext_int_hash_lock, flags);
227 hlist_add_head_rcu(&p->entry, &ext_int_hash[index]);
228 spin_unlock_irqrestore(&ext_int_hash_lock, flags);
229 return 0;
230}
231EXPORT_SYMBOL(register_external_irq);
232
233int unregister_external_irq(u16 code, ext_int_handler_t handler)
234{
235 struct ext_int_info *p;
236 unsigned long flags;
237 int index = ext_hash(code);
238
239 spin_lock_irqsave(&ext_int_hash_lock, flags);
240 hlist_for_each_entry_rcu(p, &ext_int_hash[index], entry) {
241 if (p->code == code && p->handler == handler) {
242 hlist_del_rcu(&p->entry);
243 kfree_rcu(p, rcu);
244 }
245 }
246 spin_unlock_irqrestore(&ext_int_hash_lock, flags);
247 return 0;
248}
249EXPORT_SYMBOL(unregister_external_irq);
250
251static irqreturn_t do_ext_interrupt(int irq, void *dummy)
252{
253 struct pt_regs *regs = get_irq_regs();
254 struct ext_code ext_code;
255 struct ext_int_info *p;
256 int index;
257
258 ext_code = *(struct ext_code *) ®s->int_code;
259 if (ext_code.code != EXT_IRQ_CLK_COMP)
260 set_cpu_flag(CIF_NOHZ_DELAY);
261
262 index = ext_hash(ext_code.code);
263 rcu_read_lock();
264 hlist_for_each_entry_rcu(p, &ext_int_hash[index], entry) {
265 if (unlikely(p->code != ext_code.code))
266 continue;
267 p->handler(ext_code, regs->int_parm, regs->int_parm_long);
268 }
269 rcu_read_unlock();
270 return IRQ_HANDLED;
271}
272
273static struct irqaction external_interrupt = {
274 .name = "EXT",
275 .handler = do_ext_interrupt,
276};
277
278void __init init_ext_interrupts(void)
279{
280 int idx;
281
282 for (idx = 0; idx < ARRAY_SIZE(ext_int_hash); idx++)
283 INIT_HLIST_HEAD(&ext_int_hash[idx]);
284
285 irq_set_chip_and_handler(EXT_INTERRUPT,
286 &dummy_irq_chip, handle_percpu_irq);
287 setup_irq(EXT_INTERRUPT, &external_interrupt);
288}
289
290static DEFINE_SPINLOCK(irq_subclass_lock);
291static unsigned char irq_subclass_refcount[64];
292
293void irq_subclass_register(enum irq_subclass subclass)
294{
295 spin_lock(&irq_subclass_lock);
296 if (!irq_subclass_refcount[subclass])
297 ctl_set_bit(0, subclass);
298 irq_subclass_refcount[subclass]++;
299 spin_unlock(&irq_subclass_lock);
300}
301EXPORT_SYMBOL(irq_subclass_register);
302
303void irq_subclass_unregister(enum irq_subclass subclass)
304{
305 spin_lock(&irq_subclass_lock);
306 irq_subclass_refcount[subclass]--;
307 if (!irq_subclass_refcount[subclass])
308 ctl_clear_bit(0, subclass);
309 spin_unlock(&irq_subclass_lock);
310}
311EXPORT_SYMBOL(irq_subclass_unregister);
1/*
2 * Copyright IBM Corp. 2004, 2011
3 * Author(s): Martin Schwidefsky <schwidefsky@de.ibm.com>,
4 * Holger Smolinski <Holger.Smolinski@de.ibm.com>,
5 * Thomas Spatzier <tspat@de.ibm.com>,
6 *
7 * This file contains interrupt related functions.
8 */
9
10#include <linux/kernel_stat.h>
11#include <linux/interrupt.h>
12#include <linux/seq_file.h>
13#include <linux/proc_fs.h>
14#include <linux/profile.h>
15#include <linux/module.h>
16#include <linux/kernel.h>
17#include <linux/ftrace.h>
18#include <linux/errno.h>
19#include <linux/slab.h>
20#include <linux/cpu.h>
21#include <linux/irq.h>
22#include <asm/irq_regs.h>
23#include <asm/cputime.h>
24#include <asm/lowcore.h>
25#include <asm/irq.h>
26#include <asm/hw_irq.h>
27#include "entry.h"
28
29DEFINE_PER_CPU_SHARED_ALIGNED(struct irq_stat, irq_stat);
30EXPORT_PER_CPU_SYMBOL_GPL(irq_stat);
31
32struct irq_class {
33 char *name;
34 char *desc;
35};
36
37/*
38 * The list of "main" irq classes on s390. This is the list of interrupts
39 * that appear both in /proc/stat ("intr" line) and /proc/interrupts.
40 * Historically only external and I/O interrupts have been part of /proc/stat.
41 * We can't add the split external and I/O sub classes since the first field
42 * in the "intr" line in /proc/stat is supposed to be the sum of all other
43 * fields.
44 * Since the external and I/O interrupt fields are already sums we would end
45 * up with having a sum which accounts each interrupt twice.
46 */
47static const struct irq_class irqclass_main_desc[NR_IRQS_BASE] = {
48 [EXT_INTERRUPT] = {.name = "EXT"},
49 [IO_INTERRUPT] = {.name = "I/O"},
50 [THIN_INTERRUPT] = {.name = "AIO"},
51};
52
53/*
54 * The list of split external and I/O interrupts that appear only in
55 * /proc/interrupts.
56 * In addition this list contains non external / I/O events like NMIs.
57 */
58static const struct irq_class irqclass_sub_desc[NR_ARCH_IRQS] = {
59 [IRQEXT_CLK] = {.name = "CLK", .desc = "[EXT] Clock Comparator"},
60 [IRQEXT_EXC] = {.name = "EXC", .desc = "[EXT] External Call"},
61 [IRQEXT_EMS] = {.name = "EMS", .desc = "[EXT] Emergency Signal"},
62 [IRQEXT_TMR] = {.name = "TMR", .desc = "[EXT] CPU Timer"},
63 [IRQEXT_TLA] = {.name = "TAL", .desc = "[EXT] Timing Alert"},
64 [IRQEXT_PFL] = {.name = "PFL", .desc = "[EXT] Pseudo Page Fault"},
65 [IRQEXT_DSD] = {.name = "DSD", .desc = "[EXT] DASD Diag"},
66 [IRQEXT_VRT] = {.name = "VRT", .desc = "[EXT] Virtio"},
67 [IRQEXT_SCP] = {.name = "SCP", .desc = "[EXT] Service Call"},
68 [IRQEXT_IUC] = {.name = "IUC", .desc = "[EXT] IUCV"},
69 [IRQEXT_CMS] = {.name = "CMS", .desc = "[EXT] CPU-Measurement: Sampling"},
70 [IRQEXT_CMC] = {.name = "CMC", .desc = "[EXT] CPU-Measurement: Counter"},
71 [IRQEXT_CMR] = {.name = "CMR", .desc = "[EXT] CPU-Measurement: RI"},
72 [IRQIO_CIO] = {.name = "CIO", .desc = "[I/O] Common I/O Layer Interrupt"},
73 [IRQIO_QAI] = {.name = "QAI", .desc = "[I/O] QDIO Adapter Interrupt"},
74 [IRQIO_DAS] = {.name = "DAS", .desc = "[I/O] DASD"},
75 [IRQIO_C15] = {.name = "C15", .desc = "[I/O] 3215"},
76 [IRQIO_C70] = {.name = "C70", .desc = "[I/O] 3270"},
77 [IRQIO_TAP] = {.name = "TAP", .desc = "[I/O] Tape"},
78 [IRQIO_VMR] = {.name = "VMR", .desc = "[I/O] Unit Record Devices"},
79 [IRQIO_LCS] = {.name = "LCS", .desc = "[I/O] LCS"},
80 [IRQIO_CLW] = {.name = "CLW", .desc = "[I/O] CLAW"},
81 [IRQIO_CTC] = {.name = "CTC", .desc = "[I/O] CTC"},
82 [IRQIO_APB] = {.name = "APB", .desc = "[I/O] AP Bus"},
83 [IRQIO_ADM] = {.name = "ADM", .desc = "[I/O] EADM Subchannel"},
84 [IRQIO_CSC] = {.name = "CSC", .desc = "[I/O] CHSC Subchannel"},
85 [IRQIO_PCI] = {.name = "PCI", .desc = "[I/O] PCI Interrupt" },
86 [IRQIO_MSI] = {.name = "MSI", .desc = "[I/O] MSI Interrupt" },
87 [IRQIO_VIR] = {.name = "VIR", .desc = "[I/O] Virtual I/O Devices"},
88 [IRQIO_VAI] = {.name = "VAI", .desc = "[I/O] Virtual I/O Devices AI"},
89 [NMI_NMI] = {.name = "NMI", .desc = "[NMI] Machine Check"},
90 [CPU_RST] = {.name = "RST", .desc = "[CPU] CPU Restart"},
91};
92
93void __init init_IRQ(void)
94{
95 irq_reserve_irqs(0, THIN_INTERRUPT);
96 init_cio_interrupts();
97 init_airq_interrupts();
98 init_ext_interrupts();
99}
100
101void do_IRQ(struct pt_regs *regs, int irq)
102{
103 struct pt_regs *old_regs;
104
105 old_regs = set_irq_regs(regs);
106 irq_enter();
107 if (S390_lowcore.int_clock >= S390_lowcore.clock_comparator)
108 /* Serve timer interrupts first. */
109 clock_comparator_work();
110 generic_handle_irq(irq);
111 irq_exit();
112 set_irq_regs(old_regs);
113}
114
115/*
116 * show_interrupts is needed by /proc/interrupts.
117 */
118int show_interrupts(struct seq_file *p, void *v)
119{
120 int irq = *(loff_t *) v;
121 int cpu;
122
123 get_online_cpus();
124 if (irq == 0) {
125 seq_puts(p, " ");
126 for_each_online_cpu(cpu)
127 seq_printf(p, "CPU%d ", cpu);
128 seq_putc(p, '\n');
129 goto out;
130 }
131 if (irq < NR_IRQS) {
132 if (irq >= NR_IRQS_BASE)
133 goto out;
134 seq_printf(p, "%s: ", irqclass_main_desc[irq].name);
135 for_each_online_cpu(cpu)
136 seq_printf(p, "%10u ", kstat_irqs_cpu(irq, cpu));
137 seq_putc(p, '\n');
138 goto out;
139 }
140 for (irq = 0; irq < NR_ARCH_IRQS; irq++) {
141 seq_printf(p, "%s: ", irqclass_sub_desc[irq].name);
142 for_each_online_cpu(cpu)
143 seq_printf(p, "%10u ",
144 per_cpu(irq_stat, cpu).irqs[irq]);
145 if (irqclass_sub_desc[irq].desc)
146 seq_printf(p, " %s", irqclass_sub_desc[irq].desc);
147 seq_putc(p, '\n');
148 }
149out:
150 put_online_cpus();
151 return 0;
152}
153
154int arch_show_interrupts(struct seq_file *p, int prec)
155{
156 return 0;
157}
158
159/*
160 * Switch to the asynchronous interrupt stack for softirq execution.
161 */
162void do_softirq_own_stack(void)
163{
164 unsigned long old, new;
165
166 /* Get current stack pointer. */
167 asm volatile("la %0,0(15)" : "=a" (old));
168 /* Check against async. stack address range. */
169 new = S390_lowcore.async_stack;
170 if (((new - old) >> (PAGE_SHIFT + THREAD_ORDER)) != 0) {
171 /* Need to switch to the async. stack. */
172 new -= STACK_FRAME_OVERHEAD;
173 ((struct stack_frame *) new)->back_chain = old;
174 asm volatile(" la 15,0(%0)\n"
175 " basr 14,%2\n"
176 " la 15,0(%1)\n"
177 : : "a" (new), "a" (old),
178 "a" (__do_softirq)
179 : "0", "1", "2", "3", "4", "5", "14",
180 "cc", "memory" );
181 } else {
182 /* We are already on the async stack. */
183 __do_softirq();
184 }
185}
186
187/*
188 * ext_int_hash[index] is the list head for all external interrupts that hash
189 * to this index.
190 */
191static struct hlist_head ext_int_hash[32] ____cacheline_aligned;
192
193struct ext_int_info {
194 ext_int_handler_t handler;
195 struct hlist_node entry;
196 struct rcu_head rcu;
197 u16 code;
198};
199
200/* ext_int_hash_lock protects the handler lists for external interrupts */
201static DEFINE_SPINLOCK(ext_int_hash_lock);
202
203static inline int ext_hash(u16 code)
204{
205 BUILD_BUG_ON(!is_power_of_2(ARRAY_SIZE(ext_int_hash)));
206
207 return (code + (code >> 9)) & (ARRAY_SIZE(ext_int_hash) - 1);
208}
209
210int register_external_irq(u16 code, ext_int_handler_t handler)
211{
212 struct ext_int_info *p;
213 unsigned long flags;
214 int index;
215
216 p = kmalloc(sizeof(*p), GFP_ATOMIC);
217 if (!p)
218 return -ENOMEM;
219 p->code = code;
220 p->handler = handler;
221 index = ext_hash(code);
222
223 spin_lock_irqsave(&ext_int_hash_lock, flags);
224 hlist_add_head_rcu(&p->entry, &ext_int_hash[index]);
225 spin_unlock_irqrestore(&ext_int_hash_lock, flags);
226 return 0;
227}
228EXPORT_SYMBOL(register_external_irq);
229
230int unregister_external_irq(u16 code, ext_int_handler_t handler)
231{
232 struct ext_int_info *p;
233 unsigned long flags;
234 int index = ext_hash(code);
235
236 spin_lock_irqsave(&ext_int_hash_lock, flags);
237 hlist_for_each_entry_rcu(p, &ext_int_hash[index], entry) {
238 if (p->code == code && p->handler == handler) {
239 hlist_del_rcu(&p->entry);
240 kfree_rcu(p, rcu);
241 }
242 }
243 spin_unlock_irqrestore(&ext_int_hash_lock, flags);
244 return 0;
245}
246EXPORT_SYMBOL(unregister_external_irq);
247
248static irqreturn_t do_ext_interrupt(int irq, void *dummy)
249{
250 struct pt_regs *regs = get_irq_regs();
251 struct ext_code ext_code;
252 struct ext_int_info *p;
253 int index;
254
255 ext_code = *(struct ext_code *) ®s->int_code;
256 if (ext_code.code != EXT_IRQ_CLK_COMP)
257 __get_cpu_var(s390_idle).nohz_delay = 1;
258
259 index = ext_hash(ext_code.code);
260 rcu_read_lock();
261 hlist_for_each_entry_rcu(p, &ext_int_hash[index], entry) {
262 if (unlikely(p->code != ext_code.code))
263 continue;
264 p->handler(ext_code, regs->int_parm, regs->int_parm_long);
265 }
266 rcu_read_unlock();
267 return IRQ_HANDLED;
268}
269
270static struct irqaction external_interrupt = {
271 .name = "EXT",
272 .handler = do_ext_interrupt,
273};
274
275void __init init_ext_interrupts(void)
276{
277 int idx;
278
279 for (idx = 0; idx < ARRAY_SIZE(ext_int_hash); idx++)
280 INIT_HLIST_HEAD(&ext_int_hash[idx]);
281
282 irq_set_chip_and_handler(EXT_INTERRUPT,
283 &dummy_irq_chip, handle_percpu_irq);
284 setup_irq(EXT_INTERRUPT, &external_interrupt);
285}
286
287static DEFINE_SPINLOCK(irq_subclass_lock);
288static unsigned char irq_subclass_refcount[64];
289
290void irq_subclass_register(enum irq_subclass subclass)
291{
292 spin_lock(&irq_subclass_lock);
293 if (!irq_subclass_refcount[subclass])
294 ctl_set_bit(0, subclass);
295 irq_subclass_refcount[subclass]++;
296 spin_unlock(&irq_subclass_lock);
297}
298EXPORT_SYMBOL(irq_subclass_register);
299
300void irq_subclass_unregister(enum irq_subclass subclass)
301{
302 spin_lock(&irq_subclass_lock);
303 irq_subclass_refcount[subclass]--;
304 if (!irq_subclass_refcount[subclass])
305 ctl_clear_bit(0, subclass);
306 spin_unlock(&irq_subclass_lock);
307}
308EXPORT_SYMBOL(irq_subclass_unregister);