Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 | /* * Copyright (c) 2014 MediaTek Inc. * Author: Shunli Wang <shunli.wang@mediatek.com> * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 as * published by the Free Software Foundation. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. */ #include <linux/clk-provider.h> #include <linux/platform_device.h> #include "clk-mtk.h" #include "clk-gate.h" #include <dt-bindings/clock/mt2701-clk.h> static const struct mtk_gate_regs bdp0_cg_regs = { .set_ofs = 0x0104, .clr_ofs = 0x0108, .sta_ofs = 0x0100, }; static const struct mtk_gate_regs bdp1_cg_regs = { .set_ofs = 0x0114, .clr_ofs = 0x0118, .sta_ofs = 0x0110, }; #define GATE_BDP0(_id, _name, _parent, _shift) { \ .id = _id, \ .name = _name, \ .parent_name = _parent, \ .regs = &bdp0_cg_regs, \ .shift = _shift, \ .ops = &mtk_clk_gate_ops_setclr_inv, \ } #define GATE_BDP1(_id, _name, _parent, _shift) { \ .id = _id, \ .name = _name, \ .parent_name = _parent, \ .regs = &bdp1_cg_regs, \ .shift = _shift, \ .ops = &mtk_clk_gate_ops_setclr_inv, \ } static const struct mtk_gate bdp_clks[] = { GATE_BDP0(CLK_BDP_BRG_BA, "brg_baclk", "mm_sel", 0), GATE_BDP0(CLK_BDP_BRG_DRAM, "brg_dram", "mm_sel", 1), GATE_BDP0(CLK_BDP_LARB_DRAM, "larb_dram", "mm_sel", 2), GATE_BDP0(CLK_BDP_WR_VDI_PXL, "wr_vdi_pxl", "hdmi_0_deep340m", 3), GATE_BDP0(CLK_BDP_WR_VDI_DRAM, "wr_vdi_dram", "mm_sel", 4), GATE_BDP0(CLK_BDP_WR_B, "wr_bclk", "mm_sel", 5), GATE_BDP0(CLK_BDP_DGI_IN, "dgi_in", "dpi1_sel", 6), GATE_BDP0(CLK_BDP_DGI_OUT, "dgi_out", "dpi1_sel", 7), GATE_BDP0(CLK_BDP_FMT_MAST_27, "fmt_mast_27", "dpi1_sel", 8), GATE_BDP0(CLK_BDP_FMT_B, "fmt_bclk", "mm_sel", 9), GATE_BDP0(CLK_BDP_OSD_B, "osd_bclk", "mm_sel", 10), GATE_BDP0(CLK_BDP_OSD_DRAM, "osd_dram", "mm_sel", 11), GATE_BDP0(CLK_BDP_OSD_AGENT, "osd_agent", "osd_sel", 12), GATE_BDP0(CLK_BDP_OSD_PXL, "osd_pxl", "dpi1_sel", 13), GATE_BDP0(CLK_BDP_RLE_B, "rle_bclk", "mm_sel", 14), GATE_BDP0(CLK_BDP_RLE_AGENT, "rle_agent", "mm_sel", 15), GATE_BDP0(CLK_BDP_RLE_DRAM, "rle_dram", "mm_sel", 16), GATE_BDP0(CLK_BDP_F27M, "f27m", "di_sel", 17), GATE_BDP0(CLK_BDP_F27M_VDOUT, "f27m_vdout", "di_sel", 18), GATE_BDP0(CLK_BDP_F27_74_74, "f27_74_74", "di_sel", 19), GATE_BDP0(CLK_BDP_F2FS, "f2fs", "di_sel", 20), GATE_BDP0(CLK_BDP_F2FS74_148, "f2fs74_148", "di_sel", 21), GATE_BDP0(CLK_BDP_FB, "fbclk", "mm_sel", 22), GATE_BDP0(CLK_BDP_VDO_DRAM, "vdo_dram", "mm_sel", 23), GATE_BDP0(CLK_BDP_VDO_2FS, "vdo_2fs", "di_sel", 24), GATE_BDP0(CLK_BDP_VDO_B, "vdo_bclk", "mm_sel", 25), GATE_BDP0(CLK_BDP_WR_DI_PXL, "wr_di_pxl", "di_sel", 26), GATE_BDP0(CLK_BDP_WR_DI_DRAM, "wr_di_dram", "mm_sel", 27), GATE_BDP0(CLK_BDP_WR_DI_B, "wr_di_bclk", "mm_sel", 28), GATE_BDP0(CLK_BDP_NR_PXL, "nr_pxl", "nr_sel", 29), GATE_BDP0(CLK_BDP_NR_DRAM, "nr_dram", "mm_sel", 30), GATE_BDP0(CLK_BDP_NR_B, "nr_bclk", "mm_sel", 31), GATE_BDP1(CLK_BDP_RX_F, "rx_fclk", "hadds2_fbclk", 0), GATE_BDP1(CLK_BDP_RX_X, "rx_xclk", "clk26m", 1), GATE_BDP1(CLK_BDP_RXPDT, "rxpdtclk", "hdmi_0_pix340m", 2), GATE_BDP1(CLK_BDP_RX_CSCL_N, "rx_cscl_n", "clk26m", 3), GATE_BDP1(CLK_BDP_RX_CSCL, "rx_cscl", "clk26m", 4), GATE_BDP1(CLK_BDP_RX_DDCSCL_N, "rx_ddcscl_n", "hdmi_scl_rx", 5), GATE_BDP1(CLK_BDP_RX_DDCSCL, "rx_ddcscl", "hdmi_scl_rx", 6), GATE_BDP1(CLK_BDP_RX_VCO, "rx_vcoclk", "hadds2pll_294m", 7), GATE_BDP1(CLK_BDP_RX_DP, "rx_dpclk", "hdmi_0_pll340m", 8), GATE_BDP1(CLK_BDP_RX_P, "rx_pclk", "hdmi_0_pll340m", 9), GATE_BDP1(CLK_BDP_RX_M, "rx_mclk", "hadds2pll_294m", 10), GATE_BDP1(CLK_BDP_RX_PLL, "rx_pllclk", "hdmi_0_pix340m", 11), GATE_BDP1(CLK_BDP_BRG_RT_B, "brg_rt_bclk", "mm_sel", 12), GATE_BDP1(CLK_BDP_BRG_RT_DRAM, "brg_rt_dram", "mm_sel", 13), GATE_BDP1(CLK_BDP_LARBRT_DRAM, "larbrt_dram", "mm_sel", 14), GATE_BDP1(CLK_BDP_TMDS_SYN, "tmds_syn", "hdmi_0_pll340m", 15), GATE_BDP1(CLK_BDP_HDMI_MON, "hdmi_mon", "hdmi_0_pll340m", 16), }; static const struct of_device_id of_match_clk_mt2701_bdp[] = { { .compatible = "mediatek,mt2701-bdpsys", }, {} }; static int clk_mt2701_bdp_probe(struct platform_device *pdev) { struct clk_onecell_data *clk_data; int r; struct device_node *node = pdev->dev.of_node; clk_data = mtk_alloc_clk_data(CLK_BDP_NR); mtk_clk_register_gates(node, bdp_clks, ARRAY_SIZE(bdp_clks), clk_data); r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data); if (r) dev_err(&pdev->dev, "could not register clock provider: %s: %d\n", pdev->name, r); return r; } static struct platform_driver clk_mt2701_bdp_drv = { .probe = clk_mt2701_bdp_probe, .driver = { .name = "clk-mt2701-bdp", .of_match_table = of_match_clk_mt2701_bdp, }, }; builtin_platform_driver(clk_mt2701_bdp_drv); |