Loading...
1/*
2 * Copyright (C) 2007-2009, OpenWrt.org, Florian Fainelli <florian@openwrt.org>
3 * GPIOLIB support for Alchemy chips.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
9 *
10 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
11 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
12 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
13 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
14 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
15 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
16 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
17 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
18 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
19 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
20 *
21 * You should have received a copy of the GNU General Public License along
22 * with this program; if not, write to the Free Software Foundation, Inc.,
23 * 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 * Notes :
26 * This file must ONLY be built when CONFIG_GPIOLIB=y and
27 * CONFIG_ALCHEMY_GPIO_INDIRECT=n, otherwise compilation will fail!
28 * au1000 SoC have only one GPIO block : GPIO1
29 * Au1100, Au15x0, Au12x0 have a second one : GPIO2
30 * Au1300 is totally different: 1 block with up to 128 GPIOs
31 */
32
33#include <linux/init.h>
34#include <linux/kernel.h>
35#include <linux/module.h>
36#include <linux/types.h>
37#include <linux/gpio.h>
38#include <asm/mach-au1x00/gpio-au1000.h>
39#include <asm/mach-au1x00/gpio-au1300.h>
40
41static int gpio2_get(struct gpio_chip *chip, unsigned offset)
42{
43 return !!alchemy_gpio2_get_value(offset + ALCHEMY_GPIO2_BASE);
44}
45
46static void gpio2_set(struct gpio_chip *chip, unsigned offset, int value)
47{
48 alchemy_gpio2_set_value(offset + ALCHEMY_GPIO2_BASE, value);
49}
50
51static int gpio2_direction_input(struct gpio_chip *chip, unsigned offset)
52{
53 return alchemy_gpio2_direction_input(offset + ALCHEMY_GPIO2_BASE);
54}
55
56static int gpio2_direction_output(struct gpio_chip *chip, unsigned offset,
57 int value)
58{
59 return alchemy_gpio2_direction_output(offset + ALCHEMY_GPIO2_BASE,
60 value);
61}
62
63static int gpio2_to_irq(struct gpio_chip *chip, unsigned offset)
64{
65 return alchemy_gpio2_to_irq(offset + ALCHEMY_GPIO2_BASE);
66}
67
68
69static int gpio1_get(struct gpio_chip *chip, unsigned offset)
70{
71 return !!alchemy_gpio1_get_value(offset + ALCHEMY_GPIO1_BASE);
72}
73
74static void gpio1_set(struct gpio_chip *chip,
75 unsigned offset, int value)
76{
77 alchemy_gpio1_set_value(offset + ALCHEMY_GPIO1_BASE, value);
78}
79
80static int gpio1_direction_input(struct gpio_chip *chip, unsigned offset)
81{
82 return alchemy_gpio1_direction_input(offset + ALCHEMY_GPIO1_BASE);
83}
84
85static int gpio1_direction_output(struct gpio_chip *chip,
86 unsigned offset, int value)
87{
88 return alchemy_gpio1_direction_output(offset + ALCHEMY_GPIO1_BASE,
89 value);
90}
91
92static int gpio1_to_irq(struct gpio_chip *chip, unsigned offset)
93{
94 return alchemy_gpio1_to_irq(offset + ALCHEMY_GPIO1_BASE);
95}
96
97struct gpio_chip alchemy_gpio_chip[] = {
98 [0] = {
99 .label = "alchemy-gpio1",
100 .direction_input = gpio1_direction_input,
101 .direction_output = gpio1_direction_output,
102 .get = gpio1_get,
103 .set = gpio1_set,
104 .to_irq = gpio1_to_irq,
105 .base = ALCHEMY_GPIO1_BASE,
106 .ngpio = ALCHEMY_GPIO1_NUM,
107 },
108 [1] = {
109 .label = "alchemy-gpio2",
110 .direction_input = gpio2_direction_input,
111 .direction_output = gpio2_direction_output,
112 .get = gpio2_get,
113 .set = gpio2_set,
114 .to_irq = gpio2_to_irq,
115 .base = ALCHEMY_GPIO2_BASE,
116 .ngpio = ALCHEMY_GPIO2_NUM,
117 },
118};
119
120static int alchemy_gpic_get(struct gpio_chip *chip, unsigned int off)
121{
122 return !!au1300_gpio_get_value(off + AU1300_GPIO_BASE);
123}
124
125static void alchemy_gpic_set(struct gpio_chip *chip, unsigned int off, int v)
126{
127 au1300_gpio_set_value(off + AU1300_GPIO_BASE, v);
128}
129
130static int alchemy_gpic_dir_input(struct gpio_chip *chip, unsigned int off)
131{
132 return au1300_gpio_direction_input(off + AU1300_GPIO_BASE);
133}
134
135static int alchemy_gpic_dir_output(struct gpio_chip *chip, unsigned int off,
136 int v)
137{
138 return au1300_gpio_direction_output(off + AU1300_GPIO_BASE, v);
139}
140
141static int alchemy_gpic_gpio_to_irq(struct gpio_chip *chip, unsigned int off)
142{
143 return au1300_gpio_to_irq(off + AU1300_GPIO_BASE);
144}
145
146static struct gpio_chip au1300_gpiochip = {
147 .label = "alchemy-gpic",
148 .direction_input = alchemy_gpic_dir_input,
149 .direction_output = alchemy_gpic_dir_output,
150 .get = alchemy_gpic_get,
151 .set = alchemy_gpic_set,
152 .to_irq = alchemy_gpic_gpio_to_irq,
153 .base = AU1300_GPIO_BASE,
154 .ngpio = AU1300_GPIO_NUM,
155};
156
157static int __init alchemy_gpiochip_init(void)
158{
159 int ret = 0;
160
161 switch (alchemy_get_cputype()) {
162 case ALCHEMY_CPU_AU1000:
163 ret = gpiochip_add_data(&alchemy_gpio_chip[0], NULL);
164 break;
165 case ALCHEMY_CPU_AU1500...ALCHEMY_CPU_AU1200:
166 ret = gpiochip_add_data(&alchemy_gpio_chip[0], NULL);
167 ret |= gpiochip_add_data(&alchemy_gpio_chip[1], NULL);
168 break;
169 case ALCHEMY_CPU_AU1300:
170 ret = gpiochip_add_data(&au1300_gpiochip, NULL);
171 break;
172 }
173 return ret;
174}
175arch_initcall(alchemy_gpiochip_init);
1/*
2 * Copyright (C) 2007-2009, OpenWrt.org, Florian Fainelli <florian@openwrt.org>
3 * GPIOLIB support for Alchemy chips.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
9 *
10 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
11 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
12 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
13 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
14 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
15 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
16 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
17 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
18 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
19 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
20 *
21 * You should have received a copy of the GNU General Public License along
22 * with this program; if not, write to the Free Software Foundation, Inc.,
23 * 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 * Notes :
26 * au1000 SoC have only one GPIO block : GPIO1
27 * Au1100, Au15x0, Au12x0 have a second one : GPIO2
28 * Au1300 is totally different: 1 block with up to 128 GPIOs
29 */
30
31#include <linux/init.h>
32#include <linux/kernel.h>
33#include <linux/types.h>
34#include <linux/gpio/driver.h>
35#include <asm/mach-au1x00/gpio-au1000.h>
36#include <asm/mach-au1x00/gpio-au1300.h>
37
38static int gpio2_get(struct gpio_chip *chip, unsigned offset)
39{
40 return !!alchemy_gpio2_get_value(offset + ALCHEMY_GPIO2_BASE);
41}
42
43static void gpio2_set(struct gpio_chip *chip, unsigned offset, int value)
44{
45 alchemy_gpio2_set_value(offset + ALCHEMY_GPIO2_BASE, value);
46}
47
48static int gpio2_direction_input(struct gpio_chip *chip, unsigned offset)
49{
50 return alchemy_gpio2_direction_input(offset + ALCHEMY_GPIO2_BASE);
51}
52
53static int gpio2_direction_output(struct gpio_chip *chip, unsigned offset,
54 int value)
55{
56 return alchemy_gpio2_direction_output(offset + ALCHEMY_GPIO2_BASE,
57 value);
58}
59
60static int gpio2_to_irq(struct gpio_chip *chip, unsigned offset)
61{
62 return alchemy_gpio2_to_irq(offset + ALCHEMY_GPIO2_BASE);
63}
64
65
66static int gpio1_get(struct gpio_chip *chip, unsigned offset)
67{
68 return !!alchemy_gpio1_get_value(offset + ALCHEMY_GPIO1_BASE);
69}
70
71static void gpio1_set(struct gpio_chip *chip,
72 unsigned offset, int value)
73{
74 alchemy_gpio1_set_value(offset + ALCHEMY_GPIO1_BASE, value);
75}
76
77static int gpio1_direction_input(struct gpio_chip *chip, unsigned offset)
78{
79 return alchemy_gpio1_direction_input(offset + ALCHEMY_GPIO1_BASE);
80}
81
82static int gpio1_direction_output(struct gpio_chip *chip,
83 unsigned offset, int value)
84{
85 return alchemy_gpio1_direction_output(offset + ALCHEMY_GPIO1_BASE,
86 value);
87}
88
89static int gpio1_to_irq(struct gpio_chip *chip, unsigned offset)
90{
91 return alchemy_gpio1_to_irq(offset + ALCHEMY_GPIO1_BASE);
92}
93
94struct gpio_chip alchemy_gpio_chip[] = {
95 [0] = {
96 .label = "alchemy-gpio1",
97 .direction_input = gpio1_direction_input,
98 .direction_output = gpio1_direction_output,
99 .get = gpio1_get,
100 .set = gpio1_set,
101 .to_irq = gpio1_to_irq,
102 .base = ALCHEMY_GPIO1_BASE,
103 .ngpio = ALCHEMY_GPIO1_NUM,
104 },
105 [1] = {
106 .label = "alchemy-gpio2",
107 .direction_input = gpio2_direction_input,
108 .direction_output = gpio2_direction_output,
109 .get = gpio2_get,
110 .set = gpio2_set,
111 .to_irq = gpio2_to_irq,
112 .base = ALCHEMY_GPIO2_BASE,
113 .ngpio = ALCHEMY_GPIO2_NUM,
114 },
115};
116
117static int alchemy_gpic_get(struct gpio_chip *chip, unsigned int off)
118{
119 return !!au1300_gpio_get_value(off + AU1300_GPIO_BASE);
120}
121
122static void alchemy_gpic_set(struct gpio_chip *chip, unsigned int off, int v)
123{
124 au1300_gpio_set_value(off + AU1300_GPIO_BASE, v);
125}
126
127static int alchemy_gpic_dir_input(struct gpio_chip *chip, unsigned int off)
128{
129 return au1300_gpio_direction_input(off + AU1300_GPIO_BASE);
130}
131
132static int alchemy_gpic_dir_output(struct gpio_chip *chip, unsigned int off,
133 int v)
134{
135 return au1300_gpio_direction_output(off + AU1300_GPIO_BASE, v);
136}
137
138static int alchemy_gpic_gpio_to_irq(struct gpio_chip *chip, unsigned int off)
139{
140 return au1300_gpio_to_irq(off + AU1300_GPIO_BASE);
141}
142
143static struct gpio_chip au1300_gpiochip = {
144 .label = "alchemy-gpic",
145 .direction_input = alchemy_gpic_dir_input,
146 .direction_output = alchemy_gpic_dir_output,
147 .get = alchemy_gpic_get,
148 .set = alchemy_gpic_set,
149 .to_irq = alchemy_gpic_gpio_to_irq,
150 .base = AU1300_GPIO_BASE,
151 .ngpio = AU1300_GPIO_NUM,
152};
153
154static int __init alchemy_gpiochip_init(void)
155{
156 int ret = 0;
157
158 switch (alchemy_get_cputype()) {
159 case ALCHEMY_CPU_AU1000:
160 ret = gpiochip_add_data(&alchemy_gpio_chip[0], NULL);
161 break;
162 case ALCHEMY_CPU_AU1500...ALCHEMY_CPU_AU1200:
163 ret = gpiochip_add_data(&alchemy_gpio_chip[0], NULL);
164 ret |= gpiochip_add_data(&alchemy_gpio_chip[1], NULL);
165 break;
166 case ALCHEMY_CPU_AU1300:
167 ret = gpiochip_add_data(&au1300_gpiochip, NULL);
168 break;
169 }
170 return ret;
171}
172arch_initcall(alchemy_gpiochip_init);