Linux Audio

Check our new training course

Linux BSP development engineering services

Need help to port Linux and bootloaders to your hardware?
Loading...
v4.10.11
 
  1/* 
  2 * NCR 5380 defines
  3 *
  4 * Copyright 1993, Drew Eckhardt
  5 *	Visionary Computing
  6 *	(Unix consulting and custom programming)
  7 * 	drew@colorado.edu
  8 *      +1 (303) 666-5836
  9 *
 10 * For more information, please consult 
 11 *
 12 * NCR 5380 Family
 13 * SCSI Protocol Controller
 14 * Databook
 15 * NCR Microelectronics
 16 * 1635 Aeroplaza Drive
 17 * Colorado Springs, CO 80916
 18 * 1+ (719) 578-3400
 19 * 1+ (800) 334-5454
 20 */
 21
 22#ifndef NCR5380_H
 23#define NCR5380_H
 24
 25#include <linux/delay.h>
 26#include <linux/interrupt.h>
 27#include <linux/list.h>
 28#include <linux/workqueue.h>
 29#include <scsi/scsi_dbg.h>
 30#include <scsi/scsi_eh.h>
 31#include <scsi/scsi_transport_spi.h>
 32
 33#define NDEBUG_ARBITRATION	0x1
 34#define NDEBUG_AUTOSENSE	0x2
 35#define NDEBUG_DMA		0x4
 36#define NDEBUG_HANDSHAKE	0x8
 37#define NDEBUG_INFORMATION	0x10
 38#define NDEBUG_INIT		0x20
 39#define NDEBUG_INTR		0x40
 40#define NDEBUG_LINKED		0x80
 41#define NDEBUG_MAIN		0x100
 42#define NDEBUG_NO_DATAOUT	0x200
 43#define NDEBUG_NO_WRITE		0x400
 44#define NDEBUG_PIO		0x800
 45#define NDEBUG_PSEUDO_DMA	0x1000
 46#define NDEBUG_QUEUES		0x2000
 47#define NDEBUG_RESELECTION	0x4000
 48#define NDEBUG_SELECTION	0x8000
 49#define NDEBUG_USLEEP		0x10000
 50#define NDEBUG_LAST_BYTE_SENT	0x20000
 51#define NDEBUG_RESTART_SELECT	0x40000
 52#define NDEBUG_EXTENDED		0x80000
 53#define NDEBUG_C400_PREAD	0x100000
 54#define NDEBUG_C400_PWRITE	0x200000
 55#define NDEBUG_LISTS		0x400000
 56#define NDEBUG_ABORT		0x800000
 57#define NDEBUG_TAGS		0x1000000
 58#define NDEBUG_MERGING		0x2000000
 59
 60#define NDEBUG_ANY		0xFFFFFFFFUL
 61
 62/* 
 63 * The contents of the OUTPUT DATA register are asserted on the bus when
 64 * either arbitration is occurring or the phase-indicating signals (
 65 * IO, CD, MSG) in the TARGET COMMAND register and the ASSERT DATA
 66 * bit in the INITIATOR COMMAND register is set.
 67 */
 68
 69#define OUTPUT_DATA_REG         0	/* wo DATA lines on SCSI bus */
 70#define CURRENT_SCSI_DATA_REG   0	/* ro same */
 71
 72#define INITIATOR_COMMAND_REG	1	/* rw */
 73#define ICR_ASSERT_RST		0x80	/* rw Set to assert RST  */
 74#define ICR_ARBITRATION_PROGRESS 0x40	/* ro Indicates arbitration complete */
 75#define ICR_TRI_STATE		0x40	/* wo Set to tri-state drivers */
 76#define ICR_ARBITRATION_LOST	0x20	/* ro Indicates arbitration lost */
 77#define ICR_DIFF_ENABLE		0x20	/* wo Set to enable diff. drivers */
 78#define ICR_ASSERT_ACK		0x10	/* rw ini Set to assert ACK */
 79#define ICR_ASSERT_BSY		0x08	/* rw Set to assert BSY */
 80#define ICR_ASSERT_SEL 		0x04	/* rw Set to assert SEL */
 81#define ICR_ASSERT_ATN		0x02	/* rw Set to assert ATN */
 82#define ICR_ASSERT_DATA		0x01	/* rw SCSI_DATA_REG is asserted */
 83
 84#ifdef DIFFERENTIAL
 85#define ICR_BASE		ICR_DIFF_ENABLE
 86#else
 87#define ICR_BASE		0
 88#endif
 89
 90#define MODE_REG		2
 91/*
 92 * Note : BLOCK_DMA code will keep DRQ asserted for the duration of the 
 93 * transfer, causing the chip to hog the bus.  You probably don't want 
 94 * this.
 95 */
 96#define MR_BLOCK_DMA_MODE	0x80	/* rw block mode DMA */
 97#define MR_TARGET		0x40	/* rw target mode */
 98#define MR_ENABLE_PAR_CHECK	0x20	/* rw enable parity checking */
 99#define MR_ENABLE_PAR_INTR	0x10	/* rw enable bad parity interrupt */
100#define MR_ENABLE_EOP_INTR	0x08	/* rw enable eop interrupt */
101#define MR_MONITOR_BSY		0x04	/* rw enable int on unexpected bsy fail */
102#define MR_DMA_MODE		0x02	/* rw DMA / pseudo DMA mode */
103#define MR_ARBITRATE		0x01	/* rw start arbitration */
104
105#ifdef PARITY
106#define MR_BASE			MR_ENABLE_PAR_CHECK
107#else
108#define MR_BASE			0
109#endif
110
111#define TARGET_COMMAND_REG	3
112#define TCR_LAST_BYTE_SENT	0x80	/* ro DMA done */
113#define TCR_ASSERT_REQ		0x08	/* tgt rw assert REQ */
114#define TCR_ASSERT_MSG		0x04	/* tgt rw assert MSG */
115#define TCR_ASSERT_CD		0x02	/* tgt rw assert CD */
116#define TCR_ASSERT_IO		0x01	/* tgt rw assert IO */
117
118#define STATUS_REG		4	/* ro */
119/*
120 * Note : a set bit indicates an active signal, driven by us or another 
121 * device.
122 */
123#define SR_RST			0x80
124#define SR_BSY			0x40
125#define SR_REQ			0x20
126#define SR_MSG			0x10
127#define SR_CD			0x08
128#define SR_IO			0x04
129#define SR_SEL			0x02
130#define SR_DBP			0x01
131
132/*
133 * Setting a bit in this register will cause an interrupt to be generated when 
134 * BSY is false and SEL true and this bit is asserted  on the bus.
135 */
136#define SELECT_ENABLE_REG	4	/* wo */
137
138#define BUS_AND_STATUS_REG	5	/* ro */
139#define BASR_END_DMA_TRANSFER	0x80	/* ro set on end of transfer */
140#define BASR_DRQ		0x40	/* ro mirror of DRQ pin */
141#define BASR_PARITY_ERROR	0x20	/* ro parity error detected */
142#define BASR_IRQ		0x10	/* ro mirror of IRQ pin */
143#define BASR_PHASE_MATCH	0x08	/* ro Set when MSG CD IO match TCR */
144#define BASR_BUSY_ERROR		0x04	/* ro Unexpected change to inactive state */
145#define BASR_ATN 		0x02	/* ro BUS status */
146#define BASR_ACK		0x01	/* ro BUS status */
147
148/* Write any value to this register to start a DMA send */
149#define START_DMA_SEND_REG	5	/* wo */
150
151/* 
152 * Used in DMA transfer mode, data is latched from the SCSI bus on
153 * the falling edge of REQ (ini) or ACK (tgt)
154 */
155#define INPUT_DATA_REG			6	/* ro */
156
157/* Write any value to this register to start a DMA receive */
158#define START_DMA_TARGET_RECEIVE_REG	6	/* wo */
159
160/* Read this register to clear interrupt conditions */
161#define RESET_PARITY_INTERRUPT_REG	7	/* ro */
162
163/* Write any value to this register to start an ini mode DMA receive */
164#define START_DMA_INITIATOR_RECEIVE_REG 7	/* wo */
165
166/* NCR 53C400(A) Control Status Register bits: */
167#define CSR_RESET              0x80	/* wo  Resets 53c400 */
168#define CSR_53C80_REG          0x80	/* ro  5380 registers busy */
169#define CSR_TRANS_DIR          0x40	/* rw  Data transfer direction */
170#define CSR_SCSI_BUFF_INTR     0x20	/* rw  Enable int on transfer ready */
171#define CSR_53C80_INTR         0x10	/* rw  Enable 53c80 interrupts */
172#define CSR_SHARED_INTR        0x08	/* rw  Interrupt sharing */
173#define CSR_HOST_BUF_NOT_RDY   0x04	/* ro  Is Host buffer ready */
174#define CSR_SCSI_BUF_RDY       0x02	/* ro  SCSI buffer read */
175#define CSR_GATED_53C80_IRQ    0x01	/* ro  Last block xferred */
176
177#if 0
178#define CSR_BASE CSR_SCSI_BUFF_INTR | CSR_53C80_INTR
179#else
180#define CSR_BASE CSR_53C80_INTR
181#endif
182
183/* Note : PHASE_* macros are based on the values of the STATUS register */
184#define PHASE_MASK 	(SR_MSG | SR_CD | SR_IO)
185
186#define PHASE_DATAOUT		0
187#define PHASE_DATAIN		SR_IO
188#define PHASE_CMDOUT		SR_CD
189#define PHASE_STATIN		(SR_CD | SR_IO)
190#define PHASE_MSGOUT		(SR_MSG | SR_CD)
191#define PHASE_MSGIN		(SR_MSG | SR_CD | SR_IO)
192#define PHASE_UNKNOWN		0xff
193
194/* 
195 * Convert status register phase to something we can use to set phase in 
196 * the target register so we can get phase mismatch interrupts on DMA 
197 * transfers.
198 */
199
200#define PHASE_SR_TO_TCR(phase) ((phase) >> 2)
201
202#ifndef NO_IRQ
203#define NO_IRQ		0
204#endif
205
206#define FLAG_DMA_FIXUP			1	/* Use DMA errata workarounds */
207#define FLAG_NO_PSEUDO_DMA		8	/* Inhibit DMA */
208#define FLAG_LATE_DMA_SETUP		32	/* Setup NCR before DMA H/W */
209#define FLAG_TOSHIBA_DELAY		128	/* Allow for borken CD-ROMs */
210
211struct NCR5380_hostdata {
212	NCR5380_implementation_fields;		/* Board-specific data */
213	u8 __iomem *io;				/* Remapped 5380 address */
214	u8 __iomem *pdma_io;			/* Remapped PDMA address */
215	unsigned long poll_loops;		/* Register polling limit */
216	spinlock_t lock;			/* Protects this struct */
217	struct scsi_cmnd *connected;		/* Currently connected cmnd */
218	struct list_head disconnected;		/* Waiting for reconnect */
219	struct Scsi_Host *host;			/* SCSI host backpointer */
220	struct workqueue_struct *work_q;	/* SCSI host work queue */
221	struct work_struct main_task;		/* Work item for main loop */
222	int flags;				/* Board-specific quirks */
223	int dma_len;				/* Requested length of DMA */
224	int read_overruns;	/* Transfer size reduction for DMA erratum */
225	unsigned long io_port;			/* Device IO port */
226	unsigned long base;			/* Device base address */
227	struct list_head unissued;		/* Waiting to be issued */
228	struct scsi_cmnd *selecting;		/* Cmnd to be connected */
229	struct list_head autosense;		/* Priority cmnd queue */
230	struct scsi_cmnd *sensing;		/* Cmnd needing autosense */
231	struct scsi_eh_save ses;		/* Cmnd state saved for EH */
232	unsigned char busy[8];			/* Index = target, bit = lun */
233	unsigned char id_mask;			/* 1 << Host ID */
234	unsigned char id_higher_mask;		/* All bits above id_mask */
235	unsigned char last_message;		/* Last Message Out */
236	unsigned long region_size;		/* Size of address/port range */
237	char info[256];
238};
239
240#ifdef __KERNEL__
241
242struct NCR5380_cmd {
 
 
 
 
 
 
243	struct list_head list;
244};
245
246#define NCR5380_CMD_SIZE		(sizeof(struct NCR5380_cmd))
247
248#define NCR5380_PIO_CHUNK_SIZE		256
249
250/* Time limit (ms) to poll registers when IRQs are disabled, e.g. during PDMA */
251#define NCR5380_REG_POLL_TIME		15
252
253static inline struct scsi_cmnd *NCR5380_to_scmd(struct NCR5380_cmd *ncmd_ptr)
254{
255	return ((struct scsi_cmnd *)ncmd_ptr) - 1;
256}
257
 
 
 
 
 
258#ifndef NDEBUG
259#define NDEBUG (0)
260#endif
261
262#define dprintk(flg, fmt, ...) \
263	do { if ((NDEBUG) & (flg)) \
264		printk(KERN_DEBUG fmt, ## __VA_ARGS__); } while (0)
265
266#define dsprintk(flg, host, fmt, ...) \
267	do { if ((NDEBUG) & (flg)) \
268		shost_printk(KERN_DEBUG, host, fmt, ## __VA_ARGS__); \
269	} while (0)
270
271#if NDEBUG
272#define NCR5380_dprint(flg, arg) \
273	do { if ((NDEBUG) & (flg)) NCR5380_print(arg); } while (0)
274#define NCR5380_dprint_phase(flg, arg) \
275	do { if ((NDEBUG) & (flg)) NCR5380_print_phase(arg); } while (0)
276static void NCR5380_print_phase(struct Scsi_Host *instance);
277static void NCR5380_print(struct Scsi_Host *instance);
278#else
279#define NCR5380_dprint(flg, arg)       do {} while (0)
280#define NCR5380_dprint_phase(flg, arg) do {} while (0)
281#endif
282
283static int NCR5380_init(struct Scsi_Host *instance, int flags);
284static int NCR5380_maybe_reset_bus(struct Scsi_Host *);
285static void NCR5380_exit(struct Scsi_Host *instance);
286static void NCR5380_information_transfer(struct Scsi_Host *instance);
287static irqreturn_t NCR5380_intr(int irq, void *dev_id);
288static void NCR5380_main(struct work_struct *work);
289static const char *NCR5380_info(struct Scsi_Host *instance);
290static void NCR5380_reselect(struct Scsi_Host *instance);
291static struct scsi_cmnd *NCR5380_select(struct Scsi_Host *, struct scsi_cmnd *);
292static int NCR5380_transfer_dma(struct Scsi_Host *instance, unsigned char *phase, int *count, unsigned char **data);
293static int NCR5380_transfer_pio(struct Scsi_Host *instance, unsigned char *phase, int *count, unsigned char **data);
 
294static int NCR5380_poll_politely2(struct NCR5380_hostdata *,
295                                  unsigned int, u8, u8,
296                                  unsigned int, u8, u8, unsigned long);
297
298static inline int NCR5380_poll_politely(struct NCR5380_hostdata *hostdata,
299                                        unsigned int reg, u8 bit, u8 val,
300                                        unsigned long wait)
301{
302	if ((NCR5380_read(reg) & bit) == val)
303		return 0;
304
305	return NCR5380_poll_politely2(hostdata, reg, bit, val,
306						reg, bit, val, wait);
307}
308
309static int NCR5380_dma_xfer_len(struct NCR5380_hostdata *,
310                                struct scsi_cmnd *);
311static int NCR5380_dma_send_setup(struct NCR5380_hostdata *,
312                                  unsigned char *, int);
313static int NCR5380_dma_recv_setup(struct NCR5380_hostdata *,
314                                  unsigned char *, int);
315static int NCR5380_dma_residual(struct NCR5380_hostdata *);
316
317static inline int NCR5380_dma_xfer_none(struct NCR5380_hostdata *hostdata,
318                                        struct scsi_cmnd *cmd)
319{
320	return 0;
321}
322
323static inline int NCR5380_dma_setup_none(struct NCR5380_hostdata *hostdata,
324                                         unsigned char *data, int count)
325{
326	return 0;
327}
328
329static inline int NCR5380_dma_residual_none(struct NCR5380_hostdata *hostdata)
330{
331	return 0;
332}
333
334#endif				/* __KERNEL__ */
335#endif				/* NCR5380_H */
v6.9.4
  1/* SPDX-License-Identifier: GPL-2.0 */
  2/* 
  3 * NCR 5380 defines
  4 *
  5 * Copyright 1993, Drew Eckhardt
  6 *	Visionary Computing
  7 *	(Unix consulting and custom programming)
  8 * 	drew@colorado.edu
  9 *      +1 (303) 666-5836
 10 *
 11 * For more information, please consult 
 12 *
 13 * NCR 5380 Family
 14 * SCSI Protocol Controller
 15 * Databook
 16 * NCR Microelectronics
 17 * 1635 Aeroplaza Drive
 18 * Colorado Springs, CO 80916
 19 * 1+ (719) 578-3400
 20 * 1+ (800) 334-5454
 21 */
 22
 23#ifndef NCR5380_H
 24#define NCR5380_H
 25
 26#include <linux/delay.h>
 27#include <linux/interrupt.h>
 28#include <linux/list.h>
 29#include <linux/workqueue.h>
 30#include <scsi/scsi_dbg.h>
 31#include <scsi/scsi_eh.h>
 32#include <scsi/scsi_transport_spi.h>
 33
 34#define NDEBUG_ARBITRATION	0x1
 35#define NDEBUG_AUTOSENSE	0x2
 36#define NDEBUG_DMA		0x4
 37#define NDEBUG_HANDSHAKE	0x8
 38#define NDEBUG_INFORMATION	0x10
 39#define NDEBUG_INIT		0x20
 40#define NDEBUG_INTR		0x40
 41#define NDEBUG_LINKED		0x80
 42#define NDEBUG_MAIN		0x100
 43#define NDEBUG_NO_DATAOUT	0x200
 44#define NDEBUG_NO_WRITE		0x400
 45#define NDEBUG_PIO		0x800
 46#define NDEBUG_PSEUDO_DMA	0x1000
 47#define NDEBUG_QUEUES		0x2000
 48#define NDEBUG_RESELECTION	0x4000
 49#define NDEBUG_SELECTION	0x8000
 50#define NDEBUG_USLEEP		0x10000
 51#define NDEBUG_LAST_BYTE_SENT	0x20000
 52#define NDEBUG_RESTART_SELECT	0x40000
 53#define NDEBUG_EXTENDED		0x80000
 54#define NDEBUG_C400_PREAD	0x100000
 55#define NDEBUG_C400_PWRITE	0x200000
 56#define NDEBUG_LISTS		0x400000
 57#define NDEBUG_ABORT		0x800000
 58#define NDEBUG_TAGS		0x1000000
 59#define NDEBUG_MERGING		0x2000000
 60
 61#define NDEBUG_ANY		0xFFFFFFFFUL
 62
 63/* 
 64 * The contents of the OUTPUT DATA register are asserted on the bus when
 65 * either arbitration is occurring or the phase-indicating signals (
 66 * IO, CD, MSG) in the TARGET COMMAND register and the ASSERT DATA
 67 * bit in the INITIATOR COMMAND register is set.
 68 */
 69
 70#define OUTPUT_DATA_REG         0	/* wo DATA lines on SCSI bus */
 71#define CURRENT_SCSI_DATA_REG   0	/* ro same */
 72
 73#define INITIATOR_COMMAND_REG	1	/* rw */
 74#define ICR_ASSERT_RST		0x80	/* rw Set to assert RST  */
 75#define ICR_ARBITRATION_PROGRESS 0x40	/* ro Indicates arbitration complete */
 76#define ICR_TRI_STATE		0x40	/* wo Set to tri-state drivers */
 77#define ICR_ARBITRATION_LOST	0x20	/* ro Indicates arbitration lost */
 78#define ICR_DIFF_ENABLE		0x20	/* wo Set to enable diff. drivers */
 79#define ICR_ASSERT_ACK		0x10	/* rw ini Set to assert ACK */
 80#define ICR_ASSERT_BSY		0x08	/* rw Set to assert BSY */
 81#define ICR_ASSERT_SEL 		0x04	/* rw Set to assert SEL */
 82#define ICR_ASSERT_ATN		0x02	/* rw Set to assert ATN */
 83#define ICR_ASSERT_DATA		0x01	/* rw SCSI_DATA_REG is asserted */
 84
 
 
 
 85#define ICR_BASE		0
 
 86
 87#define MODE_REG		2
 88/*
 89 * Note : BLOCK_DMA code will keep DRQ asserted for the duration of the 
 90 * transfer, causing the chip to hog the bus.  You probably don't want 
 91 * this.
 92 */
 93#define MR_BLOCK_DMA_MODE	0x80	/* rw block mode DMA */
 94#define MR_TARGET		0x40	/* rw target mode */
 95#define MR_ENABLE_PAR_CHECK	0x20	/* rw enable parity checking */
 96#define MR_ENABLE_PAR_INTR	0x10	/* rw enable bad parity interrupt */
 97#define MR_ENABLE_EOP_INTR	0x08	/* rw enable eop interrupt */
 98#define MR_MONITOR_BSY		0x04	/* rw enable int on unexpected bsy fail */
 99#define MR_DMA_MODE		0x02	/* rw DMA / pseudo DMA mode */
100#define MR_ARBITRATE		0x01	/* rw start arbitration */
101
 
 
 
102#define MR_BASE			0
 
103
104#define TARGET_COMMAND_REG	3
105#define TCR_LAST_BYTE_SENT	0x80	/* ro DMA done */
106#define TCR_ASSERT_REQ		0x08	/* tgt rw assert REQ */
107#define TCR_ASSERT_MSG		0x04	/* tgt rw assert MSG */
108#define TCR_ASSERT_CD		0x02	/* tgt rw assert CD */
109#define TCR_ASSERT_IO		0x01	/* tgt rw assert IO */
110
111#define STATUS_REG		4	/* ro */
112/*
113 * Note : a set bit indicates an active signal, driven by us or another 
114 * device.
115 */
116#define SR_RST			0x80
117#define SR_BSY			0x40
118#define SR_REQ			0x20
119#define SR_MSG			0x10
120#define SR_CD			0x08
121#define SR_IO			0x04
122#define SR_SEL			0x02
123#define SR_DBP			0x01
124
125/*
126 * Setting a bit in this register will cause an interrupt to be generated when 
127 * BSY is false and SEL true and this bit is asserted  on the bus.
128 */
129#define SELECT_ENABLE_REG	4	/* wo */
130
131#define BUS_AND_STATUS_REG	5	/* ro */
132#define BASR_END_DMA_TRANSFER	0x80	/* ro set on end of transfer */
133#define BASR_DRQ		0x40	/* ro mirror of DRQ pin */
134#define BASR_PARITY_ERROR	0x20	/* ro parity error detected */
135#define BASR_IRQ		0x10	/* ro mirror of IRQ pin */
136#define BASR_PHASE_MATCH	0x08	/* ro Set when MSG CD IO match TCR */
137#define BASR_BUSY_ERROR		0x04	/* ro Unexpected change to inactive state */
138#define BASR_ATN 		0x02	/* ro BUS status */
139#define BASR_ACK		0x01	/* ro BUS status */
140
141/* Write any value to this register to start a DMA send */
142#define START_DMA_SEND_REG	5	/* wo */
143
144/* 
145 * Used in DMA transfer mode, data is latched from the SCSI bus on
146 * the falling edge of REQ (ini) or ACK (tgt)
147 */
148#define INPUT_DATA_REG			6	/* ro */
149
150/* Write any value to this register to start a DMA receive */
151#define START_DMA_TARGET_RECEIVE_REG	6	/* wo */
152
153/* Read this register to clear interrupt conditions */
154#define RESET_PARITY_INTERRUPT_REG	7	/* ro */
155
156/* Write any value to this register to start an ini mode DMA receive */
157#define START_DMA_INITIATOR_RECEIVE_REG 7	/* wo */
158
159/* NCR 53C400(A) Control Status Register bits: */
160#define CSR_RESET              0x80	/* wo  Resets 53c400 */
161#define CSR_53C80_REG          0x80	/* ro  5380 registers busy */
162#define CSR_TRANS_DIR          0x40	/* rw  Data transfer direction */
163#define CSR_SCSI_BUFF_INTR     0x20	/* rw  Enable int on transfer ready */
164#define CSR_53C80_INTR         0x10	/* rw  Enable 53c80 interrupts */
165#define CSR_SHARED_INTR        0x08	/* rw  Interrupt sharing */
166#define CSR_HOST_BUF_NOT_RDY   0x04	/* ro  Is Host buffer ready */
167#define CSR_SCSI_BUF_RDY       0x02	/* ro  SCSI buffer read */
168#define CSR_GATED_53C80_IRQ    0x01	/* ro  Last block xferred */
169
 
 
 
170#define CSR_BASE CSR_53C80_INTR
 
171
172/* Note : PHASE_* macros are based on the values of the STATUS register */
173#define PHASE_MASK 	(SR_MSG | SR_CD | SR_IO)
174
175#define PHASE_DATAOUT		0
176#define PHASE_DATAIN		SR_IO
177#define PHASE_CMDOUT		SR_CD
178#define PHASE_STATIN		(SR_CD | SR_IO)
179#define PHASE_MSGOUT		(SR_MSG | SR_CD)
180#define PHASE_MSGIN		(SR_MSG | SR_CD | SR_IO)
181#define PHASE_UNKNOWN		0xff
182
183/* 
184 * Convert status register phase to something we can use to set phase in 
185 * the target register so we can get phase mismatch interrupts on DMA 
186 * transfers.
187 */
188
189#define PHASE_SR_TO_TCR(phase) ((phase) >> 2)
190
191#ifndef NO_IRQ
192#define NO_IRQ		0
193#endif
194
195#define FLAG_DMA_FIXUP			1	/* Use DMA errata workarounds */
196#define FLAG_NO_PSEUDO_DMA		8	/* Inhibit DMA */
197#define FLAG_LATE_DMA_SETUP		32	/* Setup NCR before DMA H/W */
198#define FLAG_TOSHIBA_DELAY		128	/* Allow for borken CD-ROMs */
199
200struct NCR5380_hostdata {
201	NCR5380_implementation_fields;		/* Board-specific data */
202	u8 __iomem *io;				/* Remapped 5380 address */
203	u8 __iomem *pdma_io;			/* Remapped PDMA address */
204	unsigned long poll_loops;		/* Register polling limit */
205	spinlock_t lock;			/* Protects this struct */
206	struct scsi_cmnd *connected;		/* Currently connected cmnd */
207	struct list_head disconnected;		/* Waiting for reconnect */
208	struct Scsi_Host *host;			/* SCSI host backpointer */
209	struct workqueue_struct *work_q;	/* SCSI host work queue */
210	struct work_struct main_task;		/* Work item for main loop */
211	int flags;				/* Board-specific quirks */
212	int dma_len;				/* Requested length of DMA */
213	int read_overruns;	/* Transfer size reduction for DMA erratum */
214	unsigned long io_port;			/* Device IO port */
215	unsigned long base;			/* Device base address */
216	struct list_head unissued;		/* Waiting to be issued */
217	struct scsi_cmnd *selecting;		/* Cmnd to be connected */
218	struct list_head autosense;		/* Priority cmnd queue */
219	struct scsi_cmnd *sensing;		/* Cmnd needing autosense */
220	struct scsi_eh_save ses;		/* Cmnd state saved for EH */
221	unsigned char busy[8];			/* Index = target, bit = lun */
222	unsigned char id_mask;			/* 1 << Host ID */
223	unsigned char id_higher_mask;		/* All bits above id_mask */
224	unsigned char last_message;		/* Last Message Out */
225	unsigned long region_size;		/* Size of address/port range */
226	char info[168];				/* Host banner message */
227};
228
 
 
229struct NCR5380_cmd {
230	char *ptr;
231	int this_residual;
232	struct scatterlist *buffer;
233	int status;
234	int message;
235	int phase;
236	struct list_head list;
237};
238
 
 
239#define NCR5380_PIO_CHUNK_SIZE		256
240
241/* Time limit (ms) to poll registers when IRQs are disabled, e.g. during PDMA */
242#define NCR5380_REG_POLL_TIME		10
243
244static inline struct scsi_cmnd *NCR5380_to_scmd(struct NCR5380_cmd *ncmd_ptr)
245{
246	return ((struct scsi_cmnd *)ncmd_ptr) - 1;
247}
248
249static inline struct NCR5380_cmd *NCR5380_to_ncmd(struct scsi_cmnd *cmd)
250{
251	return scsi_cmd_priv(cmd);
252}
253
254#ifndef NDEBUG
255#define NDEBUG (0)
256#endif
257
258#define dprintk(flg, fmt, ...) \
259	do { if ((NDEBUG) & (flg)) \
260		printk(KERN_DEBUG fmt, ## __VA_ARGS__); } while (0)
261
262#define dsprintk(flg, host, fmt, ...) \
263	do { if ((NDEBUG) & (flg)) \
264		shost_printk(KERN_DEBUG, host, fmt, ## __VA_ARGS__); \
265	} while (0)
266
267#if NDEBUG
268#define NCR5380_dprint(flg, arg) \
269	do { if ((NDEBUG) & (flg)) NCR5380_print(arg); } while (0)
270#define NCR5380_dprint_phase(flg, arg) \
271	do { if ((NDEBUG) & (flg)) NCR5380_print_phase(arg); } while (0)
272static void NCR5380_print_phase(struct Scsi_Host *instance);
273static void NCR5380_print(struct Scsi_Host *instance);
274#else
275#define NCR5380_dprint(flg, arg)       do {} while (0)
276#define NCR5380_dprint_phase(flg, arg) do {} while (0)
277#endif
278
279static int NCR5380_init(struct Scsi_Host *instance, int flags);
280static int NCR5380_maybe_reset_bus(struct Scsi_Host *);
281static void NCR5380_exit(struct Scsi_Host *instance);
282static void NCR5380_information_transfer(struct Scsi_Host *instance);
283static irqreturn_t NCR5380_intr(int irq, void *dev_id);
284static void NCR5380_main(struct work_struct *work);
285static const char *NCR5380_info(struct Scsi_Host *instance);
286static void NCR5380_reselect(struct Scsi_Host *instance);
287static bool NCR5380_select(struct Scsi_Host *, struct scsi_cmnd *);
288static int NCR5380_transfer_dma(struct Scsi_Host *instance, unsigned char *phase, int *count, unsigned char **data);
289static int NCR5380_transfer_pio(struct Scsi_Host *instance, unsigned char *phase, int *count, unsigned char **data,
290				unsigned int can_sleep);
291static int NCR5380_poll_politely2(struct NCR5380_hostdata *,
292                                  unsigned int, u8, u8,
293                                  unsigned int, u8, u8, unsigned long);
294
295static inline int NCR5380_poll_politely(struct NCR5380_hostdata *hostdata,
296                                        unsigned int reg, u8 bit, u8 val,
297                                        unsigned long wait)
298{
299	if ((NCR5380_read(reg) & bit) == val)
300		return 0;
301
302	return NCR5380_poll_politely2(hostdata, reg, bit, val,
303						reg, bit, val, wait);
304}
305
306static int NCR5380_dma_xfer_len(struct NCR5380_hostdata *,
307                                struct scsi_cmnd *);
308static int NCR5380_dma_send_setup(struct NCR5380_hostdata *,
309                                  unsigned char *, int);
310static int NCR5380_dma_recv_setup(struct NCR5380_hostdata *,
311                                  unsigned char *, int);
312static int NCR5380_dma_residual(struct NCR5380_hostdata *);
313
314static inline int NCR5380_dma_xfer_none(struct NCR5380_hostdata *hostdata,
315                                        struct scsi_cmnd *cmd)
316{
317	return 0;
318}
319
320static inline int NCR5380_dma_setup_none(struct NCR5380_hostdata *hostdata,
321                                         unsigned char *data, int count)
322{
323	return 0;
324}
325
326static inline int NCR5380_dma_residual_none(struct NCR5380_hostdata *hostdata)
327{
328	return 0;
329}
330
 
331#endif				/* NCR5380_H */