Linux Audio

Check our new training course

Loading...
  1/*
  2 * mmp2 clock framework source file
  3 *
  4 * Copyright (C) 2012 Marvell
  5 * Chao Xie <xiechao.mail@gmail.com>
  6 *
  7 * This file is licensed under the terms of the GNU General Public
  8 * License version 2. This program is licensed "as is" without any
  9 * warranty of any kind, whether express or implied.
 10 */
 11
 12#include <linux/clk.h>
 13#include <linux/module.h>
 14#include <linux/kernel.h>
 15#include <linux/spinlock.h>
 16#include <linux/io.h>
 17#include <linux/delay.h>
 18#include <linux/err.h>
 19#include <linux/clk/mmp.h>
 20
 21#include "clk.h"
 22
 23#define APBC_RTC	0x0
 24#define APBC_TWSI0	0x4
 25#define APBC_TWSI1	0x8
 26#define APBC_TWSI2	0xc
 27#define APBC_TWSI3	0x10
 28#define APBC_TWSI4	0x7c
 29#define APBC_TWSI5	0x80
 30#define APBC_KPC	0x18
 31#define APBC_UART0	0x2c
 32#define APBC_UART1	0x30
 33#define APBC_UART2	0x34
 34#define APBC_UART3	0x88
 35#define APBC_GPIO	0x38
 36#define APBC_PWM0	0x3c
 37#define APBC_PWM1	0x40
 38#define APBC_PWM2	0x44
 39#define APBC_PWM3	0x48
 40#define APBC_SSP0	0x50
 41#define APBC_SSP1	0x54
 42#define APBC_SSP2	0x58
 43#define APBC_SSP3	0x5c
 44#define APMU_SDH0	0x54
 45#define APMU_SDH1	0x58
 46#define APMU_SDH2	0xe8
 47#define APMU_SDH3	0xec
 48#define APMU_USB	0x5c
 49#define APMU_DISP0	0x4c
 50#define APMU_DISP1	0x110
 51#define APMU_CCIC0	0x50
 52#define APMU_CCIC1	0xf4
 53#define MPMU_UART_PLL	0x14
 54
 55static DEFINE_SPINLOCK(clk_lock);
 56
 57static struct mmp_clk_factor_masks uart_factor_masks = {
 58	.factor = 2,
 59	.num_mask = 0x1fff,
 60	.den_mask = 0x1fff,
 61	.num_shift = 16,
 62	.den_shift = 0,
 63};
 64
 65static struct mmp_clk_factor_tbl uart_factor_tbl[] = {
 66	{.num = 8125, .den = 1536},	/*14.745MHZ */
 67	{.num = 3521, .den = 689},	/*19.23MHZ */
 68};
 69
 70static const char *uart_parent[] = {"uart_pll", "vctcxo"};
 71static const char *ssp_parent[] = {"vctcxo_4", "vctcxo_2", "vctcxo", "pll1_16"};
 72static const char *sdh_parent[] = {"pll1_4", "pll2", "usb_pll", "pll1"};
 73static const char *disp_parent[] = {"pll1", "pll1_16", "pll2", "vctcxo"};
 74static const char *ccic_parent[] = {"pll1_2", "pll1_16", "vctcxo"};
 75
 76void __init mmp2_clk_init(phys_addr_t mpmu_phys, phys_addr_t apmu_phys,
 77			  phys_addr_t apbc_phys)
 78{
 79	struct clk *clk;
 80	struct clk *vctcxo;
 81	void __iomem *mpmu_base;
 82	void __iomem *apmu_base;
 83	void __iomem *apbc_base;
 84
 85	mpmu_base = ioremap(mpmu_phys, SZ_4K);
 86	if (mpmu_base == NULL) {
 87		pr_err("error to ioremap MPMU base\n");
 88		return;
 89	}
 90
 91	apmu_base = ioremap(apmu_phys, SZ_4K);
 92	if (apmu_base == NULL) {
 93		pr_err("error to ioremap APMU base\n");
 94		return;
 95	}
 96
 97	apbc_base = ioremap(apbc_phys, SZ_4K);
 98	if (apbc_base == NULL) {
 99		pr_err("error to ioremap APBC base\n");
100		return;
101	}
102
103	clk = clk_register_fixed_rate(NULL, "clk32", NULL, 0, 3200);
104	clk_register_clkdev(clk, "clk32", NULL);
105
106	vctcxo = clk_register_fixed_rate(NULL, "vctcxo", NULL, 0, 26000000);
107	clk_register_clkdev(vctcxo, "vctcxo", NULL);
108
109	clk = clk_register_fixed_rate(NULL, "pll1", NULL, 0, 800000000);
110	clk_register_clkdev(clk, "pll1", NULL);
111
112	clk = clk_register_fixed_rate(NULL, "usb_pll", NULL, 0, 480000000);
113	clk_register_clkdev(clk, "usb_pll", NULL);
114
115	clk = clk_register_fixed_rate(NULL, "pll2", NULL, 0, 960000000);
116	clk_register_clkdev(clk, "pll2", NULL);
117
118	clk = clk_register_fixed_factor(NULL, "pll1_2", "pll1",
119				CLK_SET_RATE_PARENT, 1, 2);
120	clk_register_clkdev(clk, "pll1_2", NULL);
121
122	clk = clk_register_fixed_factor(NULL, "pll1_4", "pll1_2",
123				CLK_SET_RATE_PARENT, 1, 2);
124	clk_register_clkdev(clk, "pll1_4", NULL);
125
126	clk = clk_register_fixed_factor(NULL, "pll1_8", "pll1_4",
127				CLK_SET_RATE_PARENT, 1, 2);
128	clk_register_clkdev(clk, "pll1_8", NULL);
129
130	clk = clk_register_fixed_factor(NULL, "pll1_16", "pll1_8",
131				CLK_SET_RATE_PARENT, 1, 2);
132	clk_register_clkdev(clk, "pll1_16", NULL);
133
134	clk = clk_register_fixed_factor(NULL, "pll1_20", "pll1_4",
135				CLK_SET_RATE_PARENT, 1, 5);
136	clk_register_clkdev(clk, "pll1_20", NULL);
137
138	clk = clk_register_fixed_factor(NULL, "pll1_3", "pll1",
139				CLK_SET_RATE_PARENT, 1, 3);
140	clk_register_clkdev(clk, "pll1_3", NULL);
141
142	clk = clk_register_fixed_factor(NULL, "pll1_6", "pll1_3",
143				CLK_SET_RATE_PARENT, 1, 2);
144	clk_register_clkdev(clk, "pll1_6", NULL);
145
146	clk = clk_register_fixed_factor(NULL, "pll1_12", "pll1_6",
147				CLK_SET_RATE_PARENT, 1, 2);
148	clk_register_clkdev(clk, "pll1_12", NULL);
149
150	clk = clk_register_fixed_factor(NULL, "pll2_2", "pll2",
151				CLK_SET_RATE_PARENT, 1, 2);
152	clk_register_clkdev(clk, "pll2_2", NULL);
153
154	clk = clk_register_fixed_factor(NULL, "pll2_4", "pll2_2",
155				CLK_SET_RATE_PARENT, 1, 2);
156	clk_register_clkdev(clk, "pll2_4", NULL);
157
158	clk = clk_register_fixed_factor(NULL, "pll2_8", "pll2_4",
159				CLK_SET_RATE_PARENT, 1, 2);
160	clk_register_clkdev(clk, "pll2_8", NULL);
161
162	clk = clk_register_fixed_factor(NULL, "pll2_16", "pll2_8",
163				CLK_SET_RATE_PARENT, 1, 2);
164	clk_register_clkdev(clk, "pll2_16", NULL);
165
166	clk = clk_register_fixed_factor(NULL, "pll2_3", "pll2",
167				CLK_SET_RATE_PARENT, 1, 3);
168	clk_register_clkdev(clk, "pll2_3", NULL);
169
170	clk = clk_register_fixed_factor(NULL, "pll2_6", "pll2_3",
171				CLK_SET_RATE_PARENT, 1, 2);
172	clk_register_clkdev(clk, "pll2_6", NULL);
173
174	clk = clk_register_fixed_factor(NULL, "pll2_12", "pll2_6",
175				CLK_SET_RATE_PARENT, 1, 2);
176	clk_register_clkdev(clk, "pll2_12", NULL);
177
178	clk = clk_register_fixed_factor(NULL, "vctcxo_2", "vctcxo",
179				CLK_SET_RATE_PARENT, 1, 2);
180	clk_register_clkdev(clk, "vctcxo_2", NULL);
181
182	clk = clk_register_fixed_factor(NULL, "vctcxo_4", "vctcxo_2",
183				CLK_SET_RATE_PARENT, 1, 2);
184	clk_register_clkdev(clk, "vctcxo_4", NULL);
185
186	clk = mmp_clk_register_factor("uart_pll", "pll1_4", 0,
187				mpmu_base + MPMU_UART_PLL,
188				&uart_factor_masks, uart_factor_tbl,
189				ARRAY_SIZE(uart_factor_tbl), &clk_lock);
190	clk_set_rate(clk, 14745600);
191	clk_register_clkdev(clk, "uart_pll", NULL);
192
193	clk = mmp_clk_register_apbc("twsi0", "vctcxo",
194				apbc_base + APBC_TWSI0, 10, 0, &clk_lock);
195	clk_register_clkdev(clk, NULL, "pxa2xx-i2c.0");
196
197	clk = mmp_clk_register_apbc("twsi1", "vctcxo",
198				apbc_base + APBC_TWSI1, 10, 0, &clk_lock);
199	clk_register_clkdev(clk, NULL, "pxa2xx-i2c.1");
200
201	clk = mmp_clk_register_apbc("twsi2", "vctcxo",
202				apbc_base + APBC_TWSI2, 10, 0, &clk_lock);
203	clk_register_clkdev(clk, NULL, "pxa2xx-i2c.2");
204
205	clk = mmp_clk_register_apbc("twsi3", "vctcxo",
206				apbc_base + APBC_TWSI3, 10, 0, &clk_lock);
207	clk_register_clkdev(clk, NULL, "pxa2xx-i2c.3");
208
209	clk = mmp_clk_register_apbc("twsi4", "vctcxo",
210				apbc_base + APBC_TWSI4, 10, 0, &clk_lock);
211	clk_register_clkdev(clk, NULL, "pxa2xx-i2c.4");
212
213	clk = mmp_clk_register_apbc("twsi5", "vctcxo",
214				apbc_base + APBC_TWSI5, 10, 0, &clk_lock);
215	clk_register_clkdev(clk, NULL, "pxa2xx-i2c.5");
216
217	clk = mmp_clk_register_apbc("gpio", "vctcxo",
218				apbc_base + APBC_GPIO, 10, 0, &clk_lock);
219	clk_register_clkdev(clk, NULL, "mmp2-gpio");
220
221	clk = mmp_clk_register_apbc("kpc", "clk32",
222				apbc_base + APBC_KPC, 10, 0, &clk_lock);
223	clk_register_clkdev(clk, NULL, "pxa27x-keypad");
224
225	clk = mmp_clk_register_apbc("rtc", "clk32",
226				apbc_base + APBC_RTC, 10, 0, &clk_lock);
227	clk_register_clkdev(clk, NULL, "mmp-rtc");
228
229	clk = mmp_clk_register_apbc("pwm0", "vctcxo",
230				apbc_base + APBC_PWM0, 10, 0, &clk_lock);
231	clk_register_clkdev(clk, NULL, "mmp2-pwm.0");
232
233	clk = mmp_clk_register_apbc("pwm1", "vctcxo",
234				apbc_base + APBC_PWM1, 10, 0, &clk_lock);
235	clk_register_clkdev(clk, NULL, "mmp2-pwm.1");
236
237	clk = mmp_clk_register_apbc("pwm2", "vctcxo",
238				apbc_base + APBC_PWM2, 10, 0, &clk_lock);
239	clk_register_clkdev(clk, NULL, "mmp2-pwm.2");
240
241	clk = mmp_clk_register_apbc("pwm3", "vctcxo",
242				apbc_base + APBC_PWM3, 10, 0, &clk_lock);
243	clk_register_clkdev(clk, NULL, "mmp2-pwm.3");
244
245	clk = clk_register_mux(NULL, "uart0_mux", uart_parent,
246				ARRAY_SIZE(uart_parent),
247				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
248				apbc_base + APBC_UART0, 4, 3, 0, &clk_lock);
249	clk_set_parent(clk, vctcxo);
250	clk_register_clkdev(clk, "uart_mux.0", NULL);
251
252	clk = mmp_clk_register_apbc("uart0", "uart0_mux",
253				apbc_base + APBC_UART0, 10, 0, &clk_lock);
254	clk_register_clkdev(clk, NULL, "pxa2xx-uart.0");
255
256	clk = clk_register_mux(NULL, "uart1_mux", uart_parent,
257				ARRAY_SIZE(uart_parent),
258				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
259				apbc_base + APBC_UART1, 4, 3, 0, &clk_lock);
260	clk_set_parent(clk, vctcxo);
261	clk_register_clkdev(clk, "uart_mux.1", NULL);
262
263	clk = mmp_clk_register_apbc("uart1", "uart1_mux",
264				apbc_base + APBC_UART1, 10, 0, &clk_lock);
265	clk_register_clkdev(clk, NULL, "pxa2xx-uart.1");
266
267	clk = clk_register_mux(NULL, "uart2_mux", uart_parent,
268				ARRAY_SIZE(uart_parent),
269				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
270				apbc_base + APBC_UART2, 4, 3, 0, &clk_lock);
271	clk_set_parent(clk, vctcxo);
272	clk_register_clkdev(clk, "uart_mux.2", NULL);
273
274	clk = mmp_clk_register_apbc("uart2", "uart2_mux",
275				apbc_base + APBC_UART2, 10, 0, &clk_lock);
276	clk_register_clkdev(clk, NULL, "pxa2xx-uart.2");
277
278	clk = clk_register_mux(NULL, "uart3_mux", uart_parent,
279				ARRAY_SIZE(uart_parent),
280				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
281				apbc_base + APBC_UART3, 4, 3, 0, &clk_lock);
282	clk_set_parent(clk, vctcxo);
283	clk_register_clkdev(clk, "uart_mux.3", NULL);
284
285	clk = mmp_clk_register_apbc("uart3", "uart3_mux",
286				apbc_base + APBC_UART3, 10, 0, &clk_lock);
287	clk_register_clkdev(clk, NULL, "pxa2xx-uart.3");
288
289	clk = clk_register_mux(NULL, "ssp0_mux", ssp_parent,
290				ARRAY_SIZE(ssp_parent),
291				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
292				apbc_base + APBC_SSP0, 4, 3, 0, &clk_lock);
293	clk_register_clkdev(clk, "uart_mux.0", NULL);
294
295	clk = mmp_clk_register_apbc("ssp0", "ssp0_mux",
296				apbc_base + APBC_SSP0, 10, 0, &clk_lock);
297	clk_register_clkdev(clk, NULL, "mmp-ssp.0");
298
299	clk = clk_register_mux(NULL, "ssp1_mux", ssp_parent,
300				ARRAY_SIZE(ssp_parent),
301				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
302				apbc_base + APBC_SSP1, 4, 3, 0, &clk_lock);
303	clk_register_clkdev(clk, "ssp_mux.1", NULL);
304
305	clk = mmp_clk_register_apbc("ssp1", "ssp1_mux",
306				apbc_base + APBC_SSP1, 10, 0, &clk_lock);
307	clk_register_clkdev(clk, NULL, "mmp-ssp.1");
308
309	clk = clk_register_mux(NULL, "ssp2_mux", ssp_parent,
310				ARRAY_SIZE(ssp_parent),
311				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
312				apbc_base + APBC_SSP2, 4, 3, 0, &clk_lock);
313	clk_register_clkdev(clk, "ssp_mux.2", NULL);
314
315	clk = mmp_clk_register_apbc("ssp2", "ssp2_mux",
316				apbc_base + APBC_SSP2, 10, 0, &clk_lock);
317	clk_register_clkdev(clk, NULL, "mmp-ssp.2");
318
319	clk = clk_register_mux(NULL, "ssp3_mux", ssp_parent,
320				ARRAY_SIZE(ssp_parent),
321				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
322				apbc_base + APBC_SSP3, 4, 3, 0, &clk_lock);
323	clk_register_clkdev(clk, "ssp_mux.3", NULL);
324
325	clk = mmp_clk_register_apbc("ssp3", "ssp3_mux",
326				apbc_base + APBC_SSP3, 10, 0, &clk_lock);
327	clk_register_clkdev(clk, NULL, "mmp-ssp.3");
328
329	clk = clk_register_mux(NULL, "sdh_mux", sdh_parent,
330				ARRAY_SIZE(sdh_parent),
331				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
332				apmu_base + APMU_SDH0, 8, 2, 0, &clk_lock);
333	clk_register_clkdev(clk, "sdh_mux", NULL);
334
335	clk = clk_register_divider(NULL, "sdh_div", "sdh_mux",
336				CLK_SET_RATE_PARENT, apmu_base + APMU_SDH0,
337				10, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
338	clk_register_clkdev(clk, "sdh_div", NULL);
339
340	clk = mmp_clk_register_apmu("sdh0", "sdh_div", apmu_base + APMU_SDH0,
341				0x1b, &clk_lock);
342	clk_register_clkdev(clk, NULL, "sdhci-pxav3.0");
343
344	clk = mmp_clk_register_apmu("sdh1", "sdh_div", apmu_base + APMU_SDH1,
345				0x1b, &clk_lock);
346	clk_register_clkdev(clk, NULL, "sdhci-pxav3.1");
347
348	clk = mmp_clk_register_apmu("sdh2", "sdh_div", apmu_base + APMU_SDH2,
349				0x1b, &clk_lock);
350	clk_register_clkdev(clk, NULL, "sdhci-pxav3.2");
351
352	clk = mmp_clk_register_apmu("sdh3", "sdh_div", apmu_base + APMU_SDH3,
353				0x1b, &clk_lock);
354	clk_register_clkdev(clk, NULL, "sdhci-pxav3.3");
355
356	clk = mmp_clk_register_apmu("usb", "usb_pll", apmu_base + APMU_USB,
357				0x9, &clk_lock);
358	clk_register_clkdev(clk, "usb_clk", NULL);
359
360	clk = clk_register_mux(NULL, "disp0_mux", disp_parent,
361				ARRAY_SIZE(disp_parent),
362				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
363				apmu_base + APMU_DISP0, 6, 2, 0, &clk_lock);
364	clk_register_clkdev(clk, "disp_mux.0", NULL);
365
366	clk = clk_register_divider(NULL, "disp0_div", "disp0_mux",
367				CLK_SET_RATE_PARENT, apmu_base + APMU_DISP0,
368				8, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
369	clk_register_clkdev(clk, "disp_div.0", NULL);
370
371	clk = mmp_clk_register_apmu("disp0", "disp0_div",
372				apmu_base + APMU_DISP0, 0x1b, &clk_lock);
373	clk_register_clkdev(clk, NULL, "mmp-disp.0");
374
375	clk = clk_register_divider(NULL, "disp0_sphy_div", "disp0_mux", 0,
376				apmu_base + APMU_DISP0, 15, 5, 0, &clk_lock);
377	clk_register_clkdev(clk, "disp_sphy_div.0", NULL);
378
379	clk = mmp_clk_register_apmu("disp0_sphy", "disp0_sphy_div",
380				apmu_base + APMU_DISP0, 0x1024, &clk_lock);
381	clk_register_clkdev(clk, "disp_sphy.0", NULL);
382
383	clk = clk_register_mux(NULL, "disp1_mux", disp_parent,
384				ARRAY_SIZE(disp_parent),
385				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
386				apmu_base + APMU_DISP1, 6, 2, 0, &clk_lock);
387	clk_register_clkdev(clk, "disp_mux.1", NULL);
388
389	clk = clk_register_divider(NULL, "disp1_div", "disp1_mux",
390				CLK_SET_RATE_PARENT, apmu_base + APMU_DISP1,
391				8, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
392	clk_register_clkdev(clk, "disp_div.1", NULL);
393
394	clk = mmp_clk_register_apmu("disp1", "disp1_div",
395				apmu_base + APMU_DISP1, 0x1b, &clk_lock);
396	clk_register_clkdev(clk, NULL, "mmp-disp.1");
397
398	clk = mmp_clk_register_apmu("ccic_arbiter", "vctcxo",
399				apmu_base + APMU_CCIC0, 0x1800, &clk_lock);
400	clk_register_clkdev(clk, "ccic_arbiter", NULL);
401
402	clk = clk_register_mux(NULL, "ccic0_mux", ccic_parent,
403				ARRAY_SIZE(ccic_parent),
404				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
405				apmu_base + APMU_CCIC0, 6, 2, 0, &clk_lock);
406	clk_register_clkdev(clk, "ccic_mux.0", NULL);
407
408	clk = clk_register_divider(NULL, "ccic0_div", "ccic0_mux",
409				CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC0,
410				17, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
411	clk_register_clkdev(clk, "ccic_div.0", NULL);
412
413	clk = mmp_clk_register_apmu("ccic0", "ccic0_div",
414				apmu_base + APMU_CCIC0, 0x1b, &clk_lock);
415	clk_register_clkdev(clk, "fnclk", "mmp-ccic.0");
416
417	clk = mmp_clk_register_apmu("ccic0_phy", "ccic0_div",
418				apmu_base + APMU_CCIC0, 0x24, &clk_lock);
419	clk_register_clkdev(clk, "phyclk", "mmp-ccic.0");
420
421	clk = clk_register_divider(NULL, "ccic0_sphy_div", "ccic0_div",
422				CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC0,
423				10, 5, 0, &clk_lock);
424	clk_register_clkdev(clk, "sphyclk_div", "mmp-ccic.0");
425
426	clk = mmp_clk_register_apmu("ccic0_sphy", "ccic0_sphy_div",
427				apmu_base + APMU_CCIC0, 0x300, &clk_lock);
428	clk_register_clkdev(clk, "sphyclk", "mmp-ccic.0");
429
430	clk = clk_register_mux(NULL, "ccic1_mux", ccic_parent,
431				ARRAY_SIZE(ccic_parent),
432				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
433				apmu_base + APMU_CCIC1, 6, 2, 0, &clk_lock);
434	clk_register_clkdev(clk, "ccic_mux.1", NULL);
435
436	clk = clk_register_divider(NULL, "ccic1_div", "ccic1_mux",
437				CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC1,
438				16, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
439	clk_register_clkdev(clk, "ccic_div.1", NULL);
440
441	clk = mmp_clk_register_apmu("ccic1", "ccic1_div",
442				apmu_base + APMU_CCIC1, 0x1b, &clk_lock);
443	clk_register_clkdev(clk, "fnclk", "mmp-ccic.1");
444
445	clk = mmp_clk_register_apmu("ccic1_phy", "ccic1_div",
446				apmu_base + APMU_CCIC1, 0x24, &clk_lock);
447	clk_register_clkdev(clk, "phyclk", "mmp-ccic.1");
448
449	clk = clk_register_divider(NULL, "ccic1_sphy_div", "ccic1_div",
450				CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC1,
451				10, 5, 0, &clk_lock);
452	clk_register_clkdev(clk, "sphyclk_div", "mmp-ccic.1");
453
454	clk = mmp_clk_register_apmu("ccic1_sphy", "ccic1_sphy_div",
455				apmu_base + APMU_CCIC1, 0x300, &clk_lock);
456	clk_register_clkdev(clk, "sphyclk", "mmp-ccic.1");
457}
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * mmp2 clock framework source file
  4 *
  5 * Copyright (C) 2012 Marvell
  6 * Chao Xie <xiechao.mail@gmail.com>
  7 */
  8
  9#include <linux/clk.h>
 10#include <linux/module.h>
 11#include <linux/kernel.h>
 12#include <linux/spinlock.h>
 13#include <linux/io.h>
 14#include <linux/delay.h>
 15#include <linux/err.h>
 16#include <linux/clk/mmp.h>
 17
 18#include "clk.h"
 19
 20#define APBC_RTC	0x0
 21#define APBC_TWSI0	0x4
 22#define APBC_TWSI1	0x8
 23#define APBC_TWSI2	0xc
 24#define APBC_TWSI3	0x10
 25#define APBC_TWSI4	0x7c
 26#define APBC_TWSI5	0x80
 27#define APBC_KPC	0x18
 28#define APBC_UART0	0x2c
 29#define APBC_UART1	0x30
 30#define APBC_UART2	0x34
 31#define APBC_UART3	0x88
 32#define APBC_GPIO	0x38
 33#define APBC_PWM0	0x3c
 34#define APBC_PWM1	0x40
 35#define APBC_PWM2	0x44
 36#define APBC_PWM3	0x48
 37#define APBC_SSP0	0x50
 38#define APBC_SSP1	0x54
 39#define APBC_SSP2	0x58
 40#define APBC_SSP3	0x5c
 41#define APMU_SDH0	0x54
 42#define APMU_SDH1	0x58
 43#define APMU_SDH2	0xe8
 44#define APMU_SDH3	0xec
 45#define APMU_USB	0x5c
 46#define APMU_DISP0	0x4c
 47#define APMU_DISP1	0x110
 48#define APMU_CCIC0	0x50
 49#define APMU_CCIC1	0xf4
 50#define MPMU_UART_PLL	0x14
 51
 52static DEFINE_SPINLOCK(clk_lock);
 53
 54static struct mmp_clk_factor_masks uart_factor_masks = {
 55	.factor = 2,
 56	.num_mask = 0x1fff,
 57	.den_mask = 0x1fff,
 58	.num_shift = 16,
 59	.den_shift = 0,
 60};
 61
 62static struct mmp_clk_factor_tbl uart_factor_tbl[] = {
 63	{.num = 8125, .den = 1536},	/*14.745MHZ */
 64	{.num = 3521, .den = 689},	/*19.23MHZ */
 65};
 66
 67static const char *uart_parent[] = {"uart_pll", "vctcxo"};
 68static const char *ssp_parent[] = {"vctcxo_4", "vctcxo_2", "vctcxo", "pll1_16"};
 69static const char *sdh_parent[] = {"pll1_4", "pll2", "usb_pll", "pll1"};
 70static const char *disp_parent[] = {"pll1", "pll1_16", "pll2", "vctcxo"};
 71static const char *ccic_parent[] = {"pll1_2", "pll1_16", "vctcxo"};
 72
 73void __init mmp2_clk_init(phys_addr_t mpmu_phys, phys_addr_t apmu_phys,
 74			  phys_addr_t apbc_phys)
 75{
 76	struct clk *clk;
 77	struct clk *vctcxo;
 78	void __iomem *mpmu_base;
 79	void __iomem *apmu_base;
 80	void __iomem *apbc_base;
 81
 82	mpmu_base = ioremap(mpmu_phys, SZ_4K);
 83	if (!mpmu_base) {
 84		pr_err("error to ioremap MPMU base\n");
 85		return;
 86	}
 87
 88	apmu_base = ioremap(apmu_phys, SZ_4K);
 89	if (!apmu_base) {
 90		pr_err("error to ioremap APMU base\n");
 91		return;
 92	}
 93
 94	apbc_base = ioremap(apbc_phys, SZ_4K);
 95	if (!apbc_base) {
 96		pr_err("error to ioremap APBC base\n");
 97		return;
 98	}
 99
100	clk = clk_register_fixed_rate(NULL, "clk32", NULL, 0, 3200);
101	clk_register_clkdev(clk, "clk32", NULL);
102
103	vctcxo = clk_register_fixed_rate(NULL, "vctcxo", NULL, 0, 26000000);
104	clk_register_clkdev(vctcxo, "vctcxo", NULL);
105
106	clk = clk_register_fixed_rate(NULL, "pll1", NULL, 0, 800000000);
107	clk_register_clkdev(clk, "pll1", NULL);
108
109	clk = clk_register_fixed_rate(NULL, "usb_pll", NULL, 0, 480000000);
110	clk_register_clkdev(clk, "usb_pll", NULL);
111
112	clk = clk_register_fixed_rate(NULL, "pll2", NULL, 0, 960000000);
113	clk_register_clkdev(clk, "pll2", NULL);
114
115	clk = clk_register_fixed_factor(NULL, "pll1_2", "pll1",
116				CLK_SET_RATE_PARENT, 1, 2);
117	clk_register_clkdev(clk, "pll1_2", NULL);
118
119	clk = clk_register_fixed_factor(NULL, "pll1_4", "pll1_2",
120				CLK_SET_RATE_PARENT, 1, 2);
121	clk_register_clkdev(clk, "pll1_4", NULL);
122
123	clk = clk_register_fixed_factor(NULL, "pll1_8", "pll1_4",
124				CLK_SET_RATE_PARENT, 1, 2);
125	clk_register_clkdev(clk, "pll1_8", NULL);
126
127	clk = clk_register_fixed_factor(NULL, "pll1_16", "pll1_8",
128				CLK_SET_RATE_PARENT, 1, 2);
129	clk_register_clkdev(clk, "pll1_16", NULL);
130
131	clk = clk_register_fixed_factor(NULL, "pll1_20", "pll1_4",
132				CLK_SET_RATE_PARENT, 1, 5);
133	clk_register_clkdev(clk, "pll1_20", NULL);
134
135	clk = clk_register_fixed_factor(NULL, "pll1_3", "pll1",
136				CLK_SET_RATE_PARENT, 1, 3);
137	clk_register_clkdev(clk, "pll1_3", NULL);
138
139	clk = clk_register_fixed_factor(NULL, "pll1_6", "pll1_3",
140				CLK_SET_RATE_PARENT, 1, 2);
141	clk_register_clkdev(clk, "pll1_6", NULL);
142
143	clk = clk_register_fixed_factor(NULL, "pll1_12", "pll1_6",
144				CLK_SET_RATE_PARENT, 1, 2);
145	clk_register_clkdev(clk, "pll1_12", NULL);
146
147	clk = clk_register_fixed_factor(NULL, "pll2_2", "pll2",
148				CLK_SET_RATE_PARENT, 1, 2);
149	clk_register_clkdev(clk, "pll2_2", NULL);
150
151	clk = clk_register_fixed_factor(NULL, "pll2_4", "pll2_2",
152				CLK_SET_RATE_PARENT, 1, 2);
153	clk_register_clkdev(clk, "pll2_4", NULL);
154
155	clk = clk_register_fixed_factor(NULL, "pll2_8", "pll2_4",
156				CLK_SET_RATE_PARENT, 1, 2);
157	clk_register_clkdev(clk, "pll2_8", NULL);
158
159	clk = clk_register_fixed_factor(NULL, "pll2_16", "pll2_8",
160				CLK_SET_RATE_PARENT, 1, 2);
161	clk_register_clkdev(clk, "pll2_16", NULL);
162
163	clk = clk_register_fixed_factor(NULL, "pll2_3", "pll2",
164				CLK_SET_RATE_PARENT, 1, 3);
165	clk_register_clkdev(clk, "pll2_3", NULL);
166
167	clk = clk_register_fixed_factor(NULL, "pll2_6", "pll2_3",
168				CLK_SET_RATE_PARENT, 1, 2);
169	clk_register_clkdev(clk, "pll2_6", NULL);
170
171	clk = clk_register_fixed_factor(NULL, "pll2_12", "pll2_6",
172				CLK_SET_RATE_PARENT, 1, 2);
173	clk_register_clkdev(clk, "pll2_12", NULL);
174
175	clk = clk_register_fixed_factor(NULL, "vctcxo_2", "vctcxo",
176				CLK_SET_RATE_PARENT, 1, 2);
177	clk_register_clkdev(clk, "vctcxo_2", NULL);
178
179	clk = clk_register_fixed_factor(NULL, "vctcxo_4", "vctcxo_2",
180				CLK_SET_RATE_PARENT, 1, 2);
181	clk_register_clkdev(clk, "vctcxo_4", NULL);
182
183	clk = mmp_clk_register_factor("uart_pll", "pll1_4", 0,
184				mpmu_base + MPMU_UART_PLL,
185				&uart_factor_masks, uart_factor_tbl,
186				ARRAY_SIZE(uart_factor_tbl), &clk_lock);
187	clk_set_rate(clk, 14745600);
188	clk_register_clkdev(clk, "uart_pll", NULL);
189
190	clk = mmp_clk_register_apbc("twsi0", "vctcxo",
191				apbc_base + APBC_TWSI0, 10, 0, &clk_lock);
192	clk_register_clkdev(clk, NULL, "pxa2xx-i2c.0");
193
194	clk = mmp_clk_register_apbc("twsi1", "vctcxo",
195				apbc_base + APBC_TWSI1, 10, 0, &clk_lock);
196	clk_register_clkdev(clk, NULL, "pxa2xx-i2c.1");
197
198	clk = mmp_clk_register_apbc("twsi2", "vctcxo",
199				apbc_base + APBC_TWSI2, 10, 0, &clk_lock);
200	clk_register_clkdev(clk, NULL, "pxa2xx-i2c.2");
201
202	clk = mmp_clk_register_apbc("twsi3", "vctcxo",
203				apbc_base + APBC_TWSI3, 10, 0, &clk_lock);
204	clk_register_clkdev(clk, NULL, "pxa2xx-i2c.3");
205
206	clk = mmp_clk_register_apbc("twsi4", "vctcxo",
207				apbc_base + APBC_TWSI4, 10, 0, &clk_lock);
208	clk_register_clkdev(clk, NULL, "pxa2xx-i2c.4");
209
210	clk = mmp_clk_register_apbc("twsi5", "vctcxo",
211				apbc_base + APBC_TWSI5, 10, 0, &clk_lock);
212	clk_register_clkdev(clk, NULL, "pxa2xx-i2c.5");
213
214	clk = mmp_clk_register_apbc("gpio", "vctcxo",
215				apbc_base + APBC_GPIO, 10, 0, &clk_lock);
216	clk_register_clkdev(clk, NULL, "mmp2-gpio");
217
218	clk = mmp_clk_register_apbc("kpc", "clk32",
219				apbc_base + APBC_KPC, 10, 0, &clk_lock);
220	clk_register_clkdev(clk, NULL, "pxa27x-keypad");
221
222	clk = mmp_clk_register_apbc("rtc", "clk32",
223				apbc_base + APBC_RTC, 10, 0, &clk_lock);
224	clk_register_clkdev(clk, NULL, "mmp-rtc");
225
226	clk = mmp_clk_register_apbc("pwm0", "vctcxo",
227				apbc_base + APBC_PWM0, 10, 0, &clk_lock);
228	clk_register_clkdev(clk, NULL, "mmp2-pwm.0");
229
230	clk = mmp_clk_register_apbc("pwm1", "vctcxo",
231				apbc_base + APBC_PWM1, 10, 0, &clk_lock);
232	clk_register_clkdev(clk, NULL, "mmp2-pwm.1");
233
234	clk = mmp_clk_register_apbc("pwm2", "vctcxo",
235				apbc_base + APBC_PWM2, 10, 0, &clk_lock);
236	clk_register_clkdev(clk, NULL, "mmp2-pwm.2");
237
238	clk = mmp_clk_register_apbc("pwm3", "vctcxo",
239				apbc_base + APBC_PWM3, 10, 0, &clk_lock);
240	clk_register_clkdev(clk, NULL, "mmp2-pwm.3");
241
242	clk = clk_register_mux(NULL, "uart0_mux", uart_parent,
243				ARRAY_SIZE(uart_parent),
244				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
245				apbc_base + APBC_UART0, 4, 3, 0, &clk_lock);
246	clk_set_parent(clk, vctcxo);
247	clk_register_clkdev(clk, "uart_mux.0", NULL);
248
249	clk = mmp_clk_register_apbc("uart0", "uart0_mux",
250				apbc_base + APBC_UART0, 10, 0, &clk_lock);
251	clk_register_clkdev(clk, NULL, "pxa2xx-uart.0");
252
253	clk = clk_register_mux(NULL, "uart1_mux", uart_parent,
254				ARRAY_SIZE(uart_parent),
255				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
256				apbc_base + APBC_UART1, 4, 3, 0, &clk_lock);
257	clk_set_parent(clk, vctcxo);
258	clk_register_clkdev(clk, "uart_mux.1", NULL);
259
260	clk = mmp_clk_register_apbc("uart1", "uart1_mux",
261				apbc_base + APBC_UART1, 10, 0, &clk_lock);
262	clk_register_clkdev(clk, NULL, "pxa2xx-uart.1");
263
264	clk = clk_register_mux(NULL, "uart2_mux", uart_parent,
265				ARRAY_SIZE(uart_parent),
266				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
267				apbc_base + APBC_UART2, 4, 3, 0, &clk_lock);
268	clk_set_parent(clk, vctcxo);
269	clk_register_clkdev(clk, "uart_mux.2", NULL);
270
271	clk = mmp_clk_register_apbc("uart2", "uart2_mux",
272				apbc_base + APBC_UART2, 10, 0, &clk_lock);
273	clk_register_clkdev(clk, NULL, "pxa2xx-uart.2");
274
275	clk = clk_register_mux(NULL, "uart3_mux", uart_parent,
276				ARRAY_SIZE(uart_parent),
277				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
278				apbc_base + APBC_UART3, 4, 3, 0, &clk_lock);
279	clk_set_parent(clk, vctcxo);
280	clk_register_clkdev(clk, "uart_mux.3", NULL);
281
282	clk = mmp_clk_register_apbc("uart3", "uart3_mux",
283				apbc_base + APBC_UART3, 10, 0, &clk_lock);
284	clk_register_clkdev(clk, NULL, "pxa2xx-uart.3");
285
286	clk = clk_register_mux(NULL, "ssp0_mux", ssp_parent,
287				ARRAY_SIZE(ssp_parent),
288				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
289				apbc_base + APBC_SSP0, 4, 3, 0, &clk_lock);
290	clk_register_clkdev(clk, "uart_mux.0", NULL);
291
292	clk = mmp_clk_register_apbc("ssp0", "ssp0_mux",
293				apbc_base + APBC_SSP0, 10, 0, &clk_lock);
294	clk_register_clkdev(clk, NULL, "mmp-ssp.0");
295
296	clk = clk_register_mux(NULL, "ssp1_mux", ssp_parent,
297				ARRAY_SIZE(ssp_parent),
298				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
299				apbc_base + APBC_SSP1, 4, 3, 0, &clk_lock);
300	clk_register_clkdev(clk, "ssp_mux.1", NULL);
301
302	clk = mmp_clk_register_apbc("ssp1", "ssp1_mux",
303				apbc_base + APBC_SSP1, 10, 0, &clk_lock);
304	clk_register_clkdev(clk, NULL, "mmp-ssp.1");
305
306	clk = clk_register_mux(NULL, "ssp2_mux", ssp_parent,
307				ARRAY_SIZE(ssp_parent),
308				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
309				apbc_base + APBC_SSP2, 4, 3, 0, &clk_lock);
310	clk_register_clkdev(clk, "ssp_mux.2", NULL);
311
312	clk = mmp_clk_register_apbc("ssp2", "ssp2_mux",
313				apbc_base + APBC_SSP2, 10, 0, &clk_lock);
314	clk_register_clkdev(clk, NULL, "mmp-ssp.2");
315
316	clk = clk_register_mux(NULL, "ssp3_mux", ssp_parent,
317				ARRAY_SIZE(ssp_parent),
318				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
319				apbc_base + APBC_SSP3, 4, 3, 0, &clk_lock);
320	clk_register_clkdev(clk, "ssp_mux.3", NULL);
321
322	clk = mmp_clk_register_apbc("ssp3", "ssp3_mux",
323				apbc_base + APBC_SSP3, 10, 0, &clk_lock);
324	clk_register_clkdev(clk, NULL, "mmp-ssp.3");
325
326	clk = clk_register_mux(NULL, "sdh_mux", sdh_parent,
327				ARRAY_SIZE(sdh_parent),
328				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
329				apmu_base + APMU_SDH0, 8, 2, 0, &clk_lock);
330	clk_register_clkdev(clk, "sdh_mux", NULL);
331
332	clk = clk_register_divider(NULL, "sdh_div", "sdh_mux",
333				CLK_SET_RATE_PARENT, apmu_base + APMU_SDH0,
334				10, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
335	clk_register_clkdev(clk, "sdh_div", NULL);
336
337	clk = mmp_clk_register_apmu("sdh0", "sdh_div", apmu_base + APMU_SDH0,
338				0x1b, &clk_lock);
339	clk_register_clkdev(clk, NULL, "sdhci-pxav3.0");
340
341	clk = mmp_clk_register_apmu("sdh1", "sdh_div", apmu_base + APMU_SDH1,
342				0x1b, &clk_lock);
343	clk_register_clkdev(clk, NULL, "sdhci-pxav3.1");
344
345	clk = mmp_clk_register_apmu("sdh2", "sdh_div", apmu_base + APMU_SDH2,
346				0x1b, &clk_lock);
347	clk_register_clkdev(clk, NULL, "sdhci-pxav3.2");
348
349	clk = mmp_clk_register_apmu("sdh3", "sdh_div", apmu_base + APMU_SDH3,
350				0x1b, &clk_lock);
351	clk_register_clkdev(clk, NULL, "sdhci-pxav3.3");
352
353	clk = mmp_clk_register_apmu("usb", "usb_pll", apmu_base + APMU_USB,
354				0x9, &clk_lock);
355	clk_register_clkdev(clk, "usb_clk", NULL);
356
357	clk = clk_register_mux(NULL, "disp0_mux", disp_parent,
358				ARRAY_SIZE(disp_parent),
359				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
360				apmu_base + APMU_DISP0, 6, 2, 0, &clk_lock);
361	clk_register_clkdev(clk, "disp_mux.0", NULL);
362
363	clk = clk_register_divider(NULL, "disp0_div", "disp0_mux",
364				CLK_SET_RATE_PARENT, apmu_base + APMU_DISP0,
365				8, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
366	clk_register_clkdev(clk, "disp_div.0", NULL);
367
368	clk = mmp_clk_register_apmu("disp0", "disp0_div",
369				apmu_base + APMU_DISP0, 0x1b, &clk_lock);
370	clk_register_clkdev(clk, NULL, "mmp-disp.0");
371
372	clk = clk_register_divider(NULL, "disp0_sphy_div", "disp0_mux", 0,
373				apmu_base + APMU_DISP0, 15, 5, 0, &clk_lock);
374	clk_register_clkdev(clk, "disp_sphy_div.0", NULL);
375
376	clk = mmp_clk_register_apmu("disp0_sphy", "disp0_sphy_div",
377				apmu_base + APMU_DISP0, 0x1024, &clk_lock);
378	clk_register_clkdev(clk, "disp_sphy.0", NULL);
379
380	clk = clk_register_mux(NULL, "disp1_mux", disp_parent,
381				ARRAY_SIZE(disp_parent),
382				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
383				apmu_base + APMU_DISP1, 6, 2, 0, &clk_lock);
384	clk_register_clkdev(clk, "disp_mux.1", NULL);
385
386	clk = clk_register_divider(NULL, "disp1_div", "disp1_mux",
387				CLK_SET_RATE_PARENT, apmu_base + APMU_DISP1,
388				8, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
389	clk_register_clkdev(clk, "disp_div.1", NULL);
390
391	clk = mmp_clk_register_apmu("disp1", "disp1_div",
392				apmu_base + APMU_DISP1, 0x1b, &clk_lock);
393	clk_register_clkdev(clk, NULL, "mmp-disp.1");
394
395	clk = mmp_clk_register_apmu("ccic_arbiter", "vctcxo",
396				apmu_base + APMU_CCIC0, 0x1800, &clk_lock);
397	clk_register_clkdev(clk, "ccic_arbiter", NULL);
398
399	clk = clk_register_mux(NULL, "ccic0_mux", ccic_parent,
400				ARRAY_SIZE(ccic_parent),
401				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
402				apmu_base + APMU_CCIC0, 6, 2, 0, &clk_lock);
403	clk_register_clkdev(clk, "ccic_mux.0", NULL);
404
405	clk = clk_register_divider(NULL, "ccic0_div", "ccic0_mux",
406				CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC0,
407				17, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
408	clk_register_clkdev(clk, "ccic_div.0", NULL);
409
410	clk = mmp_clk_register_apmu("ccic0", "ccic0_div",
411				apmu_base + APMU_CCIC0, 0x1b, &clk_lock);
412	clk_register_clkdev(clk, "fnclk", "mmp-ccic.0");
413
414	clk = mmp_clk_register_apmu("ccic0_phy", "ccic0_div",
415				apmu_base + APMU_CCIC0, 0x24, &clk_lock);
416	clk_register_clkdev(clk, "phyclk", "mmp-ccic.0");
417
418	clk = clk_register_divider(NULL, "ccic0_sphy_div", "ccic0_div",
419				CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC0,
420				10, 5, 0, &clk_lock);
421	clk_register_clkdev(clk, "sphyclk_div", "mmp-ccic.0");
422
423	clk = mmp_clk_register_apmu("ccic0_sphy", "ccic0_sphy_div",
424				apmu_base + APMU_CCIC0, 0x300, &clk_lock);
425	clk_register_clkdev(clk, "sphyclk", "mmp-ccic.0");
426
427	clk = clk_register_mux(NULL, "ccic1_mux", ccic_parent,
428				ARRAY_SIZE(ccic_parent),
429				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
430				apmu_base + APMU_CCIC1, 6, 2, 0, &clk_lock);
431	clk_register_clkdev(clk, "ccic_mux.1", NULL);
432
433	clk = clk_register_divider(NULL, "ccic1_div", "ccic1_mux",
434				CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC1,
435				16, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
436	clk_register_clkdev(clk, "ccic_div.1", NULL);
437
438	clk = mmp_clk_register_apmu("ccic1", "ccic1_div",
439				apmu_base + APMU_CCIC1, 0x1b, &clk_lock);
440	clk_register_clkdev(clk, "fnclk", "mmp-ccic.1");
441
442	clk = mmp_clk_register_apmu("ccic1_phy", "ccic1_div",
443				apmu_base + APMU_CCIC1, 0x24, &clk_lock);
444	clk_register_clkdev(clk, "phyclk", "mmp-ccic.1");
445
446	clk = clk_register_divider(NULL, "ccic1_sphy_div", "ccic1_div",
447				CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC1,
448				10, 5, 0, &clk_lock);
449	clk_register_clkdev(clk, "sphyclk_div", "mmp-ccic.1");
450
451	clk = mmp_clk_register_apmu("ccic1_sphy", "ccic1_sphy_div",
452				apmu_base + APMU_CCIC1, 0x300, &clk_lock);
453	clk_register_clkdev(clk, "sphyclk", "mmp-ccic.1");
454}