Linux Audio

Check our new training course

Loading...
v3.5.6
 
  1/*
  2 * drivers/char/watchdog/sp805-wdt.c
  3 *
  4 * Watchdog driver for ARM SP805 watchdog module
  5 *
  6 * Copyright (C) 2010 ST Microelectronics
  7 * Viresh Kumar <viresh.linux@gmail.com>
  8 *
  9 * This file is licensed under the terms of the GNU General Public
 10 * License version 2 or later. This program is licensed "as is" without any
 11 * warranty of any kind, whether express or implied.
 12 */
 13
 14#include <linux/device.h>
 15#include <linux/resource.h>
 16#include <linux/amba/bus.h>
 17#include <linux/bitops.h>
 18#include <linux/clk.h>
 19#include <linux/init.h>
 20#include <linux/io.h>
 21#include <linux/ioport.h>
 22#include <linux/kernel.h>
 23#include <linux/math64.h>
 24#include <linux/module.h>
 25#include <linux/moduleparam.h>
 26#include <linux/pm.h>
 
 27#include <linux/slab.h>
 28#include <linux/spinlock.h>
 29#include <linux/types.h>
 30#include <linux/watchdog.h>
 31
 32/* default timeout in seconds */
 33#define DEFAULT_TIMEOUT		60
 34
 35#define MODULE_NAME		"sp805-wdt"
 36
 37/* watchdog register offsets and masks */
 38#define WDTLOAD			0x000
 39	#define LOAD_MIN	0x00000001
 40	#define LOAD_MAX	0xFFFFFFFF
 41#define WDTVALUE		0x004
 42#define WDTCONTROL		0x008
 43	/* control register masks */
 44	#define	INT_ENABLE	(1 << 0)
 45	#define	RESET_ENABLE	(1 << 1)
 
 46#define WDTINTCLR		0x00C
 47#define WDTRIS			0x010
 48#define WDTMIS			0x014
 49	#define INT_MASK	(1 << 0)
 50#define WDTLOCK			0xC00
 51	#define	UNLOCK		0x1ACCE551
 52	#define	LOCK		0x00000001
 53
 54/**
 55 * struct sp805_wdt: sp805 wdt device structure
 56 * @wdd: instance of struct watchdog_device
 57 * @lock: spin lock protecting dev structure and io access
 58 * @base: base address of wdt
 59 * @clk: clock structure of wdt
 
 60 * @adev: amba device structure of wdt
 61 * @status: current status of wdt
 62 * @load_val: load value to be set for current timeout
 63 * @timeout: current programmed timeout
 64 */
 65struct sp805_wdt {
 66	struct watchdog_device		wdd;
 67	spinlock_t			lock;
 68	void __iomem			*base;
 69	struct clk			*clk;
 
 70	struct amba_device		*adev;
 71	unsigned int			load_val;
 72	unsigned int			timeout;
 73};
 74
 75static bool nowayout = WATCHDOG_NOWAYOUT;
 76module_param(nowayout, bool, 0);
 77MODULE_PARM_DESC(nowayout,
 78		"Set to 1 to keep watchdog running after device release");
 79
 80/* This routine finds load value that will reset system in required timout */
 
 
 
 
 
 
 
 
 
 81static int wdt_setload(struct watchdog_device *wdd, unsigned int timeout)
 82{
 83	struct sp805_wdt *wdt = watchdog_get_drvdata(wdd);
 84	u64 load, rate;
 85
 86	rate = clk_get_rate(wdt->clk);
 87
 88	/*
 89	 * sp805 runs counter with given value twice, after the end of first
 90	 * counter it gives an interrupt and then starts counter again. If
 91	 * interrupt already occurred then it resets the system. This is why
 92	 * load is half of what should be required.
 93	 */
 94	load = div_u64(rate, 2) * timeout - 1;
 95
 96	load = (load > LOAD_MAX) ? LOAD_MAX : load;
 97	load = (load < LOAD_MIN) ? LOAD_MIN : load;
 98
 99	spin_lock(&wdt->lock);
100	wdt->load_val = load;
101	/* roundup timeout to closest positive integer value */
102	wdt->timeout = div_u64((load + 1) * 2 + (rate / 2), rate);
103	spin_unlock(&wdt->lock);
104
105	return 0;
106}
107
108/* returns number of seconds left for reset to occur */
109static unsigned int wdt_timeleft(struct watchdog_device *wdd)
110{
111	struct sp805_wdt *wdt = watchdog_get_drvdata(wdd);
112	u64 load, rate;
113
114	rate = clk_get_rate(wdt->clk);
115
116	spin_lock(&wdt->lock);
117	load = readl_relaxed(wdt->base + WDTVALUE);
118
119	/*If the interrupt is inactive then time left is WDTValue + WDTLoad. */
120	if (!(readl_relaxed(wdt->base + WDTRIS) & INT_MASK))
121		load += wdt->load_val + 1;
122	spin_unlock(&wdt->lock);
123
124	return div_u64(load, rate);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
125}
126
127static int wdt_config(struct watchdog_device *wdd, bool ping)
128{
129	struct sp805_wdt *wdt = watchdog_get_drvdata(wdd);
130	int ret;
131
132	if (!ping) {
133		ret = clk_prepare(wdt->clk);
134		if (ret) {
135			dev_err(&wdt->adev->dev, "clock prepare fail");
136			return ret;
137		}
138
139		ret = clk_enable(wdt->clk);
140		if (ret) {
141			dev_err(&wdt->adev->dev, "clock enable fail");
142			clk_unprepare(wdt->clk);
143			return ret;
144		}
145	}
146
147	spin_lock(&wdt->lock);
148
149	writel_relaxed(UNLOCK, wdt->base + WDTLOCK);
150	writel_relaxed(wdt->load_val, wdt->base + WDTLOAD);
 
151
152	if (!ping) {
153		writel_relaxed(INT_MASK, wdt->base + WDTINTCLR);
154		writel_relaxed(INT_ENABLE | RESET_ENABLE, wdt->base +
155				WDTCONTROL);
156	}
157
158	writel_relaxed(LOCK, wdt->base + WDTLOCK);
159
160	/* Flush posted writes. */
161	readl_relaxed(wdt->base + WDTLOCK);
162	spin_unlock(&wdt->lock);
163
164	return 0;
165}
166
167static int wdt_ping(struct watchdog_device *wdd)
168{
169	return wdt_config(wdd, true);
170}
171
172/* enables watchdog timers reset */
173static int wdt_enable(struct watchdog_device *wdd)
174{
175	return wdt_config(wdd, false);
176}
177
178/* disables watchdog timers reset */
179static int wdt_disable(struct watchdog_device *wdd)
180{
181	struct sp805_wdt *wdt = watchdog_get_drvdata(wdd);
182
183	spin_lock(&wdt->lock);
184
185	writel_relaxed(UNLOCK, wdt->base + WDTLOCK);
186	writel_relaxed(0, wdt->base + WDTCONTROL);
187	writel_relaxed(LOCK, wdt->base + WDTLOCK);
188
189	/* Flush posted writes. */
190	readl_relaxed(wdt->base + WDTLOCK);
191	spin_unlock(&wdt->lock);
192
193	clk_disable(wdt->clk);
194	clk_unprepare(wdt->clk);
195
196	return 0;
197}
198
199static const struct watchdog_info wdt_info = {
200	.options = WDIOF_MAGICCLOSE | WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING,
201	.identity = MODULE_NAME,
202};
203
204static const struct watchdog_ops wdt_ops = {
205	.owner		= THIS_MODULE,
206	.start		= wdt_enable,
207	.stop		= wdt_disable,
208	.ping		= wdt_ping,
209	.set_timeout	= wdt_setload,
210	.get_timeleft	= wdt_timeleft,
 
211};
212
213static int __devinit
214sp805_wdt_probe(struct amba_device *adev, const struct amba_id *id)
215{
216	struct sp805_wdt *wdt;
 
217	int ret = 0;
218
219	if (!devm_request_mem_region(&adev->dev, adev->res.start,
220				resource_size(&adev->res), "sp805_wdt")) {
221		dev_warn(&adev->dev, "Failed to get memory region resource\n");
222		ret = -ENOENT;
223		goto err;
224	}
225
226	wdt = devm_kzalloc(&adev->dev, sizeof(*wdt), GFP_KERNEL);
227	if (!wdt) {
228		dev_warn(&adev->dev, "Kzalloc failed\n");
229		ret = -ENOMEM;
230		goto err;
231	}
232
233	wdt->base = devm_ioremap(&adev->dev, adev->res.start,
234			resource_size(&adev->res));
235	if (!wdt->base) {
236		ret = -ENOMEM;
237		dev_warn(&adev->dev, "ioremap fail\n");
238		goto err;
239	}
240
241	wdt->clk = clk_get(&adev->dev, NULL);
242	if (IS_ERR(wdt->clk)) {
243		dev_warn(&adev->dev, "Clock not found\n");
244		ret = PTR_ERR(wdt->clk);
245		goto err;
 
 
 
 
 
 
 
 
 
 
 
 
246	}
247
248	wdt->adev = adev;
249	wdt->wdd.info = &wdt_info;
250	wdt->wdd.ops = &wdt_ops;
 
251
252	spin_lock_init(&wdt->lock);
253	watchdog_set_nowayout(&wdt->wdd, nowayout);
254	watchdog_set_drvdata(&wdt->wdd, wdt);
255	wdt_setload(&wdt->wdd, DEFAULT_TIMEOUT);
 
256
257	ret = watchdog_register_device(&wdt->wdd);
258	if (ret) {
259		dev_err(&adev->dev, "watchdog_register_device() failed: %d\n",
260				ret);
261		goto err_register;
 
 
 
 
 
 
 
 
 
 
262	}
 
 
 
 
 
263	amba_set_drvdata(adev, wdt);
264
265	dev_info(&adev->dev, "registration successful\n");
266	return 0;
267
268err_register:
269	clk_put(wdt->clk);
270err:
271	dev_err(&adev->dev, "Probe Failed!!!\n");
272	return ret;
273}
274
275static int __devexit sp805_wdt_remove(struct amba_device *adev)
276{
277	struct sp805_wdt *wdt = amba_get_drvdata(adev);
278
279	watchdog_unregister_device(&wdt->wdd);
280	amba_set_drvdata(adev, NULL);
281	watchdog_set_drvdata(&wdt->wdd, NULL);
282	clk_put(wdt->clk);
283
284	return 0;
285}
286
287#ifdef CONFIG_PM
288static int sp805_wdt_suspend(struct device *dev)
289{
290	struct sp805_wdt *wdt = dev_get_drvdata(dev);
291
292	if (watchdog_active(&wdt->wdd))
293		return wdt_disable(&wdt->wdd);
294
295	return 0;
296}
297
298static int sp805_wdt_resume(struct device *dev)
299{
300	struct sp805_wdt *wdt = dev_get_drvdata(dev);
301
302	if (watchdog_active(&wdt->wdd))
303		return wdt_enable(&wdt->wdd);
304
305	return 0;
306}
307#endif /* CONFIG_PM */
308
309static SIMPLE_DEV_PM_OPS(sp805_wdt_dev_pm_ops, sp805_wdt_suspend,
310		sp805_wdt_resume);
311
312static struct amba_id sp805_wdt_ids[] = {
313	{
314		.id	= 0x00141805,
315		.mask	= 0x00ffffff,
316	},
 
 
 
 
317	{ 0, 0 },
318};
319
320MODULE_DEVICE_TABLE(amba, sp805_wdt_ids);
321
322static struct amba_driver sp805_wdt_driver = {
323	.drv = {
324		.name	= MODULE_NAME,
325		.pm	= &sp805_wdt_dev_pm_ops,
326	},
327	.id_table	= sp805_wdt_ids,
328	.probe		= sp805_wdt_probe,
329	.remove = __devexit_p(sp805_wdt_remove),
330};
331
332module_amba_driver(sp805_wdt_driver);
333
334MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");
335MODULE_DESCRIPTION("ARM SP805 Watchdog Driver");
336MODULE_LICENSE("GPL");
v6.2
  1// SPDX-License-Identifier: GPL-2.0+
  2/*
  3 * drivers/char/watchdog/sp805-wdt.c
  4 *
  5 * Watchdog driver for ARM SP805 watchdog module
  6 *
  7 * Copyright (C) 2010 ST Microelectronics
  8 * Viresh Kumar <vireshk@kernel.org>
  9 *
 10 * This file is licensed under the terms of the GNU General Public
 11 * License version 2 or later. This program is licensed "as is" without any
 12 * warranty of any kind, whether express or implied.
 13 */
 14
 15#include <linux/device.h>
 16#include <linux/resource.h>
 17#include <linux/amba/bus.h>
 18#include <linux/bitops.h>
 19#include <linux/clk.h>
 
 20#include <linux/io.h>
 21#include <linux/ioport.h>
 22#include <linux/kernel.h>
 23#include <linux/math64.h>
 24#include <linux/module.h>
 25#include <linux/moduleparam.h>
 26#include <linux/pm.h>
 27#include <linux/property.h>
 28#include <linux/slab.h>
 29#include <linux/spinlock.h>
 30#include <linux/types.h>
 31#include <linux/watchdog.h>
 32
 33/* default timeout in seconds */
 34#define DEFAULT_TIMEOUT		60
 35
 36#define MODULE_NAME		"sp805-wdt"
 37
 38/* watchdog register offsets and masks */
 39#define WDTLOAD			0x000
 40	#define LOAD_MIN	0x00000001
 41	#define LOAD_MAX	0xFFFFFFFF
 42#define WDTVALUE		0x004
 43#define WDTCONTROL		0x008
 44	/* control register masks */
 45	#define	INT_ENABLE	(1 << 0)
 46	#define	RESET_ENABLE	(1 << 1)
 47	#define	ENABLE_MASK	(INT_ENABLE | RESET_ENABLE)
 48#define WDTINTCLR		0x00C
 49#define WDTRIS			0x010
 50#define WDTMIS			0x014
 51	#define INT_MASK	(1 << 0)
 52#define WDTLOCK			0xC00
 53	#define	UNLOCK		0x1ACCE551
 54	#define	LOCK		0x00000001
 55
 56/**
 57 * struct sp805_wdt: sp805 wdt device structure
 58 * @wdd: instance of struct watchdog_device
 59 * @lock: spin lock protecting dev structure and io access
 60 * @base: base address of wdt
 61 * @clk: (optional) clock structure of wdt
 62 * @rate: (optional) clock rate when provided via properties
 63 * @adev: amba device structure of wdt
 64 * @status: current status of wdt
 65 * @load_val: load value to be set for current timeout
 
 66 */
 67struct sp805_wdt {
 68	struct watchdog_device		wdd;
 69	spinlock_t			lock;
 70	void __iomem			*base;
 71	struct clk			*clk;
 72	u64				rate;
 73	struct amba_device		*adev;
 74	unsigned int			load_val;
 
 75};
 76
 77static bool nowayout = WATCHDOG_NOWAYOUT;
 78module_param(nowayout, bool, 0);
 79MODULE_PARM_DESC(nowayout,
 80		"Set to 1 to keep watchdog running after device release");
 81
 82/* returns true if wdt is running; otherwise returns false */
 83static bool wdt_is_running(struct watchdog_device *wdd)
 84{
 85	struct sp805_wdt *wdt = watchdog_get_drvdata(wdd);
 86	u32 wdtcontrol = readl_relaxed(wdt->base + WDTCONTROL);
 87
 88	return (wdtcontrol & ENABLE_MASK) == ENABLE_MASK;
 89}
 90
 91/* This routine finds load value that will reset system in required timeout */
 92static int wdt_setload(struct watchdog_device *wdd, unsigned int timeout)
 93{
 94	struct sp805_wdt *wdt = watchdog_get_drvdata(wdd);
 95	u64 load, rate;
 96
 97	rate = wdt->rate;
 98
 99	/*
100	 * sp805 runs counter with given value twice, after the end of first
101	 * counter it gives an interrupt and then starts counter again. If
102	 * interrupt already occurred then it resets the system. This is why
103	 * load is half of what should be required.
104	 */
105	load = div_u64(rate, 2) * timeout - 1;
106
107	load = (load > LOAD_MAX) ? LOAD_MAX : load;
108	load = (load < LOAD_MIN) ? LOAD_MIN : load;
109
110	spin_lock(&wdt->lock);
111	wdt->load_val = load;
112	/* roundup timeout to closest positive integer value */
113	wdd->timeout = div_u64((load + 1) * 2 + (rate / 2), rate);
114	spin_unlock(&wdt->lock);
115
116	return 0;
117}
118
119/* returns number of seconds left for reset to occur */
120static unsigned int wdt_timeleft(struct watchdog_device *wdd)
121{
122	struct sp805_wdt *wdt = watchdog_get_drvdata(wdd);
123	u64 load;
 
 
124
125	spin_lock(&wdt->lock);
126	load = readl_relaxed(wdt->base + WDTVALUE);
127
128	/*If the interrupt is inactive then time left is WDTValue + WDTLoad. */
129	if (!(readl_relaxed(wdt->base + WDTRIS) & INT_MASK))
130		load += wdt->load_val + 1;
131	spin_unlock(&wdt->lock);
132
133	return div_u64(load, wdt->rate);
134}
135
136static int
137wdt_restart(struct watchdog_device *wdd, unsigned long mode, void *cmd)
138{
139	struct sp805_wdt *wdt = watchdog_get_drvdata(wdd);
140
141	writel_relaxed(UNLOCK, wdt->base + WDTLOCK);
142	writel_relaxed(0, wdt->base + WDTCONTROL);
143	writel_relaxed(0, wdt->base + WDTLOAD);
144	writel_relaxed(INT_ENABLE | RESET_ENABLE, wdt->base + WDTCONTROL);
145
146	/* Flush posted writes. */
147	readl_relaxed(wdt->base + WDTLOCK);
148
149	return 0;
150}
151
152static int wdt_config(struct watchdog_device *wdd, bool ping)
153{
154	struct sp805_wdt *wdt = watchdog_get_drvdata(wdd);
155	int ret;
156
157	if (!ping) {
 
 
 
 
 
158
159		ret = clk_prepare_enable(wdt->clk);
160		if (ret) {
161			dev_err(&wdt->adev->dev, "clock enable fail");
 
162			return ret;
163		}
164	}
165
166	spin_lock(&wdt->lock);
167
168	writel_relaxed(UNLOCK, wdt->base + WDTLOCK);
169	writel_relaxed(wdt->load_val, wdt->base + WDTLOAD);
170	writel_relaxed(INT_MASK, wdt->base + WDTINTCLR);
171
172	if (!ping)
 
173		writel_relaxed(INT_ENABLE | RESET_ENABLE, wdt->base +
174				WDTCONTROL);
 
175
176	writel_relaxed(LOCK, wdt->base + WDTLOCK);
177
178	/* Flush posted writes. */
179	readl_relaxed(wdt->base + WDTLOCK);
180	spin_unlock(&wdt->lock);
181
182	return 0;
183}
184
185static int wdt_ping(struct watchdog_device *wdd)
186{
187	return wdt_config(wdd, true);
188}
189
190/* enables watchdog timers reset */
191static int wdt_enable(struct watchdog_device *wdd)
192{
193	return wdt_config(wdd, false);
194}
195
196/* disables watchdog timers reset */
197static int wdt_disable(struct watchdog_device *wdd)
198{
199	struct sp805_wdt *wdt = watchdog_get_drvdata(wdd);
200
201	spin_lock(&wdt->lock);
202
203	writel_relaxed(UNLOCK, wdt->base + WDTLOCK);
204	writel_relaxed(0, wdt->base + WDTCONTROL);
205	writel_relaxed(LOCK, wdt->base + WDTLOCK);
206
207	/* Flush posted writes. */
208	readl_relaxed(wdt->base + WDTLOCK);
209	spin_unlock(&wdt->lock);
210
211	clk_disable_unprepare(wdt->clk);
 
212
213	return 0;
214}
215
216static const struct watchdog_info wdt_info = {
217	.options = WDIOF_MAGICCLOSE | WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING,
218	.identity = MODULE_NAME,
219};
220
221static const struct watchdog_ops wdt_ops = {
222	.owner		= THIS_MODULE,
223	.start		= wdt_enable,
224	.stop		= wdt_disable,
225	.ping		= wdt_ping,
226	.set_timeout	= wdt_setload,
227	.get_timeleft	= wdt_timeleft,
228	.restart	= wdt_restart,
229};
230
231static int
232sp805_wdt_probe(struct amba_device *adev, const struct amba_id *id)
233{
234	struct sp805_wdt *wdt;
235	u64 rate = 0;
236	int ret = 0;
237
 
 
 
 
 
 
 
238	wdt = devm_kzalloc(&adev->dev, sizeof(*wdt), GFP_KERNEL);
239	if (!wdt) {
 
240		ret = -ENOMEM;
241		goto err;
242	}
243
244	wdt->base = devm_ioremap_resource(&adev->dev, &adev->res);
245	if (IS_ERR(wdt->base))
246		return PTR_ERR(wdt->base);
 
 
 
 
247
248	/*
249	 * When driver probe with ACPI device, clock devices
250	 * are not available, so watchdog rate get from
251	 * clock-frequency property given in _DSD object.
252	 */
253	device_property_read_u64(&adev->dev, "clock-frequency", &rate);
254
255	wdt->clk = devm_clk_get_optional(&adev->dev, NULL);
256	if (IS_ERR(wdt->clk))
257		return dev_err_probe(&adev->dev, PTR_ERR(wdt->clk), "Clock not found\n");
258
259	wdt->rate = clk_get_rate(wdt->clk);
260	if (!wdt->rate)
261		wdt->rate = rate;
262	if (!wdt->rate) {
263		dev_err(&adev->dev, "no clock-frequency property\n");
264		return -ENODEV;
265	}
266
267	wdt->adev = adev;
268	wdt->wdd.info = &wdt_info;
269	wdt->wdd.ops = &wdt_ops;
270	wdt->wdd.parent = &adev->dev;
271
272	spin_lock_init(&wdt->lock);
273	watchdog_set_nowayout(&wdt->wdd, nowayout);
274	watchdog_set_drvdata(&wdt->wdd, wdt);
275	watchdog_set_restart_priority(&wdt->wdd, 128);
276	watchdog_stop_on_unregister(&wdt->wdd);
277
278	/*
279	 * If 'timeout-sec' devicetree property is specified, use that.
280	 * Otherwise, use DEFAULT_TIMEOUT
281	 */
282	wdt->wdd.timeout = DEFAULT_TIMEOUT;
283	watchdog_init_timeout(&wdt->wdd, 0, &adev->dev);
284	wdt_setload(&wdt->wdd, wdt->wdd.timeout);
285
286	/*
287	 * If HW is already running, enable/reset the wdt and set the running
288	 * bit to tell the wdt subsystem
289	 */
290	if (wdt_is_running(&wdt->wdd)) {
291		wdt_enable(&wdt->wdd);
292		set_bit(WDOG_HW_RUNNING, &wdt->wdd.status);
293	}
294
295	watchdog_stop_on_reboot(&wdt->wdd);
296	ret = watchdog_register_device(&wdt->wdd);
297	if (ret)
298		goto err;
299	amba_set_drvdata(adev, wdt);
300
301	dev_info(&adev->dev, "registration successful\n");
302	return 0;
303
 
 
304err:
305	dev_err(&adev->dev, "Probe Failed!!!\n");
306	return ret;
307}
308
309static void sp805_wdt_remove(struct amba_device *adev)
310{
311	struct sp805_wdt *wdt = amba_get_drvdata(adev);
312
313	watchdog_unregister_device(&wdt->wdd);
 
314	watchdog_set_drvdata(&wdt->wdd, NULL);
 
 
 
315}
316
317static int __maybe_unused sp805_wdt_suspend(struct device *dev)
 
318{
319	struct sp805_wdt *wdt = dev_get_drvdata(dev);
320
321	if (watchdog_active(&wdt->wdd))
322		return wdt_disable(&wdt->wdd);
323
324	return 0;
325}
326
327static int __maybe_unused sp805_wdt_resume(struct device *dev)
328{
329	struct sp805_wdt *wdt = dev_get_drvdata(dev);
330
331	if (watchdog_active(&wdt->wdd))
332		return wdt_enable(&wdt->wdd);
333
334	return 0;
335}
 
336
337static SIMPLE_DEV_PM_OPS(sp805_wdt_dev_pm_ops, sp805_wdt_suspend,
338		sp805_wdt_resume);
339
340static const struct amba_id sp805_wdt_ids[] = {
341	{
342		.id	= 0x00141805,
343		.mask	= 0x00ffffff,
344	},
345	{
346		.id     = 0x001bb824,
347		.mask   = 0x00ffffff,
348	},
349	{ 0, 0 },
350};
351
352MODULE_DEVICE_TABLE(amba, sp805_wdt_ids);
353
354static struct amba_driver sp805_wdt_driver = {
355	.drv = {
356		.name	= MODULE_NAME,
357		.pm	= &sp805_wdt_dev_pm_ops,
358	},
359	.id_table	= sp805_wdt_ids,
360	.probe		= sp805_wdt_probe,
361	.remove = sp805_wdt_remove,
362};
363
364module_amba_driver(sp805_wdt_driver);
365
366MODULE_AUTHOR("Viresh Kumar <vireshk@kernel.org>");
367MODULE_DESCRIPTION("ARM SP805 Watchdog Driver");
368MODULE_LICENSE("GPL");