Linux Audio

Check our new training course

Loading...
v3.5.6
 
   1/*
   2 * omap_hwmod_3xxx_data.c - hardware modules present on the OMAP3xxx chips
   3 *
   4 * Copyright (C) 2009-2011 Nokia Corporation
   5 * Copyright (C) 2012 Texas Instruments, Inc.
   6 * Paul Walmsley
   7 *
   8 * This program is free software; you can redistribute it and/or modify
   9 * it under the terms of the GNU General Public License version 2 as
  10 * published by the Free Software Foundation.
  11 *
  12 * The data in this file should be completely autogeneratable from
  13 * the TI hardware database or other technical documentation.
  14 *
  15 * XXX these should be marked initdata for multi-OMAP kernels
  16 */
  17#include <plat/omap_hwmod.h>
  18#include <mach/irqs.h>
  19#include <plat/cpu.h>
  20#include <plat/dma.h>
  21#include <plat/serial.h>
  22#include <plat/l3_3xxx.h>
  23#include <plat/l4_3xxx.h>
  24#include <plat/i2c.h>
  25#include <plat/gpio.h>
  26#include <plat/mmc.h>
  27#include <plat/mcbsp.h>
  28#include <plat/mcspi.h>
  29#include <plat/dmtimer.h>
  30
  31#include "omap_hwmod_common_data.h"
 
 
 
 
 
  32
  33#include "smartreflex.h"
 
 
  34#include "prm-regbits-34xx.h"
  35#include "cm-regbits-34xx.h"
 
 
  36#include "wd_timer.h"
  37#include <mach/am35xx.h>
  38
  39/*
  40 * OMAP3xxx hardware module integration data
  41 *
  42 * All of the data in this section should be autogeneratable from the
  43 * TI hardware database or other technical documentation.  Data that
  44 * is driver-specific or driver-kernel integration-specific belongs
  45 * elsewhere.
  46 */
  47
 
 
  48/*
  49 * IP blocks
  50 */
  51
  52/* L3 */
  53static struct omap_hwmod_irq_info omap3xxx_l3_main_irqs[] = {
  54	{ .irq = INT_34XX_L3_DBG_IRQ },
  55	{ .irq = INT_34XX_L3_APP_IRQ },
  56	{ .irq = -1 }
  57};
  58
  59static struct omap_hwmod omap3xxx_l3_main_hwmod = {
  60	.name		= "l3_main",
  61	.class		= &l3_hwmod_class,
  62	.mpu_irqs	= omap3xxx_l3_main_irqs,
  63	.flags		= HWMOD_NO_IDLEST,
  64};
  65
  66/* L4 CORE */
  67static struct omap_hwmod omap3xxx_l4_core_hwmod = {
  68	.name		= "l4_core",
  69	.class		= &l4_hwmod_class,
  70	.flags		= HWMOD_NO_IDLEST,
  71};
  72
  73/* L4 PER */
  74static struct omap_hwmod omap3xxx_l4_per_hwmod = {
  75	.name		= "l4_per",
  76	.class		= &l4_hwmod_class,
  77	.flags		= HWMOD_NO_IDLEST,
  78};
  79
  80/* L4 WKUP */
  81static struct omap_hwmod omap3xxx_l4_wkup_hwmod = {
  82	.name		= "l4_wkup",
  83	.class		= &l4_hwmod_class,
  84	.flags		= HWMOD_NO_IDLEST,
  85};
  86
  87/* L4 SEC */
  88static struct omap_hwmod omap3xxx_l4_sec_hwmod = {
  89	.name		= "l4_sec",
  90	.class		= &l4_hwmod_class,
  91	.flags		= HWMOD_NO_IDLEST,
  92};
  93
  94/* MPU */
 
  95static struct omap_hwmod omap3xxx_mpu_hwmod = {
  96	.name		= "mpu",
  97	.class		= &mpu_hwmod_class,
  98	.main_clk	= "arm_fck",
  99};
 100
 101/* IVA2 (IVA2) */
 102static struct omap_hwmod_rst_info omap3xxx_iva_resets[] = {
 103	{ .name = "logic", .rst_shift = 0 },
 104	{ .name = "seq0", .rst_shift = 1 },
 105	{ .name = "seq1", .rst_shift = 2 },
 106};
 107
 108static struct omap_hwmod omap3xxx_iva_hwmod = {
 109	.name		= "iva",
 110	.class		= &iva_hwmod_class,
 111	.clkdm_name	= "iva2_clkdm",
 112	.rst_lines	= omap3xxx_iva_resets,
 113	.rst_lines_cnt	= ARRAY_SIZE(omap3xxx_iva_resets),
 114	.main_clk	= "iva2_ck",
 
 
 
 
 
 
 
 115};
 116
 117/* timer class */
 118static struct omap_hwmod_class_sysconfig omap3xxx_timer_1ms_sysc = {
 119	.rev_offs	= 0x0000,
 120	.sysc_offs	= 0x0010,
 121	.syss_offs	= 0x0014,
 122	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
 123				SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
 124				SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE),
 125	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
 126	.sysc_fields	= &omap_hwmod_sysc_type1,
 127};
 128
 129static struct omap_hwmod_class omap3xxx_timer_1ms_hwmod_class = {
 130	.name = "timer",
 131	.sysc = &omap3xxx_timer_1ms_sysc,
 132	.rev = OMAP_TIMER_IP_VERSION_1,
 
 
 
 133};
 134
 
 135static struct omap_hwmod_class_sysconfig omap3xxx_timer_sysc = {
 136	.rev_offs	= 0x0000,
 137	.sysc_offs	= 0x0010,
 138	.syss_offs	= 0x0014,
 139	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
 140			   SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
 
 
 141	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
 142	.sysc_fields	= &omap_hwmod_sysc_type1,
 143};
 144
 145static struct omap_hwmod_class omap3xxx_timer_hwmod_class = {
 146	.name = "timer",
 147	.sysc = &omap3xxx_timer_sysc,
 148	.rev =  OMAP_TIMER_IP_VERSION_1,
 149};
 150
 151/* secure timers dev attribute */
 152static struct omap_timer_capability_dev_attr capability_secure_dev_attr = {
 153	.timer_capability	= OMAP_TIMER_SECURE,
 154};
 155
 156/* always-on timers dev attribute */
 157static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
 158	.timer_capability	= OMAP_TIMER_ALWON,
 159};
 160
 161/* pwm timers dev attribute */
 162static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
 163	.timer_capability	= OMAP_TIMER_HAS_PWM,
 164};
 165
 166/* timer1 */
 167static struct omap_hwmod omap3xxx_timer1_hwmod = {
 168	.name		= "timer1",
 169	.mpu_irqs	= omap2_timer1_mpu_irqs,
 170	.main_clk	= "gpt1_fck",
 171	.prcm		= {
 172		.omap2 = {
 173			.prcm_reg_id = 1,
 174			.module_bit = OMAP3430_EN_GPT1_SHIFT,
 175			.module_offs = WKUP_MOD,
 176			.idlest_reg_id = 1,
 177			.idlest_idle_bit = OMAP3430_ST_GPT1_SHIFT,
 178		},
 179	},
 180	.dev_attr	= &capability_alwon_dev_attr,
 181	.class		= &omap3xxx_timer_1ms_hwmod_class,
 182};
 183
 184/* timer2 */
 185static struct omap_hwmod omap3xxx_timer2_hwmod = {
 186	.name		= "timer2",
 187	.mpu_irqs	= omap2_timer2_mpu_irqs,
 188	.main_clk	= "gpt2_fck",
 189	.prcm		= {
 190		.omap2 = {
 191			.prcm_reg_id = 1,
 192			.module_bit = OMAP3430_EN_GPT2_SHIFT,
 193			.module_offs = OMAP3430_PER_MOD,
 194			.idlest_reg_id = 1,
 195			.idlest_idle_bit = OMAP3430_ST_GPT2_SHIFT,
 196		},
 197	},
 198	.dev_attr	= &capability_alwon_dev_attr,
 199	.class		= &omap3xxx_timer_1ms_hwmod_class,
 200};
 201
 202/* timer3 */
 203static struct omap_hwmod omap3xxx_timer3_hwmod = {
 204	.name		= "timer3",
 205	.mpu_irqs	= omap2_timer3_mpu_irqs,
 206	.main_clk	= "gpt3_fck",
 207	.prcm		= {
 208		.omap2 = {
 209			.prcm_reg_id = 1,
 210			.module_bit = OMAP3430_EN_GPT3_SHIFT,
 211			.module_offs = OMAP3430_PER_MOD,
 212			.idlest_reg_id = 1,
 213			.idlest_idle_bit = OMAP3430_ST_GPT3_SHIFT,
 214		},
 215	},
 216	.dev_attr	= &capability_alwon_dev_attr,
 217	.class		= &omap3xxx_timer_hwmod_class,
 
 218};
 219
 220/* timer4 */
 221static struct omap_hwmod omap3xxx_timer4_hwmod = {
 222	.name		= "timer4",
 223	.mpu_irqs	= omap2_timer4_mpu_irqs,
 224	.main_clk	= "gpt4_fck",
 225	.prcm		= {
 226		.omap2 = {
 227			.prcm_reg_id = 1,
 228			.module_bit = OMAP3430_EN_GPT4_SHIFT,
 229			.module_offs = OMAP3430_PER_MOD,
 230			.idlest_reg_id = 1,
 231			.idlest_idle_bit = OMAP3430_ST_GPT4_SHIFT,
 232		},
 233	},
 234	.dev_attr	= &capability_alwon_dev_attr,
 235	.class		= &omap3xxx_timer_hwmod_class,
 
 236};
 237
 238/* timer5 */
 239static struct omap_hwmod omap3xxx_timer5_hwmod = {
 240	.name		= "timer5",
 241	.mpu_irqs	= omap2_timer5_mpu_irqs,
 242	.main_clk	= "gpt5_fck",
 243	.prcm		= {
 244		.omap2 = {
 245			.prcm_reg_id = 1,
 246			.module_bit = OMAP3430_EN_GPT5_SHIFT,
 247			.module_offs = OMAP3430_PER_MOD,
 248			.idlest_reg_id = 1,
 249			.idlest_idle_bit = OMAP3430_ST_GPT5_SHIFT,
 250		},
 251	},
 252	.dev_attr	= &capability_alwon_dev_attr,
 253	.class		= &omap3xxx_timer_hwmod_class,
 
 254};
 255
 256/* timer6 */
 257static struct omap_hwmod omap3xxx_timer6_hwmod = {
 258	.name		= "timer6",
 259	.mpu_irqs	= omap2_timer6_mpu_irqs,
 260	.main_clk	= "gpt6_fck",
 261	.prcm		= {
 262		.omap2 = {
 263			.prcm_reg_id = 1,
 264			.module_bit = OMAP3430_EN_GPT6_SHIFT,
 265			.module_offs = OMAP3430_PER_MOD,
 266			.idlest_reg_id = 1,
 267			.idlest_idle_bit = OMAP3430_ST_GPT6_SHIFT,
 268		},
 269	},
 270	.dev_attr	= &capability_alwon_dev_attr,
 271	.class		= &omap3xxx_timer_hwmod_class,
 
 272};
 273
 274/* timer7 */
 275static struct omap_hwmod omap3xxx_timer7_hwmod = {
 276	.name		= "timer7",
 277	.mpu_irqs	= omap2_timer7_mpu_irqs,
 278	.main_clk	= "gpt7_fck",
 279	.prcm		= {
 280		.omap2 = {
 281			.prcm_reg_id = 1,
 282			.module_bit = OMAP3430_EN_GPT7_SHIFT,
 283			.module_offs = OMAP3430_PER_MOD,
 284			.idlest_reg_id = 1,
 285			.idlest_idle_bit = OMAP3430_ST_GPT7_SHIFT,
 286		},
 287	},
 288	.dev_attr	= &capability_alwon_dev_attr,
 289	.class		= &omap3xxx_timer_hwmod_class,
 
 290};
 291
 292/* timer8 */
 293static struct omap_hwmod omap3xxx_timer8_hwmod = {
 294	.name		= "timer8",
 295	.mpu_irqs	= omap2_timer8_mpu_irqs,
 296	.main_clk	= "gpt8_fck",
 297	.prcm		= {
 298		.omap2 = {
 299			.prcm_reg_id = 1,
 300			.module_bit = OMAP3430_EN_GPT8_SHIFT,
 301			.module_offs = OMAP3430_PER_MOD,
 302			.idlest_reg_id = 1,
 303			.idlest_idle_bit = OMAP3430_ST_GPT8_SHIFT,
 304		},
 305	},
 306	.dev_attr	= &capability_pwm_dev_attr,
 307	.class		= &omap3xxx_timer_hwmod_class,
 
 308};
 309
 310/* timer9 */
 311static struct omap_hwmod omap3xxx_timer9_hwmod = {
 312	.name		= "timer9",
 313	.mpu_irqs	= omap2_timer9_mpu_irqs,
 314	.main_clk	= "gpt9_fck",
 315	.prcm		= {
 316		.omap2 = {
 317			.prcm_reg_id = 1,
 318			.module_bit = OMAP3430_EN_GPT9_SHIFT,
 319			.module_offs = OMAP3430_PER_MOD,
 320			.idlest_reg_id = 1,
 321			.idlest_idle_bit = OMAP3430_ST_GPT9_SHIFT,
 322		},
 323	},
 324	.dev_attr	= &capability_pwm_dev_attr,
 325	.class		= &omap3xxx_timer_hwmod_class,
 
 326};
 327
 328/* timer10 */
 329static struct omap_hwmod omap3xxx_timer10_hwmod = {
 330	.name		= "timer10",
 331	.mpu_irqs	= omap2_timer10_mpu_irqs,
 332	.main_clk	= "gpt10_fck",
 333	.prcm		= {
 334		.omap2 = {
 335			.prcm_reg_id = 1,
 336			.module_bit = OMAP3430_EN_GPT10_SHIFT,
 337			.module_offs = CORE_MOD,
 338			.idlest_reg_id = 1,
 339			.idlest_idle_bit = OMAP3430_ST_GPT10_SHIFT,
 340		},
 341	},
 342	.dev_attr	= &capability_pwm_dev_attr,
 343	.class		= &omap3xxx_timer_1ms_hwmod_class,
 344};
 345
 346/* timer11 */
 347static struct omap_hwmod omap3xxx_timer11_hwmod = {
 348	.name		= "timer11",
 349	.mpu_irqs	= omap2_timer11_mpu_irqs,
 350	.main_clk	= "gpt11_fck",
 351	.prcm		= {
 352		.omap2 = {
 353			.prcm_reg_id = 1,
 354			.module_bit = OMAP3430_EN_GPT11_SHIFT,
 355			.module_offs = CORE_MOD,
 356			.idlest_reg_id = 1,
 357			.idlest_idle_bit = OMAP3430_ST_GPT11_SHIFT,
 358		},
 359	},
 360	.dev_attr	= &capability_pwm_dev_attr,
 361	.class		= &omap3xxx_timer_hwmod_class,
 362};
 363
 364/* timer12 */
 365static struct omap_hwmod_irq_info omap3xxx_timer12_mpu_irqs[] = {
 366	{ .irq = 95, },
 367	{ .irq = -1 }
 368};
 369
 370static struct omap_hwmod omap3xxx_timer12_hwmod = {
 371	.name		= "timer12",
 372	.mpu_irqs	= omap3xxx_timer12_mpu_irqs,
 373	.main_clk	= "gpt12_fck",
 374	.prcm		= {
 375		.omap2 = {
 376			.prcm_reg_id = 1,
 377			.module_bit = OMAP3430_EN_GPT12_SHIFT,
 378			.module_offs = WKUP_MOD,
 379			.idlest_reg_id = 1,
 380			.idlest_idle_bit = OMAP3430_ST_GPT12_SHIFT,
 381		},
 382	},
 383	.dev_attr	= &capability_secure_dev_attr,
 384	.class		= &omap3xxx_timer_hwmod_class,
 
 385};
 386
 387/*
 388 * 'wd_timer' class
 389 * 32-bit watchdog upward counter that generates a pulse on the reset pin on
 390 * overflow condition
 391 */
 392
 393static struct omap_hwmod_class_sysconfig omap3xxx_wd_timer_sysc = {
 394	.rev_offs	= 0x0000,
 395	.sysc_offs	= 0x0010,
 396	.syss_offs	= 0x0014,
 397	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_EMUFREE |
 398			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
 399			   SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
 400			   SYSS_HAS_RESET_STATUS),
 401	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
 402	.sysc_fields    = &omap_hwmod_sysc_type1,
 403};
 404
 405/* I2C common */
 406static struct omap_hwmod_class_sysconfig i2c_sysc = {
 407	.rev_offs	= 0x00,
 408	.sysc_offs	= 0x20,
 409	.syss_offs	= 0x10,
 410	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
 411			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
 412			   SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
 413	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
 414	.clockact	= CLOCKACT_TEST_ICLK,
 415	.sysc_fields    = &omap_hwmod_sysc_type1,
 416};
 417
 418static struct omap_hwmod_class omap3xxx_wd_timer_hwmod_class = {
 419	.name		= "wd_timer",
 420	.sysc		= &omap3xxx_wd_timer_sysc,
 421	.pre_shutdown	= &omap2_wd_timer_disable,
 422	.reset		= &omap2_wd_timer_reset,
 423};
 424
 425static struct omap_hwmod omap3xxx_wd_timer2_hwmod = {
 426	.name		= "wd_timer2",
 427	.class		= &omap3xxx_wd_timer_hwmod_class,
 428	.main_clk	= "wdt2_fck",
 429	.prcm		= {
 430		.omap2 = {
 431			.prcm_reg_id = 1,
 432			.module_bit = OMAP3430_EN_WDT2_SHIFT,
 433			.module_offs = WKUP_MOD,
 434			.idlest_reg_id = 1,
 435			.idlest_idle_bit = OMAP3430_ST_WDT2_SHIFT,
 436		},
 437	},
 438	/*
 439	 * XXX: Use software supervised mode, HW supervised smartidle seems to
 440	 * block CORE power domain idle transitions. Maybe a HW bug in wdt2?
 441	 */
 442	.flags		= HWMOD_SWSUP_SIDLE,
 443};
 444
 445/* UART1 */
 446static struct omap_hwmod omap3xxx_uart1_hwmod = {
 447	.name		= "uart1",
 448	.mpu_irqs	= omap2_uart1_mpu_irqs,
 449	.sdma_reqs	= omap2_uart1_sdma_reqs,
 450	.main_clk	= "uart1_fck",
 
 451	.prcm		= {
 452		.omap2 = {
 453			.module_offs = CORE_MOD,
 454			.prcm_reg_id = 1,
 455			.module_bit = OMAP3430_EN_UART1_SHIFT,
 456			.idlest_reg_id = 1,
 457			.idlest_idle_bit = OMAP3430_EN_UART1_SHIFT,
 458		},
 459	},
 460	.class		= &omap2_uart_class,
 461};
 462
 463/* UART2 */
 464static struct omap_hwmod omap3xxx_uart2_hwmod = {
 465	.name		= "uart2",
 466	.mpu_irqs	= omap2_uart2_mpu_irqs,
 467	.sdma_reqs	= omap2_uart2_sdma_reqs,
 468	.main_clk	= "uart2_fck",
 
 469	.prcm		= {
 470		.omap2 = {
 471			.module_offs = CORE_MOD,
 472			.prcm_reg_id = 1,
 473			.module_bit = OMAP3430_EN_UART2_SHIFT,
 474			.idlest_reg_id = 1,
 475			.idlest_idle_bit = OMAP3430_EN_UART2_SHIFT,
 476		},
 477	},
 478	.class		= &omap2_uart_class,
 479};
 480
 481/* UART3 */
 482static struct omap_hwmod omap3xxx_uart3_hwmod = {
 483	.name		= "uart3",
 484	.mpu_irqs	= omap2_uart3_mpu_irqs,
 485	.sdma_reqs	= omap2_uart3_sdma_reqs,
 486	.main_clk	= "uart3_fck",
 
 
 487	.prcm		= {
 488		.omap2 = {
 489			.module_offs = OMAP3430_PER_MOD,
 490			.prcm_reg_id = 1,
 491			.module_bit = OMAP3430_EN_UART3_SHIFT,
 492			.idlest_reg_id = 1,
 493			.idlest_idle_bit = OMAP3430_EN_UART3_SHIFT,
 494		},
 495	},
 496	.class		= &omap2_uart_class,
 497};
 498
 499/* UART4 */
 500static struct omap_hwmod_irq_info uart4_mpu_irqs[] = {
 501	{ .irq = INT_36XX_UART4_IRQ, },
 502	{ .irq = -1 }
 503};
 504
 505static struct omap_hwmod_dma_info uart4_sdma_reqs[] = {
 506	{ .name = "rx",	.dma_req = OMAP36XX_DMA_UART4_RX, },
 507	{ .name = "tx",	.dma_req = OMAP36XX_DMA_UART4_TX, },
 508	{ .dma_req = -1 }
 509};
 510
 511static struct omap_hwmod omap36xx_uart4_hwmod = {
 512	.name		= "uart4",
 513	.mpu_irqs	= uart4_mpu_irqs,
 514	.sdma_reqs	= uart4_sdma_reqs,
 515	.main_clk	= "uart4_fck",
 
 516	.prcm		= {
 517		.omap2 = {
 518			.module_offs = OMAP3430_PER_MOD,
 519			.prcm_reg_id = 1,
 520			.module_bit = OMAP3630_EN_UART4_SHIFT,
 521			.idlest_reg_id = 1,
 522			.idlest_idle_bit = OMAP3630_EN_UART4_SHIFT,
 523		},
 524	},
 525	.class		= &omap2_uart_class,
 526};
 527
 528static struct omap_hwmod_irq_info am35xx_uart4_mpu_irqs[] = {
 529	{ .irq = INT_35XX_UART4_IRQ, },
 530};
 531
 532static struct omap_hwmod_dma_info am35xx_uart4_sdma_reqs[] = {
 533	{ .name = "rx", .dma_req = AM35XX_DMA_UART4_RX, },
 534	{ .name = "tx", .dma_req = AM35XX_DMA_UART4_TX, },
 
 
 
 
 
 
 
 
 
 
 535};
 536
 537static struct omap_hwmod am35xx_uart4_hwmod = {
 538	.name		= "uart4",
 539	.mpu_irqs	= am35xx_uart4_mpu_irqs,
 540	.sdma_reqs	= am35xx_uart4_sdma_reqs,
 541	.main_clk	= "uart4_fck",
 542	.prcm		= {
 543		.omap2 = {
 544			.module_offs = CORE_MOD,
 545			.prcm_reg_id = 1,
 546			.module_bit = OMAP3430_EN_UART4_SHIFT,
 547			.idlest_reg_id = 1,
 548			.idlest_idle_bit = OMAP3430_EN_UART4_SHIFT,
 549		},
 550	},
 
 
 
 551	.class		= &omap2_uart_class,
 552};
 553
 554static struct omap_hwmod_class i2c_class = {
 555	.name	= "i2c",
 556	.sysc	= &i2c_sysc,
 557	.rev	= OMAP_I2C_IP_VERSION_1,
 558	.reset	= &omap_i2c_reset,
 559};
 560
 561static struct omap_hwmod_dma_info omap3xxx_dss_sdma_chs[] = {
 562	{ .name = "dispc", .dma_req = 5 },
 563	{ .name = "dsi1", .dma_req = 74 },
 564	{ .dma_req = -1 }
 565};
 566
 567/* dss */
 568static struct omap_hwmod_opt_clk dss_opt_clks[] = {
 569	/*
 570	 * The DSS HW needs all DSS clocks enabled during reset. The dss_core
 571	 * driver does not use these clocks.
 572	 */
 573	{ .role = "sys_clk", .clk = "dss2_alwon_fck" },
 574	{ .role = "tv_clk", .clk = "dss_tv_fck" },
 575	/* required only on OMAP3430 */
 576	{ .role = "tv_dac_clk", .clk = "dss_96m_fck" },
 577};
 578
 579static struct omap_hwmod omap3430es1_dss_core_hwmod = {
 580	.name		= "dss_core",
 581	.class		= &omap2_dss_hwmod_class,
 582	.main_clk	= "dss1_alwon_fck", /* instead of dss_fck */
 583	.sdma_reqs	= omap3xxx_dss_sdma_chs,
 584	.prcm		= {
 585		.omap2 = {
 586			.prcm_reg_id = 1,
 587			.module_bit = OMAP3430_EN_DSS1_SHIFT,
 588			.module_offs = OMAP3430_DSS_MOD,
 589			.idlest_reg_id = 1,
 590			.idlest_stdby_bit = OMAP3430ES1_ST_DSS_SHIFT,
 591		},
 592	},
 593	.opt_clks	= dss_opt_clks,
 594	.opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
 595	.flags		= HWMOD_NO_IDLEST | HWMOD_CONTROL_OPT_CLKS_IN_RESET,
 596};
 597
 598static struct omap_hwmod omap3xxx_dss_core_hwmod = {
 599	.name		= "dss_core",
 600	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
 601	.class		= &omap2_dss_hwmod_class,
 602	.main_clk	= "dss1_alwon_fck", /* instead of dss_fck */
 603	.sdma_reqs	= omap3xxx_dss_sdma_chs,
 604	.prcm		= {
 605		.omap2 = {
 606			.prcm_reg_id = 1,
 607			.module_bit = OMAP3430_EN_DSS1_SHIFT,
 608			.module_offs = OMAP3430_DSS_MOD,
 609			.idlest_reg_id = 1,
 610			.idlest_idle_bit = OMAP3430ES2_ST_DSS_IDLE_SHIFT,
 611			.idlest_stdby_bit = OMAP3430ES2_ST_DSS_STDBY_SHIFT,
 612		},
 613	},
 614	.opt_clks	= dss_opt_clks,
 615	.opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
 616};
 617
 618/*
 619 * 'dispc' class
 620 * display controller
 621 */
 622
 623static struct omap_hwmod_class_sysconfig omap3_dispc_sysc = {
 624	.rev_offs	= 0x0000,
 625	.sysc_offs	= 0x0010,
 626	.syss_offs	= 0x0014,
 627	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
 628			   SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
 629			   SYSC_HAS_ENAWAKEUP),
 630	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
 631			   MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
 632	.sysc_fields	= &omap_hwmod_sysc_type1,
 633};
 634
 635static struct omap_hwmod_class omap3_dispc_hwmod_class = {
 636	.name	= "dispc",
 637	.sysc	= &omap3_dispc_sysc,
 638};
 639
 640static struct omap_hwmod omap3xxx_dss_dispc_hwmod = {
 641	.name		= "dss_dispc",
 642	.class		= &omap3_dispc_hwmod_class,
 643	.mpu_irqs	= omap2_dispc_irqs,
 644	.main_clk	= "dss1_alwon_fck",
 645	.prcm		= {
 646		.omap2 = {
 647			.prcm_reg_id = 1,
 648			.module_bit = OMAP3430_EN_DSS1_SHIFT,
 649			.module_offs = OMAP3430_DSS_MOD,
 650		},
 651	},
 652	.flags		= HWMOD_NO_IDLEST,
 653	.dev_attr	= &omap2_3_dss_dispc_dev_attr
 654};
 655
 656/*
 657 * 'dsi' class
 658 * display serial interface controller
 659 */
 660
 661static struct omap_hwmod_class omap3xxx_dsi_hwmod_class = {
 662	.name = "dsi",
 
 
 
 
 
 
 
 663};
 664
 665static struct omap_hwmod_irq_info omap3xxx_dsi1_irqs[] = {
 666	{ .irq = 25 },
 667	{ .irq = -1 }
 668};
 669
 670/* dss_dsi1 */
 671static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
 672	{ .role = "sys_clk", .clk = "dss2_alwon_fck" },
 673};
 674
 675static struct omap_hwmod omap3xxx_dss_dsi1_hwmod = {
 676	.name		= "dss_dsi1",
 677	.class		= &omap3xxx_dsi_hwmod_class,
 678	.mpu_irqs	= omap3xxx_dsi1_irqs,
 679	.main_clk	= "dss1_alwon_fck",
 680	.prcm		= {
 681		.omap2 = {
 682			.prcm_reg_id = 1,
 683			.module_bit = OMAP3430_EN_DSS1_SHIFT,
 684			.module_offs = OMAP3430_DSS_MOD,
 685		},
 686	},
 687	.opt_clks	= dss_dsi1_opt_clks,
 688	.opt_clks_cnt	= ARRAY_SIZE(dss_dsi1_opt_clks),
 689	.flags		= HWMOD_NO_IDLEST,
 690};
 691
 692static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
 693	{ .role = "ick", .clk = "dss_ick" },
 694};
 695
 696static struct omap_hwmod omap3xxx_dss_rfbi_hwmod = {
 697	.name		= "dss_rfbi",
 698	.class		= &omap2_rfbi_hwmod_class,
 699	.main_clk	= "dss1_alwon_fck",
 700	.prcm		= {
 701		.omap2 = {
 702			.prcm_reg_id = 1,
 703			.module_bit = OMAP3430_EN_DSS1_SHIFT,
 704			.module_offs = OMAP3430_DSS_MOD,
 705		},
 706	},
 707	.opt_clks	= dss_rfbi_opt_clks,
 708	.opt_clks_cnt	= ARRAY_SIZE(dss_rfbi_opt_clks),
 709	.flags		= HWMOD_NO_IDLEST,
 710};
 711
 712static struct omap_hwmod_opt_clk dss_venc_opt_clks[] = {
 713	/* required only on OMAP3430 */
 714	{ .role = "tv_dac_clk", .clk = "dss_96m_fck" },
 715};
 716
 717static struct omap_hwmod omap3xxx_dss_venc_hwmod = {
 718	.name		= "dss_venc",
 719	.class		= &omap2_venc_hwmod_class,
 720	.main_clk	= "dss_tv_fck",
 721	.prcm		= {
 722		.omap2 = {
 723			.prcm_reg_id = 1,
 724			.module_bit = OMAP3430_EN_DSS1_SHIFT,
 725			.module_offs = OMAP3430_DSS_MOD,
 726		},
 727	},
 728	.opt_clks	= dss_venc_opt_clks,
 729	.opt_clks_cnt	= ARRAY_SIZE(dss_venc_opt_clks),
 730	.flags		= HWMOD_NO_IDLEST,
 731};
 732
 733/* I2C1 */
 734static struct omap_i2c_dev_attr i2c1_dev_attr = {
 735	.fifo_depth	= 8, /* bytes */
 736	.flags		= OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
 737			  OMAP_I2C_FLAG_RESET_REGS_POSTIDLE |
 738			  OMAP_I2C_FLAG_BUS_SHIFT_2,
 739};
 740
 741static struct omap_hwmod omap3xxx_i2c1_hwmod = {
 742	.name		= "i2c1",
 743	.flags		= HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
 744	.mpu_irqs	= omap2_i2c1_mpu_irqs,
 745	.sdma_reqs	= omap2_i2c1_sdma_reqs,
 746	.main_clk	= "i2c1_fck",
 747	.prcm		= {
 748		.omap2 = {
 749			.module_offs = CORE_MOD,
 750			.prcm_reg_id = 1,
 751			.module_bit = OMAP3430_EN_I2C1_SHIFT,
 752			.idlest_reg_id = 1,
 753			.idlest_idle_bit = OMAP3430_ST_I2C1_SHIFT,
 754		},
 755	},
 756	.class		= &i2c_class,
 757	.dev_attr	= &i2c1_dev_attr,
 758};
 759
 760/* I2C2 */
 761static struct omap_i2c_dev_attr i2c2_dev_attr = {
 762	.fifo_depth	= 8, /* bytes */
 763	.flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
 764		 OMAP_I2C_FLAG_RESET_REGS_POSTIDLE |
 765		 OMAP_I2C_FLAG_BUS_SHIFT_2,
 766};
 767
 768static struct omap_hwmod omap3xxx_i2c2_hwmod = {
 769	.name		= "i2c2",
 770	.flags		= HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
 771	.mpu_irqs	= omap2_i2c2_mpu_irqs,
 772	.sdma_reqs	= omap2_i2c2_sdma_reqs,
 773	.main_clk	= "i2c2_fck",
 774	.prcm		= {
 775		.omap2 = {
 776			.module_offs = CORE_MOD,
 777			.prcm_reg_id = 1,
 778			.module_bit = OMAP3430_EN_I2C2_SHIFT,
 779			.idlest_reg_id = 1,
 780			.idlest_idle_bit = OMAP3430_ST_I2C2_SHIFT,
 781		},
 782	},
 783	.class		= &i2c_class,
 784	.dev_attr	= &i2c2_dev_attr,
 785};
 786
 787/* I2C3 */
 788static struct omap_i2c_dev_attr i2c3_dev_attr = {
 789	.fifo_depth	= 64, /* bytes */
 790	.flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
 791		 OMAP_I2C_FLAG_RESET_REGS_POSTIDLE |
 792		 OMAP_I2C_FLAG_BUS_SHIFT_2,
 793};
 794
 795static struct omap_hwmod_irq_info i2c3_mpu_irqs[] = {
 796	{ .irq = INT_34XX_I2C3_IRQ, },
 797	{ .irq = -1 }
 798};
 799
 800static struct omap_hwmod_dma_info i2c3_sdma_reqs[] = {
 801	{ .name = "tx", .dma_req = OMAP34XX_DMA_I2C3_TX },
 802	{ .name = "rx", .dma_req = OMAP34XX_DMA_I2C3_RX },
 803	{ .dma_req = -1 }
 804};
 805
 806static struct omap_hwmod omap3xxx_i2c3_hwmod = {
 807	.name		= "i2c3",
 808	.flags		= HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
 809	.mpu_irqs	= i2c3_mpu_irqs,
 810	.sdma_reqs	= i2c3_sdma_reqs,
 811	.main_clk	= "i2c3_fck",
 812	.prcm		= {
 813		.omap2 = {
 814			.module_offs = CORE_MOD,
 815			.prcm_reg_id = 1,
 816			.module_bit = OMAP3430_EN_I2C3_SHIFT,
 817			.idlest_reg_id = 1,
 818			.idlest_idle_bit = OMAP3430_ST_I2C3_SHIFT,
 819		},
 820	},
 821	.class		= &i2c_class,
 822	.dev_attr	= &i2c3_dev_attr,
 823};
 824
 825/*
 826 * 'gpio' class
 827 * general purpose io module
 828 */
 829
 830static struct omap_hwmod_class_sysconfig omap3xxx_gpio_sysc = {
 831	.rev_offs	= 0x0000,
 832	.sysc_offs	= 0x0010,
 833	.syss_offs	= 0x0014,
 834	.sysc_flags	= (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
 835			   SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
 836			   SYSS_HAS_RESET_STATUS),
 837	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
 838	.sysc_fields    = &omap_hwmod_sysc_type1,
 839};
 840
 841static struct omap_hwmod_class omap3xxx_gpio_hwmod_class = {
 842	.name = "gpio",
 843	.sysc = &omap3xxx_gpio_sysc,
 844	.rev = 1,
 845};
 846
 847/* gpio_dev_attr */
 848static struct omap_gpio_dev_attr gpio_dev_attr = {
 849	.bank_width = 32,
 850	.dbck_flag = true,
 851};
 852
 853/* gpio1 */
 854static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
 855	{ .role = "dbclk", .clk = "gpio1_dbck", },
 856};
 857
 858static struct omap_hwmod omap3xxx_gpio1_hwmod = {
 859	.name		= "gpio1",
 860	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
 861	.mpu_irqs	= omap2_gpio1_irqs,
 862	.main_clk	= "gpio1_ick",
 863	.opt_clks	= gpio1_opt_clks,
 864	.opt_clks_cnt	= ARRAY_SIZE(gpio1_opt_clks),
 865	.prcm		= {
 866		.omap2 = {
 867			.prcm_reg_id = 1,
 868			.module_bit = OMAP3430_EN_GPIO1_SHIFT,
 869			.module_offs = WKUP_MOD,
 870			.idlest_reg_id = 1,
 871			.idlest_idle_bit = OMAP3430_ST_GPIO1_SHIFT,
 872		},
 873	},
 874	.class		= &omap3xxx_gpio_hwmod_class,
 875	.dev_attr	= &gpio_dev_attr,
 876};
 877
 878/* gpio2 */
 879static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
 880	{ .role = "dbclk", .clk = "gpio2_dbck", },
 881};
 882
 883static struct omap_hwmod omap3xxx_gpio2_hwmod = {
 884	.name		= "gpio2",
 885	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
 886	.mpu_irqs	= omap2_gpio2_irqs,
 887	.main_clk	= "gpio2_ick",
 888	.opt_clks	= gpio2_opt_clks,
 889	.opt_clks_cnt	= ARRAY_SIZE(gpio2_opt_clks),
 890	.prcm		= {
 891		.omap2 = {
 892			.prcm_reg_id = 1,
 893			.module_bit = OMAP3430_EN_GPIO2_SHIFT,
 894			.module_offs = OMAP3430_PER_MOD,
 895			.idlest_reg_id = 1,
 896			.idlest_idle_bit = OMAP3430_ST_GPIO2_SHIFT,
 897		},
 898	},
 899	.class		= &omap3xxx_gpio_hwmod_class,
 900	.dev_attr	= &gpio_dev_attr,
 901};
 902
 903/* gpio3 */
 904static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
 905	{ .role = "dbclk", .clk = "gpio3_dbck", },
 906};
 907
 908static struct omap_hwmod omap3xxx_gpio3_hwmod = {
 909	.name		= "gpio3",
 910	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
 911	.mpu_irqs	= omap2_gpio3_irqs,
 912	.main_clk	= "gpio3_ick",
 913	.opt_clks	= gpio3_opt_clks,
 914	.opt_clks_cnt	= ARRAY_SIZE(gpio3_opt_clks),
 915	.prcm		= {
 916		.omap2 = {
 917			.prcm_reg_id = 1,
 918			.module_bit = OMAP3430_EN_GPIO3_SHIFT,
 919			.module_offs = OMAP3430_PER_MOD,
 920			.idlest_reg_id = 1,
 921			.idlest_idle_bit = OMAP3430_ST_GPIO3_SHIFT,
 922		},
 923	},
 924	.class		= &omap3xxx_gpio_hwmod_class,
 925	.dev_attr	= &gpio_dev_attr,
 926};
 927
 928/* gpio4 */
 929static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
 930	{ .role = "dbclk", .clk = "gpio4_dbck", },
 931};
 932
 933static struct omap_hwmod omap3xxx_gpio4_hwmod = {
 934	.name		= "gpio4",
 935	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
 936	.mpu_irqs	= omap2_gpio4_irqs,
 937	.main_clk	= "gpio4_ick",
 938	.opt_clks	= gpio4_opt_clks,
 939	.opt_clks_cnt	= ARRAY_SIZE(gpio4_opt_clks),
 940	.prcm		= {
 941		.omap2 = {
 942			.prcm_reg_id = 1,
 943			.module_bit = OMAP3430_EN_GPIO4_SHIFT,
 944			.module_offs = OMAP3430_PER_MOD,
 945			.idlest_reg_id = 1,
 946			.idlest_idle_bit = OMAP3430_ST_GPIO4_SHIFT,
 947		},
 948	},
 949	.class		= &omap3xxx_gpio_hwmod_class,
 950	.dev_attr	= &gpio_dev_attr,
 951};
 952
 953/* gpio5 */
 954static struct omap_hwmod_irq_info omap3xxx_gpio5_irqs[] = {
 955	{ .irq = 33 }, /* INT_34XX_GPIO_BANK5 */
 956	{ .irq = -1 }
 957};
 958
 959static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
 960	{ .role = "dbclk", .clk = "gpio5_dbck", },
 961};
 962
 963static struct omap_hwmod omap3xxx_gpio5_hwmod = {
 964	.name		= "gpio5",
 965	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
 966	.mpu_irqs	= omap3xxx_gpio5_irqs,
 967	.main_clk	= "gpio5_ick",
 968	.opt_clks	= gpio5_opt_clks,
 969	.opt_clks_cnt	= ARRAY_SIZE(gpio5_opt_clks),
 970	.prcm		= {
 971		.omap2 = {
 972			.prcm_reg_id = 1,
 973			.module_bit = OMAP3430_EN_GPIO5_SHIFT,
 974			.module_offs = OMAP3430_PER_MOD,
 975			.idlest_reg_id = 1,
 976			.idlest_idle_bit = OMAP3430_ST_GPIO5_SHIFT,
 977		},
 978	},
 979	.class		= &omap3xxx_gpio_hwmod_class,
 980	.dev_attr	= &gpio_dev_attr,
 981};
 982
 983/* gpio6 */
 984static struct omap_hwmod_irq_info omap3xxx_gpio6_irqs[] = {
 985	{ .irq = 34 }, /* INT_34XX_GPIO_BANK6 */
 986	{ .irq = -1 }
 987};
 988
 989static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
 990	{ .role = "dbclk", .clk = "gpio6_dbck", },
 991};
 992
 993static struct omap_hwmod omap3xxx_gpio6_hwmod = {
 994	.name		= "gpio6",
 995	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
 996	.mpu_irqs	= omap3xxx_gpio6_irqs,
 997	.main_clk	= "gpio6_ick",
 998	.opt_clks	= gpio6_opt_clks,
 999	.opt_clks_cnt	= ARRAY_SIZE(gpio6_opt_clks),
1000	.prcm		= {
1001		.omap2 = {
1002			.prcm_reg_id = 1,
1003			.module_bit = OMAP3430_EN_GPIO6_SHIFT,
1004			.module_offs = OMAP3430_PER_MOD,
1005			.idlest_reg_id = 1,
1006			.idlest_idle_bit = OMAP3430_ST_GPIO6_SHIFT,
1007		},
1008	},
1009	.class		= &omap3xxx_gpio_hwmod_class,
1010	.dev_attr	= &gpio_dev_attr,
1011};
1012
1013/* dma attributes */
1014static struct omap_dma_dev_attr dma_dev_attr = {
1015	.dev_caps  = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
1016				IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
1017	.lch_count = 32,
1018};
1019
1020static struct omap_hwmod_class_sysconfig omap3xxx_dma_sysc = {
1021	.rev_offs	= 0x0000,
1022	.sysc_offs	= 0x002c,
1023	.syss_offs	= 0x0028,
1024	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
1025			   SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
1026			   SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE |
1027			   SYSS_HAS_RESET_STATUS),
1028	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1029			   MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
1030	.sysc_fields	= &omap_hwmod_sysc_type1,
1031};
1032
1033static struct omap_hwmod_class omap3xxx_dma_hwmod_class = {
1034	.name = "dma",
1035	.sysc = &omap3xxx_dma_sysc,
1036};
1037
1038/* dma_system */
1039static struct omap_hwmod omap3xxx_dma_system_hwmod = {
1040	.name		= "dma",
1041	.class		= &omap3xxx_dma_hwmod_class,
1042	.mpu_irqs	= omap2_dma_system_irqs,
1043	.main_clk	= "core_l3_ick",
1044	.prcm = {
1045		.omap2 = {
1046			.module_offs		= CORE_MOD,
1047			.prcm_reg_id		= 1,
1048			.module_bit		= OMAP3430_ST_SDMA_SHIFT,
1049			.idlest_reg_id		= 1,
1050			.idlest_idle_bit	= OMAP3430_ST_SDMA_SHIFT,
1051		},
1052	},
1053	.dev_attr	= &dma_dev_attr,
1054	.flags		= HWMOD_NO_IDLEST,
1055};
1056
1057/*
1058 * 'mcbsp' class
1059 * multi channel buffered serial port controller
1060 */
1061
1062static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sysc = {
 
1063	.sysc_offs	= 0x008c,
1064	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
1065			   SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1066	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1067	.sysc_fields	= &omap_hwmod_sysc_type1,
1068	.clockact	= 0x2,
1069};
1070
1071static struct omap_hwmod_class omap3xxx_mcbsp_hwmod_class = {
1072	.name = "mcbsp",
1073	.sysc = &omap3xxx_mcbsp_sysc,
1074	.rev  = MCBSP_CONFIG_TYPE3,
1075};
1076
1077/* mcbsp1 */
1078static struct omap_hwmod_irq_info omap3xxx_mcbsp1_irqs[] = {
1079	{ .name = "common", .irq = 16 },
1080	{ .name = "tx", .irq = 59 },
1081	{ .name = "rx", .irq = 60 },
1082	{ .irq = -1 }
 
 
 
1083};
1084
 
1085static struct omap_hwmod omap3xxx_mcbsp1_hwmod = {
1086	.name		= "mcbsp1",
1087	.class		= &omap3xxx_mcbsp_hwmod_class,
1088	.mpu_irqs	= omap3xxx_mcbsp1_irqs,
1089	.sdma_reqs	= omap2_mcbsp1_sdma_reqs,
1090	.main_clk	= "mcbsp1_fck",
1091	.prcm		= {
1092		.omap2 = {
1093			.prcm_reg_id = 1,
1094			.module_bit = OMAP3430_EN_MCBSP1_SHIFT,
1095			.module_offs = CORE_MOD,
1096			.idlest_reg_id = 1,
1097			.idlest_idle_bit = OMAP3430_ST_MCBSP1_SHIFT,
1098		},
1099	},
 
 
1100};
1101
1102/* mcbsp2 */
1103static struct omap_hwmod_irq_info omap3xxx_mcbsp2_irqs[] = {
1104	{ .name = "common", .irq = 17 },
1105	{ .name = "tx", .irq = 62 },
1106	{ .name = "rx", .irq = 63 },
1107	{ .irq = -1 }
1108};
1109
1110static struct omap_mcbsp_dev_attr omap34xx_mcbsp2_dev_attr = {
1111	.sidetone	= "mcbsp2_sidetone",
1112};
1113
1114static struct omap_hwmod omap3xxx_mcbsp2_hwmod = {
1115	.name		= "mcbsp2",
1116	.class		= &omap3xxx_mcbsp_hwmod_class,
1117	.mpu_irqs	= omap3xxx_mcbsp2_irqs,
1118	.sdma_reqs	= omap2_mcbsp2_sdma_reqs,
1119	.main_clk	= "mcbsp2_fck",
1120	.prcm		= {
1121		.omap2 = {
1122			.prcm_reg_id = 1,
1123			.module_bit = OMAP3430_EN_MCBSP2_SHIFT,
1124			.module_offs = OMAP3430_PER_MOD,
1125			.idlest_reg_id = 1,
1126			.idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,
1127		},
1128	},
1129	.dev_attr	= &omap34xx_mcbsp2_dev_attr,
 
1130};
1131
1132/* mcbsp3 */
1133static struct omap_hwmod_irq_info omap3xxx_mcbsp3_irqs[] = {
1134	{ .name = "common", .irq = 22 },
1135	{ .name = "tx", .irq = 89 },
1136	{ .name = "rx", .irq = 90 },
1137	{ .irq = -1 }
1138};
1139
1140static struct omap_mcbsp_dev_attr omap34xx_mcbsp3_dev_attr = {
1141	.sidetone	= "mcbsp3_sidetone",
1142};
1143
1144static struct omap_hwmod omap3xxx_mcbsp3_hwmod = {
1145	.name		= "mcbsp3",
1146	.class		= &omap3xxx_mcbsp_hwmod_class,
1147	.mpu_irqs	= omap3xxx_mcbsp3_irqs,
1148	.sdma_reqs	= omap2_mcbsp3_sdma_reqs,
1149	.main_clk	= "mcbsp3_fck",
1150	.prcm		= {
1151		.omap2 = {
1152			.prcm_reg_id = 1,
1153			.module_bit = OMAP3430_EN_MCBSP3_SHIFT,
1154			.module_offs = OMAP3430_PER_MOD,
1155			.idlest_reg_id = 1,
1156			.idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,
1157		},
1158	},
1159	.dev_attr	= &omap34xx_mcbsp3_dev_attr,
 
1160};
1161
1162/* mcbsp4 */
1163static struct omap_hwmod_irq_info omap3xxx_mcbsp4_irqs[] = {
1164	{ .name = "common", .irq = 23 },
1165	{ .name = "tx", .irq = 54 },
1166	{ .name = "rx", .irq = 55 },
1167	{ .irq = -1 }
1168};
1169
1170static struct omap_hwmod_dma_info omap3xxx_mcbsp4_sdma_chs[] = {
1171	{ .name = "rx", .dma_req = 20 },
1172	{ .name = "tx", .dma_req = 19 },
1173	{ .dma_req = -1 }
1174};
1175
1176static struct omap_hwmod omap3xxx_mcbsp4_hwmod = {
1177	.name		= "mcbsp4",
1178	.class		= &omap3xxx_mcbsp_hwmod_class,
1179	.mpu_irqs	= omap3xxx_mcbsp4_irqs,
1180	.sdma_reqs	= omap3xxx_mcbsp4_sdma_chs,
1181	.main_clk	= "mcbsp4_fck",
1182	.prcm		= {
1183		.omap2 = {
1184			.prcm_reg_id = 1,
1185			.module_bit = OMAP3430_EN_MCBSP4_SHIFT,
1186			.module_offs = OMAP3430_PER_MOD,
1187			.idlest_reg_id = 1,
1188			.idlest_idle_bit = OMAP3430_ST_MCBSP4_SHIFT,
1189		},
1190	},
 
 
1191};
1192
1193/* mcbsp5 */
1194static struct omap_hwmod_irq_info omap3xxx_mcbsp5_irqs[] = {
1195	{ .name = "common", .irq = 27 },
1196	{ .name = "tx", .irq = 81 },
1197	{ .name = "rx", .irq = 82 },
1198	{ .irq = -1 }
1199};
1200
1201static struct omap_hwmod_dma_info omap3xxx_mcbsp5_sdma_chs[] = {
1202	{ .name = "rx", .dma_req = 22 },
1203	{ .name = "tx", .dma_req = 21 },
1204	{ .dma_req = -1 }
1205};
1206
1207static struct omap_hwmod omap3xxx_mcbsp5_hwmod = {
1208	.name		= "mcbsp5",
1209	.class		= &omap3xxx_mcbsp_hwmod_class,
1210	.mpu_irqs	= omap3xxx_mcbsp5_irqs,
1211	.sdma_reqs	= omap3xxx_mcbsp5_sdma_chs,
1212	.main_clk	= "mcbsp5_fck",
1213	.prcm		= {
1214		.omap2 = {
1215			.prcm_reg_id = 1,
1216			.module_bit = OMAP3430_EN_MCBSP5_SHIFT,
1217			.module_offs = CORE_MOD,
1218			.idlest_reg_id = 1,
1219			.idlest_idle_bit = OMAP3430_ST_MCBSP5_SHIFT,
1220		},
1221	},
 
 
1222};
1223
1224/* 'mcbsp sidetone' class */
1225static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sidetone_sysc = {
 
1226	.sysc_offs	= 0x0010,
1227	.sysc_flags	= SYSC_HAS_AUTOIDLE,
1228	.sysc_fields	= &omap_hwmod_sysc_type1,
1229};
1230
1231static struct omap_hwmod_class omap3xxx_mcbsp_sidetone_hwmod_class = {
1232	.name = "mcbsp_sidetone",
1233	.sysc = &omap3xxx_mcbsp_sidetone_sysc,
1234};
1235
1236/* mcbsp2_sidetone */
1237static struct omap_hwmod_irq_info omap3xxx_mcbsp2_sidetone_irqs[] = {
1238	{ .name = "irq", .irq = 4 },
1239	{ .irq = -1 }
1240};
1241
1242static struct omap_hwmod omap3xxx_mcbsp2_sidetone_hwmod = {
1243	.name		= "mcbsp2_sidetone",
1244	.class		= &omap3xxx_mcbsp_sidetone_hwmod_class,
1245	.mpu_irqs	= omap3xxx_mcbsp2_sidetone_irqs,
1246	.main_clk	= "mcbsp2_fck",
1247	.prcm		= {
1248		.omap2 = {
1249			.prcm_reg_id = 1,
1250			 .module_bit = OMAP3430_EN_MCBSP2_SHIFT,
1251			.module_offs = OMAP3430_PER_MOD,
1252			.idlest_reg_id = 1,
1253			.idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,
1254		},
1255	},
1256};
1257
1258/* mcbsp3_sidetone */
1259static struct omap_hwmod_irq_info omap3xxx_mcbsp3_sidetone_irqs[] = {
1260	{ .name = "irq", .irq = 5 },
1261	{ .irq = -1 }
1262};
1263
1264static struct omap_hwmod omap3xxx_mcbsp3_sidetone_hwmod = {
1265	.name		= "mcbsp3_sidetone",
1266	.class		= &omap3xxx_mcbsp_sidetone_hwmod_class,
1267	.mpu_irqs	= omap3xxx_mcbsp3_sidetone_irqs,
1268	.main_clk	= "mcbsp3_fck",
1269	.prcm		= {
1270		.omap2 = {
1271			.prcm_reg_id = 1,
1272			.module_bit = OMAP3430_EN_MCBSP3_SHIFT,
1273			.module_offs = OMAP3430_PER_MOD,
1274			.idlest_reg_id = 1,
1275			.idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,
1276		},
1277	},
1278};
1279
1280/* SR common */
1281static struct omap_hwmod_sysc_fields omap34xx_sr_sysc_fields = {
1282	.clkact_shift	= 20,
1283};
1284
1285static struct omap_hwmod_class_sysconfig omap34xx_sr_sysc = {
 
1286	.sysc_offs	= 0x24,
1287	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_NO_CACHE),
1288	.clockact	= CLOCKACT_TEST_ICLK,
1289	.sysc_fields	= &omap34xx_sr_sysc_fields,
1290};
1291
1292static struct omap_hwmod_class omap34xx_smartreflex_hwmod_class = {
1293	.name = "smartreflex",
1294	.sysc = &omap34xx_sr_sysc,
1295	.rev  = 1,
1296};
1297
1298static struct omap_hwmod_sysc_fields omap36xx_sr_sysc_fields = {
1299	.sidle_shift	= 24,
1300	.enwkup_shift	= 26,
1301};
1302
1303static struct omap_hwmod_class_sysconfig omap36xx_sr_sysc = {
 
1304	.sysc_offs	= 0x38,
1305	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1306	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
1307			SYSC_NO_CACHE),
1308	.sysc_fields	= &omap36xx_sr_sysc_fields,
1309};
1310
1311static struct omap_hwmod_class omap36xx_smartreflex_hwmod_class = {
1312	.name = "smartreflex",
1313	.sysc = &omap36xx_sr_sysc,
1314	.rev  = 2,
1315};
1316
1317/* SR1 */
1318static struct omap_smartreflex_dev_attr sr1_dev_attr = {
1319	.sensor_voltdm_name   = "mpu_iva",
1320};
1321
1322static struct omap_hwmod_irq_info omap3_smartreflex_mpu_irqs[] = {
1323	{ .irq = 18 },
1324	{ .irq = -1 }
1325};
1326
1327static struct omap_hwmod omap34xx_sr1_hwmod = {
1328	.name		= "sr1",
1329	.class		= &omap34xx_smartreflex_hwmod_class,
1330	.main_clk	= "sr1_fck",
1331	.prcm		= {
1332		.omap2 = {
1333			.prcm_reg_id = 1,
1334			.module_bit = OMAP3430_EN_SR1_SHIFT,
1335			.module_offs = WKUP_MOD,
1336			.idlest_reg_id = 1,
1337			.idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
1338		},
1339	},
1340	.dev_attr	= &sr1_dev_attr,
1341	.mpu_irqs	= omap3_smartreflex_mpu_irqs,
1342	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,
1343};
1344
1345static struct omap_hwmod omap36xx_sr1_hwmod = {
1346	.name		= "sr1",
1347	.class		= &omap36xx_smartreflex_hwmod_class,
1348	.main_clk	= "sr1_fck",
1349	.prcm		= {
1350		.omap2 = {
1351			.prcm_reg_id = 1,
1352			.module_bit = OMAP3430_EN_SR1_SHIFT,
1353			.module_offs = WKUP_MOD,
1354			.idlest_reg_id = 1,
1355			.idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
1356		},
1357	},
1358	.dev_attr	= &sr1_dev_attr,
1359	.mpu_irqs	= omap3_smartreflex_mpu_irqs,
1360};
1361
1362/* SR2 */
1363static struct omap_smartreflex_dev_attr sr2_dev_attr = {
1364	.sensor_voltdm_name	= "core",
1365};
1366
1367static struct omap_hwmod_irq_info omap3_smartreflex_core_irqs[] = {
1368	{ .irq = 19 },
1369	{ .irq = -1 }
1370};
1371
1372static struct omap_hwmod omap34xx_sr2_hwmod = {
1373	.name		= "sr2",
1374	.class		= &omap34xx_smartreflex_hwmod_class,
1375	.main_clk	= "sr2_fck",
1376	.prcm		= {
1377		.omap2 = {
1378			.prcm_reg_id = 1,
1379			.module_bit = OMAP3430_EN_SR2_SHIFT,
1380			.module_offs = WKUP_MOD,
1381			.idlest_reg_id = 1,
1382			.idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
1383		},
1384	},
1385	.dev_attr	= &sr2_dev_attr,
1386	.mpu_irqs	= omap3_smartreflex_core_irqs,
1387	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,
1388};
1389
1390static struct omap_hwmod omap36xx_sr2_hwmod = {
1391	.name		= "sr2",
1392	.class		= &omap36xx_smartreflex_hwmod_class,
1393	.main_clk	= "sr2_fck",
1394	.prcm		= {
1395		.omap2 = {
1396			.prcm_reg_id = 1,
1397			.module_bit = OMAP3430_EN_SR2_SHIFT,
1398			.module_offs = WKUP_MOD,
1399			.idlest_reg_id = 1,
1400			.idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
1401		},
1402	},
1403	.dev_attr	= &sr2_dev_attr,
1404	.mpu_irqs	= omap3_smartreflex_core_irqs,
1405};
1406
1407/*
1408 * 'mailbox' class
1409 * mailbox module allowing communication between the on-chip processors
1410 * using a queued mailbox-interrupt mechanism.
1411 */
1412
1413static struct omap_hwmod_class_sysconfig omap3xxx_mailbox_sysc = {
1414	.rev_offs	= 0x000,
1415	.sysc_offs	= 0x010,
1416	.syss_offs	= 0x014,
1417	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1418				SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
1419	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1420	.sysc_fields	= &omap_hwmod_sysc_type1,
1421};
1422
1423static struct omap_hwmod_class omap3xxx_mailbox_hwmod_class = {
1424	.name = "mailbox",
1425	.sysc = &omap3xxx_mailbox_sysc,
1426};
1427
1428static struct omap_hwmod_irq_info omap3xxx_mailbox_irqs[] = {
1429	{ .irq = 26 },
1430	{ .irq = -1 }
1431};
1432
1433static struct omap_hwmod omap3xxx_mailbox_hwmod = {
1434	.name		= "mailbox",
1435	.class		= &omap3xxx_mailbox_hwmod_class,
1436	.mpu_irqs	= omap3xxx_mailbox_irqs,
1437	.main_clk	= "mailboxes_ick",
1438	.prcm		= {
1439		.omap2 = {
1440			.prcm_reg_id = 1,
1441			.module_bit = OMAP3430_EN_MAILBOXES_SHIFT,
1442			.module_offs = CORE_MOD,
1443			.idlest_reg_id = 1,
1444			.idlest_idle_bit = OMAP3430_ST_MAILBOXES_SHIFT,
1445		},
1446	},
1447};
1448
1449/*
1450 * 'mcspi' class
1451 * multichannel serial port interface (mcspi) / master/slave synchronous serial
1452 * bus
1453 */
1454
1455static struct omap_hwmod_class_sysconfig omap34xx_mcspi_sysc = {
1456	.rev_offs	= 0x0000,
1457	.sysc_offs	= 0x0010,
1458	.syss_offs	= 0x0014,
1459	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1460				SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1461				SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
1462	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1463	.sysc_fields    = &omap_hwmod_sysc_type1,
1464};
1465
1466static struct omap_hwmod_class omap34xx_mcspi_class = {
1467	.name = "mcspi",
1468	.sysc = &omap34xx_mcspi_sysc,
1469	.rev = OMAP3_MCSPI_REV,
1470};
1471
1472/* mcspi1 */
1473static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr = {
1474	.num_chipselect = 4,
1475};
1476
1477static struct omap_hwmod omap34xx_mcspi1 = {
1478	.name		= "mcspi1",
1479	.mpu_irqs	= omap2_mcspi1_mpu_irqs,
1480	.sdma_reqs	= omap2_mcspi1_sdma_reqs,
1481	.main_clk	= "mcspi1_fck",
1482	.prcm		= {
1483		.omap2 = {
1484			.module_offs = CORE_MOD,
1485			.prcm_reg_id = 1,
1486			.module_bit = OMAP3430_EN_MCSPI1_SHIFT,
1487			.idlest_reg_id = 1,
1488			.idlest_idle_bit = OMAP3430_ST_MCSPI1_SHIFT,
1489		},
1490	},
1491	.class		= &omap34xx_mcspi_class,
1492	.dev_attr       = &omap_mcspi1_dev_attr,
1493};
1494
1495/* mcspi2 */
1496static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr = {
1497	.num_chipselect = 2,
1498};
1499
1500static struct omap_hwmod omap34xx_mcspi2 = {
1501	.name		= "mcspi2",
1502	.mpu_irqs	= omap2_mcspi2_mpu_irqs,
1503	.sdma_reqs	= omap2_mcspi2_sdma_reqs,
1504	.main_clk	= "mcspi2_fck",
1505	.prcm		= {
1506		.omap2 = {
1507			.module_offs = CORE_MOD,
1508			.prcm_reg_id = 1,
1509			.module_bit = OMAP3430_EN_MCSPI2_SHIFT,
1510			.idlest_reg_id = 1,
1511			.idlest_idle_bit = OMAP3430_ST_MCSPI2_SHIFT,
1512		},
1513	},
1514	.class		= &omap34xx_mcspi_class,
1515	.dev_attr       = &omap_mcspi2_dev_attr,
1516};
1517
1518/* mcspi3 */
1519static struct omap_hwmod_irq_info omap34xx_mcspi3_mpu_irqs[] = {
1520	{ .name = "irq", .irq = 91 }, /* 91 */
1521	{ .irq = -1 }
1522};
1523
1524static struct omap_hwmod_dma_info omap34xx_mcspi3_sdma_reqs[] = {
1525	{ .name = "tx0", .dma_req = 15 },
1526	{ .name = "rx0", .dma_req = 16 },
1527	{ .name = "tx1", .dma_req = 23 },
1528	{ .name = "rx1", .dma_req = 24 },
1529	{ .dma_req = -1 }
1530};
1531
1532static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
1533	.num_chipselect = 2,
1534};
1535
1536static struct omap_hwmod omap34xx_mcspi3 = {
1537	.name		= "mcspi3",
1538	.mpu_irqs	= omap34xx_mcspi3_mpu_irqs,
1539	.sdma_reqs	= omap34xx_mcspi3_sdma_reqs,
1540	.main_clk	= "mcspi3_fck",
1541	.prcm		= {
1542		.omap2 = {
1543			.module_offs = CORE_MOD,
1544			.prcm_reg_id = 1,
1545			.module_bit = OMAP3430_EN_MCSPI3_SHIFT,
1546			.idlest_reg_id = 1,
1547			.idlest_idle_bit = OMAP3430_ST_MCSPI3_SHIFT,
1548		},
1549	},
1550	.class		= &omap34xx_mcspi_class,
1551	.dev_attr       = &omap_mcspi3_dev_attr,
1552};
1553
1554/* mcspi4 */
1555static struct omap_hwmod_irq_info omap34xx_mcspi4_mpu_irqs[] = {
1556	{ .name = "irq", .irq = INT_34XX_SPI4_IRQ }, /* 48 */
1557	{ .irq = -1 }
1558};
1559
1560static struct omap_hwmod_dma_info omap34xx_mcspi4_sdma_reqs[] = {
1561	{ .name = "tx0", .dma_req = 70 }, /* DMA_SPI4_TX0 */
1562	{ .name = "rx0", .dma_req = 71 }, /* DMA_SPI4_RX0 */
1563	{ .dma_req = -1 }
1564};
1565
1566static struct omap2_mcspi_dev_attr omap_mcspi4_dev_attr = {
1567	.num_chipselect = 1,
1568};
1569
1570static struct omap_hwmod omap34xx_mcspi4 = {
1571	.name		= "mcspi4",
1572	.mpu_irqs	= omap34xx_mcspi4_mpu_irqs,
1573	.sdma_reqs	= omap34xx_mcspi4_sdma_reqs,
1574	.main_clk	= "mcspi4_fck",
1575	.prcm		= {
1576		.omap2 = {
1577			.module_offs = CORE_MOD,
1578			.prcm_reg_id = 1,
1579			.module_bit = OMAP3430_EN_MCSPI4_SHIFT,
1580			.idlest_reg_id = 1,
1581			.idlest_idle_bit = OMAP3430_ST_MCSPI4_SHIFT,
1582		},
1583	},
1584	.class		= &omap34xx_mcspi_class,
1585	.dev_attr       = &omap_mcspi4_dev_attr,
1586};
1587
1588/* usbhsotg */
1589static struct omap_hwmod_class_sysconfig omap3xxx_usbhsotg_sysc = {
1590	.rev_offs	= 0x0400,
1591	.sysc_offs	= 0x0404,
1592	.syss_offs	= 0x0408,
1593	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
1594			  SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1595			  SYSC_HAS_AUTOIDLE),
1596	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1597			  MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
1598	.sysc_fields	= &omap_hwmod_sysc_type1,
1599};
1600
1601static struct omap_hwmod_class usbotg_class = {
1602	.name = "usbotg",
1603	.sysc = &omap3xxx_usbhsotg_sysc,
1604};
1605
1606/* usb_otg_hs */
1607static struct omap_hwmod_irq_info omap3xxx_usbhsotg_mpu_irqs[] = {
1608
1609	{ .name = "mc", .irq = 92 },
1610	{ .name = "dma", .irq = 93 },
1611	{ .irq = -1 }
1612};
1613
1614static struct omap_hwmod omap3xxx_usbhsotg_hwmod = {
1615	.name		= "usb_otg_hs",
1616	.mpu_irqs	= omap3xxx_usbhsotg_mpu_irqs,
1617	.main_clk	= "hsotgusb_ick",
1618	.prcm		= {
1619		.omap2 = {
1620			.prcm_reg_id = 1,
1621			.module_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
1622			.module_offs = CORE_MOD,
1623			.idlest_reg_id = 1,
1624			.idlest_idle_bit = OMAP3430ES2_ST_HSOTGUSB_IDLE_SHIFT,
1625			.idlest_stdby_bit = OMAP3430ES2_ST_HSOTGUSB_STDBY_SHIFT
1626		},
1627	},
1628	.class		= &usbotg_class,
1629
1630	/*
1631	 * Erratum ID: i479  idle_req / idle_ack mechanism potentially
1632	 * broken when autoidle is enabled
1633	 * workaround is to disable the autoidle bit at module level.
1634	 */
1635	.flags		= HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
1636				| HWMOD_SWSUP_MSTANDBY,
1637};
1638
1639/* usb_otg_hs */
1640static struct omap_hwmod_irq_info am35xx_usbhsotg_mpu_irqs[] = {
1641
1642	{ .name = "mc", .irq = 71 },
1643	{ .irq = -1 }
1644};
1645
1646static struct omap_hwmod_class am35xx_usbotg_class = {
1647	.name = "am35xx_usbotg",
1648	.sysc = NULL,
1649};
1650
1651static struct omap_hwmod am35xx_usbhsotg_hwmod = {
1652	.name		= "am35x_otg_hs",
1653	.mpu_irqs	= am35xx_usbhsotg_mpu_irqs,
1654	.main_clk	= NULL,
1655	.prcm = {
1656		.omap2 = {
1657		},
1658	},
1659	.class		= &am35xx_usbotg_class,
1660};
1661
1662/* MMC/SD/SDIO common */
1663static struct omap_hwmod_class_sysconfig omap34xx_mmc_sysc = {
1664	.rev_offs	= 0x1fc,
1665	.sysc_offs	= 0x10,
1666	.syss_offs	= 0x14,
1667	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1668			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1669			   SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
1670	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1671	.sysc_fields    = &omap_hwmod_sysc_type1,
1672};
1673
1674static struct omap_hwmod_class omap34xx_mmc_class = {
1675	.name = "mmc",
1676	.sysc = &omap34xx_mmc_sysc,
1677};
1678
1679/* MMC/SD/SDIO1 */
1680
1681static struct omap_hwmod_irq_info omap34xx_mmc1_mpu_irqs[] = {
1682	{ .irq = 83, },
1683	{ .irq = -1 }
1684};
1685
1686static struct omap_hwmod_dma_info omap34xx_mmc1_sdma_reqs[] = {
1687	{ .name = "tx",	.dma_req = 61, },
1688	{ .name = "rx",	.dma_req = 62, },
1689	{ .dma_req = -1 }
1690};
1691
1692static struct omap_hwmod_opt_clk omap34xx_mmc1_opt_clks[] = {
1693	{ .role = "dbck", .clk = "omap_32k_fck", },
1694};
1695
1696static struct omap_mmc_dev_attr mmc1_dev_attr = {
1697	.flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
1698};
1699
1700/* See 35xx errata 2.1.1.128 in SPRZ278F */
1701static struct omap_mmc_dev_attr mmc1_pre_es3_dev_attr = {
1702	.flags = (OMAP_HSMMC_SUPPORTS_DUAL_VOLT |
1703		  OMAP_HSMMC_BROKEN_MULTIBLOCK_READ),
1704};
1705
1706static struct omap_hwmod omap3xxx_pre_es3_mmc1_hwmod = {
1707	.name		= "mmc1",
1708	.mpu_irqs	= omap34xx_mmc1_mpu_irqs,
1709	.sdma_reqs	= omap34xx_mmc1_sdma_reqs,
1710	.opt_clks	= omap34xx_mmc1_opt_clks,
1711	.opt_clks_cnt	= ARRAY_SIZE(omap34xx_mmc1_opt_clks),
1712	.main_clk	= "mmchs1_fck",
1713	.prcm		= {
1714		.omap2 = {
1715			.module_offs = CORE_MOD,
1716			.prcm_reg_id = 1,
1717			.module_bit = OMAP3430_EN_MMC1_SHIFT,
1718			.idlest_reg_id = 1,
1719			.idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,
1720		},
1721	},
1722	.dev_attr	= &mmc1_pre_es3_dev_attr,
1723	.class		= &omap34xx_mmc_class,
1724};
1725
1726static struct omap_hwmod omap3xxx_es3plus_mmc1_hwmod = {
1727	.name		= "mmc1",
1728	.mpu_irqs	= omap34xx_mmc1_mpu_irqs,
1729	.sdma_reqs	= omap34xx_mmc1_sdma_reqs,
1730	.opt_clks	= omap34xx_mmc1_opt_clks,
1731	.opt_clks_cnt	= ARRAY_SIZE(omap34xx_mmc1_opt_clks),
1732	.main_clk	= "mmchs1_fck",
1733	.prcm		= {
1734		.omap2 = {
1735			.module_offs = CORE_MOD,
1736			.prcm_reg_id = 1,
1737			.module_bit = OMAP3430_EN_MMC1_SHIFT,
1738			.idlest_reg_id = 1,
1739			.idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,
1740		},
1741	},
1742	.dev_attr	= &mmc1_dev_attr,
1743	.class		= &omap34xx_mmc_class,
1744};
1745
1746/* MMC/SD/SDIO2 */
1747
1748static struct omap_hwmod_irq_info omap34xx_mmc2_mpu_irqs[] = {
1749	{ .irq = INT_24XX_MMC2_IRQ, },
1750	{ .irq = -1 }
1751};
1752
1753static struct omap_hwmod_dma_info omap34xx_mmc2_sdma_reqs[] = {
1754	{ .name = "tx",	.dma_req = 47, },
1755	{ .name = "rx",	.dma_req = 48, },
1756	{ .dma_req = -1 }
1757};
1758
1759static struct omap_hwmod_opt_clk omap34xx_mmc2_opt_clks[] = {
1760	{ .role = "dbck", .clk = "omap_32k_fck", },
1761};
1762
1763/* See 35xx errata 2.1.1.128 in SPRZ278F */
1764static struct omap_mmc_dev_attr mmc2_pre_es3_dev_attr = {
1765	.flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,
1766};
1767
1768static struct omap_hwmod omap3xxx_pre_es3_mmc2_hwmod = {
1769	.name		= "mmc2",
1770	.mpu_irqs	= omap34xx_mmc2_mpu_irqs,
1771	.sdma_reqs	= omap34xx_mmc2_sdma_reqs,
1772	.opt_clks	= omap34xx_mmc2_opt_clks,
1773	.opt_clks_cnt	= ARRAY_SIZE(omap34xx_mmc2_opt_clks),
1774	.main_clk	= "mmchs2_fck",
1775	.prcm		= {
1776		.omap2 = {
1777			.module_offs = CORE_MOD,
1778			.prcm_reg_id = 1,
1779			.module_bit = OMAP3430_EN_MMC2_SHIFT,
1780			.idlest_reg_id = 1,
1781			.idlest_idle_bit = OMAP3430_ST_MMC2_SHIFT,
1782		},
1783	},
1784	.dev_attr	= &mmc2_pre_es3_dev_attr,
1785	.class		= &omap34xx_mmc_class,
1786};
1787
1788static struct omap_hwmod omap3xxx_es3plus_mmc2_hwmod = {
1789	.name		= "mmc2",
1790	.mpu_irqs	= omap34xx_mmc2_mpu_irqs,
1791	.sdma_reqs	= omap34xx_mmc2_sdma_reqs,
1792	.opt_clks	= omap34xx_mmc2_opt_clks,
1793	.opt_clks_cnt	= ARRAY_SIZE(omap34xx_mmc2_opt_clks),
1794	.main_clk	= "mmchs2_fck",
1795	.prcm		= {
1796		.omap2 = {
1797			.module_offs = CORE_MOD,
1798			.prcm_reg_id = 1,
1799			.module_bit = OMAP3430_EN_MMC2_SHIFT,
1800			.idlest_reg_id = 1,
1801			.idlest_idle_bit = OMAP3430_ST_MMC2_SHIFT,
1802		},
1803	},
1804	.class		= &omap34xx_mmc_class,
1805};
1806
1807/* MMC/SD/SDIO3 */
1808
1809static struct omap_hwmod_irq_info omap34xx_mmc3_mpu_irqs[] = {
1810	{ .irq = 94, },
1811	{ .irq = -1 }
1812};
1813
1814static struct omap_hwmod_dma_info omap34xx_mmc3_sdma_reqs[] = {
1815	{ .name = "tx",	.dma_req = 77, },
1816	{ .name = "rx",	.dma_req = 78, },
1817	{ .dma_req = -1 }
1818};
1819
1820static struct omap_hwmod_opt_clk omap34xx_mmc3_opt_clks[] = {
1821	{ .role = "dbck", .clk = "omap_32k_fck", },
1822};
1823
1824static struct omap_hwmod omap3xxx_mmc3_hwmod = {
1825	.name		= "mmc3",
1826	.mpu_irqs	= omap34xx_mmc3_mpu_irqs,
1827	.sdma_reqs	= omap34xx_mmc3_sdma_reqs,
1828	.opt_clks	= omap34xx_mmc3_opt_clks,
1829	.opt_clks_cnt	= ARRAY_SIZE(omap34xx_mmc3_opt_clks),
1830	.main_clk	= "mmchs3_fck",
1831	.prcm		= {
1832		.omap2 = {
1833			.prcm_reg_id = 1,
1834			.module_bit = OMAP3430_EN_MMC3_SHIFT,
1835			.idlest_reg_id = 1,
1836			.idlest_idle_bit = OMAP3430_ST_MMC3_SHIFT,
1837		},
1838	},
1839	.class		= &omap34xx_mmc_class,
1840};
1841
1842/*
1843 * 'usb_host_hs' class
1844 * high-speed multi-port usb host controller
1845 */
1846
1847static struct omap_hwmod_class_sysconfig omap3xxx_usb_host_hs_sysc = {
1848	.rev_offs	= 0x0000,
1849	.sysc_offs	= 0x0010,
1850	.syss_offs	= 0x0014,
1851	.sysc_flags	= (SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
1852			   SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
1853			   SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
 
1854	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1855			   MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
1856	.sysc_fields	= &omap_hwmod_sysc_type1,
1857};
1858
1859static struct omap_hwmod_class omap3xxx_usb_host_hs_hwmod_class = {
1860	.name = "usb_host_hs",
1861	.sysc = &omap3xxx_usb_host_hs_sysc,
1862};
1863
1864static struct omap_hwmod_opt_clk omap3xxx_usb_host_hs_opt_clks[] = {
1865	  { .role = "ehci_logic_fck", .clk = "usbhost_120m_fck", },
1866};
1867
1868static struct omap_hwmod_irq_info omap3xxx_usb_host_hs_irqs[] = {
1869	{ .name = "ohci-irq", .irq = 76 },
1870	{ .name = "ehci-irq", .irq = 77 },
1871	{ .irq = -1 }
1872};
1873
1874static struct omap_hwmod omap3xxx_usb_host_hs_hwmod = {
1875	.name		= "usb_host_hs",
1876	.class		= &omap3xxx_usb_host_hs_hwmod_class,
1877	.clkdm_name	= "l3_init_clkdm",
1878	.mpu_irqs	= omap3xxx_usb_host_hs_irqs,
1879	.main_clk	= "usbhost_48m_fck",
1880	.prcm = {
1881		.omap2 = {
1882			.module_offs = OMAP3430ES2_USBHOST_MOD,
1883			.prcm_reg_id = 1,
1884			.module_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
1885			.idlest_reg_id = 1,
1886			.idlest_idle_bit = OMAP3430ES2_ST_USBHOST_IDLE_SHIFT,
1887			.idlest_stdby_bit = OMAP3430ES2_ST_USBHOST_STDBY_SHIFT,
1888		},
1889	},
1890	.opt_clks	= omap3xxx_usb_host_hs_opt_clks,
1891	.opt_clks_cnt	= ARRAY_SIZE(omap3xxx_usb_host_hs_opt_clks),
1892
1893	/*
1894	 * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
1895	 * id: i660
1896	 *
1897	 * Description:
1898	 * In the following configuration :
1899	 * - USBHOST module is set to smart-idle mode
1900	 * - PRCM asserts idle_req to the USBHOST module ( This typically
1901	 *   happens when the system is going to a low power mode : all ports
1902	 *   have been suspended, the master part of the USBHOST module has
1903	 *   entered the standby state, and SW has cut the functional clocks)
1904	 * - an USBHOST interrupt occurs before the module is able to answer
1905	 *   idle_ack, typically a remote wakeup IRQ.
1906	 * Then the USB HOST module will enter a deadlock situation where it
1907	 * is no more accessible nor functional.
1908	 *
1909	 * Workaround:
1910	 * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
1911	 */
1912
1913	/*
1914	 * Errata: USB host EHCI may stall when entering smart-standby mode
1915	 * Id: i571
1916	 *
1917	 * Description:
1918	 * When the USBHOST module is set to smart-standby mode, and when it is
1919	 * ready to enter the standby state (i.e. all ports are suspended and
1920	 * all attached devices are in suspend mode), then it can wrongly assert
1921	 * the Mstandby signal too early while there are still some residual OCP
1922	 * transactions ongoing. If this condition occurs, the internal state
1923	 * machine may go to an undefined state and the USB link may be stuck
1924	 * upon the next resume.
1925	 *
1926	 * Workaround:
1927	 * Don't use smart standby; use only force standby,
1928	 * hence HWMOD_SWSUP_MSTANDBY
1929	 */
1930
1931	/*
1932	 * During system boot; If the hwmod framework resets the module
1933	 * the module will have smart idle settings; which can lead to deadlock
1934	 * (above Errata Id:i660); so, dont reset the module during boot;
1935	 * Use HWMOD_INIT_NO_RESET.
1936	 */
1937
1938	.flags		= HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
1939			  HWMOD_INIT_NO_RESET,
1940};
1941
1942/*
1943 * 'usb_tll_hs' class
1944 * usb_tll_hs module is the adapter on the usb_host_hs ports
1945 */
1946static struct omap_hwmod_class_sysconfig omap3xxx_usb_tll_hs_sysc = {
1947	.rev_offs	= 0x0000,
1948	.sysc_offs	= 0x0010,
1949	.syss_offs	= 0x0014,
1950	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1951			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1952			   SYSC_HAS_AUTOIDLE),
1953	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1954	.sysc_fields	= &omap_hwmod_sysc_type1,
1955};
1956
1957static struct omap_hwmod_class omap3xxx_usb_tll_hs_hwmod_class = {
1958	.name = "usb_tll_hs",
1959	.sysc = &omap3xxx_usb_tll_hs_sysc,
1960};
1961
1962static struct omap_hwmod_irq_info omap3xxx_usb_tll_hs_irqs[] = {
1963	{ .name = "tll-irq", .irq = 78 },
1964	{ .irq = -1 }
1965};
1966
1967static struct omap_hwmod omap3xxx_usb_tll_hs_hwmod = {
1968	.name		= "usb_tll_hs",
1969	.class		= &omap3xxx_usb_tll_hs_hwmod_class,
1970	.clkdm_name	= "l3_init_clkdm",
1971	.mpu_irqs	= omap3xxx_usb_tll_hs_irqs,
1972	.main_clk	= "usbtll_fck",
1973	.prcm = {
1974		.omap2 = {
1975			.module_offs = CORE_MOD,
1976			.prcm_reg_id = 3,
1977			.module_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
1978			.idlest_reg_id = 3,
1979			.idlest_idle_bit = OMAP3430ES2_ST_USBTLL_SHIFT,
1980		},
1981	},
1982};
1983
1984static struct omap_hwmod omap3xxx_hdq1w_hwmod = {
1985	.name		= "hdq1w",
1986	.mpu_irqs	= omap2_hdq1w_mpu_irqs,
1987	.main_clk	= "hdq_fck",
1988	.prcm		= {
1989		.omap2 = {
1990			.module_offs = CORE_MOD,
1991			.prcm_reg_id = 1,
1992			.module_bit = OMAP3430_EN_HDQ_SHIFT,
1993			.idlest_reg_id = 1,
1994			.idlest_idle_bit = OMAP3430_ST_HDQ_SHIFT,
1995		},
1996	},
1997	.class		= &omap2_hdq1w_class,
1998};
1999
2000/*
2001 * '32K sync counter' class
2002 * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
2003 */
2004static struct omap_hwmod_class_sysconfig omap3xxx_counter_sysc = {
2005	.rev_offs	= 0x0000,
2006	.sysc_offs	= 0x0004,
2007	.sysc_flags	= SYSC_HAS_SIDLEMODE,
2008	.idlemodes	= (SIDLE_FORCE | SIDLE_NO),
2009	.sysc_fields	= &omap_hwmod_sysc_type1,
2010};
2011
2012static struct omap_hwmod_class omap3xxx_counter_hwmod_class = {
2013	.name	= "counter",
2014	.sysc	= &omap3xxx_counter_sysc,
2015};
2016
2017static struct omap_hwmod omap3xxx_counter_32k_hwmod = {
2018	.name		= "counter_32k",
2019	.class		= &omap3xxx_counter_hwmod_class,
2020	.clkdm_name	= "wkup_clkdm",
2021	.flags		= HWMOD_SWSUP_SIDLE,
2022	.main_clk	= "wkup_32k_fck",
2023	.prcm		= {
2024		.omap2	= {
2025			.module_offs = WKUP_MOD,
2026			.prcm_reg_id = 1,
2027			.module_bit = OMAP3430_ST_32KSYNC_SHIFT,
2028			.idlest_reg_id = 1,
2029			.idlest_idle_bit = OMAP3430_ST_32KSYNC_SHIFT,
2030		},
2031	},
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2032};
2033
2034/*
2035 * interfaces
2036 */
2037
2038/* L3 -> L4_CORE interface */
2039static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_core = {
2040	.master	= &omap3xxx_l3_main_hwmod,
2041	.slave	= &omap3xxx_l4_core_hwmod,
2042	.user	= OCP_USER_MPU | OCP_USER_SDMA,
2043};
2044
2045/* L3 -> L4_PER interface */
2046static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_per = {
2047	.master = &omap3xxx_l3_main_hwmod,
2048	.slave	= &omap3xxx_l4_per_hwmod,
2049	.user	= OCP_USER_MPU | OCP_USER_SDMA,
2050};
2051
2052static struct omap_hwmod_addr_space omap3xxx_l3_main_addrs[] = {
2053	{
2054		.pa_start	= 0x68000000,
2055		.pa_end		= 0x6800ffff,
2056		.flags		= ADDR_TYPE_RT,
2057	},
2058	{ }
2059};
2060
2061/* MPU -> L3 interface */
2062static struct omap_hwmod_ocp_if omap3xxx_mpu__l3_main = {
2063	.master   = &omap3xxx_mpu_hwmod,
2064	.slave    = &omap3xxx_l3_main_hwmod,
2065	.addr     = omap3xxx_l3_main_addrs,
2066	.user	= OCP_USER_MPU,
2067};
2068
 
 
 
 
 
 
 
 
2069/* DSS -> l3 */
2070static struct omap_hwmod_ocp_if omap3430es1_dss__l3 = {
2071	.master		= &omap3430es1_dss_core_hwmod,
2072	.slave		= &omap3xxx_l3_main_hwmod,
2073	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2074};
2075
2076static struct omap_hwmod_ocp_if omap3xxx_dss__l3 = {
2077	.master		= &omap3xxx_dss_core_hwmod,
2078	.slave		= &omap3xxx_l3_main_hwmod,
2079	.fw = {
2080		.omap2 = {
2081			.l3_perm_bit  = OMAP3_L3_CORE_FW_INIT_ID_DSS,
2082			.flags	= OMAP_FIREWALL_L3,
2083		}
2084	},
2085	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2086};
2087
2088/* l3_core -> usbhsotg interface */
2089static struct omap_hwmod_ocp_if omap3xxx_usbhsotg__l3 = {
2090	.master		= &omap3xxx_usbhsotg_hwmod,
2091	.slave		= &omap3xxx_l3_main_hwmod,
2092	.clk		= "core_l3_ick",
2093	.user		= OCP_USER_MPU,
2094};
2095
2096/* l3_core -> am35xx_usbhsotg interface */
2097static struct omap_hwmod_ocp_if am35xx_usbhsotg__l3 = {
2098	.master		= &am35xx_usbhsotg_hwmod,
2099	.slave		= &omap3xxx_l3_main_hwmod,
2100	.clk		= "core_l3_ick",
2101	.user		= OCP_USER_MPU,
2102};
2103/* L4_CORE -> L4_WKUP interface */
2104static struct omap_hwmod_ocp_if omap3xxx_l4_core__l4_wkup = {
2105	.master	= &omap3xxx_l4_core_hwmod,
2106	.slave	= &omap3xxx_l4_wkup_hwmod,
2107	.user	= OCP_USER_MPU | OCP_USER_SDMA,
2108};
2109
2110/* L4 CORE -> MMC1 interface */
2111static struct omap_hwmod_ocp_if omap3xxx_l4_core__pre_es3_mmc1 = {
2112	.master		= &omap3xxx_l4_core_hwmod,
2113	.slave		= &omap3xxx_pre_es3_mmc1_hwmod,
2114	.clk		= "mmchs1_ick",
2115	.addr		= omap2430_mmc1_addr_space,
2116	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2117	.flags		= OMAP_FIREWALL_L4
2118};
2119
2120static struct omap_hwmod_ocp_if omap3xxx_l4_core__es3plus_mmc1 = {
2121	.master		= &omap3xxx_l4_core_hwmod,
2122	.slave		= &omap3xxx_es3plus_mmc1_hwmod,
2123	.clk		= "mmchs1_ick",
2124	.addr		= omap2430_mmc1_addr_space,
2125	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2126	.flags		= OMAP_FIREWALL_L4
2127};
2128
2129/* L4 CORE -> MMC2 interface */
2130static struct omap_hwmod_ocp_if omap3xxx_l4_core__pre_es3_mmc2 = {
2131	.master		= &omap3xxx_l4_core_hwmod,
2132	.slave		= &omap3xxx_pre_es3_mmc2_hwmod,
2133	.clk		= "mmchs2_ick",
2134	.addr		= omap2430_mmc2_addr_space,
2135	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2136	.flags		= OMAP_FIREWALL_L4
2137};
2138
2139static struct omap_hwmod_ocp_if omap3xxx_l4_core__es3plus_mmc2 = {
2140	.master		= &omap3xxx_l4_core_hwmod,
2141	.slave		= &omap3xxx_es3plus_mmc2_hwmod,
2142	.clk		= "mmchs2_ick",
2143	.addr		= omap2430_mmc2_addr_space,
2144	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2145	.flags		= OMAP_FIREWALL_L4
2146};
2147
2148/* L4 CORE -> MMC3 interface */
2149static struct omap_hwmod_addr_space omap3xxx_mmc3_addr_space[] = {
2150	{
2151		.pa_start	= 0x480ad000,
2152		.pa_end		= 0x480ad1ff,
2153		.flags		= ADDR_TYPE_RT,
2154	},
2155	{ }
2156};
2157
2158static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmc3 = {
2159	.master		= &omap3xxx_l4_core_hwmod,
2160	.slave		= &omap3xxx_mmc3_hwmod,
2161	.clk		= "mmchs3_ick",
2162	.addr		= omap3xxx_mmc3_addr_space,
2163	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2164	.flags		= OMAP_FIREWALL_L4
2165};
2166
2167/* L4 CORE -> UART1 interface */
2168static struct omap_hwmod_addr_space omap3xxx_uart1_addr_space[] = {
2169	{
2170		.pa_start	= OMAP3_UART1_BASE,
2171		.pa_end		= OMAP3_UART1_BASE + SZ_8K - 1,
2172		.flags		= ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
2173	},
2174	{ }
2175};
2176
2177static struct omap_hwmod_ocp_if omap3_l4_core__uart1 = {
2178	.master		= &omap3xxx_l4_core_hwmod,
2179	.slave		= &omap3xxx_uart1_hwmod,
2180	.clk		= "uart1_ick",
2181	.addr		= omap3xxx_uart1_addr_space,
2182	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2183};
2184
2185/* L4 CORE -> UART2 interface */
2186static struct omap_hwmod_addr_space omap3xxx_uart2_addr_space[] = {
2187	{
2188		.pa_start	= OMAP3_UART2_BASE,
2189		.pa_end		= OMAP3_UART2_BASE + SZ_1K - 1,
2190		.flags		= ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
2191	},
2192	{ }
2193};
2194
2195static struct omap_hwmod_ocp_if omap3_l4_core__uart2 = {
2196	.master		= &omap3xxx_l4_core_hwmod,
2197	.slave		= &omap3xxx_uart2_hwmod,
2198	.clk		= "uart2_ick",
2199	.addr		= omap3xxx_uart2_addr_space,
2200	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2201};
2202
2203/* L4 PER -> UART3 interface */
2204static struct omap_hwmod_addr_space omap3xxx_uart3_addr_space[] = {
2205	{
2206		.pa_start	= OMAP3_UART3_BASE,
2207		.pa_end		= OMAP3_UART3_BASE + SZ_1K - 1,
2208		.flags		= ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
2209	},
2210	{ }
2211};
2212
2213static struct omap_hwmod_ocp_if omap3_l4_per__uart3 = {
2214	.master		= &omap3xxx_l4_per_hwmod,
2215	.slave		= &omap3xxx_uart3_hwmod,
2216	.clk		= "uart3_ick",
2217	.addr		= omap3xxx_uart3_addr_space,
2218	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2219};
2220
2221/* L4 PER -> UART4 interface */
2222static struct omap_hwmod_addr_space omap36xx_uart4_addr_space[] = {
2223	{
2224		.pa_start	= OMAP3_UART4_BASE,
2225		.pa_end		= OMAP3_UART4_BASE + SZ_1K - 1,
2226		.flags		= ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
2227	},
2228	{ }
2229};
2230
2231static struct omap_hwmod_ocp_if omap36xx_l4_per__uart4 = {
2232	.master		= &omap3xxx_l4_per_hwmod,
2233	.slave		= &omap36xx_uart4_hwmod,
2234	.clk		= "uart4_ick",
2235	.addr		= omap36xx_uart4_addr_space,
2236	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2237};
2238
2239/* AM35xx: L4 CORE -> UART4 interface */
2240static struct omap_hwmod_addr_space am35xx_uart4_addr_space[] = {
2241	{
2242		.pa_start	= OMAP3_UART4_AM35XX_BASE,
2243		.pa_end		= OMAP3_UART4_AM35XX_BASE + SZ_1K - 1,
2244		.flags		= ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
2245	},
2246};
2247
2248static struct omap_hwmod_ocp_if am35xx_l4_core__uart4 = {
2249	.master		= &omap3xxx_l4_core_hwmod,
2250	.slave		= &am35xx_uart4_hwmod,
2251	.clk		= "uart4_ick",
2252	.addr		= am35xx_uart4_addr_space,
2253	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2254};
2255
2256/* L4 CORE -> I2C1 interface */
2257static struct omap_hwmod_ocp_if omap3_l4_core__i2c1 = {
2258	.master		= &omap3xxx_l4_core_hwmod,
2259	.slave		= &omap3xxx_i2c1_hwmod,
2260	.clk		= "i2c1_ick",
2261	.addr		= omap2_i2c1_addr_space,
2262	.fw = {
2263		.omap2 = {
2264			.l4_fw_region  = OMAP3_L4_CORE_FW_I2C1_REGION,
2265			.l4_prot_group = 7,
2266			.flags	= OMAP_FIREWALL_L4,
2267		}
2268	},
2269	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2270};
2271
2272/* L4 CORE -> I2C2 interface */
2273static struct omap_hwmod_ocp_if omap3_l4_core__i2c2 = {
2274	.master		= &omap3xxx_l4_core_hwmod,
2275	.slave		= &omap3xxx_i2c2_hwmod,
2276	.clk		= "i2c2_ick",
2277	.addr		= omap2_i2c2_addr_space,
2278	.fw = {
2279		.omap2 = {
2280			.l4_fw_region  = OMAP3_L4_CORE_FW_I2C2_REGION,
2281			.l4_prot_group = 7,
2282			.flags = OMAP_FIREWALL_L4,
2283		}
2284	},
2285	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2286};
2287
2288/* L4 CORE -> I2C3 interface */
2289static struct omap_hwmod_addr_space omap3xxx_i2c3_addr_space[] = {
2290	{
2291		.pa_start	= 0x48060000,
2292		.pa_end		= 0x48060000 + SZ_128 - 1,
2293		.flags		= ADDR_TYPE_RT,
2294	},
2295	{ }
2296};
2297
2298static struct omap_hwmod_ocp_if omap3_l4_core__i2c3 = {
2299	.master		= &omap3xxx_l4_core_hwmod,
2300	.slave		= &omap3xxx_i2c3_hwmod,
2301	.clk		= "i2c3_ick",
2302	.addr		= omap3xxx_i2c3_addr_space,
2303	.fw = {
2304		.omap2 = {
2305			.l4_fw_region  = OMAP3_L4_CORE_FW_I2C3_REGION,
2306			.l4_prot_group = 7,
2307			.flags = OMAP_FIREWALL_L4,
2308		}
2309	},
2310	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2311};
2312
2313/* L4 CORE -> SR1 interface */
2314static struct omap_hwmod_addr_space omap3_sr1_addr_space[] = {
2315	{
2316		.pa_start	= OMAP34XX_SR1_BASE,
2317		.pa_end		= OMAP34XX_SR1_BASE + SZ_1K - 1,
2318		.flags		= ADDR_TYPE_RT,
2319	},
2320	{ }
2321};
2322
2323static struct omap_hwmod_ocp_if omap34xx_l4_core__sr1 = {
2324	.master		= &omap3xxx_l4_core_hwmod,
2325	.slave		= &omap34xx_sr1_hwmod,
2326	.clk		= "sr_l4_ick",
2327	.addr		= omap3_sr1_addr_space,
2328	.user		= OCP_USER_MPU,
2329};
2330
2331static struct omap_hwmod_ocp_if omap36xx_l4_core__sr1 = {
2332	.master		= &omap3xxx_l4_core_hwmod,
2333	.slave		= &omap36xx_sr1_hwmod,
2334	.clk		= "sr_l4_ick",
2335	.addr		= omap3_sr1_addr_space,
2336	.user		= OCP_USER_MPU,
2337};
2338
2339/* L4 CORE -> SR1 interface */
2340static struct omap_hwmod_addr_space omap3_sr2_addr_space[] = {
2341	{
2342		.pa_start	= OMAP34XX_SR2_BASE,
2343		.pa_end		= OMAP34XX_SR2_BASE + SZ_1K - 1,
2344		.flags		= ADDR_TYPE_RT,
2345	},
2346	{ }
2347};
2348
2349static struct omap_hwmod_ocp_if omap34xx_l4_core__sr2 = {
2350	.master		= &omap3xxx_l4_core_hwmod,
2351	.slave		= &omap34xx_sr2_hwmod,
2352	.clk		= "sr_l4_ick",
2353	.addr		= omap3_sr2_addr_space,
2354	.user		= OCP_USER_MPU,
2355};
2356
2357static struct omap_hwmod_ocp_if omap36xx_l4_core__sr2 = {
2358	.master		= &omap3xxx_l4_core_hwmod,
2359	.slave		= &omap36xx_sr2_hwmod,
2360	.clk		= "sr_l4_ick",
2361	.addr		= omap3_sr2_addr_space,
2362	.user		= OCP_USER_MPU,
2363};
2364
2365static struct omap_hwmod_addr_space omap3xxx_usbhsotg_addrs[] = {
2366	{
2367		.pa_start	= OMAP34XX_HSUSB_OTG_BASE,
2368		.pa_end		= OMAP34XX_HSUSB_OTG_BASE + SZ_4K - 1,
2369		.flags		= ADDR_TYPE_RT
2370	},
2371	{ }
2372};
2373
2374/* l4_core -> usbhsotg  */
2375static struct omap_hwmod_ocp_if omap3xxx_l4_core__usbhsotg = {
2376	.master		= &omap3xxx_l4_core_hwmod,
2377	.slave		= &omap3xxx_usbhsotg_hwmod,
2378	.clk		= "l4_ick",
2379	.addr		= omap3xxx_usbhsotg_addrs,
2380	.user		= OCP_USER_MPU,
2381};
2382
2383static struct omap_hwmod_addr_space am35xx_usbhsotg_addrs[] = {
2384	{
2385		.pa_start	= AM35XX_IPSS_USBOTGSS_BASE,
2386		.pa_end		= AM35XX_IPSS_USBOTGSS_BASE + SZ_4K - 1,
2387		.flags		= ADDR_TYPE_RT
2388	},
2389	{ }
2390};
2391
2392/* l4_core -> usbhsotg  */
2393static struct omap_hwmod_ocp_if am35xx_l4_core__usbhsotg = {
2394	.master		= &omap3xxx_l4_core_hwmod,
2395	.slave		= &am35xx_usbhsotg_hwmod,
2396	.clk		= "l4_ick",
2397	.addr		= am35xx_usbhsotg_addrs,
2398	.user		= OCP_USER_MPU,
2399};
2400
2401/* L4_WKUP -> L4_SEC interface */
2402static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__l4_sec = {
2403	.master = &omap3xxx_l4_wkup_hwmod,
2404	.slave	= &omap3xxx_l4_sec_hwmod,
2405	.user	= OCP_USER_MPU | OCP_USER_SDMA,
2406};
2407
2408/* IVA2 <- L3 interface */
2409static struct omap_hwmod_ocp_if omap3xxx_l3__iva = {
2410	.master		= &omap3xxx_l3_main_hwmod,
2411	.slave		= &omap3xxx_iva_hwmod,
2412	.clk		= "core_l3_ick",
2413	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2414};
2415
2416static struct omap_hwmod_addr_space omap3xxx_timer1_addrs[] = {
2417	{
2418		.pa_start	= 0x48318000,
2419		.pa_end		= 0x48318000 + SZ_1K - 1,
2420		.flags		= ADDR_TYPE_RT
2421	},
2422	{ }
2423};
2424
2425/* l4_wkup -> timer1 */
2426static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__timer1 = {
2427	.master		= &omap3xxx_l4_wkup_hwmod,
2428	.slave		= &omap3xxx_timer1_hwmod,
2429	.clk		= "gpt1_ick",
2430	.addr		= omap3xxx_timer1_addrs,
2431	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2432};
2433
2434static struct omap_hwmod_addr_space omap3xxx_timer2_addrs[] = {
2435	{
2436		.pa_start	= 0x49032000,
2437		.pa_end		= 0x49032000 + SZ_1K - 1,
2438		.flags		= ADDR_TYPE_RT
2439	},
2440	{ }
2441};
2442
2443/* l4_per -> timer2 */
2444static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer2 = {
2445	.master		= &omap3xxx_l4_per_hwmod,
2446	.slave		= &omap3xxx_timer2_hwmod,
2447	.clk		= "gpt2_ick",
2448	.addr		= omap3xxx_timer2_addrs,
2449	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2450};
2451
2452static struct omap_hwmod_addr_space omap3xxx_timer3_addrs[] = {
2453	{
2454		.pa_start	= 0x49034000,
2455		.pa_end		= 0x49034000 + SZ_1K - 1,
2456		.flags		= ADDR_TYPE_RT
2457	},
2458	{ }
2459};
2460
2461/* l4_per -> timer3 */
2462static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer3 = {
2463	.master		= &omap3xxx_l4_per_hwmod,
2464	.slave		= &omap3xxx_timer3_hwmod,
2465	.clk		= "gpt3_ick",
2466	.addr		= omap3xxx_timer3_addrs,
2467	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2468};
2469
2470static struct omap_hwmod_addr_space omap3xxx_timer4_addrs[] = {
2471	{
2472		.pa_start	= 0x49036000,
2473		.pa_end		= 0x49036000 + SZ_1K - 1,
2474		.flags		= ADDR_TYPE_RT
2475	},
2476	{ }
2477};
2478
2479/* l4_per -> timer4 */
2480static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer4 = {
2481	.master		= &omap3xxx_l4_per_hwmod,
2482	.slave		= &omap3xxx_timer4_hwmod,
2483	.clk		= "gpt4_ick",
2484	.addr		= omap3xxx_timer4_addrs,
2485	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2486};
2487
2488static struct omap_hwmod_addr_space omap3xxx_timer5_addrs[] = {
2489	{
2490		.pa_start	= 0x49038000,
2491		.pa_end		= 0x49038000 + SZ_1K - 1,
2492		.flags		= ADDR_TYPE_RT
2493	},
2494	{ }
2495};
2496
2497/* l4_per -> timer5 */
2498static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer5 = {
2499	.master		= &omap3xxx_l4_per_hwmod,
2500	.slave		= &omap3xxx_timer5_hwmod,
2501	.clk		= "gpt5_ick",
2502	.addr		= omap3xxx_timer5_addrs,
2503	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2504};
2505
2506static struct omap_hwmod_addr_space omap3xxx_timer6_addrs[] = {
2507	{
2508		.pa_start	= 0x4903A000,
2509		.pa_end		= 0x4903A000 + SZ_1K - 1,
2510		.flags		= ADDR_TYPE_RT
2511	},
2512	{ }
2513};
2514
2515/* l4_per -> timer6 */
2516static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer6 = {
2517	.master		= &omap3xxx_l4_per_hwmod,
2518	.slave		= &omap3xxx_timer6_hwmod,
2519	.clk		= "gpt6_ick",
2520	.addr		= omap3xxx_timer6_addrs,
2521	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2522};
2523
2524static struct omap_hwmod_addr_space omap3xxx_timer7_addrs[] = {
2525	{
2526		.pa_start	= 0x4903C000,
2527		.pa_end		= 0x4903C000 + SZ_1K - 1,
2528		.flags		= ADDR_TYPE_RT
2529	},
2530	{ }
2531};
2532
2533/* l4_per -> timer7 */
2534static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer7 = {
2535	.master		= &omap3xxx_l4_per_hwmod,
2536	.slave		= &omap3xxx_timer7_hwmod,
2537	.clk		= "gpt7_ick",
2538	.addr		= omap3xxx_timer7_addrs,
2539	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2540};
2541
2542static struct omap_hwmod_addr_space omap3xxx_timer8_addrs[] = {
2543	{
2544		.pa_start	= 0x4903E000,
2545		.pa_end		= 0x4903E000 + SZ_1K - 1,
2546		.flags		= ADDR_TYPE_RT
2547	},
2548	{ }
2549};
2550
2551/* l4_per -> timer8 */
2552static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer8 = {
2553	.master		= &omap3xxx_l4_per_hwmod,
2554	.slave		= &omap3xxx_timer8_hwmod,
2555	.clk		= "gpt8_ick",
2556	.addr		= omap3xxx_timer8_addrs,
2557	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2558};
2559
2560static struct omap_hwmod_addr_space omap3xxx_timer9_addrs[] = {
2561	{
2562		.pa_start	= 0x49040000,
2563		.pa_end		= 0x49040000 + SZ_1K - 1,
2564		.flags		= ADDR_TYPE_RT
2565	},
2566	{ }
2567};
2568
2569/* l4_per -> timer9 */
2570static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer9 = {
2571	.master		= &omap3xxx_l4_per_hwmod,
2572	.slave		= &omap3xxx_timer9_hwmod,
2573	.clk		= "gpt9_ick",
2574	.addr		= omap3xxx_timer9_addrs,
2575	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2576};
2577
2578/* l4_core -> timer10 */
2579static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer10 = {
2580	.master		= &omap3xxx_l4_core_hwmod,
2581	.slave		= &omap3xxx_timer10_hwmod,
2582	.clk		= "gpt10_ick",
2583	.addr		= omap2_timer10_addrs,
2584	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2585};
2586
2587/* l4_core -> timer11 */
2588static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer11 = {
2589	.master		= &omap3xxx_l4_core_hwmod,
2590	.slave		= &omap3xxx_timer11_hwmod,
2591	.clk		= "gpt11_ick",
2592	.addr		= omap2_timer11_addrs,
2593	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2594};
2595
2596static struct omap_hwmod_addr_space omap3xxx_timer12_addrs[] = {
2597	{
2598		.pa_start	= 0x48304000,
2599		.pa_end		= 0x48304000 + SZ_1K - 1,
2600		.flags		= ADDR_TYPE_RT
2601	},
2602	{ }
2603};
2604
2605/* l4_core -> timer12 */
2606static struct omap_hwmod_ocp_if omap3xxx_l4_sec__timer12 = {
2607	.master		= &omap3xxx_l4_sec_hwmod,
2608	.slave		= &omap3xxx_timer12_hwmod,
2609	.clk		= "gpt12_ick",
2610	.addr		= omap3xxx_timer12_addrs,
2611	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2612};
2613
2614/* l4_wkup -> wd_timer2 */
2615static struct omap_hwmod_addr_space omap3xxx_wd_timer2_addrs[] = {
2616	{
2617		.pa_start	= 0x48314000,
2618		.pa_end		= 0x4831407f,
2619		.flags		= ADDR_TYPE_RT
2620	},
2621	{ }
2622};
2623
2624static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__wd_timer2 = {
2625	.master		= &omap3xxx_l4_wkup_hwmod,
2626	.slave		= &omap3xxx_wd_timer2_hwmod,
2627	.clk		= "wdt2_ick",
2628	.addr		= omap3xxx_wd_timer2_addrs,
2629	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2630};
2631
2632/* l4_core -> dss */
2633static struct omap_hwmod_ocp_if omap3430es1_l4_core__dss = {
2634	.master		= &omap3xxx_l4_core_hwmod,
2635	.slave		= &omap3430es1_dss_core_hwmod,
2636	.clk		= "dss_ick",
2637	.addr		= omap2_dss_addrs,
2638	.fw = {
2639		.omap2 = {
2640			.l4_fw_region  = OMAP3ES1_L4_CORE_FW_DSS_CORE_REGION,
2641			.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
2642			.flags	= OMAP_FIREWALL_L4,
2643		}
2644	},
2645	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2646};
2647
2648static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss = {
2649	.master		= &omap3xxx_l4_core_hwmod,
2650	.slave		= &omap3xxx_dss_core_hwmod,
2651	.clk		= "dss_ick",
2652	.addr		= omap2_dss_addrs,
2653	.fw = {
2654		.omap2 = {
2655			.l4_fw_region  = OMAP3_L4_CORE_FW_DSS_CORE_REGION,
2656			.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
2657			.flags	= OMAP_FIREWALL_L4,
2658		}
2659	},
2660	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2661};
2662
2663/* l4_core -> dss_dispc */
2664static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dispc = {
2665	.master		= &omap3xxx_l4_core_hwmod,
2666	.slave		= &omap3xxx_dss_dispc_hwmod,
2667	.clk		= "dss_ick",
2668	.addr		= omap2_dss_dispc_addrs,
2669	.fw = {
2670		.omap2 = {
2671			.l4_fw_region  = OMAP3_L4_CORE_FW_DSS_DISPC_REGION,
2672			.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
2673			.flags	= OMAP_FIREWALL_L4,
2674		}
2675	},
2676	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2677};
2678
2679static struct omap_hwmod_addr_space omap3xxx_dss_dsi1_addrs[] = {
2680	{
2681		.pa_start	= 0x4804FC00,
2682		.pa_end		= 0x4804FFFF,
2683		.flags		= ADDR_TYPE_RT
2684	},
2685	{ }
2686};
2687
2688/* l4_core -> dss_dsi1 */
2689static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dsi1 = {
2690	.master		= &omap3xxx_l4_core_hwmod,
2691	.slave		= &omap3xxx_dss_dsi1_hwmod,
2692	.clk		= "dss_ick",
2693	.addr		= omap3xxx_dss_dsi1_addrs,
2694	.fw = {
2695		.omap2 = {
2696			.l4_fw_region  = OMAP3_L4_CORE_FW_DSS_DSI_REGION,
2697			.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
2698			.flags	= OMAP_FIREWALL_L4,
2699		}
2700	},
2701	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2702};
2703
2704/* l4_core -> dss_rfbi */
2705static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_rfbi = {
2706	.master		= &omap3xxx_l4_core_hwmod,
2707	.slave		= &omap3xxx_dss_rfbi_hwmod,
2708	.clk		= "dss_ick",
2709	.addr		= omap2_dss_rfbi_addrs,
2710	.fw = {
2711		.omap2 = {
2712			.l4_fw_region  = OMAP3_L4_CORE_FW_DSS_RFBI_REGION,
2713			.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP ,
2714			.flags	= OMAP_FIREWALL_L4,
2715		}
2716	},
2717	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2718};
2719
2720/* l4_core -> dss_venc */
2721static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_venc = {
2722	.master		= &omap3xxx_l4_core_hwmod,
2723	.slave		= &omap3xxx_dss_venc_hwmod,
2724	.clk		= "dss_ick",
2725	.addr		= omap2_dss_venc_addrs,
2726	.fw = {
2727		.omap2 = {
2728			.l4_fw_region  = OMAP3_L4_CORE_FW_DSS_VENC_REGION,
2729			.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
2730			.flags	= OMAP_FIREWALL_L4,
2731		}
2732	},
2733	.flags		= OCPIF_SWSUP_IDLE,
2734	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2735};
2736
2737/* l4_wkup -> gpio1 */
2738static struct omap_hwmod_addr_space omap3xxx_gpio1_addrs[] = {
2739	{
2740		.pa_start	= 0x48310000,
2741		.pa_end		= 0x483101ff,
2742		.flags		= ADDR_TYPE_RT
2743	},
2744	{ }
2745};
2746
2747static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__gpio1 = {
2748	.master		= &omap3xxx_l4_wkup_hwmod,
2749	.slave		= &omap3xxx_gpio1_hwmod,
2750	.addr		= omap3xxx_gpio1_addrs,
2751	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2752};
2753
2754/* l4_per -> gpio2 */
2755static struct omap_hwmod_addr_space omap3xxx_gpio2_addrs[] = {
2756	{
2757		.pa_start	= 0x49050000,
2758		.pa_end		= 0x490501ff,
2759		.flags		= ADDR_TYPE_RT
2760	},
2761	{ }
2762};
2763
2764static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio2 = {
2765	.master		= &omap3xxx_l4_per_hwmod,
2766	.slave		= &omap3xxx_gpio2_hwmod,
2767	.addr		= omap3xxx_gpio2_addrs,
2768	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2769};
2770
2771/* l4_per -> gpio3 */
2772static struct omap_hwmod_addr_space omap3xxx_gpio3_addrs[] = {
2773	{
2774		.pa_start	= 0x49052000,
2775		.pa_end		= 0x490521ff,
2776		.flags		= ADDR_TYPE_RT
2777	},
2778	{ }
2779};
2780
2781static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio3 = {
2782	.master		= &omap3xxx_l4_per_hwmod,
2783	.slave		= &omap3xxx_gpio3_hwmod,
2784	.addr		= omap3xxx_gpio3_addrs,
2785	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2786};
2787
2788/* l4_per -> gpio4 */
2789static struct omap_hwmod_addr_space omap3xxx_gpio4_addrs[] = {
2790	{
2791		.pa_start	= 0x49054000,
2792		.pa_end		= 0x490541ff,
2793		.flags		= ADDR_TYPE_RT
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2794	},
2795	{ }
2796};
2797
 
 
2798static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio4 = {
2799	.master		= &omap3xxx_l4_per_hwmod,
2800	.slave		= &omap3xxx_gpio4_hwmod,
2801	.addr		= omap3xxx_gpio4_addrs,
2802	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2803};
2804
2805/* l4_per -> gpio5 */
2806static struct omap_hwmod_addr_space omap3xxx_gpio5_addrs[] = {
2807	{
2808		.pa_start	= 0x49056000,
2809		.pa_end		= 0x490561ff,
2810		.flags		= ADDR_TYPE_RT
2811	},
2812	{ }
2813};
2814
2815static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio5 = {
2816	.master		= &omap3xxx_l4_per_hwmod,
2817	.slave		= &omap3xxx_gpio5_hwmod,
2818	.addr		= omap3xxx_gpio5_addrs,
2819	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2820};
2821
2822/* l4_per -> gpio6 */
2823static struct omap_hwmod_addr_space omap3xxx_gpio6_addrs[] = {
2824	{
2825		.pa_start	= 0x49058000,
2826		.pa_end		= 0x490581ff,
2827		.flags		= ADDR_TYPE_RT
2828	},
2829	{ }
2830};
2831
2832static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio6 = {
2833	.master		= &omap3xxx_l4_per_hwmod,
2834	.slave		= &omap3xxx_gpio6_hwmod,
2835	.addr		= omap3xxx_gpio6_addrs,
2836	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2837};
2838
2839/* dma_system -> L3 */
2840static struct omap_hwmod_ocp_if omap3xxx_dma_system__l3 = {
2841	.master		= &omap3xxx_dma_system_hwmod,
2842	.slave		= &omap3xxx_l3_main_hwmod,
2843	.clk		= "core_l3_ick",
2844	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2845};
2846
2847static struct omap_hwmod_addr_space omap3xxx_dma_system_addrs[] = {
2848	{
2849		.pa_start	= 0x48056000,
2850		.pa_end		= 0x48056fff,
2851		.flags		= ADDR_TYPE_RT
2852	},
2853	{ }
2854};
2855
2856/* l4_cfg -> dma_system */
2857static struct omap_hwmod_ocp_if omap3xxx_l4_core__dma_system = {
2858	.master		= &omap3xxx_l4_core_hwmod,
2859	.slave		= &omap3xxx_dma_system_hwmod,
2860	.clk		= "core_l4_ick",
2861	.addr		= omap3xxx_dma_system_addrs,
2862	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2863};
2864
2865static struct omap_hwmod_addr_space omap3xxx_mcbsp1_addrs[] = {
2866	{
2867		.name		= "mpu",
2868		.pa_start	= 0x48074000,
2869		.pa_end		= 0x480740ff,
2870		.flags		= ADDR_TYPE_RT
2871	},
2872	{ }
2873};
2874
2875/* l4_core -> mcbsp1 */
2876static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp1 = {
2877	.master		= &omap3xxx_l4_core_hwmod,
2878	.slave		= &omap3xxx_mcbsp1_hwmod,
2879	.clk		= "mcbsp1_ick",
2880	.addr		= omap3xxx_mcbsp1_addrs,
2881	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2882};
2883
2884static struct omap_hwmod_addr_space omap3xxx_mcbsp2_addrs[] = {
2885	{
2886		.name		= "mpu",
2887		.pa_start	= 0x49022000,
2888		.pa_end		= 0x490220ff,
2889		.flags		= ADDR_TYPE_RT
2890	},
2891	{ }
2892};
2893
2894/* l4_per -> mcbsp2 */
2895static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2 = {
2896	.master		= &omap3xxx_l4_per_hwmod,
2897	.slave		= &omap3xxx_mcbsp2_hwmod,
2898	.clk		= "mcbsp2_ick",
2899	.addr		= omap3xxx_mcbsp2_addrs,
2900	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2901};
2902
2903static struct omap_hwmod_addr_space omap3xxx_mcbsp3_addrs[] = {
2904	{
2905		.name		= "mpu",
2906		.pa_start	= 0x49024000,
2907		.pa_end		= 0x490240ff,
2908		.flags		= ADDR_TYPE_RT
2909	},
2910	{ }
2911};
2912
2913/* l4_per -> mcbsp3 */
2914static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3 = {
2915	.master		= &omap3xxx_l4_per_hwmod,
2916	.slave		= &omap3xxx_mcbsp3_hwmod,
2917	.clk		= "mcbsp3_ick",
2918	.addr		= omap3xxx_mcbsp3_addrs,
2919	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2920};
2921
2922static struct omap_hwmod_addr_space omap3xxx_mcbsp4_addrs[] = {
2923	{
2924		.name		= "mpu",
2925		.pa_start	= 0x49026000,
2926		.pa_end		= 0x490260ff,
2927		.flags		= ADDR_TYPE_RT
2928	},
2929	{ }
2930};
2931
2932/* l4_per -> mcbsp4 */
2933static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp4 = {
2934	.master		= &omap3xxx_l4_per_hwmod,
2935	.slave		= &omap3xxx_mcbsp4_hwmod,
2936	.clk		= "mcbsp4_ick",
2937	.addr		= omap3xxx_mcbsp4_addrs,
2938	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2939};
2940
2941static struct omap_hwmod_addr_space omap3xxx_mcbsp5_addrs[] = {
2942	{
2943		.name		= "mpu",
2944		.pa_start	= 0x48096000,
2945		.pa_end		= 0x480960ff,
2946		.flags		= ADDR_TYPE_RT
2947	},
2948	{ }
2949};
2950
2951/* l4_core -> mcbsp5 */
2952static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp5 = {
2953	.master		= &omap3xxx_l4_core_hwmod,
2954	.slave		= &omap3xxx_mcbsp5_hwmod,
2955	.clk		= "mcbsp5_ick",
2956	.addr		= omap3xxx_mcbsp5_addrs,
2957	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2958};
2959
2960static struct omap_hwmod_addr_space omap3xxx_mcbsp2_sidetone_addrs[] = {
2961	{
2962		.name		= "sidetone",
2963		.pa_start	= 0x49028000,
2964		.pa_end		= 0x490280ff,
2965		.flags		= ADDR_TYPE_RT
2966	},
2967	{ }
2968};
2969
2970/* l4_per -> mcbsp2_sidetone */
2971static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2_sidetone = {
2972	.master		= &omap3xxx_l4_per_hwmod,
2973	.slave		= &omap3xxx_mcbsp2_sidetone_hwmod,
2974	.clk		= "mcbsp2_ick",
2975	.addr		= omap3xxx_mcbsp2_sidetone_addrs,
2976	.user		= OCP_USER_MPU,
2977};
2978
2979static struct omap_hwmod_addr_space omap3xxx_mcbsp3_sidetone_addrs[] = {
2980	{
2981		.name		= "sidetone",
2982		.pa_start	= 0x4902A000,
2983		.pa_end		= 0x4902A0ff,
2984		.flags		= ADDR_TYPE_RT
2985	},
2986	{ }
2987};
2988
2989/* l4_per -> mcbsp3_sidetone */
2990static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3_sidetone = {
2991	.master		= &omap3xxx_l4_per_hwmod,
2992	.slave		= &omap3xxx_mcbsp3_sidetone_hwmod,
2993	.clk		= "mcbsp3_ick",
2994	.addr		= omap3xxx_mcbsp3_sidetone_addrs,
2995	.user		= OCP_USER_MPU,
2996};
2997
2998static struct omap_hwmod_addr_space omap3xxx_mailbox_addrs[] = {
2999	{
3000		.pa_start	= 0x48094000,
3001		.pa_end		= 0x480941ff,
3002		.flags		= ADDR_TYPE_RT,
3003	},
3004	{ }
3005};
3006
3007/* l4_core -> mailbox */
3008static struct omap_hwmod_ocp_if omap3xxx_l4_core__mailbox = {
3009	.master		= &omap3xxx_l4_core_hwmod,
3010	.slave		= &omap3xxx_mailbox_hwmod,
3011	.addr		= omap3xxx_mailbox_addrs,
3012	.user		= OCP_USER_MPU | OCP_USER_SDMA,
3013};
3014
3015/* l4 core -> mcspi1 interface */
3016static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi1 = {
3017	.master		= &omap3xxx_l4_core_hwmod,
3018	.slave		= &omap34xx_mcspi1,
3019	.clk		= "mcspi1_ick",
3020	.addr		= omap2_mcspi1_addr_space,
3021	.user		= OCP_USER_MPU | OCP_USER_SDMA,
3022};
3023
3024/* l4 core -> mcspi2 interface */
3025static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi2 = {
3026	.master		= &omap3xxx_l4_core_hwmod,
3027	.slave		= &omap34xx_mcspi2,
3028	.clk		= "mcspi2_ick",
3029	.addr		= omap2_mcspi2_addr_space,
3030	.user		= OCP_USER_MPU | OCP_USER_SDMA,
3031};
3032
3033/* l4 core -> mcspi3 interface */
3034static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi3 = {
3035	.master		= &omap3xxx_l4_core_hwmod,
3036	.slave		= &omap34xx_mcspi3,
3037	.clk		= "mcspi3_ick",
3038	.addr		= omap2430_mcspi3_addr_space,
3039	.user		= OCP_USER_MPU | OCP_USER_SDMA,
3040};
3041
3042/* l4 core -> mcspi4 interface */
3043static struct omap_hwmod_addr_space omap34xx_mcspi4_addr_space[] = {
3044	{
3045		.pa_start	= 0x480ba000,
3046		.pa_end		= 0x480ba0ff,
3047		.flags		= ADDR_TYPE_RT,
3048	},
3049	{ }
3050};
3051
3052static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi4 = {
3053	.master		= &omap3xxx_l4_core_hwmod,
3054	.slave		= &omap34xx_mcspi4,
3055	.clk		= "mcspi4_ick",
3056	.addr		= omap34xx_mcspi4_addr_space,
3057	.user		= OCP_USER_MPU | OCP_USER_SDMA,
3058};
3059
3060static struct omap_hwmod_ocp_if omap3xxx_usb_host_hs__l3_main_2 = {
3061	.master		= &omap3xxx_usb_host_hs_hwmod,
3062	.slave		= &omap3xxx_l3_main_hwmod,
3063	.clk		= "core_l3_ick",
3064	.user		= OCP_USER_MPU,
3065};
3066
3067static struct omap_hwmod_addr_space omap3xxx_usb_host_hs_addrs[] = {
3068	{
3069		.name		= "uhh",
3070		.pa_start	= 0x48064000,
3071		.pa_end		= 0x480643ff,
3072		.flags		= ADDR_TYPE_RT
3073	},
3074	{
3075		.name		= "ohci",
3076		.pa_start	= 0x48064400,
3077		.pa_end		= 0x480647ff,
3078	},
3079	{
3080		.name		= "ehci",
3081		.pa_start	= 0x48064800,
3082		.pa_end		= 0x48064cff,
3083	},
3084	{}
3085};
3086
3087static struct omap_hwmod_ocp_if omap3xxx_l4_core__usb_host_hs = {
3088	.master		= &omap3xxx_l4_core_hwmod,
3089	.slave		= &omap3xxx_usb_host_hs_hwmod,
3090	.clk		= "usbhost_ick",
3091	.addr		= omap3xxx_usb_host_hs_addrs,
3092	.user		= OCP_USER_MPU | OCP_USER_SDMA,
3093};
3094
3095static struct omap_hwmod_addr_space omap3xxx_usb_tll_hs_addrs[] = {
3096	{
3097		.name		= "tll",
3098		.pa_start	= 0x48062000,
3099		.pa_end		= 0x48062fff,
3100		.flags		= ADDR_TYPE_RT
3101	},
3102	{}
3103};
3104
3105static struct omap_hwmod_ocp_if omap3xxx_l4_core__usb_tll_hs = {
3106	.master		= &omap3xxx_l4_core_hwmod,
3107	.slave		= &omap3xxx_usb_tll_hs_hwmod,
3108	.clk		= "usbtll_ick",
3109	.addr		= omap3xxx_usb_tll_hs_addrs,
3110	.user		= OCP_USER_MPU | OCP_USER_SDMA,
3111};
3112
3113/* l4_core -> hdq1w interface */
3114static struct omap_hwmod_ocp_if omap3xxx_l4_core__hdq1w = {
3115	.master		= &omap3xxx_l4_core_hwmod,
3116	.slave		= &omap3xxx_hdq1w_hwmod,
3117	.clk		= "hdq_ick",
3118	.addr		= omap2_hdq1w_addr_space,
3119	.user		= OCP_USER_MPU | OCP_USER_SDMA,
3120	.flags		= OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
3121};
3122
3123/* l4_wkup -> 32ksync_counter */
3124static struct omap_hwmod_addr_space omap3xxx_counter_32k_addrs[] = {
3125	{
3126		.pa_start	= 0x48320000,
3127		.pa_end		= 0x4832001f,
3128		.flags		= ADDR_TYPE_RT
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
3129	},
3130	{ }
3131};
3132
3133static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__counter_32k = {
3134	.master		= &omap3xxx_l4_wkup_hwmod,
3135	.slave		= &omap3xxx_counter_32k_hwmod,
3136	.clk		= "omap_32ksync_ick",
3137	.addr		= omap3xxx_counter_32k_addrs,
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
3138	.user		= OCP_USER_MPU | OCP_USER_SDMA,
3139};
3140
3141static struct omap_hwmod_ocp_if *omap3xxx_hwmod_ocp_ifs[] __initdata = {
3142	&omap3xxx_l3_main__l4_core,
3143	&omap3xxx_l3_main__l4_per,
3144	&omap3xxx_mpu__l3_main,
 
3145	&omap3xxx_l4_core__l4_wkup,
3146	&omap3xxx_l4_core__mmc3,
3147	&omap3_l4_core__uart1,
3148	&omap3_l4_core__uart2,
3149	&omap3_l4_per__uart3,
3150	&omap3_l4_core__i2c1,
3151	&omap3_l4_core__i2c2,
3152	&omap3_l4_core__i2c3,
3153	&omap3xxx_l4_wkup__l4_sec,
3154	&omap3xxx_l4_wkup__timer1,
3155	&omap3xxx_l4_per__timer2,
3156	&omap3xxx_l4_per__timer3,
3157	&omap3xxx_l4_per__timer4,
3158	&omap3xxx_l4_per__timer5,
3159	&omap3xxx_l4_per__timer6,
3160	&omap3xxx_l4_per__timer7,
3161	&omap3xxx_l4_per__timer8,
3162	&omap3xxx_l4_per__timer9,
3163	&omap3xxx_l4_core__timer10,
3164	&omap3xxx_l4_core__timer11,
3165	&omap3xxx_l4_wkup__wd_timer2,
3166	&omap3xxx_l4_wkup__gpio1,
3167	&omap3xxx_l4_per__gpio2,
3168	&omap3xxx_l4_per__gpio3,
3169	&omap3xxx_l4_per__gpio4,
3170	&omap3xxx_l4_per__gpio5,
3171	&omap3xxx_l4_per__gpio6,
3172	&omap3xxx_dma_system__l3,
3173	&omap3xxx_l4_core__dma_system,
3174	&omap3xxx_l4_core__mcbsp1,
3175	&omap3xxx_l4_per__mcbsp2,
3176	&omap3xxx_l4_per__mcbsp3,
3177	&omap3xxx_l4_per__mcbsp4,
3178	&omap3xxx_l4_core__mcbsp5,
3179	&omap3xxx_l4_per__mcbsp2_sidetone,
3180	&omap3xxx_l4_per__mcbsp3_sidetone,
3181	&omap34xx_l4_core__mcspi1,
3182	&omap34xx_l4_core__mcspi2,
3183	&omap34xx_l4_core__mcspi3,
3184	&omap34xx_l4_core__mcspi4,
3185	&omap3xxx_l4_wkup__counter_32k,
 
 
 
 
 
 
3186	NULL,
3187};
3188
3189/* GP-only hwmod links */
3190static struct omap_hwmod_ocp_if *omap3xxx_gp_hwmod_ocp_ifs[] __initdata = {
3191	&omap3xxx_l4_sec__timer12,
 
 
 
 
 
 
 
 
 
 
 
 
 
3192	NULL
3193};
3194
3195/* 3430ES1-only hwmod links */
3196static struct omap_hwmod_ocp_if *omap3430es1_hwmod_ocp_ifs[] __initdata = {
3197	&omap3430es1_dss__l3,
3198	&omap3430es1_l4_core__dss,
3199	NULL
3200};
3201
3202/* 3430ES2+-only hwmod links */
3203static struct omap_hwmod_ocp_if *omap3430es2plus_hwmod_ocp_ifs[] __initdata = {
3204	&omap3xxx_dss__l3,
3205	&omap3xxx_l4_core__dss,
3206	&omap3xxx_usbhsotg__l3,
3207	&omap3xxx_l4_core__usbhsotg,
3208	&omap3xxx_usb_host_hs__l3_main_2,
3209	&omap3xxx_l4_core__usb_host_hs,
3210	&omap3xxx_l4_core__usb_tll_hs,
3211	NULL
3212};
3213
3214/* <= 3430ES3-only hwmod links */
3215static struct omap_hwmod_ocp_if *omap3430_pre_es3_hwmod_ocp_ifs[] __initdata = {
3216	&omap3xxx_l4_core__pre_es3_mmc1,
3217	&omap3xxx_l4_core__pre_es3_mmc2,
3218	NULL
3219};
3220
3221/* 3430ES3+-only hwmod links */
3222static struct omap_hwmod_ocp_if *omap3430_es3plus_hwmod_ocp_ifs[] __initdata = {
3223	&omap3xxx_l4_core__es3plus_mmc1,
3224	&omap3xxx_l4_core__es3plus_mmc2,
3225	NULL
3226};
3227
3228/* 34xx-only hwmod links (all ES revisions) */
3229static struct omap_hwmod_ocp_if *omap34xx_hwmod_ocp_ifs[] __initdata = {
3230	&omap3xxx_l3__iva,
3231	&omap34xx_l4_core__sr1,
3232	&omap34xx_l4_core__sr2,
3233	&omap3xxx_l4_core__mailbox,
3234	&omap3xxx_l4_core__hdq1w,
3235	NULL
 
 
 
 
3236};
3237
3238/* 36xx-only hwmod links (all ES revisions) */
3239static struct omap_hwmod_ocp_if *omap36xx_hwmod_ocp_ifs[] __initdata = {
3240	&omap3xxx_l3__iva,
3241	&omap36xx_l4_per__uart4,
3242	&omap3xxx_dss__l3,
3243	&omap3xxx_l4_core__dss,
3244	&omap36xx_l4_core__sr1,
3245	&omap36xx_l4_core__sr2,
3246	&omap3xxx_usbhsotg__l3,
3247	&omap3xxx_l4_core__usbhsotg,
3248	&omap3xxx_l4_core__mailbox,
3249	&omap3xxx_usb_host_hs__l3_main_2,
3250	&omap3xxx_l4_core__usb_host_hs,
3251	&omap3xxx_l4_core__usb_tll_hs,
3252	&omap3xxx_l4_core__es3plus_mmc1,
3253	&omap3xxx_l4_core__es3plus_mmc2,
3254	&omap3xxx_l4_core__hdq1w,
3255	NULL
 
 
 
 
3256};
3257
3258static struct omap_hwmod_ocp_if *am35xx_hwmod_ocp_ifs[] __initdata = {
3259	&omap3xxx_dss__l3,
3260	&omap3xxx_l4_core__dss,
3261	&am35xx_usbhsotg__l3,
3262	&am35xx_l4_core__usbhsotg,
3263	&am35xx_l4_core__uart4,
3264	&omap3xxx_usb_host_hs__l3_main_2,
3265	&omap3xxx_l4_core__usb_host_hs,
3266	&omap3xxx_l4_core__usb_tll_hs,
3267	&omap3xxx_l4_core__es3plus_mmc1,
3268	&omap3xxx_l4_core__es3plus_mmc2,
3269	NULL
 
 
 
 
 
3270};
3271
3272static struct omap_hwmod_ocp_if *omap3xxx_dss_hwmod_ocp_ifs[] __initdata = {
3273	&omap3xxx_l4_core__dss_dispc,
3274	&omap3xxx_l4_core__dss_dsi1,
3275	&omap3xxx_l4_core__dss_rfbi,
3276	&omap3xxx_l4_core__dss_venc,
3277	NULL
3278};
3279
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
3280int __init omap3xxx_hwmod_init(void)
3281{
3282	int r;
3283	struct omap_hwmod_ocp_if **h = NULL;
 
3284	unsigned int rev;
3285
 
 
3286	/* Register hwmod links common to all OMAP3 */
3287	r = omap_hwmod_register_links(omap3xxx_hwmod_ocp_ifs);
3288	if (r < 0)
3289		return r;
3290
3291	/* Register GP-only hwmod links. */
3292	if (omap_type() == OMAP2_DEVICE_TYPE_GP) {
3293		r = omap_hwmod_register_links(omap3xxx_gp_hwmod_ocp_ifs);
3294		if (r < 0)
3295			return r;
3296	}
3297
3298	rev = omap_rev();
3299
3300	/*
3301	 * Register hwmod links common to individual OMAP3 families, all
3302	 * silicon revisions (e.g., 34xx, or AM3505/3517, or 36xx)
3303	 * All possible revisions should be included in this conditional.
3304	 */
3305	if (rev == OMAP3430_REV_ES1_0 || rev == OMAP3430_REV_ES2_0 ||
3306	    rev == OMAP3430_REV_ES2_1 || rev == OMAP3430_REV_ES3_0 ||
3307	    rev == OMAP3430_REV_ES3_1 || rev == OMAP3430_REV_ES3_1_2) {
3308		h = omap34xx_hwmod_ocp_ifs;
 
3309	} else if (rev == AM35XX_REV_ES1_0 || rev == AM35XX_REV_ES1_1) {
3310		h = am35xx_hwmod_ocp_ifs;
 
3311	} else if (rev == OMAP3630_REV_ES1_0 || rev == OMAP3630_REV_ES1_1 ||
3312		   rev == OMAP3630_REV_ES1_2) {
3313		h = omap36xx_hwmod_ocp_ifs;
 
3314	} else {
3315		WARN(1, "OMAP3 hwmod family init: unknown chip type\n");
3316		return -EINVAL;
3317	};
3318
3319	r = omap_hwmod_register_links(h);
3320	if (r < 0)
3321		return r;
3322
3323	/*
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
3324	 * Register hwmod links specific to certain ES levels of a
3325	 * particular family of silicon (e.g., 34xx ES1.0)
3326	 */
3327	h = NULL;
3328	if (rev == OMAP3430_REV_ES1_0) {
3329		h = omap3430es1_hwmod_ocp_ifs;
3330	} else if (rev == OMAP3430_REV_ES2_0 || rev == OMAP3430_REV_ES2_1 ||
3331		   rev == OMAP3430_REV_ES3_0 || rev == OMAP3430_REV_ES3_1 ||
3332		   rev == OMAP3430_REV_ES3_1_2) {
3333		h = omap3430es2plus_hwmod_ocp_ifs;
3334	};
3335
3336	if (h) {
3337		r = omap_hwmod_register_links(h);
3338		if (r < 0)
3339			return r;
3340	}
3341
3342	h = NULL;
3343	if (rev == OMAP3430_REV_ES1_0 || rev == OMAP3430_REV_ES2_0 ||
3344	    rev == OMAP3430_REV_ES2_1) {
3345		h = omap3430_pre_es3_hwmod_ocp_ifs;
3346	} else if (rev == OMAP3430_REV_ES3_0 || rev == OMAP3430_REV_ES3_1 ||
3347		   rev == OMAP3430_REV_ES3_1_2) {
3348		h = omap3430_es3plus_hwmod_ocp_ifs;
3349	};
3350
3351	if (h)
3352		r = omap_hwmod_register_links(h);
3353	if (r < 0)
3354		return r;
3355
3356	/*
3357	 * DSS code presumes that dss_core hwmod is handled first,
3358	 * _before_ any other DSS related hwmods so register common
3359	 * DSS hwmod links last to ensure that dss_core is already
3360	 * registered.  Otherwise some change things may happen, for
3361	 * ex. if dispc is handled before dss_core and DSS is enabled
3362	 * in bootloader DISPC will be reset with outputs enabled
3363	 * which sometimes leads to unrecoverable L3 error.  XXX The
3364	 * long-term fix to this is to ensure hwmods are set up in
3365	 * dependency order in the hwmod core code.
3366	 */
3367	r = omap_hwmod_register_links(omap3xxx_dss_hwmod_ocp_ifs);
3368
 
 
 
 
3369	return r;
3370}
v6.2
   1// SPDX-License-Identifier: GPL-2.0-only
   2/*
   3 * omap_hwmod_3xxx_data.c - hardware modules present on the OMAP3xxx chips
   4 *
   5 * Copyright (C) 2009-2011 Nokia Corporation
   6 * Copyright (C) 2012 Texas Instruments, Inc.
   7 * Paul Walmsley
   8 *
 
 
 
 
   9 * The data in this file should be completely autogeneratable from
  10 * the TI hardware database or other technical documentation.
  11 *
  12 * XXX these should be marked initdata for multi-OMAP kernels
  13 */
 
 
 
 
 
 
 
 
 
 
 
 
 
  14
  15#include <linux/platform_data/i2c-omap.h>
  16#include <linux/power/smartreflex.h>
  17#include <linux/platform_data/hsmmc-omap.h>
  18
  19#include "l3_3xxx.h"
  20#include "l4_3xxx.h"
  21
  22#include "soc.h"
  23#include "omap_hwmod.h"
  24#include "omap_hwmod_common_data.h"
  25#include "prm-regbits-34xx.h"
  26#include "cm-regbits-34xx.h"
  27
  28#include "i2c.h"
  29#include "wd_timer.h"
  30#include "serial.h"
  31
  32/*
  33 * OMAP3xxx hardware module integration data
  34 *
  35 * All of the data in this section should be autogeneratable from the
  36 * TI hardware database or other technical documentation.  Data that
  37 * is driver-specific or driver-kernel integration-specific belongs
  38 * elsewhere.
  39 */
  40
  41#define AM35XX_IPSS_USBOTGSS_BASE      0x5C040000
  42
  43/*
  44 * IP blocks
  45 */
  46
  47/* L3 */
 
 
 
 
 
  48
  49static struct omap_hwmod omap3xxx_l3_main_hwmod = {
  50	.name		= "l3_main",
  51	.class		= &l3_hwmod_class,
 
  52	.flags		= HWMOD_NO_IDLEST,
  53};
  54
  55/* L4 CORE */
  56static struct omap_hwmod omap3xxx_l4_core_hwmod = {
  57	.name		= "l4_core",
  58	.class		= &l4_hwmod_class,
  59	.flags		= HWMOD_NO_IDLEST,
  60};
  61
  62/* L4 PER */
  63static struct omap_hwmod omap3xxx_l4_per_hwmod = {
  64	.name		= "l4_per",
  65	.class		= &l4_hwmod_class,
  66	.flags		= HWMOD_NO_IDLEST,
  67};
  68
  69/* L4 WKUP */
  70static struct omap_hwmod omap3xxx_l4_wkup_hwmod = {
  71	.name		= "l4_wkup",
  72	.class		= &l4_hwmod_class,
  73	.flags		= HWMOD_NO_IDLEST,
  74};
  75
  76/* L4 SEC */
  77static struct omap_hwmod omap3xxx_l4_sec_hwmod = {
  78	.name		= "l4_sec",
  79	.class		= &l4_hwmod_class,
  80	.flags		= HWMOD_NO_IDLEST,
  81};
  82
  83/* MPU */
  84
  85static struct omap_hwmod omap3xxx_mpu_hwmod = {
  86	.name		= "mpu",
  87	.class		= &mpu_hwmod_class,
  88	.main_clk	= "arm_fck",
  89};
  90
  91/* IVA2 (IVA2) */
  92static struct omap_hwmod_rst_info omap3xxx_iva_resets[] = {
  93	{ .name = "logic", .rst_shift = 0, .st_shift = 8 },
  94	{ .name = "seq0", .rst_shift = 1, .st_shift = 9 },
  95	{ .name = "seq1", .rst_shift = 2, .st_shift = 10 },
  96};
  97
  98static struct omap_hwmod omap3xxx_iva_hwmod = {
  99	.name		= "iva",
 100	.class		= &iva_hwmod_class,
 101	.clkdm_name	= "iva2_clkdm",
 102	.rst_lines	= omap3xxx_iva_resets,
 103	.rst_lines_cnt	= ARRAY_SIZE(omap3xxx_iva_resets),
 104	.main_clk	= "iva2_ck",
 105	.prcm = {
 106		.omap2 = {
 107			.module_offs = OMAP3430_IVA2_MOD,
 108			.idlest_reg_id = 1,
 109			.idlest_idle_bit = OMAP3430_ST_IVA2_SHIFT,
 110		},
 111	},
 112};
 113
 114/*
 115 * 'debugss' class
 116 * debug and emulation sub system
 117 */
 118
 119static struct omap_hwmod_class omap3xxx_debugss_hwmod_class = {
 120	.name	= "debugss",
 
 
 
 121};
 122
 123/* debugss */
 124static struct omap_hwmod omap3xxx_debugss_hwmod = {
 125	.name		= "debugss",
 126	.class		= &omap3xxx_debugss_hwmod_class,
 127	.clkdm_name	= "emu_clkdm",
 128	.main_clk	= "emu_src_ck",
 129	.flags		= HWMOD_NO_IDLEST,
 130};
 131
 132/* timer class */
 133static struct omap_hwmod_class_sysconfig omap3xxx_timer_sysc = {
 134	.rev_offs	= 0x0000,
 135	.sysc_offs	= 0x0010,
 136	.syss_offs	= 0x0014,
 137	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
 138			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
 139			   SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE |
 140			   SYSS_HAS_RESET_STATUS),
 141	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
 142	.sysc_fields	= &omap_hwmod_sysc_type1,
 143};
 144
 145static struct omap_hwmod_class omap3xxx_timer_hwmod_class = {
 146	.name = "timer",
 147	.sysc = &omap3xxx_timer_sysc,
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 148};
 149
 150/* timer3 */
 151static struct omap_hwmod omap3xxx_timer3_hwmod = {
 152	.name		= "timer3",
 
 153	.main_clk	= "gpt3_fck",
 154	.prcm		= {
 155		.omap2 = {
 
 
 156			.module_offs = OMAP3430_PER_MOD,
 157			.idlest_reg_id = 1,
 158			.idlest_idle_bit = OMAP3430_ST_GPT3_SHIFT,
 159		},
 160	},
 
 161	.class		= &omap3xxx_timer_hwmod_class,
 162	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,
 163};
 164
 165/* timer4 */
 166static struct omap_hwmod omap3xxx_timer4_hwmod = {
 167	.name		= "timer4",
 
 168	.main_clk	= "gpt4_fck",
 169	.prcm		= {
 170		.omap2 = {
 
 
 171			.module_offs = OMAP3430_PER_MOD,
 172			.idlest_reg_id = 1,
 173			.idlest_idle_bit = OMAP3430_ST_GPT4_SHIFT,
 174		},
 175	},
 
 176	.class		= &omap3xxx_timer_hwmod_class,
 177	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,
 178};
 179
 180/* timer5 */
 181static struct omap_hwmod omap3xxx_timer5_hwmod = {
 182	.name		= "timer5",
 
 183	.main_clk	= "gpt5_fck",
 184	.prcm		= {
 185		.omap2 = {
 
 
 186			.module_offs = OMAP3430_PER_MOD,
 187			.idlest_reg_id = 1,
 188			.idlest_idle_bit = OMAP3430_ST_GPT5_SHIFT,
 189		},
 190	},
 
 191	.class		= &omap3xxx_timer_hwmod_class,
 192	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,
 193};
 194
 195/* timer6 */
 196static struct omap_hwmod omap3xxx_timer6_hwmod = {
 197	.name		= "timer6",
 
 198	.main_clk	= "gpt6_fck",
 199	.prcm		= {
 200		.omap2 = {
 
 
 201			.module_offs = OMAP3430_PER_MOD,
 202			.idlest_reg_id = 1,
 203			.idlest_idle_bit = OMAP3430_ST_GPT6_SHIFT,
 204		},
 205	},
 
 206	.class		= &omap3xxx_timer_hwmod_class,
 207	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,
 208};
 209
 210/* timer7 */
 211static struct omap_hwmod omap3xxx_timer7_hwmod = {
 212	.name		= "timer7",
 
 213	.main_clk	= "gpt7_fck",
 214	.prcm		= {
 215		.omap2 = {
 
 
 216			.module_offs = OMAP3430_PER_MOD,
 217			.idlest_reg_id = 1,
 218			.idlest_idle_bit = OMAP3430_ST_GPT7_SHIFT,
 219		},
 220	},
 
 221	.class		= &omap3xxx_timer_hwmod_class,
 222	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,
 223};
 224
 225/* timer8 */
 226static struct omap_hwmod omap3xxx_timer8_hwmod = {
 227	.name		= "timer8",
 
 228	.main_clk	= "gpt8_fck",
 229	.prcm		= {
 230		.omap2 = {
 
 
 231			.module_offs = OMAP3430_PER_MOD,
 232			.idlest_reg_id = 1,
 233			.idlest_idle_bit = OMAP3430_ST_GPT8_SHIFT,
 234		},
 235	},
 
 236	.class		= &omap3xxx_timer_hwmod_class,
 237	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,
 238};
 239
 240/* timer9 */
 241static struct omap_hwmod omap3xxx_timer9_hwmod = {
 242	.name		= "timer9",
 
 243	.main_clk	= "gpt9_fck",
 244	.prcm		= {
 245		.omap2 = {
 
 
 246			.module_offs = OMAP3430_PER_MOD,
 247			.idlest_reg_id = 1,
 248			.idlest_idle_bit = OMAP3430_ST_GPT9_SHIFT,
 249		},
 250	},
 
 251	.class		= &omap3xxx_timer_hwmod_class,
 252	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,
 253};
 254
 255/* timer10 */
 256static struct omap_hwmod omap3xxx_timer10_hwmod = {
 257	.name		= "timer10",
 
 258	.main_clk	= "gpt10_fck",
 259	.prcm		= {
 260		.omap2 = {
 
 
 261			.module_offs = CORE_MOD,
 262			.idlest_reg_id = 1,
 263			.idlest_idle_bit = OMAP3430_ST_GPT10_SHIFT,
 264		},
 265	},
 266	.class		= &omap3xxx_timer_hwmod_class,
 267	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,
 268};
 269
 270/* timer11 */
 271static struct omap_hwmod omap3xxx_timer11_hwmod = {
 272	.name		= "timer11",
 
 273	.main_clk	= "gpt11_fck",
 274	.prcm		= {
 275		.omap2 = {
 
 
 276			.module_offs = CORE_MOD,
 277			.idlest_reg_id = 1,
 278			.idlest_idle_bit = OMAP3430_ST_GPT11_SHIFT,
 279		},
 280	},
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 281	.class		= &omap3xxx_timer_hwmod_class,
 282	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,
 283};
 284
 285/*
 286 * 'wd_timer' class
 287 * 32-bit watchdog upward counter that generates a pulse on the reset pin on
 288 * overflow condition
 289 */
 290
 291static struct omap_hwmod_class_sysconfig omap3xxx_wd_timer_sysc = {
 292	.rev_offs	= 0x0000,
 293	.sysc_offs	= 0x0010,
 294	.syss_offs	= 0x0014,
 295	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_EMUFREE |
 296			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
 297			   SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
 298			   SYSS_HAS_RESET_STATUS),
 299	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
 300	.sysc_fields    = &omap_hwmod_sysc_type1,
 301};
 302
 303/* I2C common */
 304static struct omap_hwmod_class_sysconfig i2c_sysc = {
 305	.rev_offs	= 0x00,
 306	.sysc_offs	= 0x20,
 307	.syss_offs	= 0x10,
 308	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
 309			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
 310			   SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
 311	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
 
 312	.sysc_fields    = &omap_hwmod_sysc_type1,
 313};
 314
 315static struct omap_hwmod_class omap3xxx_wd_timer_hwmod_class = {
 316	.name		= "wd_timer",
 317	.sysc		= &omap3xxx_wd_timer_sysc,
 318	.pre_shutdown	= &omap2_wd_timer_disable,
 319	.reset		= &omap2_wd_timer_reset,
 320};
 321
 322static struct omap_hwmod omap3xxx_wd_timer2_hwmod = {
 323	.name		= "wd_timer2",
 324	.class		= &omap3xxx_wd_timer_hwmod_class,
 325	.main_clk	= "wdt2_fck",
 326	.prcm		= {
 327		.omap2 = {
 
 
 328			.module_offs = WKUP_MOD,
 329			.idlest_reg_id = 1,
 330			.idlest_idle_bit = OMAP3430_ST_WDT2_SHIFT,
 331		},
 332	},
 333	/*
 334	 * XXX: Use software supervised mode, HW supervised smartidle seems to
 335	 * block CORE power domain idle transitions. Maybe a HW bug in wdt2?
 336	 */
 337	.flags		= HWMOD_SWSUP_SIDLE,
 338};
 339
 340/* UART1 */
 341static struct omap_hwmod omap3xxx_uart1_hwmod = {
 342	.name		= "uart1",
 
 
 343	.main_clk	= "uart1_fck",
 344	.flags		= DEBUG_TI81XXUART1_FLAGS | HWMOD_SWSUP_SIDLE,
 345	.prcm		= {
 346		.omap2 = {
 347			.module_offs = CORE_MOD,
 
 
 348			.idlest_reg_id = 1,
 349			.idlest_idle_bit = OMAP3430_EN_UART1_SHIFT,
 350		},
 351	},
 352	.class		= &omap2_uart_class,
 353};
 354
 355/* UART2 */
 356static struct omap_hwmod omap3xxx_uart2_hwmod = {
 357	.name		= "uart2",
 
 
 358	.main_clk	= "uart2_fck",
 359	.flags		= DEBUG_TI81XXUART2_FLAGS | HWMOD_SWSUP_SIDLE,
 360	.prcm		= {
 361		.omap2 = {
 362			.module_offs = CORE_MOD,
 
 
 363			.idlest_reg_id = 1,
 364			.idlest_idle_bit = OMAP3430_EN_UART2_SHIFT,
 365		},
 366	},
 367	.class		= &omap2_uart_class,
 368};
 369
 370/* UART3 */
 371static struct omap_hwmod omap3xxx_uart3_hwmod = {
 372	.name		= "uart3",
 
 
 373	.main_clk	= "uart3_fck",
 374	.flags		= DEBUG_OMAP3UART3_FLAGS | DEBUG_TI81XXUART3_FLAGS |
 375				HWMOD_SWSUP_SIDLE,
 376	.prcm		= {
 377		.omap2 = {
 378			.module_offs = OMAP3430_PER_MOD,
 
 
 379			.idlest_reg_id = 1,
 380			.idlest_idle_bit = OMAP3430_EN_UART3_SHIFT,
 381		},
 382	},
 383	.class		= &omap2_uart_class,
 384};
 385
 386/* UART4 */
 
 
 
 
 387
 
 
 
 
 
 388
 389static struct omap_hwmod omap36xx_uart4_hwmod = {
 390	.name		= "uart4",
 
 
 391	.main_clk	= "uart4_fck",
 392	.flags		= DEBUG_OMAP3UART4_FLAGS | HWMOD_SWSUP_SIDLE,
 393	.prcm		= {
 394		.omap2 = {
 395			.module_offs = OMAP3430_PER_MOD,
 
 
 396			.idlest_reg_id = 1,
 397			.idlest_idle_bit = OMAP3630_EN_UART4_SHIFT,
 398		},
 399	},
 400	.class		= &omap2_uart_class,
 401};
 402
 
 
 
 403
 404
 405/*
 406 * XXX AM35xx UART4 cannot complete its softreset without uart1_fck or
 407 * uart2_fck being enabled.  So we add uart1_fck as an optional clock,
 408 * below, and set the HWMOD_CONTROL_OPT_CLKS_IN_RESET.  This really
 409 * should not be needed.  The functional clock structure of the AM35xx
 410 * UART4 is extremely unclear and opaque; it is unclear what the role
 411 * of uart1/2_fck is for the UART4.  Any clarification from either
 412 * empirical testing or the AM3505/3517 hardware designers would be
 413 * most welcome.
 414 */
 415static struct omap_hwmod_opt_clk am35xx_uart4_opt_clks[] = {
 416	{ .role = "softreset_uart1_fck", .clk = "uart1_fck" },
 417};
 418
 419static struct omap_hwmod am35xx_uart4_hwmod = {
 420	.name		= "uart4",
 
 
 421	.main_clk	= "uart4_fck",
 422	.prcm		= {
 423		.omap2 = {
 424			.module_offs = CORE_MOD,
 
 
 425			.idlest_reg_id = 1,
 426			.idlest_idle_bit = AM35XX_ST_UART4_SHIFT,
 427		},
 428	},
 429	.opt_clks	= am35xx_uart4_opt_clks,
 430	.opt_clks_cnt	= ARRAY_SIZE(am35xx_uart4_opt_clks),
 431	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
 432	.class		= &omap2_uart_class,
 433};
 434
 435static struct omap_hwmod_class i2c_class = {
 436	.name	= "i2c",
 437	.sysc	= &i2c_sysc,
 
 438	.reset	= &omap_i2c_reset,
 439};
 440
 
 
 
 
 
 
 441/* dss */
 442static struct omap_hwmod_opt_clk dss_opt_clks[] = {
 443	/*
 444	 * The DSS HW needs all DSS clocks enabled during reset. The dss_core
 445	 * driver does not use these clocks.
 446	 */
 447	{ .role = "sys_clk", .clk = "dss2_alwon_fck" },
 448	{ .role = "tv_clk", .clk = "dss_tv_fck" },
 449	/* required only on OMAP3430 */
 450	{ .role = "tv_dac_clk", .clk = "dss_96m_fck" },
 451};
 452
 453static struct omap_hwmod omap3430es1_dss_core_hwmod = {
 454	.name		= "dss_core",
 455	.class		= &omap2_dss_hwmod_class,
 456	.main_clk	= "dss1_alwon_fck", /* instead of dss_fck */
 
 457	.prcm		= {
 458		.omap2 = {
 
 
 459			.module_offs = OMAP3430_DSS_MOD,
 460			.idlest_reg_id = 1,
 
 461		},
 462	},
 463	.opt_clks	= dss_opt_clks,
 464	.opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
 465	.flags		= HWMOD_NO_IDLEST | HWMOD_CONTROL_OPT_CLKS_IN_RESET,
 466};
 467
 468static struct omap_hwmod omap3xxx_dss_core_hwmod = {
 469	.name		= "dss_core",
 470	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
 471	.class		= &omap2_dss_hwmod_class,
 472	.main_clk	= "dss1_alwon_fck", /* instead of dss_fck */
 
 473	.prcm		= {
 474		.omap2 = {
 
 
 475			.module_offs = OMAP3430_DSS_MOD,
 476			.idlest_reg_id = 1,
 477			.idlest_idle_bit = OMAP3430ES2_ST_DSS_IDLE_SHIFT,
 
 478		},
 479	},
 480	.opt_clks	= dss_opt_clks,
 481	.opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
 482};
 483
 484/*
 485 * 'dispc' class
 486 * display controller
 487 */
 488
 489static struct omap_hwmod_class_sysconfig omap3_dispc_sysc = {
 490	.rev_offs	= 0x0000,
 491	.sysc_offs	= 0x0010,
 492	.syss_offs	= 0x0014,
 493	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
 494			   SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
 495			   SYSC_HAS_ENAWAKEUP),
 496	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
 497			   MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
 498	.sysc_fields	= &omap_hwmod_sysc_type1,
 499};
 500
 501static struct omap_hwmod_class omap3_dispc_hwmod_class = {
 502	.name	= "dispc",
 503	.sysc	= &omap3_dispc_sysc,
 504};
 505
 506static struct omap_hwmod omap3xxx_dss_dispc_hwmod = {
 507	.name		= "dss_dispc",
 508	.class		= &omap3_dispc_hwmod_class,
 
 509	.main_clk	= "dss1_alwon_fck",
 510	.prcm		= {
 511		.omap2 = {
 
 
 512			.module_offs = OMAP3430_DSS_MOD,
 513		},
 514	},
 515	.flags		= HWMOD_NO_IDLEST,
 516	.dev_attr	= &omap2_3_dss_dispc_dev_attr,
 517};
 518
 519/*
 520 * 'dsi' class
 521 * display serial interface controller
 522 */
 523
 524static struct omap_hwmod_class_sysconfig omap3xxx_dsi_sysc = {
 525	.rev_offs	= 0x0000,
 526	.sysc_offs	= 0x0010,
 527	.syss_offs	= 0x0014,
 528	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
 529			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
 530			   SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
 531	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
 532	.sysc_fields	= &omap_hwmod_sysc_type1,
 533};
 534
 535static struct omap_hwmod_class omap3xxx_dsi_hwmod_class = {
 536	.name = "dsi",
 537	.sysc	= &omap3xxx_dsi_sysc,
 538};
 539
 540/* dss_dsi1 */
 541static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
 542	{ .role = "sys_clk", .clk = "dss2_alwon_fck" },
 543};
 544
 545static struct omap_hwmod omap3xxx_dss_dsi1_hwmod = {
 546	.name		= "dss_dsi1",
 547	.class		= &omap3xxx_dsi_hwmod_class,
 
 548	.main_clk	= "dss1_alwon_fck",
 549	.prcm		= {
 550		.omap2 = {
 
 
 551			.module_offs = OMAP3430_DSS_MOD,
 552		},
 553	},
 554	.opt_clks	= dss_dsi1_opt_clks,
 555	.opt_clks_cnt	= ARRAY_SIZE(dss_dsi1_opt_clks),
 556	.flags		= HWMOD_NO_IDLEST,
 557};
 558
 559static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
 560	{ .role = "ick", .clk = "dss_ick" },
 561};
 562
 563static struct omap_hwmod omap3xxx_dss_rfbi_hwmod = {
 564	.name		= "dss_rfbi",
 565	.class		= &omap2_rfbi_hwmod_class,
 566	.main_clk	= "dss1_alwon_fck",
 567	.prcm		= {
 568		.omap2 = {
 
 
 569			.module_offs = OMAP3430_DSS_MOD,
 570		},
 571	},
 572	.opt_clks	= dss_rfbi_opt_clks,
 573	.opt_clks_cnt	= ARRAY_SIZE(dss_rfbi_opt_clks),
 574	.flags		= HWMOD_NO_IDLEST,
 575};
 576
 577static struct omap_hwmod_opt_clk dss_venc_opt_clks[] = {
 578	/* required only on OMAP3430 */
 579	{ .role = "tv_dac_clk", .clk = "dss_96m_fck" },
 580};
 581
 582static struct omap_hwmod omap3xxx_dss_venc_hwmod = {
 583	.name		= "dss_venc",
 584	.class		= &omap2_venc_hwmod_class,
 585	.main_clk	= "dss_tv_fck",
 586	.prcm		= {
 587		.omap2 = {
 
 
 588			.module_offs = OMAP3430_DSS_MOD,
 589		},
 590	},
 591	.opt_clks	= dss_venc_opt_clks,
 592	.opt_clks_cnt	= ARRAY_SIZE(dss_venc_opt_clks),
 593	.flags		= HWMOD_NO_IDLEST,
 594};
 595
 596/* I2C1 */
 
 
 
 
 
 
 
 597static struct omap_hwmod omap3xxx_i2c1_hwmod = {
 598	.name		= "i2c1",
 599	.flags		= HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
 
 
 600	.main_clk	= "i2c1_fck",
 601	.prcm		= {
 602		.omap2 = {
 603			.module_offs = CORE_MOD,
 
 
 604			.idlest_reg_id = 1,
 605			.idlest_idle_bit = OMAP3430_ST_I2C1_SHIFT,
 606		},
 607	},
 608	.class		= &i2c_class,
 
 609};
 610
 611/* I2C2 */
 
 
 
 
 
 
 
 612static struct omap_hwmod omap3xxx_i2c2_hwmod = {
 613	.name		= "i2c2",
 614	.flags		= HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
 
 
 615	.main_clk	= "i2c2_fck",
 616	.prcm		= {
 617		.omap2 = {
 618			.module_offs = CORE_MOD,
 
 
 619			.idlest_reg_id = 1,
 620			.idlest_idle_bit = OMAP3430_ST_I2C2_SHIFT,
 621		},
 622	},
 623	.class		= &i2c_class,
 
 624};
 625
 626/* I2C3 */
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 627static struct omap_hwmod omap3xxx_i2c3_hwmod = {
 628	.name		= "i2c3",
 629	.flags		= HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
 
 
 630	.main_clk	= "i2c3_fck",
 631	.prcm		= {
 632		.omap2 = {
 633			.module_offs = CORE_MOD,
 
 
 634			.idlest_reg_id = 1,
 635			.idlest_idle_bit = OMAP3430_ST_I2C3_SHIFT,
 636		},
 637	},
 638	.class		= &i2c_class,
 
 639};
 640
 641/*
 642 * 'gpio' class
 643 * general purpose io module
 644 */
 645
 646static struct omap_hwmod_class_sysconfig omap3xxx_gpio_sysc = {
 647	.rev_offs	= 0x0000,
 648	.sysc_offs	= 0x0010,
 649	.syss_offs	= 0x0014,
 650	.sysc_flags	= (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
 651			   SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
 652			   SYSS_HAS_RESET_STATUS),
 653	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
 654	.sysc_fields    = &omap_hwmod_sysc_type1,
 655};
 656
 657static struct omap_hwmod_class omap3xxx_gpio_hwmod_class = {
 658	.name = "gpio",
 659	.sysc = &omap3xxx_gpio_sysc,
 
 
 
 
 
 
 
 660};
 661
 662/* gpio1 */
 663static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
 664	{ .role = "dbclk", .clk = "gpio1_dbck", },
 665};
 666
 667static struct omap_hwmod omap3xxx_gpio1_hwmod = {
 668	.name		= "gpio1",
 669	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
 
 670	.main_clk	= "gpio1_ick",
 671	.opt_clks	= gpio1_opt_clks,
 672	.opt_clks_cnt	= ARRAY_SIZE(gpio1_opt_clks),
 673	.prcm		= {
 674		.omap2 = {
 
 
 675			.module_offs = WKUP_MOD,
 676			.idlest_reg_id = 1,
 677			.idlest_idle_bit = OMAP3430_ST_GPIO1_SHIFT,
 678		},
 679	},
 680	.class		= &omap3xxx_gpio_hwmod_class,
 
 681};
 682
 683/* gpio2 */
 684static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
 685	{ .role = "dbclk", .clk = "gpio2_dbck", },
 686};
 687
 688static struct omap_hwmod omap3xxx_gpio2_hwmod = {
 689	.name		= "gpio2",
 690	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
 
 691	.main_clk	= "gpio2_ick",
 692	.opt_clks	= gpio2_opt_clks,
 693	.opt_clks_cnt	= ARRAY_SIZE(gpio2_opt_clks),
 694	.prcm		= {
 695		.omap2 = {
 
 
 696			.module_offs = OMAP3430_PER_MOD,
 697			.idlest_reg_id = 1,
 698			.idlest_idle_bit = OMAP3430_ST_GPIO2_SHIFT,
 699		},
 700	},
 701	.class		= &omap3xxx_gpio_hwmod_class,
 
 702};
 703
 704/* gpio3 */
 705static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
 706	{ .role = "dbclk", .clk = "gpio3_dbck", },
 707};
 708
 709static struct omap_hwmod omap3xxx_gpio3_hwmod = {
 710	.name		= "gpio3",
 711	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
 
 712	.main_clk	= "gpio3_ick",
 713	.opt_clks	= gpio3_opt_clks,
 714	.opt_clks_cnt	= ARRAY_SIZE(gpio3_opt_clks),
 715	.prcm		= {
 716		.omap2 = {
 
 
 717			.module_offs = OMAP3430_PER_MOD,
 718			.idlest_reg_id = 1,
 719			.idlest_idle_bit = OMAP3430_ST_GPIO3_SHIFT,
 720		},
 721	},
 722	.class		= &omap3xxx_gpio_hwmod_class,
 
 723};
 724
 725/* gpio4 */
 726static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
 727	{ .role = "dbclk", .clk = "gpio4_dbck", },
 728};
 729
 730static struct omap_hwmod omap3xxx_gpio4_hwmod = {
 731	.name		= "gpio4",
 732	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
 
 733	.main_clk	= "gpio4_ick",
 734	.opt_clks	= gpio4_opt_clks,
 735	.opt_clks_cnt	= ARRAY_SIZE(gpio4_opt_clks),
 736	.prcm		= {
 737		.omap2 = {
 
 
 738			.module_offs = OMAP3430_PER_MOD,
 739			.idlest_reg_id = 1,
 740			.idlest_idle_bit = OMAP3430_ST_GPIO4_SHIFT,
 741		},
 742	},
 743	.class		= &omap3xxx_gpio_hwmod_class,
 
 744};
 745
 746/* gpio5 */
 
 
 
 
 747
 748static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
 749	{ .role = "dbclk", .clk = "gpio5_dbck", },
 750};
 751
 752static struct omap_hwmod omap3xxx_gpio5_hwmod = {
 753	.name		= "gpio5",
 754	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
 
 755	.main_clk	= "gpio5_ick",
 756	.opt_clks	= gpio5_opt_clks,
 757	.opt_clks_cnt	= ARRAY_SIZE(gpio5_opt_clks),
 758	.prcm		= {
 759		.omap2 = {
 
 
 760			.module_offs = OMAP3430_PER_MOD,
 761			.idlest_reg_id = 1,
 762			.idlest_idle_bit = OMAP3430_ST_GPIO5_SHIFT,
 763		},
 764	},
 765	.class		= &omap3xxx_gpio_hwmod_class,
 
 766};
 767
 768/* gpio6 */
 
 
 
 
 769
 770static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
 771	{ .role = "dbclk", .clk = "gpio6_dbck", },
 772};
 773
 774static struct omap_hwmod omap3xxx_gpio6_hwmod = {
 775	.name		= "gpio6",
 776	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
 
 777	.main_clk	= "gpio6_ick",
 778	.opt_clks	= gpio6_opt_clks,
 779	.opt_clks_cnt	= ARRAY_SIZE(gpio6_opt_clks),
 780	.prcm		= {
 781		.omap2 = {
 
 
 782			.module_offs = OMAP3430_PER_MOD,
 783			.idlest_reg_id = 1,
 784			.idlest_idle_bit = OMAP3430_ST_GPIO6_SHIFT,
 785		},
 786	},
 787	.class		= &omap3xxx_gpio_hwmod_class,
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 788};
 789
 790/*
 791 * 'mcbsp' class
 792 * multi channel buffered serial port controller
 793 */
 794
 795static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sysc = {
 796	.rev_offs	= -ENODEV,
 797	.sysc_offs	= 0x008c,
 798	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
 799			   SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
 800	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
 801	.sysc_fields	= &omap_hwmod_sysc_type1,
 
 802};
 803
 804static struct omap_hwmod_class omap3xxx_mcbsp_hwmod_class = {
 805	.name = "mcbsp",
 806	.sysc = &omap3xxx_mcbsp_sysc,
 
 807};
 808
 809/* McBSP functional clock mapping */
 810static struct omap_hwmod_opt_clk mcbsp15_opt_clks[] = {
 811	{ .role = "pad_fck", .clk = "mcbsp_clks" },
 812	{ .role = "prcm_fck", .clk = "core_96m_fck" },
 813};
 814
 815static struct omap_hwmod_opt_clk mcbsp234_opt_clks[] = {
 816	{ .role = "pad_fck", .clk = "mcbsp_clks" },
 817	{ .role = "prcm_fck", .clk = "per_96m_fck" },
 818};
 819
 820/* mcbsp1 */
 821static struct omap_hwmod omap3xxx_mcbsp1_hwmod = {
 822	.name		= "mcbsp1",
 823	.class		= &omap3xxx_mcbsp_hwmod_class,
 
 
 824	.main_clk	= "mcbsp1_fck",
 825	.prcm		= {
 826		.omap2 = {
 
 
 827			.module_offs = CORE_MOD,
 828			.idlest_reg_id = 1,
 829			.idlest_idle_bit = OMAP3430_ST_MCBSP1_SHIFT,
 830		},
 831	},
 832	.opt_clks	= mcbsp15_opt_clks,
 833	.opt_clks_cnt	= ARRAY_SIZE(mcbsp15_opt_clks),
 834};
 835
 836/* mcbsp2 */
 
 
 
 
 
 
 
 
 
 
 
 837static struct omap_hwmod omap3xxx_mcbsp2_hwmod = {
 838	.name		= "mcbsp2",
 839	.class		= &omap3xxx_mcbsp_hwmod_class,
 
 
 840	.main_clk	= "mcbsp2_fck",
 841	.prcm		= {
 842		.omap2 = {
 
 
 843			.module_offs = OMAP3430_PER_MOD,
 844			.idlest_reg_id = 1,
 845			.idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,
 846		},
 847	},
 848	.opt_clks	= mcbsp234_opt_clks,
 849	.opt_clks_cnt	= ARRAY_SIZE(mcbsp234_opt_clks),
 850};
 851
 852/* mcbsp3 */
 
 
 
 
 
 
 
 
 
 
 
 853static struct omap_hwmod omap3xxx_mcbsp3_hwmod = {
 854	.name		= "mcbsp3",
 855	.class		= &omap3xxx_mcbsp_hwmod_class,
 
 
 856	.main_clk	= "mcbsp3_fck",
 857	.prcm		= {
 858		.omap2 = {
 
 
 859			.module_offs = OMAP3430_PER_MOD,
 860			.idlest_reg_id = 1,
 861			.idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,
 862		},
 863	},
 864	.opt_clks	= mcbsp234_opt_clks,
 865	.opt_clks_cnt	= ARRAY_SIZE(mcbsp234_opt_clks),
 866};
 867
 868/* mcbsp4 */
 
 
 
 
 
 
 
 
 
 
 
 
 
 869static struct omap_hwmod omap3xxx_mcbsp4_hwmod = {
 870	.name		= "mcbsp4",
 871	.class		= &omap3xxx_mcbsp_hwmod_class,
 
 
 872	.main_clk	= "mcbsp4_fck",
 873	.prcm		= {
 874		.omap2 = {
 
 
 875			.module_offs = OMAP3430_PER_MOD,
 876			.idlest_reg_id = 1,
 877			.idlest_idle_bit = OMAP3430_ST_MCBSP4_SHIFT,
 878		},
 879	},
 880	.opt_clks	= mcbsp234_opt_clks,
 881	.opt_clks_cnt	= ARRAY_SIZE(mcbsp234_opt_clks),
 882};
 883
 884/* mcbsp5 */
 
 
 
 
 
 
 
 
 
 
 
 
 
 885static struct omap_hwmod omap3xxx_mcbsp5_hwmod = {
 886	.name		= "mcbsp5",
 887	.class		= &omap3xxx_mcbsp_hwmod_class,
 
 
 888	.main_clk	= "mcbsp5_fck",
 889	.prcm		= {
 890		.omap2 = {
 
 
 891			.module_offs = CORE_MOD,
 892			.idlest_reg_id = 1,
 893			.idlest_idle_bit = OMAP3430_ST_MCBSP5_SHIFT,
 894		},
 895	},
 896	.opt_clks	= mcbsp15_opt_clks,
 897	.opt_clks_cnt	= ARRAY_SIZE(mcbsp15_opt_clks),
 898};
 899
 900/* 'mcbsp sidetone' class */
 901static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sidetone_sysc = {
 902	.rev_offs	= -ENODEV,
 903	.sysc_offs	= 0x0010,
 904	.sysc_flags	= SYSC_HAS_AUTOIDLE,
 905	.sysc_fields	= &omap_hwmod_sysc_type1,
 906};
 907
 908static struct omap_hwmod_class omap3xxx_mcbsp_sidetone_hwmod_class = {
 909	.name = "mcbsp_sidetone",
 910	.sysc = &omap3xxx_mcbsp_sidetone_sysc,
 911};
 912
 913/* mcbsp2_sidetone */
 
 
 
 
 
 914static struct omap_hwmod omap3xxx_mcbsp2_sidetone_hwmod = {
 915	.name		= "mcbsp2_sidetone",
 916	.class		= &omap3xxx_mcbsp_sidetone_hwmod_class,
 917	.main_clk	= "mcbsp2_ick",
 918	.flags		= HWMOD_NO_IDLEST,
 
 
 
 
 
 
 
 
 
 919};
 920
 921/* mcbsp3_sidetone */
 
 
 
 
 
 922static struct omap_hwmod omap3xxx_mcbsp3_sidetone_hwmod = {
 923	.name		= "mcbsp3_sidetone",
 924	.class		= &omap3xxx_mcbsp_sidetone_hwmod_class,
 925	.main_clk	= "mcbsp3_ick",
 926	.flags		= HWMOD_NO_IDLEST,
 
 
 
 
 
 
 
 
 
 927};
 928
 929/* SR common */
 
 
 
 
 930static struct omap_hwmod_class_sysconfig omap34xx_sr_sysc = {
 931	.rev_offs	= -ENODEV,
 932	.sysc_offs	= 0x24,
 933	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_NO_CACHE),
 
 934	.sysc_fields	= &omap34xx_sr_sysc_fields,
 935};
 936
 937static struct omap_hwmod_class omap34xx_smartreflex_hwmod_class = {
 938	.name = "smartreflex",
 939	.sysc = &omap34xx_sr_sysc,
 
 
 
 
 
 
 940};
 941
 942static struct omap_hwmod_class_sysconfig omap36xx_sr_sysc = {
 943	.rev_offs	= -ENODEV,
 944	.sysc_offs	= 0x38,
 945	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
 946	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
 947			SYSC_NO_CACHE),
 948	.sysc_fields	= &omap36xx_sr_sysc_fields,
 949};
 950
 951static struct omap_hwmod_class omap36xx_smartreflex_hwmod_class = {
 952	.name = "smartreflex",
 953	.sysc = &omap36xx_sr_sysc,
 
 954};
 955
 956/* SR1 */
 957static struct omap_smartreflex_dev_attr sr1_dev_attr = {
 958	.sensor_voltdm_name   = "mpu_iva",
 959};
 960
 
 
 
 
 961
 962static struct omap_hwmod omap34xx_sr1_hwmod = {
 963	.name		= "smartreflex_mpu_iva",
 964	.class		= &omap34xx_smartreflex_hwmod_class,
 965	.main_clk	= "sr1_fck",
 966	.prcm		= {
 967		.omap2 = {
 
 
 968			.module_offs = WKUP_MOD,
 969			.idlest_reg_id = 1,
 970			.idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
 971		},
 972	},
 973	.dev_attr	= &sr1_dev_attr,
 
 974	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,
 975};
 976
 977static struct omap_hwmod omap36xx_sr1_hwmod = {
 978	.name		= "smartreflex_mpu_iva",
 979	.class		= &omap36xx_smartreflex_hwmod_class,
 980	.main_clk	= "sr1_fck",
 981	.prcm		= {
 982		.omap2 = {
 
 
 983			.module_offs = WKUP_MOD,
 984			.idlest_reg_id = 1,
 985			.idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
 986		},
 987	},
 988	.dev_attr	= &sr1_dev_attr,
 
 989};
 990
 991/* SR2 */
 992static struct omap_smartreflex_dev_attr sr2_dev_attr = {
 993	.sensor_voltdm_name	= "core",
 994};
 995
 
 
 
 
 996
 997static struct omap_hwmod omap34xx_sr2_hwmod = {
 998	.name		= "smartreflex_core",
 999	.class		= &omap34xx_smartreflex_hwmod_class,
1000	.main_clk	= "sr2_fck",
1001	.prcm		= {
1002		.omap2 = {
 
 
1003			.module_offs = WKUP_MOD,
1004			.idlest_reg_id = 1,
1005			.idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
1006		},
1007	},
1008	.dev_attr	= &sr2_dev_attr,
 
1009	.flags		= HWMOD_SET_DEFAULT_CLOCKACT,
1010};
1011
1012static struct omap_hwmod omap36xx_sr2_hwmod = {
1013	.name		= "smartreflex_core",
1014	.class		= &omap36xx_smartreflex_hwmod_class,
1015	.main_clk	= "sr2_fck",
1016	.prcm		= {
1017		.omap2 = {
 
 
1018			.module_offs = WKUP_MOD,
1019			.idlest_reg_id = 1,
1020			.idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
1021		},
1022	},
1023	.dev_attr	= &sr2_dev_attr,
 
1024};
1025
1026/*
1027 * 'mailbox' class
1028 * mailbox module allowing communication between the on-chip processors
1029 * using a queued mailbox-interrupt mechanism.
1030 */
1031
1032static struct omap_hwmod_class_sysconfig omap3xxx_mailbox_sysc = {
1033	.rev_offs	= 0x000,
1034	.sysc_offs	= 0x010,
1035	.syss_offs	= 0x014,
1036	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1037				SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
1038	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1039	.sysc_fields	= &omap_hwmod_sysc_type1,
1040};
1041
1042static struct omap_hwmod_class omap3xxx_mailbox_hwmod_class = {
1043	.name = "mailbox",
1044	.sysc = &omap3xxx_mailbox_sysc,
1045};
1046
 
 
 
 
 
1047static struct omap_hwmod omap3xxx_mailbox_hwmod = {
1048	.name		= "mailbox",
1049	.class		= &omap3xxx_mailbox_hwmod_class,
 
1050	.main_clk	= "mailboxes_ick",
1051	.prcm		= {
1052		.omap2 = {
 
 
1053			.module_offs = CORE_MOD,
1054			.idlest_reg_id = 1,
1055			.idlest_idle_bit = OMAP3430_ST_MAILBOXES_SHIFT,
1056		},
1057	},
1058};
1059
1060/*
1061 * 'mcspi' class
1062 * multichannel serial port interface (mcspi) / master/slave synchronous serial
1063 * bus
1064 */
1065
1066static struct omap_hwmod_class_sysconfig omap34xx_mcspi_sysc = {
1067	.rev_offs	= 0x0000,
1068	.sysc_offs	= 0x0010,
1069	.syss_offs	= 0x0014,
1070	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1071				SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1072				SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
1073	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1074	.sysc_fields    = &omap_hwmod_sysc_type1,
1075};
1076
1077static struct omap_hwmod_class omap34xx_mcspi_class = {
1078	.name = "mcspi",
1079	.sysc = &omap34xx_mcspi_sysc,
 
1080};
1081
1082/* mcspi1 */
 
 
 
 
1083static struct omap_hwmod omap34xx_mcspi1 = {
1084	.name		= "mcspi1",
 
 
1085	.main_clk	= "mcspi1_fck",
1086	.prcm		= {
1087		.omap2 = {
1088			.module_offs = CORE_MOD,
 
 
1089			.idlest_reg_id = 1,
1090			.idlest_idle_bit = OMAP3430_ST_MCSPI1_SHIFT,
1091		},
1092	},
1093	.class		= &omap34xx_mcspi_class,
 
1094};
1095
1096/* mcspi2 */
 
 
 
 
1097static struct omap_hwmod omap34xx_mcspi2 = {
1098	.name		= "mcspi2",
 
 
1099	.main_clk	= "mcspi2_fck",
1100	.prcm		= {
1101		.omap2 = {
1102			.module_offs = CORE_MOD,
 
 
1103			.idlest_reg_id = 1,
1104			.idlest_idle_bit = OMAP3430_ST_MCSPI2_SHIFT,
1105		},
1106	},
1107	.class		= &omap34xx_mcspi_class,
 
1108};
1109
1110/* mcspi3 */
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1111static struct omap_hwmod omap34xx_mcspi3 = {
1112	.name		= "mcspi3",
 
 
1113	.main_clk	= "mcspi3_fck",
1114	.prcm		= {
1115		.omap2 = {
1116			.module_offs = CORE_MOD,
 
 
1117			.idlest_reg_id = 1,
1118			.idlest_idle_bit = OMAP3430_ST_MCSPI3_SHIFT,
1119		},
1120	},
1121	.class		= &omap34xx_mcspi_class,
 
1122};
1123
1124/* mcspi4 */
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1125static struct omap_hwmod omap34xx_mcspi4 = {
1126	.name		= "mcspi4",
 
 
1127	.main_clk	= "mcspi4_fck",
1128	.prcm		= {
1129		.omap2 = {
1130			.module_offs = CORE_MOD,
 
 
1131			.idlest_reg_id = 1,
1132			.idlest_idle_bit = OMAP3430_ST_MCSPI4_SHIFT,
1133		},
1134	},
1135	.class		= &omap34xx_mcspi_class,
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1136};
1137
1138/* MMC/SD/SDIO common */
1139static struct omap_hwmod_class_sysconfig omap34xx_mmc_sysc = {
1140	.rev_offs	= 0x1fc,
1141	.sysc_offs	= 0x10,
1142	.syss_offs	= 0x14,
1143	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1144			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1145			   SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
1146	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1147	.sysc_fields    = &omap_hwmod_sysc_type1,
1148};
1149
1150static struct omap_hwmod_class omap34xx_mmc_class = {
1151	.name = "mmc",
1152	.sysc = &omap34xx_mmc_sysc,
1153};
1154
1155/* MMC/SD/SDIO1 */
1156
 
 
 
 
1157
 
 
 
 
 
1158
1159static struct omap_hwmod_opt_clk omap34xx_mmc1_opt_clks[] = {
1160	{ .role = "dbck", .clk = "omap_32k_fck", },
1161};
1162
1163static struct omap_hsmmc_dev_attr mmc1_dev_attr = {
1164	.flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
1165};
1166
1167/* See 35xx errata 2.1.1.128 in SPRZ278F */
1168static struct omap_hsmmc_dev_attr mmc1_pre_es3_dev_attr = {
1169	.flags = (OMAP_HSMMC_SUPPORTS_DUAL_VOLT |
1170		  OMAP_HSMMC_BROKEN_MULTIBLOCK_READ),
1171};
1172
1173static struct omap_hwmod omap3xxx_pre_es3_mmc1_hwmod = {
1174	.name		= "mmc1",
 
 
1175	.opt_clks	= omap34xx_mmc1_opt_clks,
1176	.opt_clks_cnt	= ARRAY_SIZE(omap34xx_mmc1_opt_clks),
1177	.main_clk	= "mmchs1_fck",
1178	.prcm		= {
1179		.omap2 = {
1180			.module_offs = CORE_MOD,
 
 
1181			.idlest_reg_id = 1,
1182			.idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,
1183		},
1184	},
1185	.dev_attr	= &mmc1_pre_es3_dev_attr,
1186	.class		= &omap34xx_mmc_class,
1187};
1188
1189static struct omap_hwmod omap3xxx_es3plus_mmc1_hwmod = {
1190	.name		= "mmc1",
 
 
1191	.opt_clks	= omap34xx_mmc1_opt_clks,
1192	.opt_clks_cnt	= ARRAY_SIZE(omap34xx_mmc1_opt_clks),
1193	.main_clk	= "mmchs1_fck",
1194	.prcm		= {
1195		.omap2 = {
1196			.module_offs = CORE_MOD,
 
 
1197			.idlest_reg_id = 1,
1198			.idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,
1199		},
1200	},
1201	.dev_attr	= &mmc1_dev_attr,
1202	.class		= &omap34xx_mmc_class,
1203};
1204
1205/* MMC/SD/SDIO2 */
1206
 
 
 
 
1207
 
 
 
 
 
1208
1209static struct omap_hwmod_opt_clk omap34xx_mmc2_opt_clks[] = {
1210	{ .role = "dbck", .clk = "omap_32k_fck", },
1211};
1212
1213/* See 35xx errata 2.1.1.128 in SPRZ278F */
1214static struct omap_hsmmc_dev_attr mmc2_pre_es3_dev_attr = {
1215	.flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,
1216};
1217
1218static struct omap_hwmod omap3xxx_pre_es3_mmc2_hwmod = {
1219	.name		= "mmc2",
 
 
1220	.opt_clks	= omap34xx_mmc2_opt_clks,
1221	.opt_clks_cnt	= ARRAY_SIZE(omap34xx_mmc2_opt_clks),
1222	.main_clk	= "mmchs2_fck",
1223	.prcm		= {
1224		.omap2 = {
1225			.module_offs = CORE_MOD,
 
 
1226			.idlest_reg_id = 1,
1227			.idlest_idle_bit = OMAP3430_ST_MMC2_SHIFT,
1228		},
1229	},
1230	.dev_attr	= &mmc2_pre_es3_dev_attr,
1231	.class		= &omap34xx_mmc_class,
1232};
1233
1234static struct omap_hwmod omap3xxx_es3plus_mmc2_hwmod = {
1235	.name		= "mmc2",
 
 
1236	.opt_clks	= omap34xx_mmc2_opt_clks,
1237	.opt_clks_cnt	= ARRAY_SIZE(omap34xx_mmc2_opt_clks),
1238	.main_clk	= "mmchs2_fck",
1239	.prcm		= {
1240		.omap2 = {
1241			.module_offs = CORE_MOD,
 
 
1242			.idlest_reg_id = 1,
1243			.idlest_idle_bit = OMAP3430_ST_MMC2_SHIFT,
1244		},
1245	},
1246	.class		= &omap34xx_mmc_class,
1247};
1248
1249/* MMC/SD/SDIO3 */
1250
 
 
 
 
1251
 
 
 
 
 
1252
1253static struct omap_hwmod_opt_clk omap34xx_mmc3_opt_clks[] = {
1254	{ .role = "dbck", .clk = "omap_32k_fck", },
1255};
1256
1257static struct omap_hwmod omap3xxx_mmc3_hwmod = {
1258	.name		= "mmc3",
 
 
1259	.opt_clks	= omap34xx_mmc3_opt_clks,
1260	.opt_clks_cnt	= ARRAY_SIZE(omap34xx_mmc3_opt_clks),
1261	.main_clk	= "mmchs3_fck",
1262	.prcm		= {
1263		.omap2 = {
1264			.module_offs = CORE_MOD,
 
1265			.idlest_reg_id = 1,
1266			.idlest_idle_bit = OMAP3430_ST_MMC3_SHIFT,
1267		},
1268	},
1269	.class		= &omap34xx_mmc_class,
1270};
1271
1272/*
1273 * 'usb_host_hs' class
1274 * high-speed multi-port usb host controller
1275 */
1276
1277static struct omap_hwmod_class_sysconfig omap3xxx_usb_host_hs_sysc = {
1278	.rev_offs	= 0x0000,
1279	.sysc_offs	= 0x0010,
1280	.syss_offs	= 0x0014,
1281	.sysc_flags	= (SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
1282			   SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
1283			   SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
1284			   SYSS_HAS_RESET_STATUS),
1285	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1286			   MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
1287	.sysc_fields	= &omap_hwmod_sysc_type1,
1288};
1289
1290static struct omap_hwmod_class omap3xxx_usb_host_hs_hwmod_class = {
1291	.name = "usb_host_hs",
1292	.sysc = &omap3xxx_usb_host_hs_sysc,
1293};
1294
 
 
 
 
 
 
 
 
 
1295
1296static struct omap_hwmod omap3xxx_usb_host_hs_hwmod = {
1297	.name		= "usb_host_hs",
1298	.class		= &omap3xxx_usb_host_hs_hwmod_class,
1299	.clkdm_name	= "usbhost_clkdm",
 
1300	.main_clk	= "usbhost_48m_fck",
1301	.prcm = {
1302		.omap2 = {
1303			.module_offs = OMAP3430ES2_USBHOST_MOD,
 
 
1304			.idlest_reg_id = 1,
1305			.idlest_idle_bit = OMAP3430ES2_ST_USBHOST_IDLE_SHIFT,
 
1306		},
1307	},
 
 
1308
1309	/*
1310	 * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
1311	 * id: i660
1312	 *
1313	 * Description:
1314	 * In the following configuration :
1315	 * - USBHOST module is set to smart-idle mode
1316	 * - PRCM asserts idle_req to the USBHOST module ( This typically
1317	 *   happens when the system is going to a low power mode : all ports
1318	 *   have been suspended, the master part of the USBHOST module has
1319	 *   entered the standby state, and SW has cut the functional clocks)
1320	 * - an USBHOST interrupt occurs before the module is able to answer
1321	 *   idle_ack, typically a remote wakeup IRQ.
1322	 * Then the USB HOST module will enter a deadlock situation where it
1323	 * is no more accessible nor functional.
1324	 *
1325	 * Workaround:
1326	 * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
1327	 */
1328
1329	/*
1330	 * Errata: USB host EHCI may stall when entering smart-standby mode
1331	 * Id: i571
1332	 *
1333	 * Description:
1334	 * When the USBHOST module is set to smart-standby mode, and when it is
1335	 * ready to enter the standby state (i.e. all ports are suspended and
1336	 * all attached devices are in suspend mode), then it can wrongly assert
1337	 * the Mstandby signal too early while there are still some residual OCP
1338	 * transactions ongoing. If this condition occurs, the internal state
1339	 * machine may go to an undefined state and the USB link may be stuck
1340	 * upon the next resume.
1341	 *
1342	 * Workaround:
1343	 * Don't use smart standby; use only force standby,
1344	 * hence HWMOD_SWSUP_MSTANDBY
1345	 */
1346
1347	.flags		= HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
 
 
 
 
 
 
 
 
1348};
1349
1350/*
1351 * 'usb_tll_hs' class
1352 * usb_tll_hs module is the adapter on the usb_host_hs ports
1353 */
1354static struct omap_hwmod_class_sysconfig omap3xxx_usb_tll_hs_sysc = {
1355	.rev_offs	= 0x0000,
1356	.sysc_offs	= 0x0010,
1357	.syss_offs	= 0x0014,
1358	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1359			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1360			   SYSC_HAS_AUTOIDLE),
1361	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1362	.sysc_fields	= &omap_hwmod_sysc_type1,
1363};
1364
1365static struct omap_hwmod_class omap3xxx_usb_tll_hs_hwmod_class = {
1366	.name = "usb_tll_hs",
1367	.sysc = &omap3xxx_usb_tll_hs_sysc,
1368};
1369
 
 
 
 
1370
1371static struct omap_hwmod omap3xxx_usb_tll_hs_hwmod = {
1372	.name		= "usb_tll_hs",
1373	.class		= &omap3xxx_usb_tll_hs_hwmod_class,
1374	.clkdm_name	= "core_l4_clkdm",
 
1375	.main_clk	= "usbtll_fck",
1376	.prcm = {
1377		.omap2 = {
1378			.module_offs = CORE_MOD,
 
 
1379			.idlest_reg_id = 3,
1380			.idlest_idle_bit = OMAP3430ES2_ST_USBTLL_SHIFT,
1381		},
1382	},
1383};
1384
1385static struct omap_hwmod omap3xxx_hdq1w_hwmod = {
1386	.name		= "hdq1w",
 
1387	.main_clk	= "hdq_fck",
1388	.prcm		= {
1389		.omap2 = {
1390			.module_offs = CORE_MOD,
 
 
1391			.idlest_reg_id = 1,
1392			.idlest_idle_bit = OMAP3430_ST_HDQ_SHIFT,
1393		},
1394	},
1395	.class		= &omap2_hdq1w_class,
1396};
1397
1398/* SAD2D */
1399static struct omap_hwmod_rst_info omap3xxx_sad2d_resets[] = {
1400	{ .name = "rst_modem_pwron_sw", .rst_shift = 0 },
1401	{ .name = "rst_modem_sw", .rst_shift = 1 },
 
 
 
 
 
 
1402};
1403
1404static struct omap_hwmod_class omap3xxx_sad2d_class = {
1405	.name			= "sad2d",
 
1406};
1407
1408static struct omap_hwmod omap3xxx_sad2d_hwmod = {
1409	.name		= "sad2d",
1410	.rst_lines	= omap3xxx_sad2d_resets,
1411	.rst_lines_cnt	= ARRAY_SIZE(omap3xxx_sad2d_resets),
1412	.main_clk	= "sad2d_ick",
 
1413	.prcm		= {
1414		.omap2 = {
1415			.module_offs = CORE_MOD,
 
 
1416			.idlest_reg_id = 1,
1417			.idlest_idle_bit = OMAP3430_ST_SAD2D_SHIFT,
1418		},
1419	},
1420	.class		= &omap3xxx_sad2d_class,
1421};
1422
1423/*
1424 * 'gpmc' class
1425 * general purpose memory controller
1426 */
1427
1428static struct omap_hwmod_class_sysconfig omap3xxx_gpmc_sysc = {
1429	.rev_offs	= 0x0000,
1430	.sysc_offs	= 0x0010,
1431	.syss_offs	= 0x0014,
1432	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
1433			   SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
1434	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1435	.sysc_fields	= &omap_hwmod_sysc_type1,
1436};
1437
1438static struct omap_hwmod_class omap3xxx_gpmc_hwmod_class = {
1439	.name	= "gpmc",
1440	.sysc	= &omap3xxx_gpmc_sysc,
1441};
1442
1443static struct omap_hwmod omap3xxx_gpmc_hwmod = {
1444	.name		= "gpmc",
1445	.class		= &omap3xxx_gpmc_hwmod_class,
1446	.clkdm_name	= "core_l3_clkdm",
1447	.main_clk	= "gpmc_fck",
1448	/* Skip reset for CONFIG_OMAP_GPMC_DEBUG for bootloader timings */
1449	.flags		= HWMOD_NO_IDLEST | DEBUG_OMAP_GPMC_HWMOD_FLAGS,
1450};
1451
1452/*
1453 * interfaces
1454 */
1455
1456/* L3 -> L4_CORE interface */
1457static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_core = {
1458	.master	= &omap3xxx_l3_main_hwmod,
1459	.slave	= &omap3xxx_l4_core_hwmod,
1460	.user	= OCP_USER_MPU | OCP_USER_SDMA,
1461};
1462
1463/* L3 -> L4_PER interface */
1464static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_per = {
1465	.master = &omap3xxx_l3_main_hwmod,
1466	.slave	= &omap3xxx_l4_per_hwmod,
1467	.user	= OCP_USER_MPU | OCP_USER_SDMA,
1468};
1469
 
 
 
 
 
 
 
 
1470
1471/* MPU -> L3 interface */
1472static struct omap_hwmod_ocp_if omap3xxx_mpu__l3_main = {
1473	.master   = &omap3xxx_mpu_hwmod,
1474	.slave    = &omap3xxx_l3_main_hwmod,
 
1475	.user	= OCP_USER_MPU,
1476};
1477
1478
1479/* l3 -> debugss */
1480static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_debugss = {
1481	.master		= &omap3xxx_l3_main_hwmod,
1482	.slave		= &omap3xxx_debugss_hwmod,
1483	.user		= OCP_USER_MPU,
1484};
1485
1486/* DSS -> l3 */
1487static struct omap_hwmod_ocp_if omap3430es1_dss__l3 = {
1488	.master		= &omap3430es1_dss_core_hwmod,
1489	.slave		= &omap3xxx_l3_main_hwmod,
1490	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1491};
1492
1493static struct omap_hwmod_ocp_if omap3xxx_dss__l3 = {
1494	.master		= &omap3xxx_dss_core_hwmod,
1495	.slave		= &omap3xxx_l3_main_hwmod,
1496	.fw = {
1497		.omap2 = {
1498			.l3_perm_bit  = OMAP3_L3_CORE_FW_INIT_ID_DSS,
1499			.flags	= OMAP_FIREWALL_L3,
1500		},
1501	},
1502	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1503};
1504
1505/* l3_core -> sad2d interface */
1506static struct omap_hwmod_ocp_if omap3xxx_sad2d__l3 = {
1507	.master		= &omap3xxx_sad2d_hwmod,
1508	.slave		= &omap3xxx_l3_main_hwmod,
1509	.clk		= "core_l3_ick",
1510	.user		= OCP_USER_MPU,
1511};
1512
 
 
 
 
 
 
 
1513/* L4_CORE -> L4_WKUP interface */
1514static struct omap_hwmod_ocp_if omap3xxx_l4_core__l4_wkup = {
1515	.master	= &omap3xxx_l4_core_hwmod,
1516	.slave	= &omap3xxx_l4_wkup_hwmod,
1517	.user	= OCP_USER_MPU | OCP_USER_SDMA,
1518};
1519
1520/* L4 CORE -> MMC1 interface */
1521static struct omap_hwmod_ocp_if omap3xxx_l4_core__pre_es3_mmc1 = {
1522	.master		= &omap3xxx_l4_core_hwmod,
1523	.slave		= &omap3xxx_pre_es3_mmc1_hwmod,
1524	.clk		= "mmchs1_ick",
 
1525	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1526	.flags		= OMAP_FIREWALL_L4,
1527};
1528
1529static struct omap_hwmod_ocp_if omap3xxx_l4_core__es3plus_mmc1 = {
1530	.master		= &omap3xxx_l4_core_hwmod,
1531	.slave		= &omap3xxx_es3plus_mmc1_hwmod,
1532	.clk		= "mmchs1_ick",
 
1533	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1534	.flags		= OMAP_FIREWALL_L4,
1535};
1536
1537/* L4 CORE -> MMC2 interface */
1538static struct omap_hwmod_ocp_if omap3xxx_l4_core__pre_es3_mmc2 = {
1539	.master		= &omap3xxx_l4_core_hwmod,
1540	.slave		= &omap3xxx_pre_es3_mmc2_hwmod,
1541	.clk		= "mmchs2_ick",
 
1542	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1543	.flags		= OMAP_FIREWALL_L4,
1544};
1545
1546static struct omap_hwmod_ocp_if omap3xxx_l4_core__es3plus_mmc2 = {
1547	.master		= &omap3xxx_l4_core_hwmod,
1548	.slave		= &omap3xxx_es3plus_mmc2_hwmod,
1549	.clk		= "mmchs2_ick",
 
1550	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1551	.flags		= OMAP_FIREWALL_L4,
1552};
1553
1554/* L4 CORE -> MMC3 interface */
 
 
 
 
 
 
 
 
1555
1556static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmc3 = {
1557	.master		= &omap3xxx_l4_core_hwmod,
1558	.slave		= &omap3xxx_mmc3_hwmod,
1559	.clk		= "mmchs3_ick",
 
1560	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1561	.flags		= OMAP_FIREWALL_L4,
1562};
1563
1564/* L4 CORE -> UART1 interface */
 
 
 
 
 
 
 
 
1565
1566static struct omap_hwmod_ocp_if omap3_l4_core__uart1 = {
1567	.master		= &omap3xxx_l4_core_hwmod,
1568	.slave		= &omap3xxx_uart1_hwmod,
1569	.clk		= "uart1_ick",
 
1570	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1571};
1572
1573/* L4 CORE -> UART2 interface */
 
 
 
 
 
 
 
 
1574
1575static struct omap_hwmod_ocp_if omap3_l4_core__uart2 = {
1576	.master		= &omap3xxx_l4_core_hwmod,
1577	.slave		= &omap3xxx_uart2_hwmod,
1578	.clk		= "uart2_ick",
 
1579	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1580};
1581
1582/* L4 PER -> UART3 interface */
 
 
 
 
 
 
 
 
1583
1584static struct omap_hwmod_ocp_if omap3_l4_per__uart3 = {
1585	.master		= &omap3xxx_l4_per_hwmod,
1586	.slave		= &omap3xxx_uart3_hwmod,
1587	.clk		= "uart3_ick",
 
1588	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1589};
1590
1591/* L4 PER -> UART4 interface */
 
 
 
 
 
 
 
 
1592
1593static struct omap_hwmod_ocp_if omap36xx_l4_per__uart4 = {
1594	.master		= &omap3xxx_l4_per_hwmod,
1595	.slave		= &omap36xx_uart4_hwmod,
1596	.clk		= "uart4_ick",
 
1597	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1598};
1599
1600/* AM35xx: L4 CORE -> UART4 interface */
 
 
 
 
 
 
 
1601
1602static struct omap_hwmod_ocp_if am35xx_l4_core__uart4 = {
1603	.master		= &omap3xxx_l4_core_hwmod,
1604	.slave		= &am35xx_uart4_hwmod,
1605	.clk		= "uart4_ick",
 
1606	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1607};
1608
1609/* L4 CORE -> I2C1 interface */
1610static struct omap_hwmod_ocp_if omap3_l4_core__i2c1 = {
1611	.master		= &omap3xxx_l4_core_hwmod,
1612	.slave		= &omap3xxx_i2c1_hwmod,
1613	.clk		= "i2c1_ick",
 
1614	.fw = {
1615		.omap2 = {
1616			.l4_fw_region  = OMAP3_L4_CORE_FW_I2C1_REGION,
1617			.l4_prot_group = 7,
1618			.flags	= OMAP_FIREWALL_L4,
1619		},
1620	},
1621	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1622};
1623
1624/* L4 CORE -> I2C2 interface */
1625static struct omap_hwmod_ocp_if omap3_l4_core__i2c2 = {
1626	.master		= &omap3xxx_l4_core_hwmod,
1627	.slave		= &omap3xxx_i2c2_hwmod,
1628	.clk		= "i2c2_ick",
 
1629	.fw = {
1630		.omap2 = {
1631			.l4_fw_region  = OMAP3_L4_CORE_FW_I2C2_REGION,
1632			.l4_prot_group = 7,
1633			.flags = OMAP_FIREWALL_L4,
1634		},
1635	},
1636	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1637};
1638
1639/* L4 CORE -> I2C3 interface */
 
 
 
 
 
 
 
 
1640
1641static struct omap_hwmod_ocp_if omap3_l4_core__i2c3 = {
1642	.master		= &omap3xxx_l4_core_hwmod,
1643	.slave		= &omap3xxx_i2c3_hwmod,
1644	.clk		= "i2c3_ick",
 
1645	.fw = {
1646		.omap2 = {
1647			.l4_fw_region  = OMAP3_L4_CORE_FW_I2C3_REGION,
1648			.l4_prot_group = 7,
1649			.flags = OMAP_FIREWALL_L4,
1650		},
1651	},
1652	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1653};
1654
1655/* L4 CORE -> SR1 interface */
 
 
 
 
 
 
 
 
 
1656static struct omap_hwmod_ocp_if omap34xx_l4_core__sr1 = {
1657	.master		= &omap3xxx_l4_core_hwmod,
1658	.slave		= &omap34xx_sr1_hwmod,
1659	.clk		= "sr_l4_ick",
 
1660	.user		= OCP_USER_MPU,
1661};
1662
1663static struct omap_hwmod_ocp_if omap36xx_l4_core__sr1 = {
1664	.master		= &omap3xxx_l4_core_hwmod,
1665	.slave		= &omap36xx_sr1_hwmod,
1666	.clk		= "sr_l4_ick",
 
1667	.user		= OCP_USER_MPU,
1668};
1669
1670/* L4 CORE -> SR2 interface */
 
 
 
 
 
 
 
 
1671
1672static struct omap_hwmod_ocp_if omap34xx_l4_core__sr2 = {
1673	.master		= &omap3xxx_l4_core_hwmod,
1674	.slave		= &omap34xx_sr2_hwmod,
1675	.clk		= "sr_l4_ick",
 
1676	.user		= OCP_USER_MPU,
1677};
1678
1679static struct omap_hwmod_ocp_if omap36xx_l4_core__sr2 = {
1680	.master		= &omap3xxx_l4_core_hwmod,
1681	.slave		= &omap36xx_sr2_hwmod,
1682	.clk		= "sr_l4_ick",
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1683	.user		= OCP_USER_MPU,
1684};
1685
1686/* L4_WKUP -> L4_SEC interface */
1687static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__l4_sec = {
1688	.master = &omap3xxx_l4_wkup_hwmod,
1689	.slave	= &omap3xxx_l4_sec_hwmod,
1690	.user	= OCP_USER_MPU | OCP_USER_SDMA,
1691};
1692
1693/* IVA2 <- L3 interface */
1694static struct omap_hwmod_ocp_if omap3xxx_l3__iva = {
1695	.master		= &omap3xxx_l3_main_hwmod,
1696	.slave		= &omap3xxx_iva_hwmod,
1697	.clk		= "core_l3_ick",
1698	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1699};
1700
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1701/* l4_per -> timer3 */
1702static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer3 = {
1703	.master		= &omap3xxx_l4_per_hwmod,
1704	.slave		= &omap3xxx_timer3_hwmod,
1705	.clk		= "gpt3_ick",
 
1706	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1707};
1708
 
 
 
 
 
 
 
 
1709
1710/* l4_per -> timer4 */
1711static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer4 = {
1712	.master		= &omap3xxx_l4_per_hwmod,
1713	.slave		= &omap3xxx_timer4_hwmod,
1714	.clk		= "gpt4_ick",
 
1715	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1716};
1717
 
 
 
 
 
 
 
 
1718
1719/* l4_per -> timer5 */
1720static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer5 = {
1721	.master		= &omap3xxx_l4_per_hwmod,
1722	.slave		= &omap3xxx_timer5_hwmod,
1723	.clk		= "gpt5_ick",
 
1724	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1725};
1726
 
 
 
 
 
 
 
 
1727
1728/* l4_per -> timer6 */
1729static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer6 = {
1730	.master		= &omap3xxx_l4_per_hwmod,
1731	.slave		= &omap3xxx_timer6_hwmod,
1732	.clk		= "gpt6_ick",
 
1733	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1734};
1735
 
 
 
 
 
 
 
 
1736
1737/* l4_per -> timer7 */
1738static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer7 = {
1739	.master		= &omap3xxx_l4_per_hwmod,
1740	.slave		= &omap3xxx_timer7_hwmod,
1741	.clk		= "gpt7_ick",
 
1742	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1743};
1744
 
 
 
 
 
 
 
 
1745
1746/* l4_per -> timer8 */
1747static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer8 = {
1748	.master		= &omap3xxx_l4_per_hwmod,
1749	.slave		= &omap3xxx_timer8_hwmod,
1750	.clk		= "gpt8_ick",
 
1751	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1752};
1753
 
 
 
 
 
 
 
 
1754
1755/* l4_per -> timer9 */
1756static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer9 = {
1757	.master		= &omap3xxx_l4_per_hwmod,
1758	.slave		= &omap3xxx_timer9_hwmod,
1759	.clk		= "gpt9_ick",
 
1760	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1761};
1762
1763/* l4_core -> timer10 */
1764static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer10 = {
1765	.master		= &omap3xxx_l4_core_hwmod,
1766	.slave		= &omap3xxx_timer10_hwmod,
1767	.clk		= "gpt10_ick",
 
1768	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1769};
1770
1771/* l4_core -> timer11 */
1772static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer11 = {
1773	.master		= &omap3xxx_l4_core_hwmod,
1774	.slave		= &omap3xxx_timer11_hwmod,
1775	.clk		= "gpt11_ick",
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1776	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1777};
1778
1779/* l4_wkup -> wd_timer2 */
 
 
 
 
 
 
 
 
1780
1781static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__wd_timer2 = {
1782	.master		= &omap3xxx_l4_wkup_hwmod,
1783	.slave		= &omap3xxx_wd_timer2_hwmod,
1784	.clk		= "wdt2_ick",
 
1785	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1786};
1787
1788/* l4_core -> dss */
1789static struct omap_hwmod_ocp_if omap3430es1_l4_core__dss = {
1790	.master		= &omap3xxx_l4_core_hwmod,
1791	.slave		= &omap3430es1_dss_core_hwmod,
1792	.clk		= "dss_ick",
 
1793	.fw = {
1794		.omap2 = {
1795			.l4_fw_region  = OMAP3ES1_L4_CORE_FW_DSS_CORE_REGION,
1796			.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
1797			.flags	= OMAP_FIREWALL_L4,
1798		},
1799	},
1800	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1801};
1802
1803static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss = {
1804	.master		= &omap3xxx_l4_core_hwmod,
1805	.slave		= &omap3xxx_dss_core_hwmod,
1806	.clk		= "dss_ick",
 
1807	.fw = {
1808		.omap2 = {
1809			.l4_fw_region  = OMAP3_L4_CORE_FW_DSS_CORE_REGION,
1810			.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
1811			.flags	= OMAP_FIREWALL_L4,
1812		},
1813	},
1814	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1815};
1816
1817/* l4_core -> dss_dispc */
1818static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dispc = {
1819	.master		= &omap3xxx_l4_core_hwmod,
1820	.slave		= &omap3xxx_dss_dispc_hwmod,
1821	.clk		= "dss_ick",
 
1822	.fw = {
1823		.omap2 = {
1824			.l4_fw_region  = OMAP3_L4_CORE_FW_DSS_DISPC_REGION,
1825			.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
1826			.flags	= OMAP_FIREWALL_L4,
1827		},
1828	},
1829	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1830};
1831
 
 
 
 
 
 
 
 
 
1832/* l4_core -> dss_dsi1 */
1833static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dsi1 = {
1834	.master		= &omap3xxx_l4_core_hwmod,
1835	.slave		= &omap3xxx_dss_dsi1_hwmod,
1836	.clk		= "dss_ick",
 
1837	.fw = {
1838		.omap2 = {
1839			.l4_fw_region  = OMAP3_L4_CORE_FW_DSS_DSI_REGION,
1840			.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
1841			.flags	= OMAP_FIREWALL_L4,
1842		},
1843	},
1844	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1845};
1846
1847/* l4_core -> dss_rfbi */
1848static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_rfbi = {
1849	.master		= &omap3xxx_l4_core_hwmod,
1850	.slave		= &omap3xxx_dss_rfbi_hwmod,
1851	.clk		= "dss_ick",
 
1852	.fw = {
1853		.omap2 = {
1854			.l4_fw_region  = OMAP3_L4_CORE_FW_DSS_RFBI_REGION,
1855			.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP ,
1856			.flags	= OMAP_FIREWALL_L4,
1857		},
1858	},
1859	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1860};
1861
1862/* l4_core -> dss_venc */
1863static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_venc = {
1864	.master		= &omap3xxx_l4_core_hwmod,
1865	.slave		= &omap3xxx_dss_venc_hwmod,
1866	.clk		= "dss_ick",
 
1867	.fw = {
1868		.omap2 = {
1869			.l4_fw_region  = OMAP3_L4_CORE_FW_DSS_VENC_REGION,
1870			.l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
1871			.flags	= OMAP_FIREWALL_L4,
1872		},
1873	},
1874	.flags		= OCPIF_SWSUP_IDLE,
1875	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1876};
1877
1878/* l4_wkup -> gpio1 */
 
 
 
 
 
 
 
 
1879
1880static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__gpio1 = {
1881	.master		= &omap3xxx_l4_wkup_hwmod,
1882	.slave		= &omap3xxx_gpio1_hwmod,
 
1883	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1884};
1885
1886/* l4_per -> gpio2 */
 
 
 
 
 
 
 
 
1887
1888static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio2 = {
1889	.master		= &omap3xxx_l4_per_hwmod,
1890	.slave		= &omap3xxx_gpio2_hwmod,
 
1891	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1892};
1893
1894/* l4_per -> gpio3 */
 
 
 
 
 
 
 
 
1895
1896static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio3 = {
1897	.master		= &omap3xxx_l4_per_hwmod,
1898	.slave		= &omap3xxx_gpio3_hwmod,
 
1899	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1900};
1901
1902/*
1903 * 'mmu' class
1904 * The memory management unit performs virtual to physical address translation
1905 * for its requestors.
1906 */
1907
1908static struct omap_hwmod_class_sysconfig mmu_sysc = {
1909	.rev_offs	= 0x000,
1910	.sysc_offs	= 0x010,
1911	.syss_offs	= 0x014,
1912	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1913			   SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
1914	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1915	.sysc_fields	= &omap_hwmod_sysc_type1,
1916};
1917
1918static struct omap_hwmod_class omap3xxx_mmu_hwmod_class = {
1919	.name = "mmu",
1920	.sysc = &mmu_sysc,
1921};
1922
1923/* mmu isp */
1924static struct omap_hwmod omap3xxx_mmu_isp_hwmod;
1925
1926/* l4_core -> mmu isp */
1927static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmu_isp = {
1928	.master		= &omap3xxx_l4_core_hwmod,
1929	.slave		= &omap3xxx_mmu_isp_hwmod,
1930	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1931};
1932
1933static struct omap_hwmod omap3xxx_mmu_isp_hwmod = {
1934	.name		= "mmu_isp",
1935	.class		= &omap3xxx_mmu_hwmod_class,
1936	.main_clk	= "cam_ick",
1937	.flags		= HWMOD_NO_IDLEST,
1938};
1939
1940/* mmu iva */
1941
1942static struct omap_hwmod omap3xxx_mmu_iva_hwmod;
1943
1944static struct omap_hwmod_rst_info omap3xxx_mmu_iva_resets[] = {
1945	{ .name = "mmu", .rst_shift = 1, .st_shift = 9 },
1946};
1947
1948/* l3_main -> iva mmu */
1949static struct omap_hwmod_ocp_if omap3xxx_l3_main__mmu_iva = {
1950	.master		= &omap3xxx_l3_main_hwmod,
1951	.slave		= &omap3xxx_mmu_iva_hwmod,
1952	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1953};
1954
1955static struct omap_hwmod omap3xxx_mmu_iva_hwmod = {
1956	.name		= "mmu_iva",
1957	.class		= &omap3xxx_mmu_hwmod_class,
1958	.clkdm_name	= "iva2_clkdm",
1959	.rst_lines	= omap3xxx_mmu_iva_resets,
1960	.rst_lines_cnt	= ARRAY_SIZE(omap3xxx_mmu_iva_resets),
1961	.main_clk	= "iva2_ck",
1962	.prcm = {
1963		.omap2 = {
1964			.module_offs = OMAP3430_IVA2_MOD,
1965			.idlest_reg_id = 1,
1966			.idlest_idle_bit = OMAP3430_ST_IVA2_SHIFT,
1967		},
1968	},
1969	.flags		= HWMOD_NO_IDLEST,
1970};
1971
1972/* l4_per -> gpio4 */
1973
1974static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio4 = {
1975	.master		= &omap3xxx_l4_per_hwmod,
1976	.slave		= &omap3xxx_gpio4_hwmod,
 
1977	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1978};
1979
1980/* l4_per -> gpio5 */
 
 
 
 
 
 
 
 
1981
1982static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio5 = {
1983	.master		= &omap3xxx_l4_per_hwmod,
1984	.slave		= &omap3xxx_gpio5_hwmod,
 
1985	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1986};
1987
1988/* l4_per -> gpio6 */
 
 
 
 
 
 
 
 
1989
1990static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio6 = {
1991	.master		= &omap3xxx_l4_per_hwmod,
1992	.slave		= &omap3xxx_gpio6_hwmod,
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1993	.user		= OCP_USER_MPU | OCP_USER_SDMA,
1994};
1995
 
 
 
 
 
 
 
 
 
 
1996/* l4_core -> mcbsp1 */
1997static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp1 = {
1998	.master		= &omap3xxx_l4_core_hwmod,
1999	.slave		= &omap3xxx_mcbsp1_hwmod,
2000	.clk		= "mcbsp1_ick",
 
2001	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2002};
2003
 
 
 
 
 
 
 
 
 
2004
2005/* l4_per -> mcbsp2 */
2006static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2 = {
2007	.master		= &omap3xxx_l4_per_hwmod,
2008	.slave		= &omap3xxx_mcbsp2_hwmod,
2009	.clk		= "mcbsp2_ick",
 
2010	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2011};
2012
 
 
 
 
 
 
 
 
 
2013
2014/* l4_per -> mcbsp3 */
2015static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3 = {
2016	.master		= &omap3xxx_l4_per_hwmod,
2017	.slave		= &omap3xxx_mcbsp3_hwmod,
2018	.clk		= "mcbsp3_ick",
 
2019	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2020};
2021
 
 
 
 
 
 
 
 
 
2022
2023/* l4_per -> mcbsp4 */
2024static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp4 = {
2025	.master		= &omap3xxx_l4_per_hwmod,
2026	.slave		= &omap3xxx_mcbsp4_hwmod,
2027	.clk		= "mcbsp4_ick",
 
2028	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2029};
2030
 
 
 
 
 
 
 
 
 
2031
2032/* l4_core -> mcbsp5 */
2033static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp5 = {
2034	.master		= &omap3xxx_l4_core_hwmod,
2035	.slave		= &omap3xxx_mcbsp5_hwmod,
2036	.clk		= "mcbsp5_ick",
 
2037	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2038};
2039
 
 
 
 
 
 
 
 
 
2040
2041/* l4_per -> mcbsp2_sidetone */
2042static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2_sidetone = {
2043	.master		= &omap3xxx_l4_per_hwmod,
2044	.slave		= &omap3xxx_mcbsp2_sidetone_hwmod,
2045	.clk		= "mcbsp2_ick",
 
2046	.user		= OCP_USER_MPU,
2047};
2048
 
 
 
 
 
 
 
 
 
2049
2050/* l4_per -> mcbsp3_sidetone */
2051static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3_sidetone = {
2052	.master		= &omap3xxx_l4_per_hwmod,
2053	.slave		= &omap3xxx_mcbsp3_sidetone_hwmod,
2054	.clk		= "mcbsp3_ick",
 
2055	.user		= OCP_USER_MPU,
2056};
2057
 
 
 
 
 
 
 
 
 
2058/* l4_core -> mailbox */
2059static struct omap_hwmod_ocp_if omap3xxx_l4_core__mailbox = {
2060	.master		= &omap3xxx_l4_core_hwmod,
2061	.slave		= &omap3xxx_mailbox_hwmod,
 
2062	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2063};
2064
2065/* l4 core -> mcspi1 interface */
2066static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi1 = {
2067	.master		= &omap3xxx_l4_core_hwmod,
2068	.slave		= &omap34xx_mcspi1,
2069	.clk		= "mcspi1_ick",
 
2070	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2071};
2072
2073/* l4 core -> mcspi2 interface */
2074static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi2 = {
2075	.master		= &omap3xxx_l4_core_hwmod,
2076	.slave		= &omap34xx_mcspi2,
2077	.clk		= "mcspi2_ick",
 
2078	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2079};
2080
2081/* l4 core -> mcspi3 interface */
2082static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi3 = {
2083	.master		= &omap3xxx_l4_core_hwmod,
2084	.slave		= &omap34xx_mcspi3,
2085	.clk		= "mcspi3_ick",
 
2086	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2087};
2088
2089/* l4 core -> mcspi4 interface */
 
 
 
 
 
 
 
 
2090
2091static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi4 = {
2092	.master		= &omap3xxx_l4_core_hwmod,
2093	.slave		= &omap34xx_mcspi4,
2094	.clk		= "mcspi4_ick",
 
2095	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2096};
2097
2098static struct omap_hwmod_ocp_if omap3xxx_usb_host_hs__l3_main_2 = {
2099	.master		= &omap3xxx_usb_host_hs_hwmod,
2100	.slave		= &omap3xxx_l3_main_hwmod,
2101	.clk		= "core_l3_ick",
2102	.user		= OCP_USER_MPU,
2103};
2104
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2105
2106static struct omap_hwmod_ocp_if omap3xxx_l4_core__usb_host_hs = {
2107	.master		= &omap3xxx_l4_core_hwmod,
2108	.slave		= &omap3xxx_usb_host_hs_hwmod,
2109	.clk		= "usbhost_ick",
 
2110	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2111};
2112
 
 
 
 
 
 
 
 
 
2113
2114static struct omap_hwmod_ocp_if omap3xxx_l4_core__usb_tll_hs = {
2115	.master		= &omap3xxx_l4_core_hwmod,
2116	.slave		= &omap3xxx_usb_tll_hs_hwmod,
2117	.clk		= "usbtll_ick",
 
2118	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2119};
2120
2121/* l4_core -> hdq1w interface */
2122static struct omap_hwmod_ocp_if omap3xxx_l4_core__hdq1w = {
2123	.master		= &omap3xxx_l4_core_hwmod,
2124	.slave		= &omap3xxx_hdq1w_hwmod,
2125	.clk		= "hdq_ick",
 
2126	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2127	.flags		= OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
2128};
2129
2130/* am35xx has Davinci MDIO & EMAC */
2131static struct omap_hwmod_class am35xx_mdio_class = {
2132	.name = "davinci_mdio",
2133};
2134
2135static struct omap_hwmod am35xx_mdio_hwmod = {
2136	.name		= "davinci_mdio",
2137	.class		= &am35xx_mdio_class,
2138	.flags		= HWMOD_NO_IDLEST,
2139};
2140
2141/*
2142 * XXX Should be connected to an IPSS hwmod, not the L3 directly;
2143 * but this will probably require some additional hwmod core support,
2144 * so is left as a future to-do item.
2145 */
2146static struct omap_hwmod_ocp_if am35xx_mdio__l3 = {
2147	.master		= &am35xx_mdio_hwmod,
2148	.slave		= &omap3xxx_l3_main_hwmod,
2149	.clk		= "emac_fck",
2150	.user		= OCP_USER_MPU,
2151};
2152
2153/* l4_core -> davinci mdio  */
2154/*
2155 * XXX Should be connected to an IPSS hwmod, not the L4_CORE directly;
2156 * but this will probably require some additional hwmod core support,
2157 * so is left as a future to-do item.
2158 */
2159static struct omap_hwmod_ocp_if am35xx_l4_core__mdio = {
2160	.master		= &omap3xxx_l4_core_hwmod,
2161	.slave		= &am35xx_mdio_hwmod,
2162	.clk		= "emac_fck",
2163	.user		= OCP_USER_MPU,
2164};
2165
2166static struct omap_hwmod_class am35xx_emac_class = {
2167	.name = "davinci_emac",
2168};
2169
2170static struct omap_hwmod am35xx_emac_hwmod = {
2171	.name		= "davinci_emac",
2172	.class		= &am35xx_emac_class,
2173	/*
2174	 * According to Mark Greer, the MPU will not return from WFI
2175	 * when the EMAC signals an interrupt.
2176	 * http://www.spinics.net/lists/arm-kernel/msg174734.html
2177	 */
2178	.flags		= (HWMOD_NO_IDLEST | HWMOD_BLOCK_WFI),
2179};
2180
2181/* l3_core -> davinci emac interface */
2182/*
2183 * XXX Should be connected to an IPSS hwmod, not the L3 directly;
2184 * but this will probably require some additional hwmod core support,
2185 * so is left as a future to-do item.
2186 */
2187static struct omap_hwmod_ocp_if am35xx_emac__l3 = {
2188	.master		= &am35xx_emac_hwmod,
2189	.slave		= &omap3xxx_l3_main_hwmod,
2190	.clk		= "emac_ick",
2191	.user		= OCP_USER_MPU,
2192};
2193
2194/* l4_core -> davinci emac  */
2195/*
2196 * XXX Should be connected to an IPSS hwmod, not the L4_CORE directly;
2197 * but this will probably require some additional hwmod core support,
2198 * so is left as a future to-do item.
2199 */
2200static struct omap_hwmod_ocp_if am35xx_l4_core__emac = {
2201	.master		= &omap3xxx_l4_core_hwmod,
2202	.slave		= &am35xx_emac_hwmod,
2203	.clk		= "emac_ick",
2204	.user		= OCP_USER_MPU,
2205};
2206
2207static struct omap_hwmod_ocp_if omap3xxx_l3_main__gpmc = {
2208	.master		= &omap3xxx_l3_main_hwmod,
2209	.slave		= &omap3xxx_gpmc_hwmod,
2210	.clk		= "core_l3_ick",
2211	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2212};
2213
2214/* l4_core -> SHAM2 (SHA1/MD5) (similar to omap24xx) */
2215static struct omap_hwmod_class_sysconfig omap3_sham_sysc = {
2216	.rev_offs	= 0x5c,
2217	.sysc_offs	= 0x60,
2218	.syss_offs	= 0x64,
2219	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
2220			   SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
2221	.sysc_fields	= &omap3_sham_sysc_fields,
2222};
2223
2224static struct omap_hwmod_class omap3xxx_sham_class = {
2225	.name	= "sham",
2226	.sysc	= &omap3_sham_sysc,
2227};
2228
2229
2230
2231static struct omap_hwmod omap3xxx_sham_hwmod = {
2232	.name		= "sham",
2233	.main_clk	= "sha12_ick",
2234	.prcm		= {
2235		.omap2 = {
2236			.module_offs = CORE_MOD,
2237			.idlest_reg_id = 1,
2238			.idlest_idle_bit = OMAP3430_ST_SHA12_SHIFT,
2239		},
2240	},
2241	.class		= &omap3xxx_sham_class,
2242};
2243
2244
2245static struct omap_hwmod_ocp_if omap3xxx_l4_core__sham = {
2246	.master		= &omap3xxx_l4_core_hwmod,
2247	.slave		= &omap3xxx_sham_hwmod,
2248	.clk		= "sha12_ick",
2249	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2250};
2251
2252/*
2253 * 'ssi' class
2254 * synchronous serial interface (multichannel and full-duplex serial if)
2255 */
2256
2257static struct omap_hwmod_class_sysconfig omap34xx_ssi_sysc = {
2258	.rev_offs	= 0x0000,
2259	.sysc_offs	= 0x0010,
2260	.syss_offs	= 0x0014,
2261	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_MIDLEMODE |
2262			   SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2263	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2264	.sysc_fields	= &omap_hwmod_sysc_type1,
2265};
2266
2267static struct omap_hwmod_class omap3xxx_ssi_hwmod_class = {
2268	.name	= "ssi",
2269	.sysc	= &omap34xx_ssi_sysc,
2270};
2271
2272static struct omap_hwmod omap3xxx_ssi_hwmod = {
2273	.name		= "ssi",
2274	.class		= &omap3xxx_ssi_hwmod_class,
2275	.clkdm_name	= "core_l4_clkdm",
2276	.main_clk	= "ssi_ssr_fck",
2277	.prcm		= {
2278		.omap2 = {
2279			.module_offs		= CORE_MOD,
2280			.idlest_reg_id		= 1,
2281			.idlest_idle_bit	= OMAP3430ES2_ST_SSI_IDLE_SHIFT,
2282		},
2283	},
2284};
2285
2286/* L4 CORE -> SSI */
2287static struct omap_hwmod_ocp_if omap3xxx_l4_core__ssi = {
2288	.master		= &omap3xxx_l4_core_hwmod,
2289	.slave		= &omap3xxx_ssi_hwmod,
2290	.clk		= "ssi_ick",
2291	.user		= OCP_USER_MPU | OCP_USER_SDMA,
2292};
2293
2294static struct omap_hwmod_ocp_if *omap3xxx_hwmod_ocp_ifs[] __initdata = {
2295	&omap3xxx_l3_main__l4_core,
2296	&omap3xxx_l3_main__l4_per,
2297	&omap3xxx_mpu__l3_main,
2298	&omap3xxx_l3_main__l4_debugss,
2299	&omap3xxx_l4_core__l4_wkup,
2300	&omap3xxx_l4_core__mmc3,
2301	&omap3_l4_core__uart1,
2302	&omap3_l4_core__uart2,
2303	&omap3_l4_per__uart3,
2304	&omap3_l4_core__i2c1,
2305	&omap3_l4_core__i2c2,
2306	&omap3_l4_core__i2c3,
2307	&omap3xxx_l4_wkup__l4_sec,
 
 
2308	&omap3xxx_l4_per__timer3,
2309	&omap3xxx_l4_per__timer4,
2310	&omap3xxx_l4_per__timer5,
2311	&omap3xxx_l4_per__timer6,
2312	&omap3xxx_l4_per__timer7,
2313	&omap3xxx_l4_per__timer8,
2314	&omap3xxx_l4_per__timer9,
2315	&omap3xxx_l4_core__timer10,
2316	&omap3xxx_l4_core__timer11,
2317	&omap3xxx_l4_wkup__wd_timer2,
2318	&omap3xxx_l4_wkup__gpio1,
2319	&omap3xxx_l4_per__gpio2,
2320	&omap3xxx_l4_per__gpio3,
2321	&omap3xxx_l4_per__gpio4,
2322	&omap3xxx_l4_per__gpio5,
2323	&omap3xxx_l4_per__gpio6,
 
 
2324	&omap3xxx_l4_core__mcbsp1,
2325	&omap3xxx_l4_per__mcbsp2,
2326	&omap3xxx_l4_per__mcbsp3,
2327	&omap3xxx_l4_per__mcbsp4,
2328	&omap3xxx_l4_core__mcbsp5,
2329	&omap3xxx_l4_per__mcbsp2_sidetone,
2330	&omap3xxx_l4_per__mcbsp3_sidetone,
2331	&omap34xx_l4_core__mcspi1,
2332	&omap34xx_l4_core__mcspi2,
2333	&omap34xx_l4_core__mcspi3,
2334	&omap34xx_l4_core__mcspi4,
2335	&omap3xxx_l3_main__gpmc,
2336	NULL,
2337};
2338
2339/* crypto hwmod links */
2340static struct omap_hwmod_ocp_if *omap34xx_sham_hwmod_ocp_ifs[] __initdata = {
2341	&omap3xxx_l4_core__sham,
2342	NULL,
2343};
2344
2345static struct omap_hwmod_ocp_if *omap36xx_sham_hwmod_ocp_ifs[] __initdata = {
2346	&omap3xxx_l4_core__sham,
2347	NULL
2348};
2349
2350
2351/*
2352 * Apparently the SHA/MD5 and AES accelerator IP blocks are
2353 * only present on some AM35xx chips, and no one knows which
2354 * ones.  See
2355 * http://www.spinics.net/lists/arm-kernel/msg215466.html So
2356 * if you need these IP blocks on an AM35xx, try uncommenting
2357 * the following lines.
2358 */
2359static struct omap_hwmod_ocp_if *am35xx_sham_hwmod_ocp_ifs[] __initdata = {
2360	/* &omap3xxx_l4_core__sham, */
2361	NULL
2362};
2363
2364/* 3430ES1-only hwmod links */
2365static struct omap_hwmod_ocp_if *omap3430es1_hwmod_ocp_ifs[] __initdata = {
2366	&omap3430es1_dss__l3,
2367	&omap3430es1_l4_core__dss,
2368	NULL,
2369};
2370
2371/* 3430ES2+-only hwmod links */
2372static struct omap_hwmod_ocp_if *omap3430es2plus_hwmod_ocp_ifs[] __initdata = {
2373	&omap3xxx_dss__l3,
2374	&omap3xxx_l4_core__dss,
 
 
2375	&omap3xxx_usb_host_hs__l3_main_2,
2376	&omap3xxx_l4_core__usb_host_hs,
2377	&omap3xxx_l4_core__usb_tll_hs,
2378	NULL,
2379};
2380
2381/* <= 3430ES3-only hwmod links */
2382static struct omap_hwmod_ocp_if *omap3430_pre_es3_hwmod_ocp_ifs[] __initdata = {
2383	&omap3xxx_l4_core__pre_es3_mmc1,
2384	&omap3xxx_l4_core__pre_es3_mmc2,
2385	NULL,
2386};
2387
2388/* 3430ES3+-only hwmod links */
2389static struct omap_hwmod_ocp_if *omap3430_es3plus_hwmod_ocp_ifs[] __initdata = {
2390	&omap3xxx_l4_core__es3plus_mmc1,
2391	&omap3xxx_l4_core__es3plus_mmc2,
2392	NULL,
2393};
2394
2395/* 34xx-only hwmod links (all ES revisions) */
2396static struct omap_hwmod_ocp_if *omap34xx_hwmod_ocp_ifs[] __initdata = {
2397	&omap3xxx_l3__iva,
2398	&omap34xx_l4_core__sr1,
2399	&omap34xx_l4_core__sr2,
2400	&omap3xxx_l4_core__mailbox,
2401	&omap3xxx_l4_core__hdq1w,
2402	&omap3xxx_sad2d__l3,
2403	&omap3xxx_l4_core__mmu_isp,
2404	&omap3xxx_l3_main__mmu_iva,
2405	&omap3xxx_l4_core__ssi,
2406	NULL,
2407};
2408
2409/* 36xx-only hwmod links (all ES revisions) */
2410static struct omap_hwmod_ocp_if *omap36xx_hwmod_ocp_ifs[] __initdata = {
2411	&omap3xxx_l3__iva,
2412	&omap36xx_l4_per__uart4,
2413	&omap3xxx_dss__l3,
2414	&omap3xxx_l4_core__dss,
2415	&omap36xx_l4_core__sr1,
2416	&omap36xx_l4_core__sr2,
 
 
2417	&omap3xxx_l4_core__mailbox,
2418	&omap3xxx_usb_host_hs__l3_main_2,
2419	&omap3xxx_l4_core__usb_host_hs,
2420	&omap3xxx_l4_core__usb_tll_hs,
2421	&omap3xxx_l4_core__es3plus_mmc1,
2422	&omap3xxx_l4_core__es3plus_mmc2,
2423	&omap3xxx_l4_core__hdq1w,
2424	&omap3xxx_sad2d__l3,
2425	&omap3xxx_l4_core__mmu_isp,
2426	&omap3xxx_l3_main__mmu_iva,
2427	&omap3xxx_l4_core__ssi,
2428	NULL,
2429};
2430
2431static struct omap_hwmod_ocp_if *am35xx_hwmod_ocp_ifs[] __initdata = {
2432	&omap3xxx_dss__l3,
2433	&omap3xxx_l4_core__dss,
 
 
2434	&am35xx_l4_core__uart4,
2435	&omap3xxx_usb_host_hs__l3_main_2,
2436	&omap3xxx_l4_core__usb_host_hs,
2437	&omap3xxx_l4_core__usb_tll_hs,
2438	&omap3xxx_l4_core__es3plus_mmc1,
2439	&omap3xxx_l4_core__es3plus_mmc2,
2440	&omap3xxx_l4_core__hdq1w,
2441	&am35xx_mdio__l3,
2442	&am35xx_l4_core__mdio,
2443	&am35xx_emac__l3,
2444	&am35xx_l4_core__emac,
2445	NULL,
2446};
2447
2448static struct omap_hwmod_ocp_if *omap3xxx_dss_hwmod_ocp_ifs[] __initdata = {
2449	&omap3xxx_l4_core__dss_dispc,
2450	&omap3xxx_l4_core__dss_dsi1,
2451	&omap3xxx_l4_core__dss_rfbi,
2452	&omap3xxx_l4_core__dss_venc,
2453	NULL,
2454};
2455
2456/**
2457 * omap3xxx_hwmod_is_hs_ip_block_usable - is a security IP block accessible?
2458 * @bus: struct device_node * for the top-level OMAP DT data
2459 * @dev_name: device name used in the DT file
2460 *
2461 * Determine whether a "secure" IP block @dev_name is usable by Linux.
2462 * There doesn't appear to be a 100% reliable way to determine this,
2463 * so we rely on heuristics.  If @bus is null, meaning there's no DT
2464 * data, then we only assume the IP block is accessible if the OMAP is
2465 * fused as a 'general-purpose' SoC.  If however DT data is present,
2466 * test to see if the IP block is described in the DT data and set to
2467 * 'status = "okay"'.  If so then we assume the ODM has configured the
2468 * OMAP firewalls to allow access to the IP block.
2469 *
2470 * Return: 0 if device named @dev_name is not likely to be accessible,
2471 * or 1 if it is likely to be accessible.
2472 */
2473static bool __init omap3xxx_hwmod_is_hs_ip_block_usable(struct device_node *bus,
2474							const char *dev_name)
2475{
2476	struct device_node *node;
2477	bool available;
2478
2479	if (!bus)
2480		return omap_type() == OMAP2_DEVICE_TYPE_GP;
2481
2482	node = of_get_child_by_name(bus, dev_name);
2483	available = of_device_is_available(node);
2484	of_node_put(node);
2485
2486	return available;
2487}
2488
2489int __init omap3xxx_hwmod_init(void)
2490{
2491	int r;
2492	struct omap_hwmod_ocp_if **h = NULL, **h_sham = NULL;
2493	struct device_node *bus;
2494	unsigned int rev;
2495
2496	omap_hwmod_init();
2497
2498	/* Register hwmod links common to all OMAP3 */
2499	r = omap_hwmod_register_links(omap3xxx_hwmod_ocp_ifs);
2500	if (r < 0)
2501		return r;
2502
 
 
 
 
 
 
 
2503	rev = omap_rev();
2504
2505	/*
2506	 * Register hwmod links common to individual OMAP3 families, all
2507	 * silicon revisions (e.g., 34xx, or AM3505/3517, or 36xx)
2508	 * All possible revisions should be included in this conditional.
2509	 */
2510	if (rev == OMAP3430_REV_ES1_0 || rev == OMAP3430_REV_ES2_0 ||
2511	    rev == OMAP3430_REV_ES2_1 || rev == OMAP3430_REV_ES3_0 ||
2512	    rev == OMAP3430_REV_ES3_1 || rev == OMAP3430_REV_ES3_1_2) {
2513		h = omap34xx_hwmod_ocp_ifs;
2514		h_sham = omap34xx_sham_hwmod_ocp_ifs;
2515	} else if (rev == AM35XX_REV_ES1_0 || rev == AM35XX_REV_ES1_1) {
2516		h = am35xx_hwmod_ocp_ifs;
2517		h_sham = am35xx_sham_hwmod_ocp_ifs;
2518	} else if (rev == OMAP3630_REV_ES1_0 || rev == OMAP3630_REV_ES1_1 ||
2519		   rev == OMAP3630_REV_ES1_2) {
2520		h = omap36xx_hwmod_ocp_ifs;
2521		h_sham = omap36xx_sham_hwmod_ocp_ifs;
2522	} else {
2523		WARN(1, "OMAP3 hwmod family init: unknown chip type\n");
2524		return -EINVAL;
2525	}
2526
2527	r = omap_hwmod_register_links(h);
2528	if (r < 0)
2529		return r;
2530
2531	/*
2532	 * Register crypto hwmod links only if they are not disabled in DT.
2533	 * If DT information is missing, enable them only for GP devices.
2534	 */
2535
2536	bus = of_find_node_by_name(NULL, "ocp");
2537
2538	if (h_sham && omap3xxx_hwmod_is_hs_ip_block_usable(bus, "sham")) {
2539		r = omap_hwmod_register_links(h_sham);
2540		if (r < 0)
2541			goto put_node;
2542	}
2543
2544	of_node_put(bus);
2545
2546	/*
2547	 * Register hwmod links specific to certain ES levels of a
2548	 * particular family of silicon (e.g., 34xx ES1.0)
2549	 */
2550	h = NULL;
2551	if (rev == OMAP3430_REV_ES1_0) {
2552		h = omap3430es1_hwmod_ocp_ifs;
2553	} else if (rev == OMAP3430_REV_ES2_0 || rev == OMAP3430_REV_ES2_1 ||
2554		   rev == OMAP3430_REV_ES3_0 || rev == OMAP3430_REV_ES3_1 ||
2555		   rev == OMAP3430_REV_ES3_1_2) {
2556		h = omap3430es2plus_hwmod_ocp_ifs;
2557	}
2558
2559	if (h) {
2560		r = omap_hwmod_register_links(h);
2561		if (r < 0)
2562			return r;
2563	}
2564
2565	h = NULL;
2566	if (rev == OMAP3430_REV_ES1_0 || rev == OMAP3430_REV_ES2_0 ||
2567	    rev == OMAP3430_REV_ES2_1) {
2568		h = omap3430_pre_es3_hwmod_ocp_ifs;
2569	} else if (rev == OMAP3430_REV_ES3_0 || rev == OMAP3430_REV_ES3_1 ||
2570		   rev == OMAP3430_REV_ES3_1_2) {
2571		h = omap3430_es3plus_hwmod_ocp_ifs;
2572	}
2573
2574	if (h)
2575		r = omap_hwmod_register_links(h);
2576	if (r < 0)
2577		return r;
2578
2579	/*
2580	 * DSS code presumes that dss_core hwmod is handled first,
2581	 * _before_ any other DSS related hwmods so register common
2582	 * DSS hwmod links last to ensure that dss_core is already
2583	 * registered.  Otherwise some change things may happen, for
2584	 * ex. if dispc is handled before dss_core and DSS is enabled
2585	 * in bootloader DISPC will be reset with outputs enabled
2586	 * which sometimes leads to unrecoverable L3 error.  XXX The
2587	 * long-term fix to this is to ensure hwmods are set up in
2588	 * dependency order in the hwmod core code.
2589	 */
2590	r = omap_hwmod_register_links(omap3xxx_dss_hwmod_ocp_ifs);
2591
2592	return r;
2593
2594put_node:
2595	of_node_put(bus);
2596	return r;
2597}