Loading...
1/*
2 * OMAP2/3 Clock Management (CM) register definitions
3 *
4 * Copyright (C) 2007-2009 Texas Instruments, Inc.
5 * Copyright (C) 2007-2010 Nokia Corporation
6 * Paul Walmsley
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * The CM hardware modules on the OMAP2/3 are quite similar to each
13 * other. The CM modules/instances on OMAP4 are quite different, so
14 * they are handled in a separate file.
15 */
16#ifndef __ARCH_ASM_MACH_OMAP2_CM2XXX_3XXX_H
17#define __ARCH_ASM_MACH_OMAP2_CM2XXX_3XXX_H
18
19#include "prcm-common.h"
20
21#define OMAP2420_CM_REGADDR(module, reg) \
22 OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE + (module) + (reg))
23#define OMAP2430_CM_REGADDR(module, reg) \
24 OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE + (module) + (reg))
25#define OMAP34XX_CM_REGADDR(module, reg) \
26 OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE + (module) + (reg))
27
28
29/*
30 * OMAP3-specific global CM registers
31 * Use cm_{read,write}_reg() with these registers.
32 * These registers appear once per CM module.
33 */
34
35#define OMAP3430_CM_REVISION OMAP34XX_CM_REGADDR(OCP_MOD, 0x0000)
36#define OMAP3430_CM_SYSCONFIG OMAP34XX_CM_REGADDR(OCP_MOD, 0x0010)
37#define OMAP3430_CM_POLCTRL OMAP34XX_CM_REGADDR(OCP_MOD, 0x009c)
38
39#define OMAP3_CM_CLKOUT_CTRL_OFFSET 0x0070
40#define OMAP3430_CM_CLKOUT_CTRL OMAP_CM_REGADDR(OMAP3430_CCR_MOD, 0x0070)
41
42/*
43 * Module specific CM register offsets from CM_BASE + domain offset
44 * Use cm_{read,write}_mod_reg() with these registers.
45 * These register offsets generally appear in more than one PRCM submodule.
46 */
47
48/* Common between OMAP2 and OMAP3 */
49
50#define CM_FCLKEN 0x0000
51#define CM_FCLKEN1 CM_FCLKEN
52#define CM_CLKEN CM_FCLKEN
53#define CM_ICLKEN 0x0010
54#define CM_ICLKEN1 CM_ICLKEN
55#define CM_ICLKEN2 0x0014
56#define CM_ICLKEN3 0x0018
57#define CM_IDLEST 0x0020
58#define CM_IDLEST1 CM_IDLEST
59#define CM_IDLEST2 0x0024
60#define CM_AUTOIDLE 0x0030
61#define CM_AUTOIDLE1 CM_AUTOIDLE
62#define CM_AUTOIDLE2 0x0034
63#define CM_AUTOIDLE3 0x0038
64#define CM_CLKSEL 0x0040
65#define CM_CLKSEL1 CM_CLKSEL
66#define CM_CLKSEL2 0x0044
67#define OMAP2_CM_CLKSTCTRL 0x0048
68
69/* OMAP2-specific register offsets */
70
71#define OMAP24XX_CM_FCLKEN2 0x0004
72#define OMAP24XX_CM_ICLKEN4 0x001c
73#define OMAP24XX_CM_AUTOIDLE4 0x003c
74
75#define OMAP2430_CM_IDLEST3 0x0028
76
77/* OMAP3-specific register offsets */
78
79#define OMAP3430_CM_CLKEN_PLL 0x0004
80#define OMAP3430ES2_CM_CLKEN2 0x0004
81#define OMAP3430ES2_CM_FCLKEN3 0x0008
82#define OMAP3430_CM_IDLEST_PLL CM_IDLEST2
83#define OMAP3430_CM_AUTOIDLE_PLL CM_AUTOIDLE2
84#define OMAP3430ES2_CM_AUTOIDLE2_PLL CM_AUTOIDLE2
85#define OMAP3430_CM_CLKSEL1 CM_CLKSEL
86#define OMAP3430_CM_CLKSEL1_PLL CM_CLKSEL
87#define OMAP3430_CM_CLKSEL2_PLL CM_CLKSEL2
88#define OMAP3430_CM_SLEEPDEP CM_CLKSEL2
89#define OMAP3430_CM_CLKSEL3 OMAP2_CM_CLKSTCTRL
90#define OMAP3430_CM_CLKSTST 0x004c
91#define OMAP3430ES2_CM_CLKSEL4 0x004c
92#define OMAP3430ES2_CM_CLKSEL5 0x0050
93#define OMAP3430_CM_CLKSEL2_EMU 0x0050
94#define OMAP3430_CM_CLKSEL3_EMU 0x0054
95
96
97/* CM_IDLEST bit field values to indicate deasserted IdleReq */
98
99#define OMAP24XX_CM_IDLEST_VAL 0
100#define OMAP34XX_CM_IDLEST_VAL 1
101
102
103/* Clock management domain register get/set */
104
105#ifndef __ASSEMBLER__
106
107extern u32 omap2_cm_read_mod_reg(s16 module, u16 idx);
108extern void omap2_cm_write_mod_reg(u32 val, s16 module, u16 idx);
109extern u32 omap2_cm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module, s16 idx);
110
111extern int omap2_cm_wait_module_ready(s16 prcm_mod, u8 idlest_id,
112 u8 idlest_shift);
113extern u32 omap2_cm_set_mod_reg_bits(u32 bits, s16 module, s16 idx);
114extern u32 omap2_cm_clear_mod_reg_bits(u32 bits, s16 module, s16 idx);
115
116extern bool omap2_cm_is_clkdm_in_hwsup(s16 module, u32 mask);
117extern void omap2xxx_cm_clkdm_enable_hwsup(s16 module, u32 mask);
118extern void omap2xxx_cm_clkdm_disable_hwsup(s16 module, u32 mask);
119
120extern void omap3xxx_cm_clkdm_enable_hwsup(s16 module, u32 mask);
121extern void omap3xxx_cm_clkdm_disable_hwsup(s16 module, u32 mask);
122extern void omap3xxx_cm_clkdm_force_sleep(s16 module, u32 mask);
123extern void omap3xxx_cm_clkdm_force_wakeup(s16 module, u32 mask);
124
125extern void omap2xxx_cm_set_dpll_disable_autoidle(void);
126extern void omap2xxx_cm_set_dpll_auto_low_power_stop(void);
127
128extern void omap2xxx_cm_set_apll54_disable_autoidle(void);
129extern void omap2xxx_cm_set_apll54_auto_low_power_stop(void);
130extern void omap2xxx_cm_set_apll96_disable_autoidle(void);
131extern void omap2xxx_cm_set_apll96_auto_low_power_stop(void);
132
133#endif
134
135/* CM register bits shared between 24XX and 3430 */
136
137/* CM_CLKSEL_GFX */
138#define OMAP_CLKSEL_GFX_SHIFT 0
139#define OMAP_CLKSEL_GFX_MASK (0x7 << 0)
140
141/* CM_ICLKEN_GFX */
142#define OMAP_EN_GFX_SHIFT 0
143#define OMAP_EN_GFX_MASK (1 << 0)
144
145/* CM_IDLEST_GFX */
146#define OMAP_ST_GFX_MASK (1 << 0)
147
148
149/* Function prototypes */
150# ifndef __ASSEMBLER__
151extern void omap3_cm_save_context(void);
152extern void omap3_cm_restore_context(void);
153# endif
154
155#endif
1/* SPDX-License-Identifier: GPL-2.0-only */
2/*
3 * OMAP2/3 Clock Management (CM) register definitions
4 *
5 * Copyright (C) 2007-2009 Texas Instruments, Inc.
6 * Copyright (C) 2007-2010 Nokia Corporation
7 * Paul Walmsley
8 *
9 * The CM hardware modules on the OMAP2/3 are quite similar to each
10 * other. The CM modules/instances on OMAP4 are quite different, so
11 * they are handled in a separate file.
12 */
13#ifndef __ARCH_ASM_MACH_OMAP2_CM2XXX_3XXX_H
14#define __ARCH_ASM_MACH_OMAP2_CM2XXX_3XXX_H
15
16#include "cm.h"
17
18/*
19 * Module specific CM register offsets from CM_BASE + domain offset
20 * Use cm_{read,write}_mod_reg() with these registers.
21 * These register offsets generally appear in more than one PRCM submodule.
22 */
23
24/* Common between OMAP2 and OMAP3 */
25
26#define CM_FCLKEN 0x0000
27#define CM_FCLKEN1 CM_FCLKEN
28#define CM_CLKEN CM_FCLKEN
29#define CM_ICLKEN 0x0010
30#define CM_ICLKEN1 CM_ICLKEN
31#define CM_ICLKEN2 0x0014
32#define CM_ICLKEN3 0x0018
33#define CM_IDLEST 0x0020
34#define CM_IDLEST1 CM_IDLEST
35#define CM_IDLEST2 0x0024
36#define OMAP2430_CM_IDLEST3 0x0028
37#define CM_AUTOIDLE 0x0030
38#define CM_AUTOIDLE1 CM_AUTOIDLE
39#define CM_AUTOIDLE2 0x0034
40#define CM_AUTOIDLE3 0x0038
41#define CM_CLKSEL 0x0040
42#define CM_CLKSEL1 CM_CLKSEL
43#define CM_CLKSEL2 0x0044
44#define OMAP2_CM_CLKSTCTRL 0x0048
45
46#ifndef __ASSEMBLER__
47
48#include <linux/io.h>
49
50static inline u32 omap2_cm_read_mod_reg(s16 module, u16 idx)
51{
52 return readl_relaxed(cm_base.va + module + idx);
53}
54
55static inline void omap2_cm_write_mod_reg(u32 val, s16 module, u16 idx)
56{
57 writel_relaxed(val, cm_base.va + module + idx);
58}
59
60/* Read-modify-write a register in a CM module. Caller must lock */
61static inline u32 omap2_cm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module,
62 s16 idx)
63{
64 u32 v;
65
66 v = omap2_cm_read_mod_reg(module, idx);
67 v &= ~mask;
68 v |= bits;
69 omap2_cm_write_mod_reg(v, module, idx);
70
71 return v;
72}
73
74/* Read a CM register, AND it, and shift the result down to bit 0 */
75static inline u32 omap2_cm_read_mod_bits_shift(s16 domain, s16 idx, u32 mask)
76{
77 u32 v;
78
79 v = omap2_cm_read_mod_reg(domain, idx);
80 v &= mask;
81 v >>= __ffs(mask);
82
83 return v;
84}
85
86static inline u32 omap2_cm_set_mod_reg_bits(u32 bits, s16 module, s16 idx)
87{
88 return omap2_cm_rmw_mod_reg_bits(bits, bits, module, idx);
89}
90
91static inline u32 omap2_cm_clear_mod_reg_bits(u32 bits, s16 module, s16 idx)
92{
93 return omap2_cm_rmw_mod_reg_bits(bits, 0x0, module, idx);
94}
95
96#endif
97
98/* CM register bits shared between 24XX and 3430 */
99
100/* CM_CLKSEL_GFX */
101#define OMAP_CLKSEL_GFX_SHIFT 0
102#define OMAP_CLKSEL_GFX_MASK (0x7 << 0)
103#define OMAP_CLKSEL_GFX_WIDTH 3
104
105/* CM_ICLKEN_GFX */
106#define OMAP_EN_GFX_SHIFT 0
107#define OMAP_EN_GFX_MASK (1 << 0)
108
109/* CM_IDLEST_GFX */
110#define OMAP_ST_GFX_MASK (1 << 0)
111
112#endif