Loading...
1/*
2 * OMAP3 Power Management Routines
3 *
4 * Copyright (C) 2006-2008 Nokia Corporation
5 * Tony Lindgren <tony@atomide.com>
6 * Jouni Hogander
7 *
8 * Copyright (C) 2007 Texas Instruments, Inc.
9 * Rajendra Nayak <rnayak@ti.com>
10 *
11 * Copyright (C) 2005 Texas Instruments, Inc.
12 * Richard Woodruff <r-woodruff2@ti.com>
13 *
14 * Based on pm.c for omap1
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/pm.h>
22#include <linux/suspend.h>
23#include <linux/interrupt.h>
24#include <linux/module.h>
25#include <linux/list.h>
26#include <linux/err.h>
27#include <linux/gpio.h>
28#include <linux/clk.h>
29#include <linux/delay.h>
30#include <linux/slab.h>
31#include <trace/events/power.h>
32
33#include <asm/suspend.h>
34#include <asm/system_misc.h>
35
36#include <plat/sram.h>
37#include "clockdomain.h"
38#include "powerdomain.h"
39#include <plat/sdrc.h>
40#include <plat/prcm.h>
41#include <plat/gpmc.h>
42#include <plat/dma.h>
43
44#include "common.h"
45#include "cm2xxx_3xxx.h"
46#include "cm-regbits-34xx.h"
47#include "prm-regbits-34xx.h"
48
49#include "prm2xxx_3xxx.h"
50#include "pm.h"
51#include "sdrc.h"
52#include "control.h"
53
54/* pm34xx errata defined in pm.h */
55u16 pm34xx_errata;
56
57struct power_state {
58 struct powerdomain *pwrdm;
59 u32 next_state;
60#ifdef CONFIG_SUSPEND
61 u32 saved_state;
62#endif
63 struct list_head node;
64};
65
66static LIST_HEAD(pwrst_list);
67
68static int (*_omap_save_secure_sram)(u32 *addr);
69void (*omap3_do_wfi_sram)(void);
70
71static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
72static struct powerdomain *core_pwrdm, *per_pwrdm;
73static struct powerdomain *cam_pwrdm;
74
75static void omap3_enable_io_chain(void)
76{
77 int timeout = 0;
78
79 omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
80 PM_WKEN);
81 /* Do a readback to assure write has been done */
82 omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN);
83
84 while (!(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
85 OMAP3430_ST_IO_CHAIN_MASK)) {
86 timeout++;
87 if (timeout > 1000) {
88 pr_err("Wake up daisy chain activation failed.\n");
89 return;
90 }
91 omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
92 WKUP_MOD, PM_WKEN);
93 }
94}
95
96static void omap3_disable_io_chain(void)
97{
98 omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
99 PM_WKEN);
100}
101
102static void omap3_core_save_context(void)
103{
104 omap3_ctrl_save_padconf();
105
106 /*
107 * Force write last pad into memory, as this can fail in some
108 * cases according to errata 1.157, 1.185
109 */
110 omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
111 OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
112
113 /* Save the Interrupt controller context */
114 omap_intc_save_context();
115 /* Save the GPMC context */
116 omap3_gpmc_save_context();
117 /* Save the system control module context, padconf already save above*/
118 omap3_control_save_context();
119 omap_dma_global_context_save();
120}
121
122static void omap3_core_restore_context(void)
123{
124 /* Restore the control module context, padconf restored by h/w */
125 omap3_control_restore_context();
126 /* Restore the GPMC context */
127 omap3_gpmc_restore_context();
128 /* Restore the interrupt controller context */
129 omap_intc_restore_context();
130 omap_dma_global_context_restore();
131}
132
133/*
134 * FIXME: This function should be called before entering off-mode after
135 * OMAP3 secure services have been accessed. Currently it is only called
136 * once during boot sequence, but this works as we are not using secure
137 * services.
138 */
139static void omap3_save_secure_ram_context(void)
140{
141 u32 ret;
142 int mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
143
144 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
145 /*
146 * MPU next state must be set to POWER_ON temporarily,
147 * otherwise the WFI executed inside the ROM code
148 * will hang the system.
149 */
150 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
151 ret = _omap_save_secure_sram((u32 *)
152 __pa(omap3_secure_ram_storage));
153 pwrdm_set_next_pwrst(mpu_pwrdm, mpu_next_state);
154 /* Following is for error tracking, it should not happen */
155 if (ret) {
156 pr_err("save_secure_sram() returns %08x\n", ret);
157 while (1)
158 ;
159 }
160 }
161}
162
163/*
164 * PRCM Interrupt Handler Helper Function
165 *
166 * The purpose of this function is to clear any wake-up events latched
167 * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
168 * may occur whilst attempting to clear a PM_WKST_x register and thus
169 * set another bit in this register. A while loop is used to ensure
170 * that any peripheral wake-up events occurring while attempting to
171 * clear the PM_WKST_x are detected and cleared.
172 */
173static int prcm_clear_mod_irqs(s16 module, u8 regs, u32 ignore_bits)
174{
175 u32 wkst, fclk, iclk, clken;
176 u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
177 u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
178 u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
179 u16 grpsel_off = (regs == 3) ?
180 OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
181 int c = 0;
182
183 wkst = omap2_prm_read_mod_reg(module, wkst_off);
184 wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
185 wkst &= ~ignore_bits;
186 if (wkst) {
187 iclk = omap2_cm_read_mod_reg(module, iclk_off);
188 fclk = omap2_cm_read_mod_reg(module, fclk_off);
189 while (wkst) {
190 clken = wkst;
191 omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
192 /*
193 * For USBHOST, we don't know whether HOST1 or
194 * HOST2 woke us up, so enable both f-clocks
195 */
196 if (module == OMAP3430ES2_USBHOST_MOD)
197 clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
198 omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
199 omap2_prm_write_mod_reg(wkst, module, wkst_off);
200 wkst = omap2_prm_read_mod_reg(module, wkst_off);
201 wkst &= ~ignore_bits;
202 c++;
203 }
204 omap2_cm_write_mod_reg(iclk, module, iclk_off);
205 omap2_cm_write_mod_reg(fclk, module, fclk_off);
206 }
207
208 return c;
209}
210
211static irqreturn_t _prcm_int_handle_io(int irq, void *unused)
212{
213 int c;
214
215 c = prcm_clear_mod_irqs(WKUP_MOD, 1,
216 ~(OMAP3430_ST_IO_MASK | OMAP3430_ST_IO_CHAIN_MASK));
217
218 return c ? IRQ_HANDLED : IRQ_NONE;
219}
220
221static irqreturn_t _prcm_int_handle_wakeup(int irq, void *unused)
222{
223 int c;
224
225 /*
226 * Clear all except ST_IO and ST_IO_CHAIN for wkup module,
227 * these are handled in a separate handler to avoid acking
228 * IO events before parsing in mux code
229 */
230 c = prcm_clear_mod_irqs(WKUP_MOD, 1,
231 OMAP3430_ST_IO_MASK | OMAP3430_ST_IO_CHAIN_MASK);
232 c += prcm_clear_mod_irqs(CORE_MOD, 1, 0);
233 c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1, 0);
234 if (omap_rev() > OMAP3430_REV_ES1_0) {
235 c += prcm_clear_mod_irqs(CORE_MOD, 3, 0);
236 c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1, 0);
237 }
238
239 return c ? IRQ_HANDLED : IRQ_NONE;
240}
241
242static void omap34xx_save_context(u32 *save)
243{
244 u32 val;
245
246 /* Read Auxiliary Control Register */
247 asm("mrc p15, 0, %0, c1, c0, 1" : "=r" (val));
248 *save++ = 1;
249 *save++ = val;
250
251 /* Read L2 AUX ctrl register */
252 asm("mrc p15, 1, %0, c9, c0, 2" : "=r" (val));
253 *save++ = 1;
254 *save++ = val;
255}
256
257static int omap34xx_do_sram_idle(unsigned long save_state)
258{
259 omap34xx_cpu_suspend(save_state);
260 return 0;
261}
262
263void omap_sram_idle(void)
264{
265 /* Variable to tell what needs to be saved and restored
266 * in omap_sram_idle*/
267 /* save_state = 0 => Nothing to save and restored */
268 /* save_state = 1 => Only L1 and logic lost */
269 /* save_state = 2 => Only L2 lost */
270 /* save_state = 3 => L1, L2 and logic lost */
271 int save_state = 0;
272 int mpu_next_state = PWRDM_POWER_ON;
273 int per_next_state = PWRDM_POWER_ON;
274 int core_next_state = PWRDM_POWER_ON;
275 int per_going_off;
276 int core_prev_state;
277 u32 sdrc_pwr = 0;
278
279 mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
280 switch (mpu_next_state) {
281 case PWRDM_POWER_ON:
282 case PWRDM_POWER_RET:
283 /* No need to save context */
284 save_state = 0;
285 break;
286 case PWRDM_POWER_OFF:
287 save_state = 3;
288 break;
289 default:
290 /* Invalid state */
291 pr_err("Invalid mpu state in sram_idle\n");
292 return;
293 }
294
295 /* NEON control */
296 if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
297 pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
298
299 /* Enable IO-PAD and IO-CHAIN wakeups */
300 per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
301 core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
302 if (omap3_has_io_wakeup() &&
303 (per_next_state < PWRDM_POWER_ON ||
304 core_next_state < PWRDM_POWER_ON)) {
305 omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
306 if (omap3_has_io_chain_ctrl())
307 omap3_enable_io_chain();
308 }
309
310 pwrdm_pre_transition();
311
312 /* PER */
313 if (per_next_state < PWRDM_POWER_ON) {
314 per_going_off = (per_next_state == PWRDM_POWER_OFF) ? 1 : 0;
315 omap2_gpio_prepare_for_idle(per_going_off);
316 }
317
318 /* CORE */
319 if (core_next_state < PWRDM_POWER_ON) {
320 if (core_next_state == PWRDM_POWER_OFF) {
321 omap3_core_save_context();
322 omap3_cm_save_context();
323 }
324 }
325
326 omap3_intc_prepare_idle();
327
328 /*
329 * On EMU/HS devices ROM code restores a SRDC value
330 * from scratchpad which has automatic self refresh on timeout
331 * of AUTO_CNT = 1 enabled. This takes care of erratum ID i443.
332 * Hence store/restore the SDRC_POWER register here.
333 */
334 if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
335 (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
336 omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
337 core_next_state == PWRDM_POWER_OFF)
338 sdrc_pwr = sdrc_read_reg(SDRC_POWER);
339
340 /*
341 * omap3_arm_context is the location where some ARM context
342 * get saved. The rest is placed on the stack, and restored
343 * from there before resuming.
344 */
345 if (save_state)
346 omap34xx_save_context(omap3_arm_context);
347 if (save_state == 1 || save_state == 3)
348 cpu_suspend(save_state, omap34xx_do_sram_idle);
349 else
350 omap34xx_do_sram_idle(save_state);
351
352 /* Restore normal SDRC POWER settings */
353 if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
354 (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
355 omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
356 core_next_state == PWRDM_POWER_OFF)
357 sdrc_write_reg(sdrc_pwr, SDRC_POWER);
358
359 /* CORE */
360 if (core_next_state < PWRDM_POWER_ON) {
361 core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
362 if (core_prev_state == PWRDM_POWER_OFF) {
363 omap3_core_restore_context();
364 omap3_cm_restore_context();
365 omap3_sram_restore_context();
366 omap2_sms_restore_context();
367 }
368 if (core_next_state == PWRDM_POWER_OFF)
369 omap2_prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
370 OMAP3430_GR_MOD,
371 OMAP3_PRM_VOLTCTRL_OFFSET);
372 }
373 omap3_intc_resume_idle();
374
375 pwrdm_post_transition();
376
377 /* PER */
378 if (per_next_state < PWRDM_POWER_ON)
379 omap2_gpio_resume_after_idle();
380
381 /* Disable IO-PAD and IO-CHAIN wakeup */
382 if (omap3_has_io_wakeup() &&
383 (per_next_state < PWRDM_POWER_ON ||
384 core_next_state < PWRDM_POWER_ON)) {
385 omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
386 PM_WKEN);
387 if (omap3_has_io_chain_ctrl())
388 omap3_disable_io_chain();
389 }
390
391 clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
392}
393
394static void omap3_pm_idle(void)
395{
396 local_fiq_disable();
397
398 if (omap_irq_pending())
399 goto out;
400
401 trace_power_start(POWER_CSTATE, 1, smp_processor_id());
402 trace_cpu_idle(1, smp_processor_id());
403
404 omap_sram_idle();
405
406 trace_power_end(smp_processor_id());
407 trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());
408
409out:
410 local_fiq_enable();
411}
412
413#ifdef CONFIG_SUSPEND
414static int omap3_pm_suspend(void)
415{
416 struct power_state *pwrst;
417 int state, ret = 0;
418
419 /* Read current next_pwrsts */
420 list_for_each_entry(pwrst, &pwrst_list, node)
421 pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
422 /* Set ones wanted by suspend */
423 list_for_each_entry(pwrst, &pwrst_list, node) {
424 if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
425 goto restore;
426 if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
427 goto restore;
428 }
429
430 omap3_intc_suspend();
431
432 omap_sram_idle();
433
434restore:
435 /* Restore next_pwrsts */
436 list_for_each_entry(pwrst, &pwrst_list, node) {
437 state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
438 if (state > pwrst->next_state) {
439 pr_info("Powerdomain (%s) didn't enter "
440 "target state %d\n",
441 pwrst->pwrdm->name, pwrst->next_state);
442 ret = -1;
443 }
444 omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
445 }
446 if (ret)
447 pr_err("Could not enter target state in pm_suspend\n");
448 else
449 pr_info("Successfully put all powerdomains to target state\n");
450
451 return ret;
452}
453
454#endif /* CONFIG_SUSPEND */
455
456
457/**
458 * omap3_iva_idle(): ensure IVA is in idle so it can be put into
459 * retention
460 *
461 * In cases where IVA2 is activated by bootcode, it may prevent
462 * full-chip retention or off-mode because it is not idle. This
463 * function forces the IVA2 into idle state so it can go
464 * into retention/off and thus allow full-chip retention/off.
465 *
466 **/
467static void __init omap3_iva_idle(void)
468{
469 /* ensure IVA2 clock is disabled */
470 omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
471
472 /* if no clock activity, nothing else to do */
473 if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
474 OMAP3430_CLKACTIVITY_IVA2_MASK))
475 return;
476
477 /* Reset IVA2 */
478 omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
479 OMAP3430_RST2_IVA2_MASK |
480 OMAP3430_RST3_IVA2_MASK,
481 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
482
483 /* Enable IVA2 clock */
484 omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
485 OMAP3430_IVA2_MOD, CM_FCLKEN);
486
487 /* Set IVA2 boot mode to 'idle' */
488 omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
489 OMAP343X_CONTROL_IVA2_BOOTMOD);
490
491 /* Un-reset IVA2 */
492 omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
493
494 /* Disable IVA2 clock */
495 omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
496
497 /* Reset IVA2 */
498 omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
499 OMAP3430_RST2_IVA2_MASK |
500 OMAP3430_RST3_IVA2_MASK,
501 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
502}
503
504static void __init omap3_d2d_idle(void)
505{
506 u16 mask, padconf;
507
508 /* In a stand alone OMAP3430 where there is not a stacked
509 * modem for the D2D Idle Ack and D2D MStandby must be pulled
510 * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
511 * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
512 mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
513 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
514 padconf |= mask;
515 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
516
517 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
518 padconf |= mask;
519 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
520
521 /* reset modem */
522 omap2_prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
523 OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
524 CORE_MOD, OMAP2_RM_RSTCTRL);
525 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
526}
527
528static void __init prcm_setup_regs(void)
529{
530 u32 omap3630_en_uart4_mask = cpu_is_omap3630() ?
531 OMAP3630_EN_UART4_MASK : 0;
532 u32 omap3630_grpsel_uart4_mask = cpu_is_omap3630() ?
533 OMAP3630_GRPSEL_UART4_MASK : 0;
534
535 /* XXX This should be handled by hwmod code or SCM init code */
536 omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
537
538 /*
539 * Enable control of expternal oscillator through
540 * sys_clkreq. In the long run clock framework should
541 * take care of this.
542 */
543 omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
544 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
545 OMAP3430_GR_MOD,
546 OMAP3_PRM_CLKSRC_CTRL_OFFSET);
547
548 /* setup wakup source */
549 omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
550 OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
551 WKUP_MOD, PM_WKEN);
552 /* No need to write EN_IO, that is always enabled */
553 omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
554 OMAP3430_GRPSEL_GPT1_MASK |
555 OMAP3430_GRPSEL_GPT12_MASK,
556 WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
557
558 /* Enable PM_WKEN to support DSS LPR */
559 omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
560 OMAP3430_DSS_MOD, PM_WKEN);
561
562 /* Enable wakeups in PER */
563 omap2_prm_write_mod_reg(omap3630_en_uart4_mask |
564 OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
565 OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
566 OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
567 OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
568 OMAP3430_EN_MCBSP4_MASK,
569 OMAP3430_PER_MOD, PM_WKEN);
570 /* and allow them to wake up MPU */
571 omap2_prm_write_mod_reg(omap3630_grpsel_uart4_mask |
572 OMAP3430_GRPSEL_GPIO2_MASK |
573 OMAP3430_GRPSEL_GPIO3_MASK |
574 OMAP3430_GRPSEL_GPIO4_MASK |
575 OMAP3430_GRPSEL_GPIO5_MASK |
576 OMAP3430_GRPSEL_GPIO6_MASK |
577 OMAP3430_GRPSEL_UART3_MASK |
578 OMAP3430_GRPSEL_MCBSP2_MASK |
579 OMAP3430_GRPSEL_MCBSP3_MASK |
580 OMAP3430_GRPSEL_MCBSP4_MASK,
581 OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
582
583 /* Don't attach IVA interrupts */
584 omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
585 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
586 omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
587 omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
588
589 /* Clear any pending 'reset' flags */
590 omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
591 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
592 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
593 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
594 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
595 omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
596 omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
597
598 /* Clear any pending PRCM interrupts */
599 omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
600
601 omap3_iva_idle();
602 omap3_d2d_idle();
603}
604
605void omap3_pm_off_mode_enable(int enable)
606{
607 struct power_state *pwrst;
608 u32 state;
609
610 if (enable)
611 state = PWRDM_POWER_OFF;
612 else
613 state = PWRDM_POWER_RET;
614
615 list_for_each_entry(pwrst, &pwrst_list, node) {
616 if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583) &&
617 pwrst->pwrdm == core_pwrdm &&
618 state == PWRDM_POWER_OFF) {
619 pwrst->next_state = PWRDM_POWER_RET;
620 pr_warn("%s: Core OFF disabled due to errata i583\n",
621 __func__);
622 } else {
623 pwrst->next_state = state;
624 }
625 omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
626 }
627}
628
629int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
630{
631 struct power_state *pwrst;
632
633 list_for_each_entry(pwrst, &pwrst_list, node) {
634 if (pwrst->pwrdm == pwrdm)
635 return pwrst->next_state;
636 }
637 return -EINVAL;
638}
639
640int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
641{
642 struct power_state *pwrst;
643
644 list_for_each_entry(pwrst, &pwrst_list, node) {
645 if (pwrst->pwrdm == pwrdm) {
646 pwrst->next_state = state;
647 return 0;
648 }
649 }
650 return -EINVAL;
651}
652
653static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
654{
655 struct power_state *pwrst;
656
657 if (!pwrdm->pwrsts)
658 return 0;
659
660 pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
661 if (!pwrst)
662 return -ENOMEM;
663 pwrst->pwrdm = pwrdm;
664 pwrst->next_state = PWRDM_POWER_RET;
665 list_add(&pwrst->node, &pwrst_list);
666
667 if (pwrdm_has_hdwr_sar(pwrdm))
668 pwrdm_enable_hdwr_sar(pwrdm);
669
670 return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
671}
672
673/*
674 * Push functions to SRAM
675 *
676 * The minimum set of functions is pushed to SRAM for execution:
677 * - omap3_do_wfi for erratum i581 WA,
678 * - save_secure_ram_context for security extensions.
679 */
680void omap_push_sram_idle(void)
681{
682 omap3_do_wfi_sram = omap_sram_push(omap3_do_wfi, omap3_do_wfi_sz);
683
684 if (omap_type() != OMAP2_DEVICE_TYPE_GP)
685 _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
686 save_secure_ram_context_sz);
687}
688
689static void __init pm_errata_configure(void)
690{
691 if (cpu_is_omap3630()) {
692 pm34xx_errata |= PM_RTA_ERRATUM_i608;
693 /* Enable the l2 cache toggling in sleep logic */
694 enable_omap3630_toggle_l2_on_restore();
695 if (omap_rev() < OMAP3630_REV_ES1_2)
696 pm34xx_errata |= PM_SDRC_WAKEUP_ERRATUM_i583;
697 }
698}
699
700int __init omap3_pm_init(void)
701{
702 struct power_state *pwrst, *tmp;
703 struct clockdomain *neon_clkdm, *mpu_clkdm;
704 int ret;
705
706 if (!omap3_has_io_chain_ctrl())
707 pr_warning("PM: no software I/O chain control; some wakeups may be lost\n");
708
709 pm_errata_configure();
710
711 /* XXX prcm_setup_regs needs to be before enabling hw
712 * supervised mode for powerdomains */
713 prcm_setup_regs();
714
715 ret = request_irq(omap_prcm_event_to_irq("wkup"),
716 _prcm_int_handle_wakeup, IRQF_NO_SUSPEND, "pm_wkup", NULL);
717
718 if (ret) {
719 pr_err("pm: Failed to request pm_wkup irq\n");
720 goto err1;
721 }
722
723 /* IO interrupt is shared with mux code */
724 ret = request_irq(omap_prcm_event_to_irq("io"),
725 _prcm_int_handle_io, IRQF_SHARED | IRQF_NO_SUSPEND, "pm_io",
726 omap3_pm_init);
727 enable_irq(omap_prcm_event_to_irq("io"));
728
729 if (ret) {
730 pr_err("pm: Failed to request pm_io irq\n");
731 goto err2;
732 }
733
734 ret = pwrdm_for_each(pwrdms_setup, NULL);
735 if (ret) {
736 pr_err("Failed to setup powerdomains\n");
737 goto err3;
738 }
739
740 (void) clkdm_for_each(omap_pm_clkdms_setup, NULL);
741
742 mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
743 if (mpu_pwrdm == NULL) {
744 pr_err("Failed to get mpu_pwrdm\n");
745 ret = -EINVAL;
746 goto err3;
747 }
748
749 neon_pwrdm = pwrdm_lookup("neon_pwrdm");
750 per_pwrdm = pwrdm_lookup("per_pwrdm");
751 core_pwrdm = pwrdm_lookup("core_pwrdm");
752 cam_pwrdm = pwrdm_lookup("cam_pwrdm");
753
754 neon_clkdm = clkdm_lookup("neon_clkdm");
755 mpu_clkdm = clkdm_lookup("mpu_clkdm");
756
757#ifdef CONFIG_SUSPEND
758 omap_pm_suspend = omap3_pm_suspend;
759#endif
760
761 arm_pm_idle = omap3_pm_idle;
762 omap3_idle_init();
763
764 /*
765 * RTA is disabled during initialization as per erratum i608
766 * it is safer to disable RTA by the bootloader, but we would like
767 * to be doubly sure here and prevent any mishaps.
768 */
769 if (IS_PM34XX_ERRATUM(PM_RTA_ERRATUM_i608))
770 omap3630_ctrl_disable_rta();
771
772 clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
773 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
774 omap3_secure_ram_storage =
775 kmalloc(0x803F, GFP_KERNEL);
776 if (!omap3_secure_ram_storage)
777 pr_err("Memory allocation failed when "
778 "allocating for secure sram context\n");
779
780 local_irq_disable();
781 local_fiq_disable();
782
783 omap_dma_global_context_save();
784 omap3_save_secure_ram_context();
785 omap_dma_global_context_restore();
786
787 local_irq_enable();
788 local_fiq_enable();
789 }
790
791 omap3_save_scratchpad_contents();
792 return ret;
793
794err3:
795 list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
796 list_del(&pwrst->node);
797 kfree(pwrst);
798 }
799 free_irq(omap_prcm_event_to_irq("io"), omap3_pm_init);
800err2:
801 free_irq(omap_prcm_event_to_irq("wkup"), NULL);
802err1:
803 return ret;
804}
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * OMAP3 Power Management Routines
4 *
5 * Copyright (C) 2006-2008 Nokia Corporation
6 * Tony Lindgren <tony@atomide.com>
7 * Jouni Hogander
8 *
9 * Copyright (C) 2007 Texas Instruments, Inc.
10 * Rajendra Nayak <rnayak@ti.com>
11 *
12 * Copyright (C) 2005 Texas Instruments, Inc.
13 * Richard Woodruff <r-woodruff2@ti.com>
14 *
15 * Based on pm.c for omap1
16 */
17
18#include <linux/cpu_pm.h>
19#include <linux/pm.h>
20#include <linux/suspend.h>
21#include <linux/interrupt.h>
22#include <linux/module.h>
23#include <linux/list.h>
24#include <linux/err.h>
25#include <linux/clk.h>
26#include <linux/delay.h>
27#include <linux/slab.h>
28#include <linux/omap-gpmc.h>
29
30#include <trace/events/power.h>
31
32#include <asm/fncpy.h>
33#include <asm/suspend.h>
34#include <asm/system_misc.h>
35
36#include "clockdomain.h"
37#include "powerdomain.h"
38#include "soc.h"
39#include "common.h"
40#include "cm3xxx.h"
41#include "cm-regbits-34xx.h"
42#include "prm-regbits-34xx.h"
43#include "prm3xxx.h"
44#include "pm.h"
45#include "sdrc.h"
46#include "omap-secure.h"
47#include "sram.h"
48#include "control.h"
49#include "vc.h"
50
51/* pm34xx errata defined in pm.h */
52u16 pm34xx_errata;
53
54struct power_state {
55 struct powerdomain *pwrdm;
56 u32 next_state;
57#ifdef CONFIG_SUSPEND
58 u32 saved_state;
59#endif
60 struct list_head node;
61};
62
63static LIST_HEAD(pwrst_list);
64
65void (*omap3_do_wfi_sram)(void);
66
67static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
68static struct powerdomain *core_pwrdm, *per_pwrdm;
69
70static void omap3_core_save_context(void)
71{
72 omap3_ctrl_save_padconf();
73
74 /*
75 * Force write last pad into memory, as this can fail in some
76 * cases according to errata 1.157, 1.185
77 */
78 omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
79 OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
80
81 /* Save the Interrupt controller context */
82 omap_intc_save_context();
83 /* Save the GPMC context */
84 omap3_gpmc_save_context();
85 /* Save the system control module context, padconf already save above*/
86 omap3_control_save_context();
87}
88
89static void omap3_core_restore_context(void)
90{
91 /* Restore the control module context, padconf restored by h/w */
92 omap3_control_restore_context();
93 /* Restore the GPMC context */
94 omap3_gpmc_restore_context();
95 /* Restore the interrupt controller context */
96 omap_intc_restore_context();
97}
98
99/*
100 * FIXME: This function should be called before entering off-mode after
101 * OMAP3 secure services have been accessed. Currently it is only called
102 * once during boot sequence, but this works as we are not using secure
103 * services.
104 */
105static void omap3_save_secure_ram_context(void)
106{
107 u32 ret;
108 int mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
109
110 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
111 /*
112 * MPU next state must be set to POWER_ON temporarily,
113 * otherwise the WFI executed inside the ROM code
114 * will hang the system.
115 */
116 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
117 ret = omap3_save_secure_ram(omap3_secure_ram_storage,
118 OMAP3_SAVE_SECURE_RAM_SZ);
119 pwrdm_set_next_pwrst(mpu_pwrdm, mpu_next_state);
120 /* Following is for error tracking, it should not happen */
121 if (ret) {
122 pr_err("save_secure_sram() returns %08x\n", ret);
123 while (1)
124 ;
125 }
126 }
127}
128
129static irqreturn_t _prcm_int_handle_io(int irq, void *unused)
130{
131 int c;
132
133 c = omap_prm_clear_mod_irqs(WKUP_MOD, 1, OMAP3430_ST_IO_MASK |
134 OMAP3430_ST_IO_CHAIN_MASK);
135
136 return c ? IRQ_HANDLED : IRQ_NONE;
137}
138
139static irqreturn_t _prcm_int_handle_wakeup(int irq, void *unused)
140{
141 int c;
142
143 /*
144 * Clear all except ST_IO and ST_IO_CHAIN for wkup module,
145 * these are handled in a separate handler to avoid acking
146 * IO events before parsing in mux code
147 */
148 c = omap_prm_clear_mod_irqs(WKUP_MOD, 1, ~(OMAP3430_ST_IO_MASK |
149 OMAP3430_ST_IO_CHAIN_MASK));
150 c += omap_prm_clear_mod_irqs(CORE_MOD, 1, ~0);
151 c += omap_prm_clear_mod_irqs(OMAP3430_PER_MOD, 1, ~0);
152 if (omap_rev() > OMAP3430_REV_ES1_0) {
153 c += omap_prm_clear_mod_irqs(CORE_MOD, 3, ~0);
154 c += omap_prm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1, ~0);
155 }
156
157 return c ? IRQ_HANDLED : IRQ_NONE;
158}
159
160static void omap34xx_save_context(u32 *save)
161{
162 u32 val;
163
164 /* Read Auxiliary Control Register */
165 asm("mrc p15, 0, %0, c1, c0, 1" : "=r" (val));
166 *save++ = 1;
167 *save++ = val;
168
169 /* Read L2 AUX ctrl register */
170 asm("mrc p15, 1, %0, c9, c0, 2" : "=r" (val));
171 *save++ = 1;
172 *save++ = val;
173}
174
175static int omap34xx_do_sram_idle(unsigned long save_state)
176{
177 omap34xx_cpu_suspend(save_state);
178 return 0;
179}
180
181void omap_sram_idle(void)
182{
183 /* Variable to tell what needs to be saved and restored
184 * in omap_sram_idle*/
185 /* save_state = 0 => Nothing to save and restored */
186 /* save_state = 1 => Only L1 and logic lost */
187 /* save_state = 2 => Only L2 lost */
188 /* save_state = 3 => L1, L2 and logic lost */
189 int save_state = 0;
190 int mpu_next_state = PWRDM_POWER_ON;
191 int per_next_state = PWRDM_POWER_ON;
192 int core_next_state = PWRDM_POWER_ON;
193 u32 sdrc_pwr = 0;
194 int error;
195
196 mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
197 switch (mpu_next_state) {
198 case PWRDM_POWER_ON:
199 case PWRDM_POWER_RET:
200 /* No need to save context */
201 save_state = 0;
202 break;
203 case PWRDM_POWER_OFF:
204 save_state = 3;
205 break;
206 default:
207 /* Invalid state */
208 pr_err("Invalid mpu state in sram_idle\n");
209 return;
210 }
211
212 /* NEON control */
213 if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
214 pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
215
216 /* Enable IO-PAD and IO-CHAIN wakeups */
217 per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
218 core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
219
220 pwrdm_pre_transition(NULL);
221
222 /* PER */
223 if (per_next_state == PWRDM_POWER_OFF) {
224 error = cpu_cluster_pm_enter();
225 if (error)
226 return;
227 }
228
229 /* CORE */
230 if (core_next_state < PWRDM_POWER_ON) {
231 if (core_next_state == PWRDM_POWER_OFF) {
232 omap3_core_save_context();
233 omap3_cm_save_context();
234 }
235 }
236
237 /* Configure PMIC signaling for I2C4 or sys_off_mode */
238 omap3_vc_set_pmic_signaling(core_next_state);
239
240 omap3_intc_prepare_idle();
241
242 /*
243 * On EMU/HS devices ROM code restores a SRDC value
244 * from scratchpad which has automatic self refresh on timeout
245 * of AUTO_CNT = 1 enabled. This takes care of erratum ID i443.
246 * Hence store/restore the SDRC_POWER register here.
247 */
248 if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
249 (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
250 omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
251 core_next_state == PWRDM_POWER_OFF)
252 sdrc_pwr = sdrc_read_reg(SDRC_POWER);
253
254 /*
255 * omap3_arm_context is the location where some ARM context
256 * get saved. The rest is placed on the stack, and restored
257 * from there before resuming.
258 */
259 if (save_state)
260 omap34xx_save_context(omap3_arm_context);
261 if (save_state == 1 || save_state == 3)
262 cpu_suspend(save_state, omap34xx_do_sram_idle);
263 else
264 omap34xx_do_sram_idle(save_state);
265
266 /* Restore normal SDRC POWER settings */
267 if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
268 (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
269 omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
270 core_next_state == PWRDM_POWER_OFF)
271 sdrc_write_reg(sdrc_pwr, SDRC_POWER);
272
273 /* CORE */
274 if (core_next_state < PWRDM_POWER_ON &&
275 pwrdm_read_prev_pwrst(core_pwrdm) == PWRDM_POWER_OFF) {
276 omap3_core_restore_context();
277 omap3_cm_restore_context();
278 omap3_sram_restore_context();
279 omap2_sms_restore_context();
280 } else {
281 /*
282 * In off-mode resume path above, omap3_core_restore_context
283 * also handles the INTC autoidle restore done here so limit
284 * this to non-off mode resume paths so we don't do it twice.
285 */
286 omap3_intc_resume_idle();
287 }
288
289 pwrdm_post_transition(NULL);
290
291 /* PER */
292 if (per_next_state == PWRDM_POWER_OFF)
293 cpu_cluster_pm_exit();
294}
295
296static void omap3_pm_idle(void)
297{
298 if (omap_irq_pending())
299 return;
300
301 omap_sram_idle();
302}
303
304#ifdef CONFIG_SUSPEND
305static int omap3_pm_suspend(void)
306{
307 struct power_state *pwrst;
308 int state, ret = 0;
309
310 /* Read current next_pwrsts */
311 list_for_each_entry(pwrst, &pwrst_list, node)
312 pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
313 /* Set ones wanted by suspend */
314 list_for_each_entry(pwrst, &pwrst_list, node) {
315 if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
316 goto restore;
317 if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
318 goto restore;
319 }
320
321 omap3_intc_suspend();
322
323 omap_sram_idle();
324
325restore:
326 /* Restore next_pwrsts */
327 list_for_each_entry(pwrst, &pwrst_list, node) {
328 state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
329 if (state > pwrst->next_state) {
330 pr_info("Powerdomain (%s) didn't enter target state %d\n",
331 pwrst->pwrdm->name, pwrst->next_state);
332 ret = -1;
333 }
334 omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
335 }
336 if (ret)
337 pr_err("Could not enter target state in pm_suspend\n");
338 else
339 pr_info("Successfully put all powerdomains to target state\n");
340
341 return ret;
342}
343#else
344#define omap3_pm_suspend NULL
345#endif /* CONFIG_SUSPEND */
346
347static void __init prcm_setup_regs(void)
348{
349 omap3_ctrl_init();
350
351 omap3_prm_init_pm(cpu_is_omap3630(), omap3_has_iva());
352}
353
354void omap3_pm_off_mode_enable(int enable)
355{
356 struct power_state *pwrst;
357 u32 state;
358
359 if (enable)
360 state = PWRDM_POWER_OFF;
361 else
362 state = PWRDM_POWER_RET;
363
364 list_for_each_entry(pwrst, &pwrst_list, node) {
365 if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583) &&
366 pwrst->pwrdm == core_pwrdm &&
367 state == PWRDM_POWER_OFF) {
368 pwrst->next_state = PWRDM_POWER_RET;
369 pr_warn("%s: Core OFF disabled due to errata i583\n",
370 __func__);
371 } else {
372 pwrst->next_state = state;
373 }
374 omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
375 }
376}
377
378int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
379{
380 struct power_state *pwrst;
381
382 list_for_each_entry(pwrst, &pwrst_list, node) {
383 if (pwrst->pwrdm == pwrdm)
384 return pwrst->next_state;
385 }
386 return -EINVAL;
387}
388
389int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
390{
391 struct power_state *pwrst;
392
393 list_for_each_entry(pwrst, &pwrst_list, node) {
394 if (pwrst->pwrdm == pwrdm) {
395 pwrst->next_state = state;
396 return 0;
397 }
398 }
399 return -EINVAL;
400}
401
402static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
403{
404 struct power_state *pwrst;
405
406 if (!pwrdm->pwrsts)
407 return 0;
408
409 pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
410 if (!pwrst)
411 return -ENOMEM;
412 pwrst->pwrdm = pwrdm;
413 pwrst->next_state = PWRDM_POWER_RET;
414 list_add(&pwrst->node, &pwrst_list);
415
416 if (pwrdm_has_hdwr_sar(pwrdm))
417 pwrdm_enable_hdwr_sar(pwrdm);
418
419 return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
420}
421
422/*
423 * Push functions to SRAM
424 *
425 * The minimum set of functions is pushed to SRAM for execution:
426 * - omap3_do_wfi for erratum i581 WA,
427 */
428void omap_push_sram_idle(void)
429{
430 omap3_do_wfi_sram = omap_sram_push(omap3_do_wfi, omap3_do_wfi_sz);
431}
432
433static void __init pm_errata_configure(void)
434{
435 if (cpu_is_omap3630()) {
436 pm34xx_errata |= PM_RTA_ERRATUM_i608;
437 /* Enable the l2 cache toggling in sleep logic */
438 enable_omap3630_toggle_l2_on_restore();
439 if (omap_rev() < OMAP3630_REV_ES1_2)
440 pm34xx_errata |= (PM_SDRC_WAKEUP_ERRATUM_i583 |
441 PM_PER_MEMORIES_ERRATUM_i582);
442 } else if (cpu_is_omap34xx()) {
443 pm34xx_errata |= PM_PER_MEMORIES_ERRATUM_i582;
444 }
445}
446
447int __init omap3_pm_init(void)
448{
449 struct power_state *pwrst, *tmp;
450 struct clockdomain *neon_clkdm, *mpu_clkdm, *per_clkdm, *wkup_clkdm;
451 int ret;
452
453 if (!omap3_has_io_chain_ctrl())
454 pr_warn("PM: no software I/O chain control; some wakeups may be lost\n");
455
456 pm_errata_configure();
457
458 /* XXX prcm_setup_regs needs to be before enabling hw
459 * supervised mode for powerdomains */
460 prcm_setup_regs();
461
462 ret = request_irq(omap_prcm_event_to_irq("wkup"),
463 _prcm_int_handle_wakeup, IRQF_NO_SUSPEND, "pm_wkup", NULL);
464
465 if (ret) {
466 pr_err("pm: Failed to request pm_wkup irq\n");
467 goto err1;
468 }
469
470 /* IO interrupt is shared with mux code */
471 ret = request_irq(omap_prcm_event_to_irq("io"),
472 _prcm_int_handle_io, IRQF_SHARED | IRQF_NO_SUSPEND, "pm_io",
473 omap3_pm_init);
474
475 if (ret) {
476 pr_err("pm: Failed to request pm_io irq\n");
477 goto err2;
478 }
479
480 ret = pwrdm_for_each(pwrdms_setup, NULL);
481 if (ret) {
482 pr_err("Failed to setup powerdomains\n");
483 goto err3;
484 }
485
486 (void) clkdm_for_each(omap_pm_clkdms_setup, NULL);
487
488 mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
489 if (mpu_pwrdm == NULL) {
490 pr_err("Failed to get mpu_pwrdm\n");
491 ret = -EINVAL;
492 goto err3;
493 }
494
495 neon_pwrdm = pwrdm_lookup("neon_pwrdm");
496 per_pwrdm = pwrdm_lookup("per_pwrdm");
497 core_pwrdm = pwrdm_lookup("core_pwrdm");
498
499 neon_clkdm = clkdm_lookup("neon_clkdm");
500 mpu_clkdm = clkdm_lookup("mpu_clkdm");
501 per_clkdm = clkdm_lookup("per_clkdm");
502 wkup_clkdm = clkdm_lookup("wkup_clkdm");
503
504 omap_common_suspend_init(omap3_pm_suspend);
505
506 arm_pm_idle = omap3_pm_idle;
507 omap3_idle_init();
508
509 /*
510 * RTA is disabled during initialization as per erratum i608
511 * it is safer to disable RTA by the bootloader, but we would like
512 * to be doubly sure here and prevent any mishaps.
513 */
514 if (IS_PM34XX_ERRATUM(PM_RTA_ERRATUM_i608))
515 omap3630_ctrl_disable_rta();
516
517 /*
518 * The UART3/4 FIFO and the sidetone memory in McBSP2/3 are
519 * not correctly reset when the PER powerdomain comes back
520 * from OFF or OSWR when the CORE powerdomain is kept active.
521 * See OMAP36xx Erratum i582 "PER Domain reset issue after
522 * Domain-OFF/OSWR Wakeup". This wakeup dependency is not a
523 * complete workaround. The kernel must also prevent the PER
524 * powerdomain from going to OSWR/OFF while the CORE
525 * powerdomain is not going to OSWR/OFF. And if PER last
526 * power state was off while CORE last power state was ON, the
527 * UART3/4 and McBSP2/3 SIDETONE devices need to run a
528 * self-test using their loopback tests; if that fails, those
529 * devices are unusable until the PER/CORE can complete a transition
530 * from ON to OSWR/OFF and then back to ON.
531 *
532 * XXX Technically this workaround is only needed if off-mode
533 * or OSWR is enabled.
534 */
535 if (IS_PM34XX_ERRATUM(PM_PER_MEMORIES_ERRATUM_i582))
536 clkdm_add_wkdep(per_clkdm, wkup_clkdm);
537
538 clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
539 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
540 omap3_secure_ram_storage =
541 kmalloc(OMAP3_SAVE_SECURE_RAM_SZ, GFP_KERNEL);
542 if (!omap3_secure_ram_storage)
543 pr_err("Memory allocation failed when allocating for secure sram context\n");
544
545 local_irq_disable();
546
547 omap3_save_secure_ram_context();
548
549 local_irq_enable();
550 }
551
552 omap3_save_scratchpad_contents();
553 return ret;
554
555err3:
556 list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
557 list_del(&pwrst->node);
558 kfree(pwrst);
559 }
560 free_irq(omap_prcm_event_to_irq("io"), omap3_pm_init);
561err2:
562 free_irq(omap_prcm_event_to_irq("wkup"), NULL);
563err1:
564 return ret;
565}