Linux Audio

Check our new training course

Loading...
v3.5.6
 
   1/*
   2 *  linux/drivers/mmc/host/omap.c
   3 *
   4 *  Copyright (C) 2004 Nokia Corporation
   5 *  Written by Tuukka Tikkanen and Juha Yrjölä<juha.yrjola@nokia.com>
   6 *  Misc hacks here and there by Tony Lindgren <tony@atomide.com>
   7 *  Other hacks (DMA, SD, etc) by David Brownell
   8 *
   9 * This program is free software; you can redistribute it and/or modify
  10 * it under the terms of the GNU General Public License version 2 as
  11 * published by the Free Software Foundation.
  12 */
  13
  14#include <linux/module.h>
  15#include <linux/moduleparam.h>
  16#include <linux/init.h>
  17#include <linux/ioport.h>
  18#include <linux/platform_device.h>
  19#include <linux/interrupt.h>
 
  20#include <linux/dma-mapping.h>
  21#include <linux/delay.h>
  22#include <linux/spinlock.h>
  23#include <linux/timer.h>
 
  24#include <linux/mmc/host.h>
  25#include <linux/mmc/card.h>
 
  26#include <linux/clk.h>
  27#include <linux/scatterlist.h>
  28#include <linux/i2c/tps65010.h>
  29#include <linux/slab.h>
 
  30
  31#include <asm/io.h>
  32#include <asm/irq.h>
  33
  34#include <plat/board.h>
  35#include <plat/mmc.h>
  36#include <asm/gpio.h>
  37#include <plat/dma.h>
  38#include <plat/mux.h>
  39#include <plat/fpga.h>
  40
  41#define	OMAP_MMC_REG_CMD	0x00
  42#define	OMAP_MMC_REG_ARGL	0x01
  43#define	OMAP_MMC_REG_ARGH	0x02
  44#define	OMAP_MMC_REG_CON	0x03
  45#define	OMAP_MMC_REG_STAT	0x04
  46#define	OMAP_MMC_REG_IE		0x05
  47#define	OMAP_MMC_REG_CTO	0x06
  48#define	OMAP_MMC_REG_DTO	0x07
  49#define	OMAP_MMC_REG_DATA	0x08
  50#define	OMAP_MMC_REG_BLEN	0x09
  51#define	OMAP_MMC_REG_NBLK	0x0a
  52#define	OMAP_MMC_REG_BUF	0x0b
  53#define	OMAP_MMC_REG_SDIO	0x0d
  54#define	OMAP_MMC_REG_REV	0x0f
  55#define	OMAP_MMC_REG_RSP0	0x10
  56#define	OMAP_MMC_REG_RSP1	0x11
  57#define	OMAP_MMC_REG_RSP2	0x12
  58#define	OMAP_MMC_REG_RSP3	0x13
  59#define	OMAP_MMC_REG_RSP4	0x14
  60#define	OMAP_MMC_REG_RSP5	0x15
  61#define	OMAP_MMC_REG_RSP6	0x16
  62#define	OMAP_MMC_REG_RSP7	0x17
  63#define	OMAP_MMC_REG_IOSR	0x18
  64#define	OMAP_MMC_REG_SYSC	0x19
  65#define	OMAP_MMC_REG_SYSS	0x1a
  66
  67#define	OMAP_MMC_STAT_CARD_ERR		(1 << 14)
  68#define	OMAP_MMC_STAT_CARD_IRQ		(1 << 13)
  69#define	OMAP_MMC_STAT_OCR_BUSY		(1 << 12)
  70#define	OMAP_MMC_STAT_A_EMPTY		(1 << 11)
  71#define	OMAP_MMC_STAT_A_FULL		(1 << 10)
  72#define	OMAP_MMC_STAT_CMD_CRC		(1 <<  8)
  73#define	OMAP_MMC_STAT_CMD_TOUT		(1 <<  7)
  74#define	OMAP_MMC_STAT_DATA_CRC		(1 <<  6)
  75#define	OMAP_MMC_STAT_DATA_TOUT		(1 <<  5)
  76#define	OMAP_MMC_STAT_END_BUSY		(1 <<  4)
  77#define	OMAP_MMC_STAT_END_OF_DATA	(1 <<  3)
  78#define	OMAP_MMC_STAT_CARD_BUSY		(1 <<  2)
  79#define	OMAP_MMC_STAT_END_OF_CMD	(1 <<  0)
  80
 
 
 
 
 
 
 
  81#define OMAP_MMC_REG(host, reg)		(OMAP_MMC_REG_##reg << (host)->reg_shift)
  82#define OMAP_MMC_READ(host, reg)	__raw_readw((host)->virt_base + OMAP_MMC_REG(host, reg))
  83#define OMAP_MMC_WRITE(host, reg, val)	__raw_writew((val), (host)->virt_base + OMAP_MMC_REG(host, reg))
  84
  85/*
  86 * Command types
  87 */
  88#define OMAP_MMC_CMDTYPE_BC	0
  89#define OMAP_MMC_CMDTYPE_BCR	1
  90#define OMAP_MMC_CMDTYPE_AC	2
  91#define OMAP_MMC_CMDTYPE_ADTC	3
  92
  93
  94#define DRIVER_NAME "mmci-omap"
  95
  96/* Specifies how often in millisecs to poll for card status changes
  97 * when the cover switch is open */
  98#define OMAP_MMC_COVER_POLL_DELAY	500
  99
 100struct mmc_omap_host;
 101
 102struct mmc_omap_slot {
 103	int			id;
 104	unsigned int		vdd;
 105	u16			saved_con;
 106	u16			bus_mode;
 
 107	unsigned int		fclk_freq;
 108	unsigned		powered:1;
 109
 110	struct tasklet_struct	cover_tasklet;
 111	struct timer_list       cover_timer;
 112	unsigned		cover_open;
 113
 114	struct mmc_request      *mrq;
 115	struct mmc_omap_host    *host;
 116	struct mmc_host		*mmc;
 117	struct omap_mmc_slot_data *pdata;
 118};
 119
 120struct mmc_omap_host {
 121	int			initialized;
 122	int			suspended;
 123	struct mmc_request *	mrq;
 124	struct mmc_command *	cmd;
 125	struct mmc_data *	data;
 126	struct mmc_host *	mmc;
 127	struct device *		dev;
 128	unsigned char		id; /* 16xx chips have 2 MMC blocks */
 129	struct clk *		iclk;
 130	struct clk *		fclk;
 131	struct resource		*mem_res;
 
 
 
 132	void __iomem		*virt_base;
 133	unsigned int		phys_base;
 134	int			irq;
 135	unsigned char		bus_mode;
 136	unsigned char		hw_bus_mode;
 137	unsigned int		reg_shift;
 138
 139	struct work_struct	cmd_abort_work;
 140	unsigned		abort:1;
 141	struct timer_list	cmd_abort_timer;
 142
 143	struct work_struct      slot_release_work;
 144	struct mmc_omap_slot    *next_slot;
 145	struct work_struct      send_stop_work;
 146	struct mmc_data		*stop_data;
 147
 148	unsigned int		sg_len;
 149	int			sg_idx;
 150	u16 *			buffer;
 151	u32			buffer_bytes_left;
 152	u32			total_bytes_left;
 153
 154	unsigned		use_dma:1;
 155	unsigned		brs_received:1, dma_done:1;
 156	unsigned		dma_is_read:1;
 157	unsigned		dma_in_use:1;
 158	int			dma_ch;
 159	spinlock_t		dma_lock;
 160	struct timer_list	dma_timer;
 161	unsigned		dma_len;
 162
 163	struct mmc_omap_slot    *slots[OMAP_MMC_MAX_SLOTS];
 164	struct mmc_omap_slot    *current_slot;
 165	spinlock_t              slot_lock;
 166	wait_queue_head_t       slot_wq;
 167	int                     nr_slots;
 168
 169	struct timer_list       clk_timer;
 170	spinlock_t		clk_lock;     /* for changing enabled state */
 171	unsigned int            fclk_enabled:1;
 172	struct workqueue_struct *mmc_omap_wq;
 173
 174	struct omap_mmc_platform_data *pdata;
 175};
 176
 177
 178static void mmc_omap_fclk_offdelay(struct mmc_omap_slot *slot)
 179{
 180	unsigned long tick_ns;
 181
 182	if (slot != NULL && slot->host->fclk_enabled && slot->fclk_freq > 0) {
 183		tick_ns = (1000000000 + slot->fclk_freq - 1) / slot->fclk_freq;
 184		ndelay(8 * tick_ns);
 185	}
 186}
 187
 188static void mmc_omap_fclk_enable(struct mmc_omap_host *host, unsigned int enable)
 189{
 190	unsigned long flags;
 191
 192	spin_lock_irqsave(&host->clk_lock, flags);
 193	if (host->fclk_enabled != enable) {
 194		host->fclk_enabled = enable;
 195		if (enable)
 196			clk_enable(host->fclk);
 197		else
 198			clk_disable(host->fclk);
 199	}
 200	spin_unlock_irqrestore(&host->clk_lock, flags);
 201}
 202
 203static void mmc_omap_select_slot(struct mmc_omap_slot *slot, int claimed)
 204{
 205	struct mmc_omap_host *host = slot->host;
 206	unsigned long flags;
 207
 208	if (claimed)
 209		goto no_claim;
 210	spin_lock_irqsave(&host->slot_lock, flags);
 211	while (host->mmc != NULL) {
 212		spin_unlock_irqrestore(&host->slot_lock, flags);
 213		wait_event(host->slot_wq, host->mmc == NULL);
 214		spin_lock_irqsave(&host->slot_lock, flags);
 215	}
 216	host->mmc = slot->mmc;
 217	spin_unlock_irqrestore(&host->slot_lock, flags);
 218no_claim:
 219	del_timer(&host->clk_timer);
 220	if (host->current_slot != slot || !claimed)
 221		mmc_omap_fclk_offdelay(host->current_slot);
 222
 223	if (host->current_slot != slot) {
 224		OMAP_MMC_WRITE(host, CON, slot->saved_con & 0xFC00);
 225		if (host->pdata->switch_slot != NULL)
 226			host->pdata->switch_slot(mmc_dev(slot->mmc), slot->id);
 227		host->current_slot = slot;
 228	}
 229
 230	if (claimed) {
 231		mmc_omap_fclk_enable(host, 1);
 232
 233		/* Doing the dummy read here seems to work around some bug
 234		 * at least in OMAP24xx silicon where the command would not
 235		 * start after writing the CMD register. Sigh. */
 236		OMAP_MMC_READ(host, CON);
 237
 238		OMAP_MMC_WRITE(host, CON, slot->saved_con);
 239	} else
 240		mmc_omap_fclk_enable(host, 0);
 241}
 242
 243static void mmc_omap_start_request(struct mmc_omap_host *host,
 244				   struct mmc_request *req);
 245
 246static void mmc_omap_slot_release_work(struct work_struct *work)
 247{
 248	struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
 249						  slot_release_work);
 250	struct mmc_omap_slot *next_slot = host->next_slot;
 251	struct mmc_request *rq;
 252
 253	host->next_slot = NULL;
 254	mmc_omap_select_slot(next_slot, 1);
 255
 256	rq = next_slot->mrq;
 257	next_slot->mrq = NULL;
 258	mmc_omap_start_request(host, rq);
 259}
 260
 261static void mmc_omap_release_slot(struct mmc_omap_slot *slot, int clk_enabled)
 262{
 263	struct mmc_omap_host *host = slot->host;
 264	unsigned long flags;
 265	int i;
 266
 267	BUG_ON(slot == NULL || host->mmc == NULL);
 268
 269	if (clk_enabled)
 270		/* Keeps clock running for at least 8 cycles on valid freq */
 271		mod_timer(&host->clk_timer, jiffies  + HZ/10);
 272	else {
 273		del_timer(&host->clk_timer);
 274		mmc_omap_fclk_offdelay(slot);
 275		mmc_omap_fclk_enable(host, 0);
 276	}
 277
 278	spin_lock_irqsave(&host->slot_lock, flags);
 279	/* Check for any pending requests */
 280	for (i = 0; i < host->nr_slots; i++) {
 281		struct mmc_omap_slot *new_slot;
 282
 283		if (host->slots[i] == NULL || host->slots[i]->mrq == NULL)
 284			continue;
 285
 286		BUG_ON(host->next_slot != NULL);
 287		new_slot = host->slots[i];
 288		/* The current slot should not have a request in queue */
 289		BUG_ON(new_slot == host->current_slot);
 290
 291		host->next_slot = new_slot;
 292		host->mmc = new_slot->mmc;
 293		spin_unlock_irqrestore(&host->slot_lock, flags);
 294		queue_work(host->mmc_omap_wq, &host->slot_release_work);
 295		return;
 296	}
 297
 298	host->mmc = NULL;
 299	wake_up(&host->slot_wq);
 300	spin_unlock_irqrestore(&host->slot_lock, flags);
 301}
 302
 303static inline
 304int mmc_omap_cover_is_open(struct mmc_omap_slot *slot)
 305{
 306	if (slot->pdata->get_cover_state)
 307		return slot->pdata->get_cover_state(mmc_dev(slot->mmc),
 308						    slot->id);
 309	return 0;
 310}
 311
 312static ssize_t
 313mmc_omap_show_cover_switch(struct device *dev, struct device_attribute *attr,
 314			   char *buf)
 315{
 316	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
 317	struct mmc_omap_slot *slot = mmc_priv(mmc);
 318
 319	return sprintf(buf, "%s\n", mmc_omap_cover_is_open(slot) ? "open" :
 320		       "closed");
 321}
 322
 323static DEVICE_ATTR(cover_switch, S_IRUGO, mmc_omap_show_cover_switch, NULL);
 324
 325static ssize_t
 326mmc_omap_show_slot_name(struct device *dev, struct device_attribute *attr,
 327			char *buf)
 328{
 329	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
 330	struct mmc_omap_slot *slot = mmc_priv(mmc);
 331
 332	return sprintf(buf, "%s\n", slot->pdata->name);
 333}
 334
 335static DEVICE_ATTR(slot_name, S_IRUGO, mmc_omap_show_slot_name, NULL);
 336
 337static void
 338mmc_omap_start_command(struct mmc_omap_host *host, struct mmc_command *cmd)
 339{
 340	u32 cmdreg;
 341	u32 resptype;
 342	u32 cmdtype;
 
 343
 344	host->cmd = cmd;
 345
 346	resptype = 0;
 347	cmdtype = 0;
 348
 349	/* Our hardware needs to know exact type */
 350	switch (mmc_resp_type(cmd)) {
 351	case MMC_RSP_NONE:
 352		break;
 353	case MMC_RSP_R1:
 354	case MMC_RSP_R1B:
 355		/* resp 1, 1b, 6, 7 */
 356		resptype = 1;
 357		break;
 358	case MMC_RSP_R2:
 359		resptype = 2;
 360		break;
 361	case MMC_RSP_R3:
 362		resptype = 3;
 363		break;
 364	default:
 365		dev_err(mmc_dev(host->mmc), "Invalid response type: %04x\n", mmc_resp_type(cmd));
 366		break;
 367	}
 368
 369	if (mmc_cmd_type(cmd) == MMC_CMD_ADTC) {
 370		cmdtype = OMAP_MMC_CMDTYPE_ADTC;
 371	} else if (mmc_cmd_type(cmd) == MMC_CMD_BC) {
 372		cmdtype = OMAP_MMC_CMDTYPE_BC;
 373	} else if (mmc_cmd_type(cmd) == MMC_CMD_BCR) {
 374		cmdtype = OMAP_MMC_CMDTYPE_BCR;
 375	} else {
 376		cmdtype = OMAP_MMC_CMDTYPE_AC;
 377	}
 378
 379	cmdreg = cmd->opcode | (resptype << 8) | (cmdtype << 12);
 380
 381	if (host->current_slot->bus_mode == MMC_BUSMODE_OPENDRAIN)
 382		cmdreg |= 1 << 6;
 383
 384	if (cmd->flags & MMC_RSP_BUSY)
 385		cmdreg |= 1 << 11;
 386
 387	if (host->data && !(host->data->flags & MMC_DATA_WRITE))
 388		cmdreg |= 1 << 15;
 389
 390	mod_timer(&host->cmd_abort_timer, jiffies + HZ/2);
 391
 392	OMAP_MMC_WRITE(host, CTO, 200);
 393	OMAP_MMC_WRITE(host, ARGL, cmd->arg & 0xffff);
 394	OMAP_MMC_WRITE(host, ARGH, cmd->arg >> 16);
 395	OMAP_MMC_WRITE(host, IE,
 396		       OMAP_MMC_STAT_A_EMPTY    | OMAP_MMC_STAT_A_FULL    |
 397		       OMAP_MMC_STAT_CMD_CRC    | OMAP_MMC_STAT_CMD_TOUT  |
 398		       OMAP_MMC_STAT_DATA_CRC   | OMAP_MMC_STAT_DATA_TOUT |
 399		       OMAP_MMC_STAT_END_OF_CMD | OMAP_MMC_STAT_CARD_ERR  |
 400		       OMAP_MMC_STAT_END_OF_DATA);
 
 
 401	OMAP_MMC_WRITE(host, CMD, cmdreg);
 402}
 403
 404static void
 405mmc_omap_release_dma(struct mmc_omap_host *host, struct mmc_data *data,
 406		     int abort)
 407{
 408	enum dma_data_direction dma_data_dir;
 
 
 409
 410	BUG_ON(host->dma_ch < 0);
 411	if (data->error)
 412		omap_stop_dma(host->dma_ch);
 413	/* Release DMA channel lazily */
 414	mod_timer(&host->dma_timer, jiffies + HZ);
 415	if (data->flags & MMC_DATA_WRITE)
 416		dma_data_dir = DMA_TO_DEVICE;
 417	else
 
 418		dma_data_dir = DMA_FROM_DEVICE;
 419	dma_unmap_sg(mmc_dev(host->mmc), data->sg, host->sg_len,
 420		     dma_data_dir);
 
 
 
 
 
 
 
 
 
 421}
 422
 423static void mmc_omap_send_stop_work(struct work_struct *work)
 424{
 425	struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
 426						  send_stop_work);
 427	struct mmc_omap_slot *slot = host->current_slot;
 428	struct mmc_data *data = host->stop_data;
 429	unsigned long tick_ns;
 430
 431	tick_ns = (1000000000 + slot->fclk_freq - 1)/slot->fclk_freq;
 432	ndelay(8*tick_ns);
 433
 434	mmc_omap_start_command(host, data->stop);
 435}
 436
 437static void
 438mmc_omap_xfer_done(struct mmc_omap_host *host, struct mmc_data *data)
 439{
 440	if (host->dma_in_use)
 441		mmc_omap_release_dma(host, data, data->error);
 442
 443	host->data = NULL;
 444	host->sg_len = 0;
 445
 446	/* NOTE:  MMC layer will sometimes poll-wait CMD13 next, issuing
 447	 * dozens of requests until the card finishes writing data.
 448	 * It'd be cheaper to just wait till an EOFB interrupt arrives...
 449	 */
 450
 451	if (!data->stop) {
 452		struct mmc_host *mmc;
 453
 454		host->mrq = NULL;
 455		mmc = host->mmc;
 456		mmc_omap_release_slot(host->current_slot, 1);
 457		mmc_request_done(mmc, data->mrq);
 458		return;
 459	}
 460
 461	host->stop_data = data;
 462	queue_work(host->mmc_omap_wq, &host->send_stop_work);
 463}
 464
 465static void
 466mmc_omap_send_abort(struct mmc_omap_host *host, int maxloops)
 467{
 468	struct mmc_omap_slot *slot = host->current_slot;
 469	unsigned int restarts, passes, timeout;
 470	u16 stat = 0;
 471
 472	/* Sending abort takes 80 clocks. Have some extra and round up */
 473	timeout = (120*1000000 + slot->fclk_freq - 1)/slot->fclk_freq;
 474	restarts = 0;
 475	while (restarts < maxloops) {
 476		OMAP_MMC_WRITE(host, STAT, 0xFFFF);
 477		OMAP_MMC_WRITE(host, CMD, (3 << 12) | (1 << 7));
 478
 479		passes = 0;
 480		while (passes < timeout) {
 481			stat = OMAP_MMC_READ(host, STAT);
 482			if (stat & OMAP_MMC_STAT_END_OF_CMD)
 483				goto out;
 484			udelay(1);
 485			passes++;
 486		}
 487
 488		restarts++;
 489	}
 490out:
 491	OMAP_MMC_WRITE(host, STAT, stat);
 492}
 493
 494static void
 495mmc_omap_abort_xfer(struct mmc_omap_host *host, struct mmc_data *data)
 496{
 497	if (host->dma_in_use)
 498		mmc_omap_release_dma(host, data, 1);
 499
 500	host->data = NULL;
 501	host->sg_len = 0;
 502
 503	mmc_omap_send_abort(host, 10000);
 504}
 505
 506static void
 507mmc_omap_end_of_data(struct mmc_omap_host *host, struct mmc_data *data)
 508{
 509	unsigned long flags;
 510	int done;
 511
 512	if (!host->dma_in_use) {
 513		mmc_omap_xfer_done(host, data);
 514		return;
 515	}
 516	done = 0;
 517	spin_lock_irqsave(&host->dma_lock, flags);
 518	if (host->dma_done)
 519		done = 1;
 520	else
 521		host->brs_received = 1;
 522	spin_unlock_irqrestore(&host->dma_lock, flags);
 523	if (done)
 524		mmc_omap_xfer_done(host, data);
 525}
 526
 527static void
 528mmc_omap_dma_timer(unsigned long data)
 529{
 530	struct mmc_omap_host *host = (struct mmc_omap_host *) data;
 531
 532	BUG_ON(host->dma_ch < 0);
 533	omap_free_dma(host->dma_ch);
 534	host->dma_ch = -1;
 535}
 536
 537static void
 538mmc_omap_dma_done(struct mmc_omap_host *host, struct mmc_data *data)
 539{
 540	unsigned long flags;
 541	int done;
 542
 543	done = 0;
 544	spin_lock_irqsave(&host->dma_lock, flags);
 545	if (host->brs_received)
 546		done = 1;
 547	else
 548		host->dma_done = 1;
 549	spin_unlock_irqrestore(&host->dma_lock, flags);
 550	if (done)
 551		mmc_omap_xfer_done(host, data);
 552}
 553
 554static void
 555mmc_omap_cmd_done(struct mmc_omap_host *host, struct mmc_command *cmd)
 556{
 557	host->cmd = NULL;
 558
 559	del_timer(&host->cmd_abort_timer);
 560
 561	if (cmd->flags & MMC_RSP_PRESENT) {
 562		if (cmd->flags & MMC_RSP_136) {
 563			/* response type 2 */
 564			cmd->resp[3] =
 565				OMAP_MMC_READ(host, RSP0) |
 566				(OMAP_MMC_READ(host, RSP1) << 16);
 567			cmd->resp[2] =
 568				OMAP_MMC_READ(host, RSP2) |
 569				(OMAP_MMC_READ(host, RSP3) << 16);
 570			cmd->resp[1] =
 571				OMAP_MMC_READ(host, RSP4) |
 572				(OMAP_MMC_READ(host, RSP5) << 16);
 573			cmd->resp[0] =
 574				OMAP_MMC_READ(host, RSP6) |
 575				(OMAP_MMC_READ(host, RSP7) << 16);
 576		} else {
 577			/* response types 1, 1b, 3, 4, 5, 6 */
 578			cmd->resp[0] =
 579				OMAP_MMC_READ(host, RSP6) |
 580				(OMAP_MMC_READ(host, RSP7) << 16);
 581		}
 582	}
 583
 584	if (host->data == NULL || cmd->error) {
 585		struct mmc_host *mmc;
 586
 587		if (host->data != NULL)
 588			mmc_omap_abort_xfer(host, host->data);
 589		host->mrq = NULL;
 590		mmc = host->mmc;
 591		mmc_omap_release_slot(host->current_slot, 1);
 592		mmc_request_done(mmc, cmd->mrq);
 593	}
 594}
 595
 596/*
 597 * Abort stuck command. Can occur when card is removed while it is being
 598 * read.
 599 */
 600static void mmc_omap_abort_command(struct work_struct *work)
 601{
 602	struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
 603						  cmd_abort_work);
 604	BUG_ON(!host->cmd);
 605
 606	dev_dbg(mmc_dev(host->mmc), "Aborting stuck command CMD%d\n",
 607		host->cmd->opcode);
 608
 609	if (host->cmd->error == 0)
 610		host->cmd->error = -ETIMEDOUT;
 611
 612	if (host->data == NULL) {
 613		struct mmc_command *cmd;
 614		struct mmc_host    *mmc;
 615
 616		cmd = host->cmd;
 617		host->cmd = NULL;
 618		mmc_omap_send_abort(host, 10000);
 619
 620		host->mrq = NULL;
 621		mmc = host->mmc;
 622		mmc_omap_release_slot(host->current_slot, 1);
 623		mmc_request_done(mmc, cmd->mrq);
 624	} else
 625		mmc_omap_cmd_done(host, host->cmd);
 626
 627	host->abort = 0;
 628	enable_irq(host->irq);
 629}
 630
 631static void
 632mmc_omap_cmd_timer(unsigned long data)
 633{
 634	struct mmc_omap_host *host = (struct mmc_omap_host *) data;
 635	unsigned long flags;
 636
 637	spin_lock_irqsave(&host->slot_lock, flags);
 638	if (host->cmd != NULL && !host->abort) {
 639		OMAP_MMC_WRITE(host, IE, 0);
 640		disable_irq(host->irq);
 641		host->abort = 1;
 642		queue_work(host->mmc_omap_wq, &host->cmd_abort_work);
 643	}
 644	spin_unlock_irqrestore(&host->slot_lock, flags);
 645}
 646
 647/* PIO only */
 648static void
 649mmc_omap_sg_to_buf(struct mmc_omap_host *host)
 650{
 651	struct scatterlist *sg;
 652
 653	sg = host->data->sg + host->sg_idx;
 654	host->buffer_bytes_left = sg->length;
 655	host->buffer = sg_virt(sg);
 656	if (host->buffer_bytes_left > host->total_bytes_left)
 657		host->buffer_bytes_left = host->total_bytes_left;
 658}
 659
 660static void
 661mmc_omap_clk_timer(unsigned long data)
 662{
 663	struct mmc_omap_host *host = (struct mmc_omap_host *) data;
 664
 665	mmc_omap_fclk_enable(host, 0);
 666}
 667
 668/* PIO only */
 669static void
 670mmc_omap_xfer_data(struct mmc_omap_host *host, int write)
 671{
 672	int n;
 673
 674	if (host->buffer_bytes_left == 0) {
 675		host->sg_idx++;
 676		BUG_ON(host->sg_idx == host->sg_len);
 677		mmc_omap_sg_to_buf(host);
 678	}
 679	n = 64;
 680	if (n > host->buffer_bytes_left)
 681		n = host->buffer_bytes_left;
 
 
 
 
 682	host->buffer_bytes_left -= n;
 683	host->total_bytes_left -= n;
 684	host->data->bytes_xfered += n;
 685
 686	if (write) {
 687		__raw_writesw(host->virt_base + OMAP_MMC_REG(host, DATA), host->buffer, n);
 
 688	} else {
 689		__raw_readsw(host->virt_base + OMAP_MMC_REG(host, DATA), host->buffer, n);
 
 690	}
 
 
 691}
 692
 693static inline void mmc_omap_report_irq(u16 status)
 
 694{
 695	static const char *mmc_omap_status_bits[] = {
 696		"EOC", "CD", "CB", "BRS", "EOFB", "DTO", "DCRC", "CTO",
 697		"CCRC", "CRW", "AF", "AE", "OCRB", "CIRQ", "CERR"
 698	};
 699	int i, c = 0;
 
 
 
 700
 701	for (i = 0; i < ARRAY_SIZE(mmc_omap_status_bits); i++)
 702		if (status & (1 << i)) {
 703			if (c)
 704				printk(" ");
 705			printk("%s", mmc_omap_status_bits[i]);
 706			c++;
 707		}
 708}
 
 
 
 
 
 
 709
 710static irqreturn_t mmc_omap_irq(int irq, void *dev_id)
 711{
 712	struct mmc_omap_host * host = (struct mmc_omap_host *)dev_id;
 713	u16 status;
 714	int end_command;
 715	int end_transfer;
 716	int transfer_error, cmd_error;
 717
 718	if (host->cmd == NULL && host->data == NULL) {
 719		status = OMAP_MMC_READ(host, STAT);
 720		dev_info(mmc_dev(host->slots[0]->mmc),
 721			 "Spurious IRQ 0x%04x\n", status);
 722		if (status != 0) {
 723			OMAP_MMC_WRITE(host, STAT, status);
 724			OMAP_MMC_WRITE(host, IE, 0);
 725		}
 726		return IRQ_HANDLED;
 727	}
 728
 729	end_command = 0;
 730	end_transfer = 0;
 731	transfer_error = 0;
 732	cmd_error = 0;
 733
 734	while ((status = OMAP_MMC_READ(host, STAT)) != 0) {
 735		int cmd;
 736
 737		OMAP_MMC_WRITE(host, STAT, status);
 738		if (host->cmd != NULL)
 739			cmd = host->cmd->opcode;
 740		else
 741			cmd = -1;
 742#ifdef CONFIG_MMC_DEBUG
 743		dev_dbg(mmc_dev(host->mmc), "MMC IRQ %04x (CMD %d): ",
 744			status, cmd);
 745		mmc_omap_report_irq(status);
 746		printk("\n");
 747#endif
 748		if (host->total_bytes_left) {
 749			if ((status & OMAP_MMC_STAT_A_FULL) ||
 750			    (status & OMAP_MMC_STAT_END_OF_DATA))
 751				mmc_omap_xfer_data(host, 0);
 752			if (status & OMAP_MMC_STAT_A_EMPTY)
 753				mmc_omap_xfer_data(host, 1);
 754		}
 755
 756		if (status & OMAP_MMC_STAT_END_OF_DATA)
 757			end_transfer = 1;
 758
 759		if (status & OMAP_MMC_STAT_DATA_TOUT) {
 760			dev_dbg(mmc_dev(host->mmc), "data timeout (CMD%d)\n",
 761				cmd);
 762			if (host->data) {
 763				host->data->error = -ETIMEDOUT;
 764				transfer_error = 1;
 765			}
 766		}
 767
 768		if (status & OMAP_MMC_STAT_DATA_CRC) {
 769			if (host->data) {
 770				host->data->error = -EILSEQ;
 771				dev_dbg(mmc_dev(host->mmc),
 772					 "data CRC error, bytes left %d\n",
 773					host->total_bytes_left);
 774				transfer_error = 1;
 775			} else {
 776				dev_dbg(mmc_dev(host->mmc), "data CRC error\n");
 777			}
 778		}
 779
 780		if (status & OMAP_MMC_STAT_CMD_TOUT) {
 781			/* Timeouts are routine with some commands */
 782			if (host->cmd) {
 783				struct mmc_omap_slot *slot =
 784					host->current_slot;
 785				if (slot == NULL ||
 786				    !mmc_omap_cover_is_open(slot))
 787					dev_err(mmc_dev(host->mmc),
 788						"command timeout (CMD%d)\n",
 789						cmd);
 790				host->cmd->error = -ETIMEDOUT;
 791				end_command = 1;
 792				cmd_error = 1;
 793			}
 794		}
 795
 796		if (status & OMAP_MMC_STAT_CMD_CRC) {
 797			if (host->cmd) {
 798				dev_err(mmc_dev(host->mmc),
 799					"command CRC error (CMD%d, arg 0x%08x)\n",
 800					cmd, host->cmd->arg);
 801				host->cmd->error = -EILSEQ;
 802				end_command = 1;
 803				cmd_error = 1;
 804			} else
 805				dev_err(mmc_dev(host->mmc),
 806					"command CRC error without cmd?\n");
 807		}
 808
 809		if (status & OMAP_MMC_STAT_CARD_ERR) {
 810			dev_dbg(mmc_dev(host->mmc),
 811				"ignoring card status error (CMD%d)\n",
 812				cmd);
 813			end_command = 1;
 814		}
 815
 816		/*
 817		 * NOTE: On 1610 the END_OF_CMD may come too early when
 818		 * starting a write
 819		 */
 820		if ((status & OMAP_MMC_STAT_END_OF_CMD) &&
 821		    (!(status & OMAP_MMC_STAT_A_EMPTY))) {
 822			end_command = 1;
 823		}
 824	}
 825
 826	if (cmd_error && host->data) {
 827		del_timer(&host->cmd_abort_timer);
 828		host->abort = 1;
 829		OMAP_MMC_WRITE(host, IE, 0);
 830		disable_irq_nosync(host->irq);
 831		queue_work(host->mmc_omap_wq, &host->cmd_abort_work);
 832		return IRQ_HANDLED;
 833	}
 834
 835	if (end_command && host->cmd)
 836		mmc_omap_cmd_done(host, host->cmd);
 837	if (host->data != NULL) {
 838		if (transfer_error)
 839			mmc_omap_xfer_done(host, host->data);
 840		else if (end_transfer)
 841			mmc_omap_end_of_data(host, host->data);
 842	}
 843
 844	return IRQ_HANDLED;
 845}
 846
 847void omap_mmc_notify_cover_event(struct device *dev, int num, int is_closed)
 848{
 849	int cover_open;
 850	struct mmc_omap_host *host = dev_get_drvdata(dev);
 851	struct mmc_omap_slot *slot = host->slots[num];
 852
 853	BUG_ON(num >= host->nr_slots);
 854
 855	/* Other subsystems can call in here before we're initialised. */
 856	if (host->nr_slots == 0 || !host->slots[num])
 857		return;
 858
 859	cover_open = mmc_omap_cover_is_open(slot);
 860	if (cover_open != slot->cover_open) {
 861		slot->cover_open = cover_open;
 862		sysfs_notify(&slot->mmc->class_dev.kobj, NULL, "cover_switch");
 863	}
 864
 865	tasklet_hi_schedule(&slot->cover_tasklet);
 866}
 867
 868static void mmc_omap_cover_timer(unsigned long arg)
 869{
 870	struct mmc_omap_slot *slot = (struct mmc_omap_slot *) arg;
 871	tasklet_schedule(&slot->cover_tasklet);
 872}
 873
 874static void mmc_omap_cover_handler(unsigned long param)
 875{
 876	struct mmc_omap_slot *slot = (struct mmc_omap_slot *)param;
 877	int cover_open = mmc_omap_cover_is_open(slot);
 878
 879	mmc_detect_change(slot->mmc, 0);
 880	if (!cover_open)
 881		return;
 882
 883	/*
 884	 * If no card is inserted, we postpone polling until
 885	 * the cover has been closed.
 886	 */
 887	if (slot->mmc->card == NULL || !mmc_card_present(slot->mmc->card))
 888		return;
 889
 890	mod_timer(&slot->cover_timer,
 891		  jiffies + msecs_to_jiffies(OMAP_MMC_COVER_POLL_DELAY));
 892}
 893
 894/* Prepare to transfer the next segment of a scatterlist */
 895static void
 896mmc_omap_prepare_dma(struct mmc_omap_host *host, struct mmc_data *data)
 897{
 898	int dma_ch = host->dma_ch;
 899	unsigned long data_addr;
 900	u16 buf, frame;
 901	u32 count;
 902	struct scatterlist *sg = &data->sg[host->sg_idx];
 903	int src_port = 0;
 904	int dst_port = 0;
 905	int sync_dev = 0;
 906
 907	data_addr = host->phys_base + OMAP_MMC_REG(host, DATA);
 908	frame = data->blksz;
 909	count = sg_dma_len(sg);
 910
 911	if ((data->blocks == 1) && (count > data->blksz))
 912		count = frame;
 913
 914	host->dma_len = count;
 915
 916	/* FIFO is 16x2 bytes on 15xx, and 32x2 bytes on 16xx and 24xx.
 917	 * Use 16 or 32 word frames when the blocksize is at least that large.
 918	 * Blocksize is usually 512 bytes; but not for some SD reads.
 919	 */
 920	if (cpu_is_omap15xx() && frame > 32)
 921		frame = 32;
 922	else if (frame > 64)
 923		frame = 64;
 924	count /= frame;
 925	frame >>= 1;
 926
 927	if (!(data->flags & MMC_DATA_WRITE)) {
 928		buf = 0x800f | ((frame - 1) << 8);
 929
 930		if (cpu_class_is_omap1()) {
 931			src_port = OMAP_DMA_PORT_TIPB;
 932			dst_port = OMAP_DMA_PORT_EMIFF;
 933		}
 934		if (cpu_is_omap24xx())
 935			sync_dev = OMAP24XX_DMA_MMC1_RX;
 936
 937		omap_set_dma_src_params(dma_ch, src_port,
 938					OMAP_DMA_AMODE_CONSTANT,
 939					data_addr, 0, 0);
 940		omap_set_dma_dest_params(dma_ch, dst_port,
 941					 OMAP_DMA_AMODE_POST_INC,
 942					 sg_dma_address(sg), 0, 0);
 943		omap_set_dma_dest_data_pack(dma_ch, 1);
 944		omap_set_dma_dest_burst_mode(dma_ch, OMAP_DMA_DATA_BURST_4);
 945	} else {
 946		buf = 0x0f80 | ((frame - 1) << 0);
 947
 948		if (cpu_class_is_omap1()) {
 949			src_port = OMAP_DMA_PORT_EMIFF;
 950			dst_port = OMAP_DMA_PORT_TIPB;
 951		}
 952		if (cpu_is_omap24xx())
 953			sync_dev = OMAP24XX_DMA_MMC1_TX;
 954
 955		omap_set_dma_dest_params(dma_ch, dst_port,
 956					 OMAP_DMA_AMODE_CONSTANT,
 957					 data_addr, 0, 0);
 958		omap_set_dma_src_params(dma_ch, src_port,
 959					OMAP_DMA_AMODE_POST_INC,
 960					sg_dma_address(sg), 0, 0);
 961		omap_set_dma_src_data_pack(dma_ch, 1);
 962		omap_set_dma_src_burst_mode(dma_ch, OMAP_DMA_DATA_BURST_4);
 963	}
 964
 965	/* Max limit for DMA frame count is 0xffff */
 966	BUG_ON(count > 0xffff);
 967
 968	OMAP_MMC_WRITE(host, BUF, buf);
 969	omap_set_dma_transfer_params(dma_ch, OMAP_DMA_DATA_TYPE_S16,
 970				     frame, count, OMAP_DMA_SYNC_FRAME,
 971				     sync_dev, 0);
 972}
 973
 974/* A scatterlist segment completed */
 975static void mmc_omap_dma_cb(int lch, u16 ch_status, void *data)
 976{
 977	struct mmc_omap_host *host = (struct mmc_omap_host *) data;
 978	struct mmc_data *mmcdat = host->data;
 979
 980	if (unlikely(host->dma_ch < 0)) {
 981		dev_err(mmc_dev(host->mmc),
 982			"DMA callback while DMA not enabled\n");
 983		return;
 984	}
 985	/* FIXME: We really should do something to _handle_ the errors */
 986	if (ch_status & OMAP1_DMA_TOUT_IRQ) {
 987		dev_err(mmc_dev(host->mmc),"DMA timeout\n");
 988		return;
 989	}
 990	if (ch_status & OMAP_DMA_DROP_IRQ) {
 991		dev_err(mmc_dev(host->mmc), "DMA sync error\n");
 992		return;
 993	}
 994	if (!(ch_status & OMAP_DMA_BLOCK_IRQ)) {
 995		return;
 996	}
 997	mmcdat->bytes_xfered += host->dma_len;
 998	host->sg_idx++;
 999	if (host->sg_idx < host->sg_len) {
1000		mmc_omap_prepare_dma(host, host->data);
1001		omap_start_dma(host->dma_ch);
1002	} else
1003		mmc_omap_dma_done(host, host->data);
1004}
1005
1006static int mmc_omap_get_dma_channel(struct mmc_omap_host *host, struct mmc_data *data)
1007{
1008	const char *dma_dev_name;
1009	int sync_dev, dma_ch, is_read, r;
1010
1011	is_read = !(data->flags & MMC_DATA_WRITE);
1012	del_timer_sync(&host->dma_timer);
1013	if (host->dma_ch >= 0) {
1014		if (is_read == host->dma_is_read)
1015			return 0;
1016		omap_free_dma(host->dma_ch);
1017		host->dma_ch = -1;
1018	}
1019
1020	if (is_read) {
1021		if (host->id == 0) {
1022			sync_dev = OMAP_DMA_MMC_RX;
1023			dma_dev_name = "MMC1 read";
1024		} else {
1025			sync_dev = OMAP_DMA_MMC2_RX;
1026			dma_dev_name = "MMC2 read";
1027		}
1028	} else {
1029		if (host->id == 0) {
1030			sync_dev = OMAP_DMA_MMC_TX;
1031			dma_dev_name = "MMC1 write";
1032		} else {
1033			sync_dev = OMAP_DMA_MMC2_TX;
1034			dma_dev_name = "MMC2 write";
1035		}
1036	}
1037	r = omap_request_dma(sync_dev, dma_dev_name, mmc_omap_dma_cb,
1038			     host, &dma_ch);
1039	if (r != 0) {
1040		dev_dbg(mmc_dev(host->mmc), "omap_request_dma() failed with %d\n", r);
1041		return r;
1042	}
1043	host->dma_ch = dma_ch;
1044	host->dma_is_read = is_read;
1045
1046	return 0;
1047}
1048
1049static inline void set_cmd_timeout(struct mmc_omap_host *host, struct mmc_request *req)
1050{
1051	u16 reg;
1052
1053	reg = OMAP_MMC_READ(host, SDIO);
1054	reg &= ~(1 << 5);
1055	OMAP_MMC_WRITE(host, SDIO, reg);
1056	/* Set maximum timeout */
1057	OMAP_MMC_WRITE(host, CTO, 0xff);
1058}
1059
1060static inline void set_data_timeout(struct mmc_omap_host *host, struct mmc_request *req)
1061{
1062	unsigned int timeout, cycle_ns;
1063	u16 reg;
1064
1065	cycle_ns = 1000000000 / host->current_slot->fclk_freq;
1066	timeout = req->data->timeout_ns / cycle_ns;
1067	timeout += req->data->timeout_clks;
1068
1069	/* Check if we need to use timeout multiplier register */
1070	reg = OMAP_MMC_READ(host, SDIO);
1071	if (timeout > 0xffff) {
1072		reg |= (1 << 5);
1073		timeout /= 1024;
1074	} else
1075		reg &= ~(1 << 5);
1076	OMAP_MMC_WRITE(host, SDIO, reg);
1077	OMAP_MMC_WRITE(host, DTO, timeout);
1078}
1079
1080static void
1081mmc_omap_prepare_data(struct mmc_omap_host *host, struct mmc_request *req)
1082{
1083	struct mmc_data *data = req->data;
1084	int i, use_dma, block_size;
 
1085	unsigned sg_len;
1086
1087	host->data = data;
1088	if (data == NULL) {
1089		OMAP_MMC_WRITE(host, BLEN, 0);
1090		OMAP_MMC_WRITE(host, NBLK, 0);
1091		OMAP_MMC_WRITE(host, BUF, 0);
1092		host->dma_in_use = 0;
1093		set_cmd_timeout(host, req);
1094		return;
1095	}
1096
1097	block_size = data->blksz;
1098
1099	OMAP_MMC_WRITE(host, NBLK, data->blocks - 1);
1100	OMAP_MMC_WRITE(host, BLEN, block_size - 1);
1101	set_data_timeout(host, req);
1102
1103	/* cope with calling layer confusion; it issues "single
1104	 * block" writes using multi-block scatterlists.
1105	 */
1106	sg_len = (data->blocks == 1) ? 1 : data->sg_len;
1107
1108	/* Only do DMA for entire blocks */
1109	use_dma = host->use_dma;
1110	if (use_dma) {
1111		for (i = 0; i < sg_len; i++) {
1112			if ((data->sg[i].length % block_size) != 0) {
1113				use_dma = 0;
1114				break;
1115			}
1116		}
1117	}
1118
1119	host->sg_idx = 0;
1120	if (use_dma) {
1121		if (mmc_omap_get_dma_channel(host, data) == 0) {
1122			enum dma_data_direction dma_data_dir;
 
 
 
1123
1124			if (data->flags & MMC_DATA_WRITE)
1125				dma_data_dir = DMA_TO_DEVICE;
1126			else
1127				dma_data_dir = DMA_FROM_DEVICE;
1128
1129			host->sg_len = dma_map_sg(mmc_dev(host->mmc), data->sg,
1130						sg_len, dma_data_dir);
1131			host->total_bytes_left = 0;
1132			mmc_omap_prepare_dma(host, req->data);
1133			host->brs_received = 0;
1134			host->dma_done = 0;
1135			host->dma_in_use = 1;
1136		} else
1137			use_dma = 0;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1138	}
 
1139
1140	/* Revert to PIO? */
1141	if (!use_dma) {
1142		OMAP_MMC_WRITE(host, BUF, 0x1f1f);
1143		host->total_bytes_left = data->blocks * block_size;
1144		host->sg_len = sg_len;
1145		mmc_omap_sg_to_buf(host);
1146		host->dma_in_use = 0;
1147	}
1148}
1149
1150static void mmc_omap_start_request(struct mmc_omap_host *host,
1151				   struct mmc_request *req)
1152{
1153	BUG_ON(host->mrq != NULL);
1154
1155	host->mrq = req;
1156
1157	/* only touch fifo AFTER the controller readies it */
1158	mmc_omap_prepare_data(host, req);
1159	mmc_omap_start_command(host, req->cmd);
1160	if (host->dma_in_use)
1161		omap_start_dma(host->dma_ch);
 
 
 
 
1162}
1163
1164static void mmc_omap_request(struct mmc_host *mmc, struct mmc_request *req)
1165{
1166	struct mmc_omap_slot *slot = mmc_priv(mmc);
1167	struct mmc_omap_host *host = slot->host;
1168	unsigned long flags;
1169
1170	spin_lock_irqsave(&host->slot_lock, flags);
1171	if (host->mmc != NULL) {
1172		BUG_ON(slot->mrq != NULL);
1173		slot->mrq = req;
1174		spin_unlock_irqrestore(&host->slot_lock, flags);
1175		return;
1176	} else
1177		host->mmc = mmc;
1178	spin_unlock_irqrestore(&host->slot_lock, flags);
1179	mmc_omap_select_slot(slot, 1);
1180	mmc_omap_start_request(host, req);
1181}
1182
1183static void mmc_omap_set_power(struct mmc_omap_slot *slot, int power_on,
1184				int vdd)
1185{
1186	struct mmc_omap_host *host;
1187
1188	host = slot->host;
1189
1190	if (slot->pdata->set_power != NULL)
1191		slot->pdata->set_power(mmc_dev(slot->mmc), slot->id, power_on,
1192					vdd);
1193
1194	if (cpu_is_omap24xx()) {
1195		u16 w;
1196
1197		if (power_on) {
1198			w = OMAP_MMC_READ(host, CON);
1199			OMAP_MMC_WRITE(host, CON, w | (1 << 11));
1200		} else {
1201			w = OMAP_MMC_READ(host, CON);
1202			OMAP_MMC_WRITE(host, CON, w & ~(1 << 11));
1203		}
1204	}
1205}
1206
1207static int mmc_omap_calc_divisor(struct mmc_host *mmc, struct mmc_ios *ios)
1208{
1209	struct mmc_omap_slot *slot = mmc_priv(mmc);
1210	struct mmc_omap_host *host = slot->host;
1211	int func_clk_rate = clk_get_rate(host->fclk);
1212	int dsor;
1213
1214	if (ios->clock == 0)
1215		return 0;
1216
1217	dsor = func_clk_rate / ios->clock;
1218	if (dsor < 1)
1219		dsor = 1;
1220
1221	if (func_clk_rate / dsor > ios->clock)
1222		dsor++;
1223
1224	if (dsor > 250)
1225		dsor = 250;
1226
1227	slot->fclk_freq = func_clk_rate / dsor;
1228
1229	if (ios->bus_width == MMC_BUS_WIDTH_4)
1230		dsor |= 1 << 15;
1231
1232	return dsor;
1233}
1234
1235static void mmc_omap_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1236{
1237	struct mmc_omap_slot *slot = mmc_priv(mmc);
1238	struct mmc_omap_host *host = slot->host;
1239	int i, dsor;
1240	int clk_enabled;
1241
1242	mmc_omap_select_slot(slot, 0);
1243
1244	dsor = mmc_omap_calc_divisor(mmc, ios);
1245
1246	if (ios->vdd != slot->vdd)
1247		slot->vdd = ios->vdd;
1248
1249	clk_enabled = 0;
 
1250	switch (ios->power_mode) {
1251	case MMC_POWER_OFF:
1252		mmc_omap_set_power(slot, 0, ios->vdd);
1253		break;
1254	case MMC_POWER_UP:
1255		/* Cannot touch dsor yet, just power up MMC */
1256		mmc_omap_set_power(slot, 1, ios->vdd);
 
1257		goto exit;
1258	case MMC_POWER_ON:
1259		mmc_omap_fclk_enable(host, 1);
1260		clk_enabled = 1;
1261		dsor |= 1 << 11;
 
 
1262		break;
1263	}
 
1264
1265	if (slot->bus_mode != ios->bus_mode) {
1266		if (slot->pdata->set_bus_mode != NULL)
1267			slot->pdata->set_bus_mode(mmc_dev(mmc), slot->id,
1268						  ios->bus_mode);
1269		slot->bus_mode = ios->bus_mode;
1270	}
1271
1272	/* On insanely high arm_per frequencies something sometimes
1273	 * goes somehow out of sync, and the POW bit is not being set,
1274	 * which results in the while loop below getting stuck.
1275	 * Writing to the CON register twice seems to do the trick. */
1276	for (i = 0; i < 2; i++)
1277		OMAP_MMC_WRITE(host, CON, dsor);
1278	slot->saved_con = dsor;
1279	if (ios->power_mode == MMC_POWER_ON) {
1280		/* worst case at 400kHz, 80 cycles makes 200 microsecs */
1281		int usecs = 250;
1282
1283		/* Send clock cycles, poll completion */
1284		OMAP_MMC_WRITE(host, IE, 0);
1285		OMAP_MMC_WRITE(host, STAT, 0xffff);
1286		OMAP_MMC_WRITE(host, CMD, 1 << 7);
1287		while (usecs > 0 && (OMAP_MMC_READ(host, STAT) & 1) == 0) {
1288			udelay(1);
1289			usecs--;
1290		}
1291		OMAP_MMC_WRITE(host, STAT, 1);
1292	}
1293
1294exit:
1295	mmc_omap_release_slot(slot, clk_enabled);
1296}
1297
1298static const struct mmc_host_ops mmc_omap_ops = {
1299	.request	= mmc_omap_request,
1300	.set_ios	= mmc_omap_set_ios,
1301};
1302
1303static int __devinit mmc_omap_new_slot(struct mmc_omap_host *host, int id)
1304{
1305	struct mmc_omap_slot *slot = NULL;
1306	struct mmc_host *mmc;
1307	int r;
1308
1309	mmc = mmc_alloc_host(sizeof(struct mmc_omap_slot), host->dev);
1310	if (mmc == NULL)
1311		return -ENOMEM;
1312
1313	slot = mmc_priv(mmc);
1314	slot->host = host;
1315	slot->mmc = mmc;
1316	slot->id = id;
 
1317	slot->pdata = &host->pdata->slots[id];
1318
1319	host->slots[id] = slot;
1320
1321	mmc->caps = 0;
1322	if (host->pdata->slots[id].wires >= 4)
1323		mmc->caps |= MMC_CAP_4_BIT_DATA;
1324
1325	mmc->ops = &mmc_omap_ops;
1326	mmc->f_min = 400000;
1327
1328	if (cpu_class_is_omap2())
1329		mmc->f_max = 48000000;
1330	else
1331		mmc->f_max = 24000000;
1332	if (host->pdata->max_freq)
1333		mmc->f_max = min(host->pdata->max_freq, mmc->f_max);
1334	mmc->ocr_avail = slot->pdata->ocr_mask;
1335
1336	/* Use scatterlist DMA to reduce per-transfer costs.
1337	 * NOTE max_seg_size assumption that small blocks aren't
1338	 * normally used (except e.g. for reading SD registers).
1339	 */
1340	mmc->max_segs = 32;
1341	mmc->max_blk_size = 2048;	/* BLEN is 11 bits (+1) */
1342	mmc->max_blk_count = 2048;	/* NBLK is 11 bits (+1) */
1343	mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1344	mmc->max_seg_size = mmc->max_req_size;
1345
 
 
 
 
 
 
1346	r = mmc_add_host(mmc);
1347	if (r < 0)
1348		goto err_remove_host;
1349
1350	if (slot->pdata->name != NULL) {
1351		r = device_create_file(&mmc->class_dev,
1352					&dev_attr_slot_name);
1353		if (r < 0)
1354			goto err_remove_host;
1355	}
1356
1357	if (slot->pdata->get_cover_state != NULL) {
1358		r = device_create_file(&mmc->class_dev,
1359					&dev_attr_cover_switch);
1360		if (r < 0)
1361			goto err_remove_slot_name;
1362
1363		setup_timer(&slot->cover_timer, mmc_omap_cover_timer,
1364			    (unsigned long)slot);
1365		tasklet_init(&slot->cover_tasklet, mmc_omap_cover_handler,
1366			     (unsigned long)slot);
1367		tasklet_schedule(&slot->cover_tasklet);
1368	}
1369
1370	return 0;
1371
1372err_remove_slot_name:
1373	if (slot->pdata->name != NULL)
1374		device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
1375err_remove_host:
1376	mmc_remove_host(mmc);
1377	mmc_free_host(mmc);
1378	return r;
1379}
1380
1381static void mmc_omap_remove_slot(struct mmc_omap_slot *slot)
1382{
1383	struct mmc_host *mmc = slot->mmc;
1384
1385	if (slot->pdata->name != NULL)
1386		device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
1387	if (slot->pdata->get_cover_state != NULL)
1388		device_remove_file(&mmc->class_dev, &dev_attr_cover_switch);
1389
1390	tasklet_kill(&slot->cover_tasklet);
1391	del_timer_sync(&slot->cover_timer);
1392	flush_workqueue(slot->host->mmc_omap_wq);
1393
1394	mmc_remove_host(mmc);
1395	mmc_free_host(mmc);
1396}
1397
1398static int __devinit mmc_omap_probe(struct platform_device *pdev)
1399{
1400	struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
1401	struct mmc_omap_host *host = NULL;
1402	struct resource *res;
1403	int i, ret = 0;
1404	int irq;
1405
1406	if (pdata == NULL) {
1407		dev_err(&pdev->dev, "platform data missing\n");
1408		return -ENXIO;
1409	}
1410	if (pdata->nr_slots == 0) {
1411		dev_err(&pdev->dev, "no slots\n");
1412		return -ENXIO;
1413	}
1414
1415	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
 
 
 
 
1416	irq = platform_get_irq(pdev, 0);
1417	if (res == NULL || irq < 0)
1418		return -ENXIO;
1419
1420	res = request_mem_region(res->start, resource_size(res),
1421				 pdev->name);
1422	if (res == NULL)
1423		return -EBUSY;
1424
1425	host = kzalloc(sizeof(struct mmc_omap_host), GFP_KERNEL);
1426	if (host == NULL) {
1427		ret = -ENOMEM;
1428		goto err_free_mem_region;
1429	}
1430
1431	INIT_WORK(&host->slot_release_work, mmc_omap_slot_release_work);
1432	INIT_WORK(&host->send_stop_work, mmc_omap_send_stop_work);
1433
1434	INIT_WORK(&host->cmd_abort_work, mmc_omap_abort_command);
1435	setup_timer(&host->cmd_abort_timer, mmc_omap_cmd_timer,
1436		    (unsigned long) host);
1437
1438	spin_lock_init(&host->clk_lock);
1439	setup_timer(&host->clk_timer, mmc_omap_clk_timer, (unsigned long) host);
1440
1441	spin_lock_init(&host->dma_lock);
1442	setup_timer(&host->dma_timer, mmc_omap_dma_timer, (unsigned long) host);
1443	spin_lock_init(&host->slot_lock);
1444	init_waitqueue_head(&host->slot_wq);
1445
1446	host->pdata = pdata;
 
1447	host->dev = &pdev->dev;
1448	platform_set_drvdata(pdev, host);
1449
1450	host->id = pdev->id;
1451	host->mem_res = res;
1452	host->irq = irq;
1453
1454	host->use_dma = 1;
1455	host->dev->dma_mask = &pdata->dma_mask;
1456	host->dma_ch = -1;
1457
1458	host->irq = irq;
1459	host->phys_base = host->mem_res->start;
1460	host->virt_base = ioremap(res->start, resource_size(res));
1461	if (!host->virt_base)
1462		goto err_ioremap;
1463
1464	host->iclk = clk_get(&pdev->dev, "ick");
1465	if (IS_ERR(host->iclk)) {
1466		ret = PTR_ERR(host->iclk);
1467		goto err_free_mmc_host;
1468	}
1469	clk_enable(host->iclk);
1470
1471	host->fclk = clk_get(&pdev->dev, "fck");
1472	if (IS_ERR(host->fclk)) {
1473		ret = PTR_ERR(host->fclk);
1474		goto err_free_iclk;
1475	}
1476
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1477	ret = request_irq(host->irq, mmc_omap_irq, 0, DRIVER_NAME, host);
1478	if (ret)
1479		goto err_free_fclk;
1480
1481	if (pdata->init != NULL) {
1482		ret = pdata->init(&pdev->dev);
1483		if (ret < 0)
1484			goto err_free_irq;
1485	}
1486
1487	host->nr_slots = pdata->nr_slots;
1488	host->reg_shift = (cpu_is_omap7xx() ? 1 : 2);
1489
1490	host->mmc_omap_wq = alloc_workqueue("mmc_omap", 0, 0);
1491	if (!host->mmc_omap_wq)
 
1492		goto err_plat_cleanup;
 
1493
1494	for (i = 0; i < pdata->nr_slots; i++) {
1495		ret = mmc_omap_new_slot(host, i);
1496		if (ret < 0) {
1497			while (--i >= 0)
1498				mmc_omap_remove_slot(host->slots[i]);
1499
1500			goto err_destroy_wq;
1501		}
1502	}
1503
1504	return 0;
1505
1506err_destroy_wq:
1507	destroy_workqueue(host->mmc_omap_wq);
1508err_plat_cleanup:
1509	if (pdata->cleanup)
1510		pdata->cleanup(&pdev->dev);
1511err_free_irq:
1512	free_irq(host->irq, host);
1513err_free_fclk:
 
 
 
 
1514	clk_put(host->fclk);
1515err_free_iclk:
1516	clk_disable(host->iclk);
1517	clk_put(host->iclk);
1518err_free_mmc_host:
1519	iounmap(host->virt_base);
1520err_ioremap:
1521	kfree(host);
1522err_free_mem_region:
1523	release_mem_region(res->start, resource_size(res));
1524	return ret;
1525}
1526
1527static int __devexit mmc_omap_remove(struct platform_device *pdev)
1528{
1529	struct mmc_omap_host *host = platform_get_drvdata(pdev);
1530	int i;
1531
1532	platform_set_drvdata(pdev, NULL);
1533
1534	BUG_ON(host == NULL);
1535
1536	for (i = 0; i < host->nr_slots; i++)
1537		mmc_omap_remove_slot(host->slots[i]);
1538
1539	if (host->pdata->cleanup)
1540		host->pdata->cleanup(&pdev->dev);
1541
1542	mmc_omap_fclk_enable(host, 0);
1543	free_irq(host->irq, host);
1544	clk_put(host->fclk);
1545	clk_disable(host->iclk);
1546	clk_put(host->iclk);
1547
1548	iounmap(host->virt_base);
1549	release_mem_region(pdev->resource[0].start,
1550			   pdev->resource[0].end - pdev->resource[0].start + 1);
1551	destroy_workqueue(host->mmc_omap_wq);
1552
1553	kfree(host);
1554
1555	return 0;
1556}
1557
1558#ifdef CONFIG_PM
1559static int mmc_omap_suspend(struct platform_device *pdev, pm_message_t mesg)
1560{
1561	int i, ret = 0;
1562	struct mmc_omap_host *host = platform_get_drvdata(pdev);
1563
1564	if (host == NULL || host->suspended)
1565		return 0;
1566
1567	for (i = 0; i < host->nr_slots; i++) {
1568		struct mmc_omap_slot *slot;
1569
1570		slot = host->slots[i];
1571		ret = mmc_suspend_host(slot->mmc);
1572		if (ret < 0) {
1573			while (--i >= 0) {
1574				slot = host->slots[i];
1575				mmc_resume_host(slot->mmc);
1576			}
1577			return ret;
1578		}
1579	}
1580	host->suspended = 1;
1581	return 0;
1582}
1583
1584static int mmc_omap_resume(struct platform_device *pdev)
1585{
1586	int i, ret = 0;
1587	struct mmc_omap_host *host = platform_get_drvdata(pdev);
1588
1589	if (host == NULL || !host->suspended)
1590		return 0;
1591
1592	for (i = 0; i < host->nr_slots; i++) {
1593		struct mmc_omap_slot *slot;
1594		slot = host->slots[i];
1595		ret = mmc_resume_host(slot->mmc);
1596		if (ret < 0)
1597			return ret;
1598
1599		host->suspended = 0;
1600	}
1601	return 0;
1602}
1603#else
1604#define mmc_omap_suspend	NULL
1605#define mmc_omap_resume		NULL
1606#endif
1607
1608static struct platform_driver mmc_omap_driver = {
1609	.probe		= mmc_omap_probe,
1610	.remove		= __devexit_p(mmc_omap_remove),
1611	.suspend	= mmc_omap_suspend,
1612	.resume		= mmc_omap_resume,
1613	.driver		= {
1614		.name	= DRIVER_NAME,
1615		.owner	= THIS_MODULE,
1616	},
1617};
1618
1619module_platform_driver(mmc_omap_driver);
1620MODULE_DESCRIPTION("OMAP Multimedia Card driver");
1621MODULE_LICENSE("GPL");
1622MODULE_ALIAS("platform:" DRIVER_NAME);
1623MODULE_AUTHOR("Juha Yrjölä");
v5.4
   1// SPDX-License-Identifier: GPL-2.0-only
   2/*
   3 *  linux/drivers/mmc/host/omap.c
   4 *
   5 *  Copyright (C) 2004 Nokia Corporation
   6 *  Written by Tuukka Tikkanen and Juha Yrjölä<juha.yrjola@nokia.com>
   7 *  Misc hacks here and there by Tony Lindgren <tony@atomide.com>
   8 *  Other hacks (DMA, SD, etc) by David Brownell
 
 
 
 
   9 */
  10
  11#include <linux/module.h>
  12#include <linux/moduleparam.h>
  13#include <linux/init.h>
  14#include <linux/ioport.h>
  15#include <linux/platform_device.h>
  16#include <linux/interrupt.h>
  17#include <linux/dmaengine.h>
  18#include <linux/dma-mapping.h>
  19#include <linux/delay.h>
  20#include <linux/spinlock.h>
  21#include <linux/timer.h>
  22#include <linux/of.h>
  23#include <linux/mmc/host.h>
  24#include <linux/mmc/card.h>
  25#include <linux/mmc/mmc.h>
  26#include <linux/clk.h>
  27#include <linux/scatterlist.h>
 
  28#include <linux/slab.h>
  29#include <linux/platform_data/mmc-omap.h>
  30
 
 
 
 
 
 
 
 
 
  31
  32#define	OMAP_MMC_REG_CMD	0x00
  33#define	OMAP_MMC_REG_ARGL	0x01
  34#define	OMAP_MMC_REG_ARGH	0x02
  35#define	OMAP_MMC_REG_CON	0x03
  36#define	OMAP_MMC_REG_STAT	0x04
  37#define	OMAP_MMC_REG_IE		0x05
  38#define	OMAP_MMC_REG_CTO	0x06
  39#define	OMAP_MMC_REG_DTO	0x07
  40#define	OMAP_MMC_REG_DATA	0x08
  41#define	OMAP_MMC_REG_BLEN	0x09
  42#define	OMAP_MMC_REG_NBLK	0x0a
  43#define	OMAP_MMC_REG_BUF	0x0b
  44#define	OMAP_MMC_REG_SDIO	0x0d
  45#define	OMAP_MMC_REG_REV	0x0f
  46#define	OMAP_MMC_REG_RSP0	0x10
  47#define	OMAP_MMC_REG_RSP1	0x11
  48#define	OMAP_MMC_REG_RSP2	0x12
  49#define	OMAP_MMC_REG_RSP3	0x13
  50#define	OMAP_MMC_REG_RSP4	0x14
  51#define	OMAP_MMC_REG_RSP5	0x15
  52#define	OMAP_MMC_REG_RSP6	0x16
  53#define	OMAP_MMC_REG_RSP7	0x17
  54#define	OMAP_MMC_REG_IOSR	0x18
  55#define	OMAP_MMC_REG_SYSC	0x19
  56#define	OMAP_MMC_REG_SYSS	0x1a
  57
  58#define	OMAP_MMC_STAT_CARD_ERR		(1 << 14)
  59#define	OMAP_MMC_STAT_CARD_IRQ		(1 << 13)
  60#define	OMAP_MMC_STAT_OCR_BUSY		(1 << 12)
  61#define	OMAP_MMC_STAT_A_EMPTY		(1 << 11)
  62#define	OMAP_MMC_STAT_A_FULL		(1 << 10)
  63#define	OMAP_MMC_STAT_CMD_CRC		(1 <<  8)
  64#define	OMAP_MMC_STAT_CMD_TOUT		(1 <<  7)
  65#define	OMAP_MMC_STAT_DATA_CRC		(1 <<  6)
  66#define	OMAP_MMC_STAT_DATA_TOUT		(1 <<  5)
  67#define	OMAP_MMC_STAT_END_BUSY		(1 <<  4)
  68#define	OMAP_MMC_STAT_END_OF_DATA	(1 <<  3)
  69#define	OMAP_MMC_STAT_CARD_BUSY		(1 <<  2)
  70#define	OMAP_MMC_STAT_END_OF_CMD	(1 <<  0)
  71
  72#define mmc_omap7xx()	(host->features & MMC_OMAP7XX)
  73#define mmc_omap15xx()	(host->features & MMC_OMAP15XX)
  74#define mmc_omap16xx()	(host->features & MMC_OMAP16XX)
  75#define MMC_OMAP1_MASK	(MMC_OMAP7XX | MMC_OMAP15XX | MMC_OMAP16XX)
  76#define mmc_omap1()	(host->features & MMC_OMAP1_MASK)
  77#define mmc_omap2()	(!mmc_omap1())
  78
  79#define OMAP_MMC_REG(host, reg)		(OMAP_MMC_REG_##reg << (host)->reg_shift)
  80#define OMAP_MMC_READ(host, reg)	__raw_readw((host)->virt_base + OMAP_MMC_REG(host, reg))
  81#define OMAP_MMC_WRITE(host, reg, val)	__raw_writew((val), (host)->virt_base + OMAP_MMC_REG(host, reg))
  82
  83/*
  84 * Command types
  85 */
  86#define OMAP_MMC_CMDTYPE_BC	0
  87#define OMAP_MMC_CMDTYPE_BCR	1
  88#define OMAP_MMC_CMDTYPE_AC	2
  89#define OMAP_MMC_CMDTYPE_ADTC	3
  90
 
  91#define DRIVER_NAME "mmci-omap"
  92
  93/* Specifies how often in millisecs to poll for card status changes
  94 * when the cover switch is open */
  95#define OMAP_MMC_COVER_POLL_DELAY	500
  96
  97struct mmc_omap_host;
  98
  99struct mmc_omap_slot {
 100	int			id;
 101	unsigned int		vdd;
 102	u16			saved_con;
 103	u16			bus_mode;
 104	u16			power_mode;
 105	unsigned int		fclk_freq;
 
 106
 107	struct tasklet_struct	cover_tasklet;
 108	struct timer_list       cover_timer;
 109	unsigned		cover_open;
 110
 111	struct mmc_request      *mrq;
 112	struct mmc_omap_host    *host;
 113	struct mmc_host		*mmc;
 114	struct omap_mmc_slot_data *pdata;
 115};
 116
 117struct mmc_omap_host {
 118	int			initialized;
 
 119	struct mmc_request *	mrq;
 120	struct mmc_command *	cmd;
 121	struct mmc_data *	data;
 122	struct mmc_host *	mmc;
 123	struct device *		dev;
 124	unsigned char		id; /* 16xx chips have 2 MMC blocks */
 125	struct clk *		iclk;
 126	struct clk *		fclk;
 127	struct dma_chan		*dma_rx;
 128	u32			dma_rx_burst;
 129	struct dma_chan		*dma_tx;
 130	u32			dma_tx_burst;
 131	void __iomem		*virt_base;
 132	unsigned int		phys_base;
 133	int			irq;
 134	unsigned char		bus_mode;
 
 135	unsigned int		reg_shift;
 136
 137	struct work_struct	cmd_abort_work;
 138	unsigned		abort:1;
 139	struct timer_list	cmd_abort_timer;
 140
 141	struct work_struct      slot_release_work;
 142	struct mmc_omap_slot    *next_slot;
 143	struct work_struct      send_stop_work;
 144	struct mmc_data		*stop_data;
 145
 146	unsigned int		sg_len;
 147	int			sg_idx;
 148	u16 *			buffer;
 149	u32			buffer_bytes_left;
 150	u32			total_bytes_left;
 151
 152	unsigned		features;
 153	unsigned		brs_received:1, dma_done:1;
 
 154	unsigned		dma_in_use:1;
 
 155	spinlock_t		dma_lock;
 
 
 156
 157	struct mmc_omap_slot    *slots[OMAP_MMC_MAX_SLOTS];
 158	struct mmc_omap_slot    *current_slot;
 159	spinlock_t              slot_lock;
 160	wait_queue_head_t       slot_wq;
 161	int                     nr_slots;
 162
 163	struct timer_list       clk_timer;
 164	spinlock_t		clk_lock;     /* for changing enabled state */
 165	unsigned int            fclk_enabled:1;
 166	struct workqueue_struct *mmc_omap_wq;
 167
 168	struct omap_mmc_platform_data *pdata;
 169};
 170
 171
 172static void mmc_omap_fclk_offdelay(struct mmc_omap_slot *slot)
 173{
 174	unsigned long tick_ns;
 175
 176	if (slot != NULL && slot->host->fclk_enabled && slot->fclk_freq > 0) {
 177		tick_ns = DIV_ROUND_UP(NSEC_PER_SEC, slot->fclk_freq);
 178		ndelay(8 * tick_ns);
 179	}
 180}
 181
 182static void mmc_omap_fclk_enable(struct mmc_omap_host *host, unsigned int enable)
 183{
 184	unsigned long flags;
 185
 186	spin_lock_irqsave(&host->clk_lock, flags);
 187	if (host->fclk_enabled != enable) {
 188		host->fclk_enabled = enable;
 189		if (enable)
 190			clk_enable(host->fclk);
 191		else
 192			clk_disable(host->fclk);
 193	}
 194	spin_unlock_irqrestore(&host->clk_lock, flags);
 195}
 196
 197static void mmc_omap_select_slot(struct mmc_omap_slot *slot, int claimed)
 198{
 199	struct mmc_omap_host *host = slot->host;
 200	unsigned long flags;
 201
 202	if (claimed)
 203		goto no_claim;
 204	spin_lock_irqsave(&host->slot_lock, flags);
 205	while (host->mmc != NULL) {
 206		spin_unlock_irqrestore(&host->slot_lock, flags);
 207		wait_event(host->slot_wq, host->mmc == NULL);
 208		spin_lock_irqsave(&host->slot_lock, flags);
 209	}
 210	host->mmc = slot->mmc;
 211	spin_unlock_irqrestore(&host->slot_lock, flags);
 212no_claim:
 213	del_timer(&host->clk_timer);
 214	if (host->current_slot != slot || !claimed)
 215		mmc_omap_fclk_offdelay(host->current_slot);
 216
 217	if (host->current_slot != slot) {
 218		OMAP_MMC_WRITE(host, CON, slot->saved_con & 0xFC00);
 219		if (host->pdata->switch_slot != NULL)
 220			host->pdata->switch_slot(mmc_dev(slot->mmc), slot->id);
 221		host->current_slot = slot;
 222	}
 223
 224	if (claimed) {
 225		mmc_omap_fclk_enable(host, 1);
 226
 227		/* Doing the dummy read here seems to work around some bug
 228		 * at least in OMAP24xx silicon where the command would not
 229		 * start after writing the CMD register. Sigh. */
 230		OMAP_MMC_READ(host, CON);
 231
 232		OMAP_MMC_WRITE(host, CON, slot->saved_con);
 233	} else
 234		mmc_omap_fclk_enable(host, 0);
 235}
 236
 237static void mmc_omap_start_request(struct mmc_omap_host *host,
 238				   struct mmc_request *req);
 239
 240static void mmc_omap_slot_release_work(struct work_struct *work)
 241{
 242	struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
 243						  slot_release_work);
 244	struct mmc_omap_slot *next_slot = host->next_slot;
 245	struct mmc_request *rq;
 246
 247	host->next_slot = NULL;
 248	mmc_omap_select_slot(next_slot, 1);
 249
 250	rq = next_slot->mrq;
 251	next_slot->mrq = NULL;
 252	mmc_omap_start_request(host, rq);
 253}
 254
 255static void mmc_omap_release_slot(struct mmc_omap_slot *slot, int clk_enabled)
 256{
 257	struct mmc_omap_host *host = slot->host;
 258	unsigned long flags;
 259	int i;
 260
 261	BUG_ON(slot == NULL || host->mmc == NULL);
 262
 263	if (clk_enabled)
 264		/* Keeps clock running for at least 8 cycles on valid freq */
 265		mod_timer(&host->clk_timer, jiffies  + HZ/10);
 266	else {
 267		del_timer(&host->clk_timer);
 268		mmc_omap_fclk_offdelay(slot);
 269		mmc_omap_fclk_enable(host, 0);
 270	}
 271
 272	spin_lock_irqsave(&host->slot_lock, flags);
 273	/* Check for any pending requests */
 274	for (i = 0; i < host->nr_slots; i++) {
 275		struct mmc_omap_slot *new_slot;
 276
 277		if (host->slots[i] == NULL || host->slots[i]->mrq == NULL)
 278			continue;
 279
 280		BUG_ON(host->next_slot != NULL);
 281		new_slot = host->slots[i];
 282		/* The current slot should not have a request in queue */
 283		BUG_ON(new_slot == host->current_slot);
 284
 285		host->next_slot = new_slot;
 286		host->mmc = new_slot->mmc;
 287		spin_unlock_irqrestore(&host->slot_lock, flags);
 288		queue_work(host->mmc_omap_wq, &host->slot_release_work);
 289		return;
 290	}
 291
 292	host->mmc = NULL;
 293	wake_up(&host->slot_wq);
 294	spin_unlock_irqrestore(&host->slot_lock, flags);
 295}
 296
 297static inline
 298int mmc_omap_cover_is_open(struct mmc_omap_slot *slot)
 299{
 300	if (slot->pdata->get_cover_state)
 301		return slot->pdata->get_cover_state(mmc_dev(slot->mmc),
 302						    slot->id);
 303	return 0;
 304}
 305
 306static ssize_t
 307mmc_omap_show_cover_switch(struct device *dev, struct device_attribute *attr,
 308			   char *buf)
 309{
 310	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
 311	struct mmc_omap_slot *slot = mmc_priv(mmc);
 312
 313	return sprintf(buf, "%s\n", mmc_omap_cover_is_open(slot) ? "open" :
 314		       "closed");
 315}
 316
 317static DEVICE_ATTR(cover_switch, S_IRUGO, mmc_omap_show_cover_switch, NULL);
 318
 319static ssize_t
 320mmc_omap_show_slot_name(struct device *dev, struct device_attribute *attr,
 321			char *buf)
 322{
 323	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
 324	struct mmc_omap_slot *slot = mmc_priv(mmc);
 325
 326	return sprintf(buf, "%s\n", slot->pdata->name);
 327}
 328
 329static DEVICE_ATTR(slot_name, S_IRUGO, mmc_omap_show_slot_name, NULL);
 330
 331static void
 332mmc_omap_start_command(struct mmc_omap_host *host, struct mmc_command *cmd)
 333{
 334	u32 cmdreg;
 335	u32 resptype;
 336	u32 cmdtype;
 337	u16 irq_mask;
 338
 339	host->cmd = cmd;
 340
 341	resptype = 0;
 342	cmdtype = 0;
 343
 344	/* Our hardware needs to know exact type */
 345	switch (mmc_resp_type(cmd)) {
 346	case MMC_RSP_NONE:
 347		break;
 348	case MMC_RSP_R1:
 349	case MMC_RSP_R1B:
 350		/* resp 1, 1b, 6, 7 */
 351		resptype = 1;
 352		break;
 353	case MMC_RSP_R2:
 354		resptype = 2;
 355		break;
 356	case MMC_RSP_R3:
 357		resptype = 3;
 358		break;
 359	default:
 360		dev_err(mmc_dev(host->mmc), "Invalid response type: %04x\n", mmc_resp_type(cmd));
 361		break;
 362	}
 363
 364	if (mmc_cmd_type(cmd) == MMC_CMD_ADTC) {
 365		cmdtype = OMAP_MMC_CMDTYPE_ADTC;
 366	} else if (mmc_cmd_type(cmd) == MMC_CMD_BC) {
 367		cmdtype = OMAP_MMC_CMDTYPE_BC;
 368	} else if (mmc_cmd_type(cmd) == MMC_CMD_BCR) {
 369		cmdtype = OMAP_MMC_CMDTYPE_BCR;
 370	} else {
 371		cmdtype = OMAP_MMC_CMDTYPE_AC;
 372	}
 373
 374	cmdreg = cmd->opcode | (resptype << 8) | (cmdtype << 12);
 375
 376	if (host->current_slot->bus_mode == MMC_BUSMODE_OPENDRAIN)
 377		cmdreg |= 1 << 6;
 378
 379	if (cmd->flags & MMC_RSP_BUSY)
 380		cmdreg |= 1 << 11;
 381
 382	if (host->data && !(host->data->flags & MMC_DATA_WRITE))
 383		cmdreg |= 1 << 15;
 384
 385	mod_timer(&host->cmd_abort_timer, jiffies + HZ/2);
 386
 387	OMAP_MMC_WRITE(host, CTO, 200);
 388	OMAP_MMC_WRITE(host, ARGL, cmd->arg & 0xffff);
 389	OMAP_MMC_WRITE(host, ARGH, cmd->arg >> 16);
 390	irq_mask = OMAP_MMC_STAT_A_EMPTY    | OMAP_MMC_STAT_A_FULL    |
 391		   OMAP_MMC_STAT_CMD_CRC    | OMAP_MMC_STAT_CMD_TOUT  |
 392		   OMAP_MMC_STAT_DATA_CRC   | OMAP_MMC_STAT_DATA_TOUT |
 393		   OMAP_MMC_STAT_END_OF_CMD | OMAP_MMC_STAT_CARD_ERR  |
 394		   OMAP_MMC_STAT_END_OF_DATA;
 395	if (cmd->opcode == MMC_ERASE)
 396		irq_mask &= ~OMAP_MMC_STAT_DATA_TOUT;
 397	OMAP_MMC_WRITE(host, IE, irq_mask);
 398	OMAP_MMC_WRITE(host, CMD, cmdreg);
 399}
 400
 401static void
 402mmc_omap_release_dma(struct mmc_omap_host *host, struct mmc_data *data,
 403		     int abort)
 404{
 405	enum dma_data_direction dma_data_dir;
 406	struct device *dev = mmc_dev(host->mmc);
 407	struct dma_chan *c;
 408
 409	if (data->flags & MMC_DATA_WRITE) {
 
 
 
 
 
 410		dma_data_dir = DMA_TO_DEVICE;
 411		c = host->dma_tx;
 412	} else {
 413		dma_data_dir = DMA_FROM_DEVICE;
 414		c = host->dma_rx;
 415	}
 416	if (c) {
 417		if (data->error) {
 418			dmaengine_terminate_all(c);
 419			/* Claim nothing transferred on error... */
 420			data->bytes_xfered = 0;
 421		}
 422		dev = c->device->dev;
 423	}
 424	dma_unmap_sg(dev, data->sg, host->sg_len, dma_data_dir);
 425}
 426
 427static void mmc_omap_send_stop_work(struct work_struct *work)
 428{
 429	struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
 430						  send_stop_work);
 431	struct mmc_omap_slot *slot = host->current_slot;
 432	struct mmc_data *data = host->stop_data;
 433	unsigned long tick_ns;
 434
 435	tick_ns = DIV_ROUND_UP(NSEC_PER_SEC, slot->fclk_freq);
 436	ndelay(8*tick_ns);
 437
 438	mmc_omap_start_command(host, data->stop);
 439}
 440
 441static void
 442mmc_omap_xfer_done(struct mmc_omap_host *host, struct mmc_data *data)
 443{
 444	if (host->dma_in_use)
 445		mmc_omap_release_dma(host, data, data->error);
 446
 447	host->data = NULL;
 448	host->sg_len = 0;
 449
 450	/* NOTE:  MMC layer will sometimes poll-wait CMD13 next, issuing
 451	 * dozens of requests until the card finishes writing data.
 452	 * It'd be cheaper to just wait till an EOFB interrupt arrives...
 453	 */
 454
 455	if (!data->stop) {
 456		struct mmc_host *mmc;
 457
 458		host->mrq = NULL;
 459		mmc = host->mmc;
 460		mmc_omap_release_slot(host->current_slot, 1);
 461		mmc_request_done(mmc, data->mrq);
 462		return;
 463	}
 464
 465	host->stop_data = data;
 466	queue_work(host->mmc_omap_wq, &host->send_stop_work);
 467}
 468
 469static void
 470mmc_omap_send_abort(struct mmc_omap_host *host, int maxloops)
 471{
 472	struct mmc_omap_slot *slot = host->current_slot;
 473	unsigned int restarts, passes, timeout;
 474	u16 stat = 0;
 475
 476	/* Sending abort takes 80 clocks. Have some extra and round up */
 477	timeout = DIV_ROUND_UP(120 * USEC_PER_SEC, slot->fclk_freq);
 478	restarts = 0;
 479	while (restarts < maxloops) {
 480		OMAP_MMC_WRITE(host, STAT, 0xFFFF);
 481		OMAP_MMC_WRITE(host, CMD, (3 << 12) | (1 << 7));
 482
 483		passes = 0;
 484		while (passes < timeout) {
 485			stat = OMAP_MMC_READ(host, STAT);
 486			if (stat & OMAP_MMC_STAT_END_OF_CMD)
 487				goto out;
 488			udelay(1);
 489			passes++;
 490		}
 491
 492		restarts++;
 493	}
 494out:
 495	OMAP_MMC_WRITE(host, STAT, stat);
 496}
 497
 498static void
 499mmc_omap_abort_xfer(struct mmc_omap_host *host, struct mmc_data *data)
 500{
 501	if (host->dma_in_use)
 502		mmc_omap_release_dma(host, data, 1);
 503
 504	host->data = NULL;
 505	host->sg_len = 0;
 506
 507	mmc_omap_send_abort(host, 10000);
 508}
 509
 510static void
 511mmc_omap_end_of_data(struct mmc_omap_host *host, struct mmc_data *data)
 512{
 513	unsigned long flags;
 514	int done;
 515
 516	if (!host->dma_in_use) {
 517		mmc_omap_xfer_done(host, data);
 518		return;
 519	}
 520	done = 0;
 521	spin_lock_irqsave(&host->dma_lock, flags);
 522	if (host->dma_done)
 523		done = 1;
 524	else
 525		host->brs_received = 1;
 526	spin_unlock_irqrestore(&host->dma_lock, flags);
 527	if (done)
 528		mmc_omap_xfer_done(host, data);
 529}
 530
 531static void
 
 
 
 
 
 
 
 
 
 
 532mmc_omap_dma_done(struct mmc_omap_host *host, struct mmc_data *data)
 533{
 534	unsigned long flags;
 535	int done;
 536
 537	done = 0;
 538	spin_lock_irqsave(&host->dma_lock, flags);
 539	if (host->brs_received)
 540		done = 1;
 541	else
 542		host->dma_done = 1;
 543	spin_unlock_irqrestore(&host->dma_lock, flags);
 544	if (done)
 545		mmc_omap_xfer_done(host, data);
 546}
 547
 548static void
 549mmc_omap_cmd_done(struct mmc_omap_host *host, struct mmc_command *cmd)
 550{
 551	host->cmd = NULL;
 552
 553	del_timer(&host->cmd_abort_timer);
 554
 555	if (cmd->flags & MMC_RSP_PRESENT) {
 556		if (cmd->flags & MMC_RSP_136) {
 557			/* response type 2 */
 558			cmd->resp[3] =
 559				OMAP_MMC_READ(host, RSP0) |
 560				(OMAP_MMC_READ(host, RSP1) << 16);
 561			cmd->resp[2] =
 562				OMAP_MMC_READ(host, RSP2) |
 563				(OMAP_MMC_READ(host, RSP3) << 16);
 564			cmd->resp[1] =
 565				OMAP_MMC_READ(host, RSP4) |
 566				(OMAP_MMC_READ(host, RSP5) << 16);
 567			cmd->resp[0] =
 568				OMAP_MMC_READ(host, RSP6) |
 569				(OMAP_MMC_READ(host, RSP7) << 16);
 570		} else {
 571			/* response types 1, 1b, 3, 4, 5, 6 */
 572			cmd->resp[0] =
 573				OMAP_MMC_READ(host, RSP6) |
 574				(OMAP_MMC_READ(host, RSP7) << 16);
 575		}
 576	}
 577
 578	if (host->data == NULL || cmd->error) {
 579		struct mmc_host *mmc;
 580
 581		if (host->data != NULL)
 582			mmc_omap_abort_xfer(host, host->data);
 583		host->mrq = NULL;
 584		mmc = host->mmc;
 585		mmc_omap_release_slot(host->current_slot, 1);
 586		mmc_request_done(mmc, cmd->mrq);
 587	}
 588}
 589
 590/*
 591 * Abort stuck command. Can occur when card is removed while it is being
 592 * read.
 593 */
 594static void mmc_omap_abort_command(struct work_struct *work)
 595{
 596	struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
 597						  cmd_abort_work);
 598	BUG_ON(!host->cmd);
 599
 600	dev_dbg(mmc_dev(host->mmc), "Aborting stuck command CMD%d\n",
 601		host->cmd->opcode);
 602
 603	if (host->cmd->error == 0)
 604		host->cmd->error = -ETIMEDOUT;
 605
 606	if (host->data == NULL) {
 607		struct mmc_command *cmd;
 608		struct mmc_host    *mmc;
 609
 610		cmd = host->cmd;
 611		host->cmd = NULL;
 612		mmc_omap_send_abort(host, 10000);
 613
 614		host->mrq = NULL;
 615		mmc = host->mmc;
 616		mmc_omap_release_slot(host->current_slot, 1);
 617		mmc_request_done(mmc, cmd->mrq);
 618	} else
 619		mmc_omap_cmd_done(host, host->cmd);
 620
 621	host->abort = 0;
 622	enable_irq(host->irq);
 623}
 624
 625static void
 626mmc_omap_cmd_timer(struct timer_list *t)
 627{
 628	struct mmc_omap_host *host = from_timer(host, t, cmd_abort_timer);
 629	unsigned long flags;
 630
 631	spin_lock_irqsave(&host->slot_lock, flags);
 632	if (host->cmd != NULL && !host->abort) {
 633		OMAP_MMC_WRITE(host, IE, 0);
 634		disable_irq(host->irq);
 635		host->abort = 1;
 636		queue_work(host->mmc_omap_wq, &host->cmd_abort_work);
 637	}
 638	spin_unlock_irqrestore(&host->slot_lock, flags);
 639}
 640
 641/* PIO only */
 642static void
 643mmc_omap_sg_to_buf(struct mmc_omap_host *host)
 644{
 645	struct scatterlist *sg;
 646
 647	sg = host->data->sg + host->sg_idx;
 648	host->buffer_bytes_left = sg->length;
 649	host->buffer = sg_virt(sg);
 650	if (host->buffer_bytes_left > host->total_bytes_left)
 651		host->buffer_bytes_left = host->total_bytes_left;
 652}
 653
 654static void
 655mmc_omap_clk_timer(struct timer_list *t)
 656{
 657	struct mmc_omap_host *host = from_timer(host, t, clk_timer);
 658
 659	mmc_omap_fclk_enable(host, 0);
 660}
 661
 662/* PIO only */
 663static void
 664mmc_omap_xfer_data(struct mmc_omap_host *host, int write)
 665{
 666	int n, nwords;
 667
 668	if (host->buffer_bytes_left == 0) {
 669		host->sg_idx++;
 670		BUG_ON(host->sg_idx == host->sg_len);
 671		mmc_omap_sg_to_buf(host);
 672	}
 673	n = 64;
 674	if (n > host->buffer_bytes_left)
 675		n = host->buffer_bytes_left;
 676
 677	/* Round up to handle odd number of bytes to transfer */
 678	nwords = DIV_ROUND_UP(n, 2);
 679
 680	host->buffer_bytes_left -= n;
 681	host->total_bytes_left -= n;
 682	host->data->bytes_xfered += n;
 683
 684	if (write) {
 685		__raw_writesw(host->virt_base + OMAP_MMC_REG(host, DATA),
 686			      host->buffer, nwords);
 687	} else {
 688		__raw_readsw(host->virt_base + OMAP_MMC_REG(host, DATA),
 689			     host->buffer, nwords);
 690	}
 691
 692	host->buffer += nwords;
 693}
 694
 695#ifdef CONFIG_MMC_DEBUG
 696static void mmc_omap_report_irq(struct mmc_omap_host *host, u16 status)
 697{
 698	static const char *mmc_omap_status_bits[] = {
 699		"EOC", "CD", "CB", "BRS", "EOFB", "DTO", "DCRC", "CTO",
 700		"CCRC", "CRW", "AF", "AE", "OCRB", "CIRQ", "CERR"
 701	};
 702	int i;
 703	char res[64], *buf = res;
 704
 705	buf += sprintf(buf, "MMC IRQ 0x%x:", status);
 706
 707	for (i = 0; i < ARRAY_SIZE(mmc_omap_status_bits); i++)
 708		if (status & (1 << i))
 709			buf += sprintf(buf, " %s", mmc_omap_status_bits[i]);
 710	dev_vdbg(mmc_dev(host->mmc), "%s\n", res);
 
 
 
 711}
 712#else
 713static void mmc_omap_report_irq(struct mmc_omap_host *host, u16 status)
 714{
 715}
 716#endif
 717
 718
 719static irqreturn_t mmc_omap_irq(int irq, void *dev_id)
 720{
 721	struct mmc_omap_host * host = (struct mmc_omap_host *)dev_id;
 722	u16 status;
 723	int end_command;
 724	int end_transfer;
 725	int transfer_error, cmd_error;
 726
 727	if (host->cmd == NULL && host->data == NULL) {
 728		status = OMAP_MMC_READ(host, STAT);
 729		dev_info(mmc_dev(host->slots[0]->mmc),
 730			 "Spurious IRQ 0x%04x\n", status);
 731		if (status != 0) {
 732			OMAP_MMC_WRITE(host, STAT, status);
 733			OMAP_MMC_WRITE(host, IE, 0);
 734		}
 735		return IRQ_HANDLED;
 736	}
 737
 738	end_command = 0;
 739	end_transfer = 0;
 740	transfer_error = 0;
 741	cmd_error = 0;
 742
 743	while ((status = OMAP_MMC_READ(host, STAT)) != 0) {
 744		int cmd;
 745
 746		OMAP_MMC_WRITE(host, STAT, status);
 747		if (host->cmd != NULL)
 748			cmd = host->cmd->opcode;
 749		else
 750			cmd = -1;
 
 751		dev_dbg(mmc_dev(host->mmc), "MMC IRQ %04x (CMD %d): ",
 752			status, cmd);
 753		mmc_omap_report_irq(host, status);
 754
 
 755		if (host->total_bytes_left) {
 756			if ((status & OMAP_MMC_STAT_A_FULL) ||
 757			    (status & OMAP_MMC_STAT_END_OF_DATA))
 758				mmc_omap_xfer_data(host, 0);
 759			if (status & OMAP_MMC_STAT_A_EMPTY)
 760				mmc_omap_xfer_data(host, 1);
 761		}
 762
 763		if (status & OMAP_MMC_STAT_END_OF_DATA)
 764			end_transfer = 1;
 765
 766		if (status & OMAP_MMC_STAT_DATA_TOUT) {
 767			dev_dbg(mmc_dev(host->mmc), "data timeout (CMD%d)\n",
 768				cmd);
 769			if (host->data) {
 770				host->data->error = -ETIMEDOUT;
 771				transfer_error = 1;
 772			}
 773		}
 774
 775		if (status & OMAP_MMC_STAT_DATA_CRC) {
 776			if (host->data) {
 777				host->data->error = -EILSEQ;
 778				dev_dbg(mmc_dev(host->mmc),
 779					 "data CRC error, bytes left %d\n",
 780					host->total_bytes_left);
 781				transfer_error = 1;
 782			} else {
 783				dev_dbg(mmc_dev(host->mmc), "data CRC error\n");
 784			}
 785		}
 786
 787		if (status & OMAP_MMC_STAT_CMD_TOUT) {
 788			/* Timeouts are routine with some commands */
 789			if (host->cmd) {
 790				struct mmc_omap_slot *slot =
 791					host->current_slot;
 792				if (slot == NULL ||
 793				    !mmc_omap_cover_is_open(slot))
 794					dev_err(mmc_dev(host->mmc),
 795						"command timeout (CMD%d)\n",
 796						cmd);
 797				host->cmd->error = -ETIMEDOUT;
 798				end_command = 1;
 799				cmd_error = 1;
 800			}
 801		}
 802
 803		if (status & OMAP_MMC_STAT_CMD_CRC) {
 804			if (host->cmd) {
 805				dev_err(mmc_dev(host->mmc),
 806					"command CRC error (CMD%d, arg 0x%08x)\n",
 807					cmd, host->cmd->arg);
 808				host->cmd->error = -EILSEQ;
 809				end_command = 1;
 810				cmd_error = 1;
 811			} else
 812				dev_err(mmc_dev(host->mmc),
 813					"command CRC error without cmd?\n");
 814		}
 815
 816		if (status & OMAP_MMC_STAT_CARD_ERR) {
 817			dev_dbg(mmc_dev(host->mmc),
 818				"ignoring card status error (CMD%d)\n",
 819				cmd);
 820			end_command = 1;
 821		}
 822
 823		/*
 824		 * NOTE: On 1610 the END_OF_CMD may come too early when
 825		 * starting a write
 826		 */
 827		if ((status & OMAP_MMC_STAT_END_OF_CMD) &&
 828		    (!(status & OMAP_MMC_STAT_A_EMPTY))) {
 829			end_command = 1;
 830		}
 831	}
 832
 833	if (cmd_error && host->data) {
 834		del_timer(&host->cmd_abort_timer);
 835		host->abort = 1;
 836		OMAP_MMC_WRITE(host, IE, 0);
 837		disable_irq_nosync(host->irq);
 838		queue_work(host->mmc_omap_wq, &host->cmd_abort_work);
 839		return IRQ_HANDLED;
 840	}
 841
 842	if (end_command && host->cmd)
 843		mmc_omap_cmd_done(host, host->cmd);
 844	if (host->data != NULL) {
 845		if (transfer_error)
 846			mmc_omap_xfer_done(host, host->data);
 847		else if (end_transfer)
 848			mmc_omap_end_of_data(host, host->data);
 849	}
 850
 851	return IRQ_HANDLED;
 852}
 853
 854void omap_mmc_notify_cover_event(struct device *dev, int num, int is_closed)
 855{
 856	int cover_open;
 857	struct mmc_omap_host *host = dev_get_drvdata(dev);
 858	struct mmc_omap_slot *slot = host->slots[num];
 859
 860	BUG_ON(num >= host->nr_slots);
 861
 862	/* Other subsystems can call in here before we're initialised. */
 863	if (host->nr_slots == 0 || !host->slots[num])
 864		return;
 865
 866	cover_open = mmc_omap_cover_is_open(slot);
 867	if (cover_open != slot->cover_open) {
 868		slot->cover_open = cover_open;
 869		sysfs_notify(&slot->mmc->class_dev.kobj, NULL, "cover_switch");
 870	}
 871
 872	tasklet_hi_schedule(&slot->cover_tasklet);
 873}
 874
 875static void mmc_omap_cover_timer(struct timer_list *t)
 876{
 877	struct mmc_omap_slot *slot = from_timer(slot, t, cover_timer);
 878	tasklet_schedule(&slot->cover_tasklet);
 879}
 880
 881static void mmc_omap_cover_handler(unsigned long param)
 882{
 883	struct mmc_omap_slot *slot = (struct mmc_omap_slot *)param;
 884	int cover_open = mmc_omap_cover_is_open(slot);
 885
 886	mmc_detect_change(slot->mmc, 0);
 887	if (!cover_open)
 888		return;
 889
 890	/*
 891	 * If no card is inserted, we postpone polling until
 892	 * the cover has been closed.
 893	 */
 894	if (slot->mmc->card == NULL)
 895		return;
 896
 897	mod_timer(&slot->cover_timer,
 898		  jiffies + msecs_to_jiffies(OMAP_MMC_COVER_POLL_DELAY));
 899}
 900
 901static void mmc_omap_dma_callback(void *priv)
 
 
 902{
 903	struct mmc_omap_host *host = priv;
 904	struct mmc_data *data = host->data;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 905
 906	/* If we got to the end of DMA, assume everything went well */
 907	data->bytes_xfered += data->blocks * data->blksz;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 908
 909	mmc_omap_dma_done(host, data);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 910}
 911
 912static inline void set_cmd_timeout(struct mmc_omap_host *host, struct mmc_request *req)
 913{
 914	u16 reg;
 915
 916	reg = OMAP_MMC_READ(host, SDIO);
 917	reg &= ~(1 << 5);
 918	OMAP_MMC_WRITE(host, SDIO, reg);
 919	/* Set maximum timeout */
 920	OMAP_MMC_WRITE(host, CTO, 0xfd);
 921}
 922
 923static inline void set_data_timeout(struct mmc_omap_host *host, struct mmc_request *req)
 924{
 925	unsigned int timeout, cycle_ns;
 926	u16 reg;
 927
 928	cycle_ns = 1000000000 / host->current_slot->fclk_freq;
 929	timeout = req->data->timeout_ns / cycle_ns;
 930	timeout += req->data->timeout_clks;
 931
 932	/* Check if we need to use timeout multiplier register */
 933	reg = OMAP_MMC_READ(host, SDIO);
 934	if (timeout > 0xffff) {
 935		reg |= (1 << 5);
 936		timeout /= 1024;
 937	} else
 938		reg &= ~(1 << 5);
 939	OMAP_MMC_WRITE(host, SDIO, reg);
 940	OMAP_MMC_WRITE(host, DTO, timeout);
 941}
 942
 943static void
 944mmc_omap_prepare_data(struct mmc_omap_host *host, struct mmc_request *req)
 945{
 946	struct mmc_data *data = req->data;
 947	int i, use_dma = 1, block_size;
 948	struct scatterlist *sg;
 949	unsigned sg_len;
 950
 951	host->data = data;
 952	if (data == NULL) {
 953		OMAP_MMC_WRITE(host, BLEN, 0);
 954		OMAP_MMC_WRITE(host, NBLK, 0);
 955		OMAP_MMC_WRITE(host, BUF, 0);
 956		host->dma_in_use = 0;
 957		set_cmd_timeout(host, req);
 958		return;
 959	}
 960
 961	block_size = data->blksz;
 962
 963	OMAP_MMC_WRITE(host, NBLK, data->blocks - 1);
 964	OMAP_MMC_WRITE(host, BLEN, block_size - 1);
 965	set_data_timeout(host, req);
 966
 967	/* cope with calling layer confusion; it issues "single
 968	 * block" writes using multi-block scatterlists.
 969	 */
 970	sg_len = (data->blocks == 1) ? 1 : data->sg_len;
 971
 972	/* Only do DMA for entire blocks */
 973	for_each_sg(data->sg, sg, sg_len, i) {
 974		if ((sg->length % block_size) != 0) {
 975			use_dma = 0;
 976			break;
 
 
 
 977		}
 978	}
 979
 980	host->sg_idx = 0;
 981	if (use_dma) {
 982		enum dma_data_direction dma_data_dir;
 983		struct dma_async_tx_descriptor *tx;
 984		struct dma_chan *c;
 985		u32 burst, *bp;
 986		u16 buf;
 987
 988		/*
 989		 * FIFO is 16x2 bytes on 15xx, and 32x2 bytes on 16xx
 990		 * and 24xx. Use 16 or 32 word frames when the
 991		 * blocksize is at least that large. Blocksize is
 992		 * usually 512 bytes; but not for some SD reads.
 993		 */
 994		burst = mmc_omap15xx() ? 32 : 64;
 995		if (burst > data->blksz)
 996			burst = data->blksz;
 997
 998		burst >>= 1;
 999
1000		if (data->flags & MMC_DATA_WRITE) {
1001			c = host->dma_tx;
1002			bp = &host->dma_tx_burst;
1003			buf = 0x0f80 | (burst - 1) << 0;
1004			dma_data_dir = DMA_TO_DEVICE;
1005		} else {
1006			c = host->dma_rx;
1007			bp = &host->dma_rx_burst;
1008			buf = 0x800f | (burst - 1) << 8;
1009			dma_data_dir = DMA_FROM_DEVICE;
1010		}
1011
1012		if (!c)
1013			goto use_pio;
1014
1015		/* Only reconfigure if we have a different burst size */
1016		if (*bp != burst) {
1017			struct dma_slave_config cfg = {
1018				.src_addr = host->phys_base +
1019					    OMAP_MMC_REG(host, DATA),
1020				.dst_addr = host->phys_base +
1021					    OMAP_MMC_REG(host, DATA),
1022				.src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES,
1023				.dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES,
1024				.src_maxburst = burst,
1025				.dst_maxburst = burst,
1026			};
1027
1028			if (dmaengine_slave_config(c, &cfg))
1029				goto use_pio;
1030
1031			*bp = burst;
1032		}
1033
1034		host->sg_len = dma_map_sg(c->device->dev, data->sg, sg_len,
1035					  dma_data_dir);
1036		if (host->sg_len == 0)
1037			goto use_pio;
1038
1039		tx = dmaengine_prep_slave_sg(c, data->sg, host->sg_len,
1040			data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
1041			DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1042		if (!tx)
1043			goto use_pio;
1044
1045		OMAP_MMC_WRITE(host, BUF, buf);
1046
1047		tx->callback = mmc_omap_dma_callback;
1048		tx->callback_param = host;
1049		dmaengine_submit(tx);
1050		host->brs_received = 0;
1051		host->dma_done = 0;
1052		host->dma_in_use = 1;
1053		return;
1054	}
1055 use_pio:
1056
1057	/* Revert to PIO? */
1058	OMAP_MMC_WRITE(host, BUF, 0x1f1f);
1059	host->total_bytes_left = data->blocks * block_size;
1060	host->sg_len = sg_len;
1061	mmc_omap_sg_to_buf(host);
1062	host->dma_in_use = 0;
 
 
1063}
1064
1065static void mmc_omap_start_request(struct mmc_omap_host *host,
1066				   struct mmc_request *req)
1067{
1068	BUG_ON(host->mrq != NULL);
1069
1070	host->mrq = req;
1071
1072	/* only touch fifo AFTER the controller readies it */
1073	mmc_omap_prepare_data(host, req);
1074	mmc_omap_start_command(host, req->cmd);
1075	if (host->dma_in_use) {
1076		struct dma_chan *c = host->data->flags & MMC_DATA_WRITE ?
1077				host->dma_tx : host->dma_rx;
1078
1079		dma_async_issue_pending(c);
1080	}
1081}
1082
1083static void mmc_omap_request(struct mmc_host *mmc, struct mmc_request *req)
1084{
1085	struct mmc_omap_slot *slot = mmc_priv(mmc);
1086	struct mmc_omap_host *host = slot->host;
1087	unsigned long flags;
1088
1089	spin_lock_irqsave(&host->slot_lock, flags);
1090	if (host->mmc != NULL) {
1091		BUG_ON(slot->mrq != NULL);
1092		slot->mrq = req;
1093		spin_unlock_irqrestore(&host->slot_lock, flags);
1094		return;
1095	} else
1096		host->mmc = mmc;
1097	spin_unlock_irqrestore(&host->slot_lock, flags);
1098	mmc_omap_select_slot(slot, 1);
1099	mmc_omap_start_request(host, req);
1100}
1101
1102static void mmc_omap_set_power(struct mmc_omap_slot *slot, int power_on,
1103				int vdd)
1104{
1105	struct mmc_omap_host *host;
1106
1107	host = slot->host;
1108
1109	if (slot->pdata->set_power != NULL)
1110		slot->pdata->set_power(mmc_dev(slot->mmc), slot->id, power_on,
1111					vdd);
1112	if (mmc_omap2()) {
 
1113		u16 w;
1114
1115		if (power_on) {
1116			w = OMAP_MMC_READ(host, CON);
1117			OMAP_MMC_WRITE(host, CON, w | (1 << 11));
1118		} else {
1119			w = OMAP_MMC_READ(host, CON);
1120			OMAP_MMC_WRITE(host, CON, w & ~(1 << 11));
1121		}
1122	}
1123}
1124
1125static int mmc_omap_calc_divisor(struct mmc_host *mmc, struct mmc_ios *ios)
1126{
1127	struct mmc_omap_slot *slot = mmc_priv(mmc);
1128	struct mmc_omap_host *host = slot->host;
1129	int func_clk_rate = clk_get_rate(host->fclk);
1130	int dsor;
1131
1132	if (ios->clock == 0)
1133		return 0;
1134
1135	dsor = func_clk_rate / ios->clock;
1136	if (dsor < 1)
1137		dsor = 1;
1138
1139	if (func_clk_rate / dsor > ios->clock)
1140		dsor++;
1141
1142	if (dsor > 250)
1143		dsor = 250;
1144
1145	slot->fclk_freq = func_clk_rate / dsor;
1146
1147	if (ios->bus_width == MMC_BUS_WIDTH_4)
1148		dsor |= 1 << 15;
1149
1150	return dsor;
1151}
1152
1153static void mmc_omap_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1154{
1155	struct mmc_omap_slot *slot = mmc_priv(mmc);
1156	struct mmc_omap_host *host = slot->host;
1157	int i, dsor;
1158	int clk_enabled, init_stream;
1159
1160	mmc_omap_select_slot(slot, 0);
1161
1162	dsor = mmc_omap_calc_divisor(mmc, ios);
1163
1164	if (ios->vdd != slot->vdd)
1165		slot->vdd = ios->vdd;
1166
1167	clk_enabled = 0;
1168	init_stream = 0;
1169	switch (ios->power_mode) {
1170	case MMC_POWER_OFF:
1171		mmc_omap_set_power(slot, 0, ios->vdd);
1172		break;
1173	case MMC_POWER_UP:
1174		/* Cannot touch dsor yet, just power up MMC */
1175		mmc_omap_set_power(slot, 1, ios->vdd);
1176		slot->power_mode = ios->power_mode;
1177		goto exit;
1178	case MMC_POWER_ON:
1179		mmc_omap_fclk_enable(host, 1);
1180		clk_enabled = 1;
1181		dsor |= 1 << 11;
1182		if (slot->power_mode != MMC_POWER_ON)
1183			init_stream = 1;
1184		break;
1185	}
1186	slot->power_mode = ios->power_mode;
1187
1188	if (slot->bus_mode != ios->bus_mode) {
1189		if (slot->pdata->set_bus_mode != NULL)
1190			slot->pdata->set_bus_mode(mmc_dev(mmc), slot->id,
1191						  ios->bus_mode);
1192		slot->bus_mode = ios->bus_mode;
1193	}
1194
1195	/* On insanely high arm_per frequencies something sometimes
1196	 * goes somehow out of sync, and the POW bit is not being set,
1197	 * which results in the while loop below getting stuck.
1198	 * Writing to the CON register twice seems to do the trick. */
1199	for (i = 0; i < 2; i++)
1200		OMAP_MMC_WRITE(host, CON, dsor);
1201	slot->saved_con = dsor;
1202	if (init_stream) {
1203		/* worst case at 400kHz, 80 cycles makes 200 microsecs */
1204		int usecs = 250;
1205
1206		/* Send clock cycles, poll completion */
1207		OMAP_MMC_WRITE(host, IE, 0);
1208		OMAP_MMC_WRITE(host, STAT, 0xffff);
1209		OMAP_MMC_WRITE(host, CMD, 1 << 7);
1210		while (usecs > 0 && (OMAP_MMC_READ(host, STAT) & 1) == 0) {
1211			udelay(1);
1212			usecs--;
1213		}
1214		OMAP_MMC_WRITE(host, STAT, 1);
1215	}
1216
1217exit:
1218	mmc_omap_release_slot(slot, clk_enabled);
1219}
1220
1221static const struct mmc_host_ops mmc_omap_ops = {
1222	.request	= mmc_omap_request,
1223	.set_ios	= mmc_omap_set_ios,
1224};
1225
1226static int mmc_omap_new_slot(struct mmc_omap_host *host, int id)
1227{
1228	struct mmc_omap_slot *slot = NULL;
1229	struct mmc_host *mmc;
1230	int r;
1231
1232	mmc = mmc_alloc_host(sizeof(struct mmc_omap_slot), host->dev);
1233	if (mmc == NULL)
1234		return -ENOMEM;
1235
1236	slot = mmc_priv(mmc);
1237	slot->host = host;
1238	slot->mmc = mmc;
1239	slot->id = id;
1240	slot->power_mode = MMC_POWER_UNDEFINED;
1241	slot->pdata = &host->pdata->slots[id];
1242
1243	host->slots[id] = slot;
1244
1245	mmc->caps = 0;
1246	if (host->pdata->slots[id].wires >= 4)
1247		mmc->caps |= MMC_CAP_4_BIT_DATA | MMC_CAP_ERASE;
1248
1249	mmc->ops = &mmc_omap_ops;
1250	mmc->f_min = 400000;
1251
1252	if (mmc_omap2())
1253		mmc->f_max = 48000000;
1254	else
1255		mmc->f_max = 24000000;
1256	if (host->pdata->max_freq)
1257		mmc->f_max = min(host->pdata->max_freq, mmc->f_max);
1258	mmc->ocr_avail = slot->pdata->ocr_mask;
1259
1260	/* Use scatterlist DMA to reduce per-transfer costs.
1261	 * NOTE max_seg_size assumption that small blocks aren't
1262	 * normally used (except e.g. for reading SD registers).
1263	 */
1264	mmc->max_segs = 32;
1265	mmc->max_blk_size = 2048;	/* BLEN is 11 bits (+1) */
1266	mmc->max_blk_count = 2048;	/* NBLK is 11 bits (+1) */
1267	mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1268	mmc->max_seg_size = mmc->max_req_size;
1269
1270	if (slot->pdata->get_cover_state != NULL) {
1271		timer_setup(&slot->cover_timer, mmc_omap_cover_timer, 0);
1272		tasklet_init(&slot->cover_tasklet, mmc_omap_cover_handler,
1273			     (unsigned long)slot);
1274	}
1275
1276	r = mmc_add_host(mmc);
1277	if (r < 0)
1278		goto err_remove_host;
1279
1280	if (slot->pdata->name != NULL) {
1281		r = device_create_file(&mmc->class_dev,
1282					&dev_attr_slot_name);
1283		if (r < 0)
1284			goto err_remove_host;
1285	}
1286
1287	if (slot->pdata->get_cover_state != NULL) {
1288		r = device_create_file(&mmc->class_dev,
1289					&dev_attr_cover_switch);
1290		if (r < 0)
1291			goto err_remove_slot_name;
 
 
 
 
 
1292		tasklet_schedule(&slot->cover_tasklet);
1293	}
1294
1295	return 0;
1296
1297err_remove_slot_name:
1298	if (slot->pdata->name != NULL)
1299		device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
1300err_remove_host:
1301	mmc_remove_host(mmc);
1302	mmc_free_host(mmc);
1303	return r;
1304}
1305
1306static void mmc_omap_remove_slot(struct mmc_omap_slot *slot)
1307{
1308	struct mmc_host *mmc = slot->mmc;
1309
1310	if (slot->pdata->name != NULL)
1311		device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
1312	if (slot->pdata->get_cover_state != NULL)
1313		device_remove_file(&mmc->class_dev, &dev_attr_cover_switch);
1314
1315	tasklet_kill(&slot->cover_tasklet);
1316	del_timer_sync(&slot->cover_timer);
1317	flush_workqueue(slot->host->mmc_omap_wq);
1318
1319	mmc_remove_host(mmc);
1320	mmc_free_host(mmc);
1321}
1322
1323static int mmc_omap_probe(struct platform_device *pdev)
1324{
1325	struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
1326	struct mmc_omap_host *host = NULL;
1327	struct resource *res;
1328	int i, ret = 0;
1329	int irq;
1330
1331	if (pdata == NULL) {
1332		dev_err(&pdev->dev, "platform data missing\n");
1333		return -ENXIO;
1334	}
1335	if (pdata->nr_slots == 0) {
1336		dev_err(&pdev->dev, "no slots\n");
1337		return -EPROBE_DEFER;
1338	}
1339
1340	host = devm_kzalloc(&pdev->dev, sizeof(struct mmc_omap_host),
1341			    GFP_KERNEL);
1342	if (host == NULL)
1343		return -ENOMEM;
1344
1345	irq = platform_get_irq(pdev, 0);
1346	if (irq < 0)
1347		return -ENXIO;
1348
1349	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1350	host->virt_base = devm_ioremap_resource(&pdev->dev, res);
1351	if (IS_ERR(host->virt_base))
1352		return PTR_ERR(host->virt_base);
 
 
 
 
 
 
1353
1354	INIT_WORK(&host->slot_release_work, mmc_omap_slot_release_work);
1355	INIT_WORK(&host->send_stop_work, mmc_omap_send_stop_work);
1356
1357	INIT_WORK(&host->cmd_abort_work, mmc_omap_abort_command);
1358	timer_setup(&host->cmd_abort_timer, mmc_omap_cmd_timer, 0);
 
1359
1360	spin_lock_init(&host->clk_lock);
1361	timer_setup(&host->clk_timer, mmc_omap_clk_timer, 0);
1362
1363	spin_lock_init(&host->dma_lock);
 
1364	spin_lock_init(&host->slot_lock);
1365	init_waitqueue_head(&host->slot_wq);
1366
1367	host->pdata = pdata;
1368	host->features = host->pdata->slots[0].features;
1369	host->dev = &pdev->dev;
1370	platform_set_drvdata(pdev, host);
1371
1372	host->id = pdev->id;
 
1373	host->irq = irq;
1374	host->phys_base = res->start;
 
 
 
 
 
 
 
 
 
 
1375	host->iclk = clk_get(&pdev->dev, "ick");
1376	if (IS_ERR(host->iclk))
1377		return PTR_ERR(host->iclk);
 
 
1378	clk_enable(host->iclk);
1379
1380	host->fclk = clk_get(&pdev->dev, "fck");
1381	if (IS_ERR(host->fclk)) {
1382		ret = PTR_ERR(host->fclk);
1383		goto err_free_iclk;
1384	}
1385
1386	host->dma_tx_burst = -1;
1387	host->dma_rx_burst = -1;
1388
1389	host->dma_tx = dma_request_chan(&pdev->dev, "tx");
1390	if (IS_ERR(host->dma_tx)) {
1391		ret = PTR_ERR(host->dma_tx);
1392		if (ret == -EPROBE_DEFER) {
1393			clk_put(host->fclk);
1394			goto err_free_iclk;
1395		}
1396
1397		host->dma_tx = NULL;
1398		dev_warn(host->dev, "TX DMA channel request failed\n");
1399	}
1400
1401	host->dma_rx = dma_request_chan(&pdev->dev, "rx");
1402	if (IS_ERR(host->dma_rx)) {
1403		ret = PTR_ERR(host->dma_rx);
1404		if (ret == -EPROBE_DEFER) {
1405			if (host->dma_tx)
1406				dma_release_channel(host->dma_tx);
1407			clk_put(host->fclk);
1408			goto err_free_iclk;
1409		}
1410
1411		host->dma_rx = NULL;
1412		dev_warn(host->dev, "RX DMA channel request failed\n");
1413	}
1414
1415	ret = request_irq(host->irq, mmc_omap_irq, 0, DRIVER_NAME, host);
1416	if (ret)
1417		goto err_free_dma;
1418
1419	if (pdata->init != NULL) {
1420		ret = pdata->init(&pdev->dev);
1421		if (ret < 0)
1422			goto err_free_irq;
1423	}
1424
1425	host->nr_slots = pdata->nr_slots;
1426	host->reg_shift = (mmc_omap7xx() ? 1 : 2);
1427
1428	host->mmc_omap_wq = alloc_workqueue("mmc_omap", 0, 0);
1429	if (!host->mmc_omap_wq) {
1430		ret = -ENOMEM;
1431		goto err_plat_cleanup;
1432	}
1433
1434	for (i = 0; i < pdata->nr_slots; i++) {
1435		ret = mmc_omap_new_slot(host, i);
1436		if (ret < 0) {
1437			while (--i >= 0)
1438				mmc_omap_remove_slot(host->slots[i]);
1439
1440			goto err_destroy_wq;
1441		}
1442	}
1443
1444	return 0;
1445
1446err_destroy_wq:
1447	destroy_workqueue(host->mmc_omap_wq);
1448err_plat_cleanup:
1449	if (pdata->cleanup)
1450		pdata->cleanup(&pdev->dev);
1451err_free_irq:
1452	free_irq(host->irq, host);
1453err_free_dma:
1454	if (host->dma_tx)
1455		dma_release_channel(host->dma_tx);
1456	if (host->dma_rx)
1457		dma_release_channel(host->dma_rx);
1458	clk_put(host->fclk);
1459err_free_iclk:
1460	clk_disable(host->iclk);
1461	clk_put(host->iclk);
 
 
 
 
 
 
1462	return ret;
1463}
1464
1465static int mmc_omap_remove(struct platform_device *pdev)
1466{
1467	struct mmc_omap_host *host = platform_get_drvdata(pdev);
1468	int i;
1469
 
 
1470	BUG_ON(host == NULL);
1471
1472	for (i = 0; i < host->nr_slots; i++)
1473		mmc_omap_remove_slot(host->slots[i]);
1474
1475	if (host->pdata->cleanup)
1476		host->pdata->cleanup(&pdev->dev);
1477
1478	mmc_omap_fclk_enable(host, 0);
1479	free_irq(host->irq, host);
1480	clk_put(host->fclk);
1481	clk_disable(host->iclk);
1482	clk_put(host->iclk);
1483
1484	if (host->dma_tx)
1485		dma_release_channel(host->dma_tx);
1486	if (host->dma_rx)
1487		dma_release_channel(host->dma_rx);
1488
1489	destroy_workqueue(host->mmc_omap_wq);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1490
 
 
 
 
 
 
 
 
 
 
 
1491	return 0;
1492}
1493
1494#if IS_BUILTIN(CONFIG_OF)
1495static const struct of_device_id mmc_omap_match[] = {
1496	{ .compatible = "ti,omap2420-mmc", },
1497	{ },
1498};
1499MODULE_DEVICE_TABLE(of, mmc_omap_match);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1500#endif
1501
1502static struct platform_driver mmc_omap_driver = {
1503	.probe		= mmc_omap_probe,
1504	.remove		= mmc_omap_remove,
 
 
1505	.driver		= {
1506		.name	= DRIVER_NAME,
1507		.of_match_table = of_match_ptr(mmc_omap_match),
1508	},
1509};
1510
1511module_platform_driver(mmc_omap_driver);
1512MODULE_DESCRIPTION("OMAP Multimedia Card driver");
1513MODULE_LICENSE("GPL");
1514MODULE_ALIAS("platform:" DRIVER_NAME);
1515MODULE_AUTHOR("Juha Yrjölä");