Loading...
1/*
2 * omap_hwmod_2430_data.c - hardware modules present on the OMAP2430 chips
3 *
4 * Copyright (C) 2009-2011 Nokia Corporation
5 * Copyright (C) 2012 Texas Instruments, Inc.
6 * Paul Walmsley
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * XXX handle crossbar/shared link difference for L3?
13 * XXX these should be marked initdata for multi-OMAP kernels
14 */
15#include <plat/omap_hwmod.h>
16#include <mach/irqs.h>
17#include <plat/cpu.h>
18#include <plat/dma.h>
19#include <plat/serial.h>
20#include <plat/i2c.h>
21#include <plat/gpio.h>
22#include <plat/mcbsp.h>
23#include <plat/mcspi.h>
24#include <plat/dmtimer.h>
25#include <plat/mmc.h>
26#include <plat/l3_2xxx.h>
27
28#include "omap_hwmod_common_data.h"
29
30#include "prm-regbits-24xx.h"
31#include "cm-regbits-24xx.h"
32#include "wd_timer.h"
33
34/*
35 * OMAP2430 hardware module integration data
36 *
37 * All of the data in this section should be autogeneratable from the
38 * TI hardware database or other technical documentation. Data that
39 * is driver-specific or driver-kernel integration-specific belongs
40 * elsewhere.
41 */
42
43/*
44 * IP blocks
45 */
46
47/* IVA2 (IVA2) */
48static struct omap_hwmod_rst_info omap2430_iva_resets[] = {
49 { .name = "logic", .rst_shift = 0 },
50 { .name = "mmu", .rst_shift = 1 },
51};
52
53static struct omap_hwmod omap2430_iva_hwmod = {
54 .name = "iva",
55 .class = &iva_hwmod_class,
56 .clkdm_name = "dsp_clkdm",
57 .rst_lines = omap2430_iva_resets,
58 .rst_lines_cnt = ARRAY_SIZE(omap2430_iva_resets),
59 .main_clk = "dsp_fck",
60};
61
62/* I2C common */
63static struct omap_hwmod_class_sysconfig i2c_sysc = {
64 .rev_offs = 0x00,
65 .sysc_offs = 0x20,
66 .syss_offs = 0x10,
67 .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
68 SYSS_HAS_RESET_STATUS),
69 .sysc_fields = &omap_hwmod_sysc_type1,
70};
71
72static struct omap_hwmod_class i2c_class = {
73 .name = "i2c",
74 .sysc = &i2c_sysc,
75 .rev = OMAP_I2C_IP_VERSION_1,
76 .reset = &omap_i2c_reset,
77};
78
79static struct omap_i2c_dev_attr i2c_dev_attr = {
80 .fifo_depth = 8, /* bytes */
81 .flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
82 OMAP_I2C_FLAG_BUS_SHIFT_2 |
83 OMAP_I2C_FLAG_FORCE_19200_INT_CLK,
84};
85
86/* I2C1 */
87static struct omap_hwmod omap2430_i2c1_hwmod = {
88 .name = "i2c1",
89 .flags = HWMOD_16BIT_REG,
90 .mpu_irqs = omap2_i2c1_mpu_irqs,
91 .sdma_reqs = omap2_i2c1_sdma_reqs,
92 .main_clk = "i2chs1_fck",
93 .prcm = {
94 .omap2 = {
95 /*
96 * NOTE: The CM_FCLKEN* and CM_ICLKEN* for
97 * I2CHS IP's do not follow the usual pattern.
98 * prcm_reg_id alone cannot be used to program
99 * the iclk and fclk. Needs to be handled using
100 * additional flags when clk handling is moved
101 * to hwmod framework.
102 */
103 .module_offs = CORE_MOD,
104 .prcm_reg_id = 1,
105 .module_bit = OMAP2430_EN_I2CHS1_SHIFT,
106 .idlest_reg_id = 1,
107 .idlest_idle_bit = OMAP2430_ST_I2CHS1_SHIFT,
108 },
109 },
110 .class = &i2c_class,
111 .dev_attr = &i2c_dev_attr,
112};
113
114/* I2C2 */
115static struct omap_hwmod omap2430_i2c2_hwmod = {
116 .name = "i2c2",
117 .flags = HWMOD_16BIT_REG,
118 .mpu_irqs = omap2_i2c2_mpu_irqs,
119 .sdma_reqs = omap2_i2c2_sdma_reqs,
120 .main_clk = "i2chs2_fck",
121 .prcm = {
122 .omap2 = {
123 .module_offs = CORE_MOD,
124 .prcm_reg_id = 1,
125 .module_bit = OMAP2430_EN_I2CHS2_SHIFT,
126 .idlest_reg_id = 1,
127 .idlest_idle_bit = OMAP2430_ST_I2CHS2_SHIFT,
128 },
129 },
130 .class = &i2c_class,
131 .dev_attr = &i2c_dev_attr,
132};
133
134/* gpio5 */
135static struct omap_hwmod_irq_info omap243x_gpio5_irqs[] = {
136 { .irq = 33 }, /* INT_24XX_GPIO_BANK5 */
137 { .irq = -1 }
138};
139
140static struct omap_hwmod omap2430_gpio5_hwmod = {
141 .name = "gpio5",
142 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
143 .mpu_irqs = omap243x_gpio5_irqs,
144 .main_clk = "gpio5_fck",
145 .prcm = {
146 .omap2 = {
147 .prcm_reg_id = 2,
148 .module_bit = OMAP2430_EN_GPIO5_SHIFT,
149 .module_offs = CORE_MOD,
150 .idlest_reg_id = 2,
151 .idlest_idle_bit = OMAP2430_ST_GPIO5_SHIFT,
152 },
153 },
154 .class = &omap2xxx_gpio_hwmod_class,
155 .dev_attr = &omap2xxx_gpio_dev_attr,
156};
157
158/* dma attributes */
159static struct omap_dma_dev_attr dma_dev_attr = {
160 .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
161 IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
162 .lch_count = 32,
163};
164
165static struct omap_hwmod omap2430_dma_system_hwmod = {
166 .name = "dma",
167 .class = &omap2xxx_dma_hwmod_class,
168 .mpu_irqs = omap2_dma_system_irqs,
169 .main_clk = "core_l3_ck",
170 .dev_attr = &dma_dev_attr,
171 .flags = HWMOD_NO_IDLEST,
172};
173
174/* mailbox */
175static struct omap_hwmod_irq_info omap2430_mailbox_irqs[] = {
176 { .irq = 26 },
177 { .irq = -1 }
178};
179
180static struct omap_hwmod omap2430_mailbox_hwmod = {
181 .name = "mailbox",
182 .class = &omap2xxx_mailbox_hwmod_class,
183 .mpu_irqs = omap2430_mailbox_irqs,
184 .main_clk = "mailboxes_ick",
185 .prcm = {
186 .omap2 = {
187 .prcm_reg_id = 1,
188 .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
189 .module_offs = CORE_MOD,
190 .idlest_reg_id = 1,
191 .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
192 },
193 },
194};
195
196/* mcspi3 */
197static struct omap_hwmod_irq_info omap2430_mcspi3_mpu_irqs[] = {
198 { .irq = 91 },
199 { .irq = -1 }
200};
201
202static struct omap_hwmod_dma_info omap2430_mcspi3_sdma_reqs[] = {
203 { .name = "tx0", .dma_req = 15 }, /* DMA_SPI3_TX0 */
204 { .name = "rx0", .dma_req = 16 }, /* DMA_SPI3_RX0 */
205 { .name = "tx1", .dma_req = 23 }, /* DMA_SPI3_TX1 */
206 { .name = "rx1", .dma_req = 24 }, /* DMA_SPI3_RX1 */
207 { .dma_req = -1 }
208};
209
210static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
211 .num_chipselect = 2,
212};
213
214static struct omap_hwmod omap2430_mcspi3_hwmod = {
215 .name = "mcspi3",
216 .mpu_irqs = omap2430_mcspi3_mpu_irqs,
217 .sdma_reqs = omap2430_mcspi3_sdma_reqs,
218 .main_clk = "mcspi3_fck",
219 .prcm = {
220 .omap2 = {
221 .module_offs = CORE_MOD,
222 .prcm_reg_id = 2,
223 .module_bit = OMAP2430_EN_MCSPI3_SHIFT,
224 .idlest_reg_id = 2,
225 .idlest_idle_bit = OMAP2430_ST_MCSPI3_SHIFT,
226 },
227 },
228 .class = &omap2xxx_mcspi_class,
229 .dev_attr = &omap_mcspi3_dev_attr,
230};
231
232/* usbhsotg */
233static struct omap_hwmod_class_sysconfig omap2430_usbhsotg_sysc = {
234 .rev_offs = 0x0400,
235 .sysc_offs = 0x0404,
236 .syss_offs = 0x0408,
237 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
238 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
239 SYSC_HAS_AUTOIDLE),
240 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
241 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
242 .sysc_fields = &omap_hwmod_sysc_type1,
243};
244
245static struct omap_hwmod_class usbotg_class = {
246 .name = "usbotg",
247 .sysc = &omap2430_usbhsotg_sysc,
248};
249
250/* usb_otg_hs */
251static struct omap_hwmod_irq_info omap2430_usbhsotg_mpu_irqs[] = {
252
253 { .name = "mc", .irq = 92 },
254 { .name = "dma", .irq = 93 },
255 { .irq = -1 }
256};
257
258static struct omap_hwmod omap2430_usbhsotg_hwmod = {
259 .name = "usb_otg_hs",
260 .mpu_irqs = omap2430_usbhsotg_mpu_irqs,
261 .main_clk = "usbhs_ick",
262 .prcm = {
263 .omap2 = {
264 .prcm_reg_id = 1,
265 .module_bit = OMAP2430_EN_USBHS_MASK,
266 .module_offs = CORE_MOD,
267 .idlest_reg_id = 1,
268 .idlest_idle_bit = OMAP2430_ST_USBHS_SHIFT,
269 },
270 },
271 .class = &usbotg_class,
272 /*
273 * Erratum ID: i479 idle_req / idle_ack mechanism potentially
274 * broken when autoidle is enabled
275 * workaround is to disable the autoidle bit at module level.
276 */
277 .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
278 | HWMOD_SWSUP_MSTANDBY,
279};
280
281/*
282 * 'mcbsp' class
283 * multi channel buffered serial port controller
284 */
285
286static struct omap_hwmod_class_sysconfig omap2430_mcbsp_sysc = {
287 .rev_offs = 0x007C,
288 .sysc_offs = 0x008C,
289 .sysc_flags = (SYSC_HAS_SOFTRESET),
290 .sysc_fields = &omap_hwmod_sysc_type1,
291};
292
293static struct omap_hwmod_class omap2430_mcbsp_hwmod_class = {
294 .name = "mcbsp",
295 .sysc = &omap2430_mcbsp_sysc,
296 .rev = MCBSP_CONFIG_TYPE2,
297};
298
299/* mcbsp1 */
300static struct omap_hwmod_irq_info omap2430_mcbsp1_irqs[] = {
301 { .name = "tx", .irq = 59 },
302 { .name = "rx", .irq = 60 },
303 { .name = "ovr", .irq = 61 },
304 { .name = "common", .irq = 64 },
305 { .irq = -1 }
306};
307
308static struct omap_hwmod omap2430_mcbsp1_hwmod = {
309 .name = "mcbsp1",
310 .class = &omap2430_mcbsp_hwmod_class,
311 .mpu_irqs = omap2430_mcbsp1_irqs,
312 .sdma_reqs = omap2_mcbsp1_sdma_reqs,
313 .main_clk = "mcbsp1_fck",
314 .prcm = {
315 .omap2 = {
316 .prcm_reg_id = 1,
317 .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
318 .module_offs = CORE_MOD,
319 .idlest_reg_id = 1,
320 .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
321 },
322 },
323};
324
325/* mcbsp2 */
326static struct omap_hwmod_irq_info omap2430_mcbsp2_irqs[] = {
327 { .name = "tx", .irq = 62 },
328 { .name = "rx", .irq = 63 },
329 { .name = "common", .irq = 16 },
330 { .irq = -1 }
331};
332
333static struct omap_hwmod omap2430_mcbsp2_hwmod = {
334 .name = "mcbsp2",
335 .class = &omap2430_mcbsp_hwmod_class,
336 .mpu_irqs = omap2430_mcbsp2_irqs,
337 .sdma_reqs = omap2_mcbsp2_sdma_reqs,
338 .main_clk = "mcbsp2_fck",
339 .prcm = {
340 .omap2 = {
341 .prcm_reg_id = 1,
342 .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
343 .module_offs = CORE_MOD,
344 .idlest_reg_id = 1,
345 .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
346 },
347 },
348};
349
350/* mcbsp3 */
351static struct omap_hwmod_irq_info omap2430_mcbsp3_irqs[] = {
352 { .name = "tx", .irq = 89 },
353 { .name = "rx", .irq = 90 },
354 { .name = "common", .irq = 17 },
355 { .irq = -1 }
356};
357
358static struct omap_hwmod omap2430_mcbsp3_hwmod = {
359 .name = "mcbsp3",
360 .class = &omap2430_mcbsp_hwmod_class,
361 .mpu_irqs = omap2430_mcbsp3_irqs,
362 .sdma_reqs = omap2_mcbsp3_sdma_reqs,
363 .main_clk = "mcbsp3_fck",
364 .prcm = {
365 .omap2 = {
366 .prcm_reg_id = 1,
367 .module_bit = OMAP2430_EN_MCBSP3_SHIFT,
368 .module_offs = CORE_MOD,
369 .idlest_reg_id = 2,
370 .idlest_idle_bit = OMAP2430_ST_MCBSP3_SHIFT,
371 },
372 },
373};
374
375/* mcbsp4 */
376static struct omap_hwmod_irq_info omap2430_mcbsp4_irqs[] = {
377 { .name = "tx", .irq = 54 },
378 { .name = "rx", .irq = 55 },
379 { .name = "common", .irq = 18 },
380 { .irq = -1 }
381};
382
383static struct omap_hwmod_dma_info omap2430_mcbsp4_sdma_chs[] = {
384 { .name = "rx", .dma_req = 20 },
385 { .name = "tx", .dma_req = 19 },
386 { .dma_req = -1 }
387};
388
389static struct omap_hwmod omap2430_mcbsp4_hwmod = {
390 .name = "mcbsp4",
391 .class = &omap2430_mcbsp_hwmod_class,
392 .mpu_irqs = omap2430_mcbsp4_irqs,
393 .sdma_reqs = omap2430_mcbsp4_sdma_chs,
394 .main_clk = "mcbsp4_fck",
395 .prcm = {
396 .omap2 = {
397 .prcm_reg_id = 1,
398 .module_bit = OMAP2430_EN_MCBSP4_SHIFT,
399 .module_offs = CORE_MOD,
400 .idlest_reg_id = 2,
401 .idlest_idle_bit = OMAP2430_ST_MCBSP4_SHIFT,
402 },
403 },
404};
405
406/* mcbsp5 */
407static struct omap_hwmod_irq_info omap2430_mcbsp5_irqs[] = {
408 { .name = "tx", .irq = 81 },
409 { .name = "rx", .irq = 82 },
410 { .name = "common", .irq = 19 },
411 { .irq = -1 }
412};
413
414static struct omap_hwmod_dma_info omap2430_mcbsp5_sdma_chs[] = {
415 { .name = "rx", .dma_req = 22 },
416 { .name = "tx", .dma_req = 21 },
417 { .dma_req = -1 }
418};
419
420static struct omap_hwmod omap2430_mcbsp5_hwmod = {
421 .name = "mcbsp5",
422 .class = &omap2430_mcbsp_hwmod_class,
423 .mpu_irqs = omap2430_mcbsp5_irqs,
424 .sdma_reqs = omap2430_mcbsp5_sdma_chs,
425 .main_clk = "mcbsp5_fck",
426 .prcm = {
427 .omap2 = {
428 .prcm_reg_id = 1,
429 .module_bit = OMAP2430_EN_MCBSP5_SHIFT,
430 .module_offs = CORE_MOD,
431 .idlest_reg_id = 2,
432 .idlest_idle_bit = OMAP2430_ST_MCBSP5_SHIFT,
433 },
434 },
435};
436
437/* MMC/SD/SDIO common */
438static struct omap_hwmod_class_sysconfig omap2430_mmc_sysc = {
439 .rev_offs = 0x1fc,
440 .sysc_offs = 0x10,
441 .syss_offs = 0x14,
442 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
443 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
444 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
445 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
446 .sysc_fields = &omap_hwmod_sysc_type1,
447};
448
449static struct omap_hwmod_class omap2430_mmc_class = {
450 .name = "mmc",
451 .sysc = &omap2430_mmc_sysc,
452};
453
454/* MMC/SD/SDIO1 */
455static struct omap_hwmod_irq_info omap2430_mmc1_mpu_irqs[] = {
456 { .irq = 83 },
457 { .irq = -1 }
458};
459
460static struct omap_hwmod_dma_info omap2430_mmc1_sdma_reqs[] = {
461 { .name = "tx", .dma_req = 61 }, /* DMA_MMC1_TX */
462 { .name = "rx", .dma_req = 62 }, /* DMA_MMC1_RX */
463 { .dma_req = -1 }
464};
465
466static struct omap_hwmod_opt_clk omap2430_mmc1_opt_clks[] = {
467 { .role = "dbck", .clk = "mmchsdb1_fck" },
468};
469
470static struct omap_mmc_dev_attr mmc1_dev_attr = {
471 .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
472};
473
474static struct omap_hwmod omap2430_mmc1_hwmod = {
475 .name = "mmc1",
476 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
477 .mpu_irqs = omap2430_mmc1_mpu_irqs,
478 .sdma_reqs = omap2430_mmc1_sdma_reqs,
479 .opt_clks = omap2430_mmc1_opt_clks,
480 .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc1_opt_clks),
481 .main_clk = "mmchs1_fck",
482 .prcm = {
483 .omap2 = {
484 .module_offs = CORE_MOD,
485 .prcm_reg_id = 2,
486 .module_bit = OMAP2430_EN_MMCHS1_SHIFT,
487 .idlest_reg_id = 2,
488 .idlest_idle_bit = OMAP2430_ST_MMCHS1_SHIFT,
489 },
490 },
491 .dev_attr = &mmc1_dev_attr,
492 .class = &omap2430_mmc_class,
493};
494
495/* MMC/SD/SDIO2 */
496static struct omap_hwmod_irq_info omap2430_mmc2_mpu_irqs[] = {
497 { .irq = 86 },
498 { .irq = -1 }
499};
500
501static struct omap_hwmod_dma_info omap2430_mmc2_sdma_reqs[] = {
502 { .name = "tx", .dma_req = 47 }, /* DMA_MMC2_TX */
503 { .name = "rx", .dma_req = 48 }, /* DMA_MMC2_RX */
504 { .dma_req = -1 }
505};
506
507static struct omap_hwmod_opt_clk omap2430_mmc2_opt_clks[] = {
508 { .role = "dbck", .clk = "mmchsdb2_fck" },
509};
510
511static struct omap_hwmod omap2430_mmc2_hwmod = {
512 .name = "mmc2",
513 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
514 .mpu_irqs = omap2430_mmc2_mpu_irqs,
515 .sdma_reqs = omap2430_mmc2_sdma_reqs,
516 .opt_clks = omap2430_mmc2_opt_clks,
517 .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc2_opt_clks),
518 .main_clk = "mmchs2_fck",
519 .prcm = {
520 .omap2 = {
521 .module_offs = CORE_MOD,
522 .prcm_reg_id = 2,
523 .module_bit = OMAP2430_EN_MMCHS2_SHIFT,
524 .idlest_reg_id = 2,
525 .idlest_idle_bit = OMAP2430_ST_MMCHS2_SHIFT,
526 },
527 },
528 .class = &omap2430_mmc_class,
529};
530
531/* HDQ1W/1-wire */
532static struct omap_hwmod omap2430_hdq1w_hwmod = {
533 .name = "hdq1w",
534 .mpu_irqs = omap2_hdq1w_mpu_irqs,
535 .main_clk = "hdq_fck",
536 .prcm = {
537 .omap2 = {
538 .module_offs = CORE_MOD,
539 .prcm_reg_id = 1,
540 .module_bit = OMAP24XX_EN_HDQ_SHIFT,
541 .idlest_reg_id = 1,
542 .idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
543 },
544 },
545 .class = &omap2_hdq1w_class,
546};
547
548/*
549 * interfaces
550 */
551
552/* L3 -> L4_CORE interface */
553/* l3_core -> usbhsotg interface */
554static struct omap_hwmod_ocp_if omap2430_usbhsotg__l3 = {
555 .master = &omap2430_usbhsotg_hwmod,
556 .slave = &omap2xxx_l3_main_hwmod,
557 .clk = "core_l3_ck",
558 .user = OCP_USER_MPU,
559};
560
561/* L4 CORE -> I2C1 interface */
562static struct omap_hwmod_ocp_if omap2430_l4_core__i2c1 = {
563 .master = &omap2xxx_l4_core_hwmod,
564 .slave = &omap2430_i2c1_hwmod,
565 .clk = "i2c1_ick",
566 .addr = omap2_i2c1_addr_space,
567 .user = OCP_USER_MPU | OCP_USER_SDMA,
568};
569
570/* L4 CORE -> I2C2 interface */
571static struct omap_hwmod_ocp_if omap2430_l4_core__i2c2 = {
572 .master = &omap2xxx_l4_core_hwmod,
573 .slave = &omap2430_i2c2_hwmod,
574 .clk = "i2c2_ick",
575 .addr = omap2_i2c2_addr_space,
576 .user = OCP_USER_MPU | OCP_USER_SDMA,
577};
578
579static struct omap_hwmod_addr_space omap2430_usbhsotg_addrs[] = {
580 {
581 .pa_start = OMAP243X_HS_BASE,
582 .pa_end = OMAP243X_HS_BASE + SZ_4K - 1,
583 .flags = ADDR_TYPE_RT
584 },
585 { }
586};
587
588/* l4_core ->usbhsotg interface */
589static struct omap_hwmod_ocp_if omap2430_l4_core__usbhsotg = {
590 .master = &omap2xxx_l4_core_hwmod,
591 .slave = &omap2430_usbhsotg_hwmod,
592 .clk = "usb_l4_ick",
593 .addr = omap2430_usbhsotg_addrs,
594 .user = OCP_USER_MPU,
595};
596
597/* L4 CORE -> MMC1 interface */
598static struct omap_hwmod_ocp_if omap2430_l4_core__mmc1 = {
599 .master = &omap2xxx_l4_core_hwmod,
600 .slave = &omap2430_mmc1_hwmod,
601 .clk = "mmchs1_ick",
602 .addr = omap2430_mmc1_addr_space,
603 .user = OCP_USER_MPU | OCP_USER_SDMA,
604};
605
606/* L4 CORE -> MMC2 interface */
607static struct omap_hwmod_ocp_if omap2430_l4_core__mmc2 = {
608 .master = &omap2xxx_l4_core_hwmod,
609 .slave = &omap2430_mmc2_hwmod,
610 .clk = "mmchs2_ick",
611 .addr = omap2430_mmc2_addr_space,
612 .user = OCP_USER_MPU | OCP_USER_SDMA,
613};
614
615/* l4 core -> mcspi3 interface */
616static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi3 = {
617 .master = &omap2xxx_l4_core_hwmod,
618 .slave = &omap2430_mcspi3_hwmod,
619 .clk = "mcspi3_ick",
620 .addr = omap2430_mcspi3_addr_space,
621 .user = OCP_USER_MPU | OCP_USER_SDMA,
622};
623
624/* IVA2 <- L3 interface */
625static struct omap_hwmod_ocp_if omap2430_l3__iva = {
626 .master = &omap2xxx_l3_main_hwmod,
627 .slave = &omap2430_iva_hwmod,
628 .clk = "core_l3_ck",
629 .user = OCP_USER_MPU | OCP_USER_SDMA,
630};
631
632static struct omap_hwmod_addr_space omap2430_timer1_addrs[] = {
633 {
634 .pa_start = 0x49018000,
635 .pa_end = 0x49018000 + SZ_1K - 1,
636 .flags = ADDR_TYPE_RT
637 },
638 { }
639};
640
641/* l4_wkup -> timer1 */
642static struct omap_hwmod_ocp_if omap2430_l4_wkup__timer1 = {
643 .master = &omap2xxx_l4_wkup_hwmod,
644 .slave = &omap2xxx_timer1_hwmod,
645 .clk = "gpt1_ick",
646 .addr = omap2430_timer1_addrs,
647 .user = OCP_USER_MPU | OCP_USER_SDMA,
648};
649
650/* l4_wkup -> wd_timer2 */
651static struct omap_hwmod_addr_space omap2430_wd_timer2_addrs[] = {
652 {
653 .pa_start = 0x49016000,
654 .pa_end = 0x4901607f,
655 .flags = ADDR_TYPE_RT
656 },
657 { }
658};
659
660static struct omap_hwmod_ocp_if omap2430_l4_wkup__wd_timer2 = {
661 .master = &omap2xxx_l4_wkup_hwmod,
662 .slave = &omap2xxx_wd_timer2_hwmod,
663 .clk = "mpu_wdt_ick",
664 .addr = omap2430_wd_timer2_addrs,
665 .user = OCP_USER_MPU | OCP_USER_SDMA,
666};
667
668/* l4_wkup -> gpio1 */
669static struct omap_hwmod_addr_space omap2430_gpio1_addr_space[] = {
670 {
671 .pa_start = 0x4900C000,
672 .pa_end = 0x4900C1ff,
673 .flags = ADDR_TYPE_RT
674 },
675 { }
676};
677
678static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio1 = {
679 .master = &omap2xxx_l4_wkup_hwmod,
680 .slave = &omap2xxx_gpio1_hwmod,
681 .clk = "gpios_ick",
682 .addr = omap2430_gpio1_addr_space,
683 .user = OCP_USER_MPU | OCP_USER_SDMA,
684};
685
686/* l4_wkup -> gpio2 */
687static struct omap_hwmod_addr_space omap2430_gpio2_addr_space[] = {
688 {
689 .pa_start = 0x4900E000,
690 .pa_end = 0x4900E1ff,
691 .flags = ADDR_TYPE_RT
692 },
693 { }
694};
695
696static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio2 = {
697 .master = &omap2xxx_l4_wkup_hwmod,
698 .slave = &omap2xxx_gpio2_hwmod,
699 .clk = "gpios_ick",
700 .addr = omap2430_gpio2_addr_space,
701 .user = OCP_USER_MPU | OCP_USER_SDMA,
702};
703
704/* l4_wkup -> gpio3 */
705static struct omap_hwmod_addr_space omap2430_gpio3_addr_space[] = {
706 {
707 .pa_start = 0x49010000,
708 .pa_end = 0x490101ff,
709 .flags = ADDR_TYPE_RT
710 },
711 { }
712};
713
714static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio3 = {
715 .master = &omap2xxx_l4_wkup_hwmod,
716 .slave = &omap2xxx_gpio3_hwmod,
717 .clk = "gpios_ick",
718 .addr = omap2430_gpio3_addr_space,
719 .user = OCP_USER_MPU | OCP_USER_SDMA,
720};
721
722/* l4_wkup -> gpio4 */
723static struct omap_hwmod_addr_space omap2430_gpio4_addr_space[] = {
724 {
725 .pa_start = 0x49012000,
726 .pa_end = 0x490121ff,
727 .flags = ADDR_TYPE_RT
728 },
729 { }
730};
731
732static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio4 = {
733 .master = &omap2xxx_l4_wkup_hwmod,
734 .slave = &omap2xxx_gpio4_hwmod,
735 .clk = "gpios_ick",
736 .addr = omap2430_gpio4_addr_space,
737 .user = OCP_USER_MPU | OCP_USER_SDMA,
738};
739
740/* l4_core -> gpio5 */
741static struct omap_hwmod_addr_space omap2430_gpio5_addr_space[] = {
742 {
743 .pa_start = 0x480B6000,
744 .pa_end = 0x480B61ff,
745 .flags = ADDR_TYPE_RT
746 },
747 { }
748};
749
750static struct omap_hwmod_ocp_if omap2430_l4_core__gpio5 = {
751 .master = &omap2xxx_l4_core_hwmod,
752 .slave = &omap2430_gpio5_hwmod,
753 .clk = "gpio5_ick",
754 .addr = omap2430_gpio5_addr_space,
755 .user = OCP_USER_MPU | OCP_USER_SDMA,
756};
757
758/* dma_system -> L3 */
759static struct omap_hwmod_ocp_if omap2430_dma_system__l3 = {
760 .master = &omap2430_dma_system_hwmod,
761 .slave = &omap2xxx_l3_main_hwmod,
762 .clk = "core_l3_ck",
763 .user = OCP_USER_MPU | OCP_USER_SDMA,
764};
765
766/* l4_core -> dma_system */
767static struct omap_hwmod_ocp_if omap2430_l4_core__dma_system = {
768 .master = &omap2xxx_l4_core_hwmod,
769 .slave = &omap2430_dma_system_hwmod,
770 .clk = "sdma_ick",
771 .addr = omap2_dma_system_addrs,
772 .user = OCP_USER_MPU | OCP_USER_SDMA,
773};
774
775/* l4_core -> mailbox */
776static struct omap_hwmod_ocp_if omap2430_l4_core__mailbox = {
777 .master = &omap2xxx_l4_core_hwmod,
778 .slave = &omap2430_mailbox_hwmod,
779 .addr = omap2_mailbox_addrs,
780 .user = OCP_USER_MPU | OCP_USER_SDMA,
781};
782
783/* l4_core -> mcbsp1 */
784static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp1 = {
785 .master = &omap2xxx_l4_core_hwmod,
786 .slave = &omap2430_mcbsp1_hwmod,
787 .clk = "mcbsp1_ick",
788 .addr = omap2_mcbsp1_addrs,
789 .user = OCP_USER_MPU | OCP_USER_SDMA,
790};
791
792/* l4_core -> mcbsp2 */
793static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp2 = {
794 .master = &omap2xxx_l4_core_hwmod,
795 .slave = &omap2430_mcbsp2_hwmod,
796 .clk = "mcbsp2_ick",
797 .addr = omap2xxx_mcbsp2_addrs,
798 .user = OCP_USER_MPU | OCP_USER_SDMA,
799};
800
801static struct omap_hwmod_addr_space omap2430_mcbsp3_addrs[] = {
802 {
803 .name = "mpu",
804 .pa_start = 0x4808C000,
805 .pa_end = 0x4808C0ff,
806 .flags = ADDR_TYPE_RT
807 },
808 { }
809};
810
811/* l4_core -> mcbsp3 */
812static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp3 = {
813 .master = &omap2xxx_l4_core_hwmod,
814 .slave = &omap2430_mcbsp3_hwmod,
815 .clk = "mcbsp3_ick",
816 .addr = omap2430_mcbsp3_addrs,
817 .user = OCP_USER_MPU | OCP_USER_SDMA,
818};
819
820static struct omap_hwmod_addr_space omap2430_mcbsp4_addrs[] = {
821 {
822 .name = "mpu",
823 .pa_start = 0x4808E000,
824 .pa_end = 0x4808E0ff,
825 .flags = ADDR_TYPE_RT
826 },
827 { }
828};
829
830/* l4_core -> mcbsp4 */
831static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp4 = {
832 .master = &omap2xxx_l4_core_hwmod,
833 .slave = &omap2430_mcbsp4_hwmod,
834 .clk = "mcbsp4_ick",
835 .addr = omap2430_mcbsp4_addrs,
836 .user = OCP_USER_MPU | OCP_USER_SDMA,
837};
838
839static struct omap_hwmod_addr_space omap2430_mcbsp5_addrs[] = {
840 {
841 .name = "mpu",
842 .pa_start = 0x48096000,
843 .pa_end = 0x480960ff,
844 .flags = ADDR_TYPE_RT
845 },
846 { }
847};
848
849/* l4_core -> mcbsp5 */
850static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp5 = {
851 .master = &omap2xxx_l4_core_hwmod,
852 .slave = &omap2430_mcbsp5_hwmod,
853 .clk = "mcbsp5_ick",
854 .addr = omap2430_mcbsp5_addrs,
855 .user = OCP_USER_MPU | OCP_USER_SDMA,
856};
857
858/* l4_core -> hdq1w */
859static struct omap_hwmod_ocp_if omap2430_l4_core__hdq1w = {
860 .master = &omap2xxx_l4_core_hwmod,
861 .slave = &omap2430_hdq1w_hwmod,
862 .clk = "hdq_ick",
863 .addr = omap2_hdq1w_addr_space,
864 .user = OCP_USER_MPU | OCP_USER_SDMA,
865 .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
866};
867
868/* l4_wkup -> 32ksync_counter */
869static struct omap_hwmod_addr_space omap2430_counter_32k_addrs[] = {
870 {
871 .pa_start = 0x49020000,
872 .pa_end = 0x4902001f,
873 .flags = ADDR_TYPE_RT
874 },
875 { }
876};
877
878static struct omap_hwmod_ocp_if omap2430_l4_wkup__counter_32k = {
879 .master = &omap2xxx_l4_wkup_hwmod,
880 .slave = &omap2xxx_counter_32k_hwmod,
881 .clk = "sync_32k_ick",
882 .addr = omap2430_counter_32k_addrs,
883 .user = OCP_USER_MPU | OCP_USER_SDMA,
884};
885
886static struct omap_hwmod_ocp_if *omap2430_hwmod_ocp_ifs[] __initdata = {
887 &omap2xxx_l3_main__l4_core,
888 &omap2xxx_mpu__l3_main,
889 &omap2xxx_dss__l3,
890 &omap2430_usbhsotg__l3,
891 &omap2430_l4_core__i2c1,
892 &omap2430_l4_core__i2c2,
893 &omap2xxx_l4_core__l4_wkup,
894 &omap2_l4_core__uart1,
895 &omap2_l4_core__uart2,
896 &omap2_l4_core__uart3,
897 &omap2430_l4_core__usbhsotg,
898 &omap2430_l4_core__mmc1,
899 &omap2430_l4_core__mmc2,
900 &omap2xxx_l4_core__mcspi1,
901 &omap2xxx_l4_core__mcspi2,
902 &omap2430_l4_core__mcspi3,
903 &omap2430_l3__iva,
904 &omap2430_l4_wkup__timer1,
905 &omap2xxx_l4_core__timer2,
906 &omap2xxx_l4_core__timer3,
907 &omap2xxx_l4_core__timer4,
908 &omap2xxx_l4_core__timer5,
909 &omap2xxx_l4_core__timer6,
910 &omap2xxx_l4_core__timer7,
911 &omap2xxx_l4_core__timer8,
912 &omap2xxx_l4_core__timer9,
913 &omap2xxx_l4_core__timer10,
914 &omap2xxx_l4_core__timer11,
915 &omap2xxx_l4_core__timer12,
916 &omap2430_l4_wkup__wd_timer2,
917 &omap2xxx_l4_core__dss,
918 &omap2xxx_l4_core__dss_dispc,
919 &omap2xxx_l4_core__dss_rfbi,
920 &omap2xxx_l4_core__dss_venc,
921 &omap2430_l4_wkup__gpio1,
922 &omap2430_l4_wkup__gpio2,
923 &omap2430_l4_wkup__gpio3,
924 &omap2430_l4_wkup__gpio4,
925 &omap2430_l4_core__gpio5,
926 &omap2430_dma_system__l3,
927 &omap2430_l4_core__dma_system,
928 &omap2430_l4_core__mailbox,
929 &omap2430_l4_core__mcbsp1,
930 &omap2430_l4_core__mcbsp2,
931 &omap2430_l4_core__mcbsp3,
932 &omap2430_l4_core__mcbsp4,
933 &omap2430_l4_core__mcbsp5,
934 &omap2430_l4_core__hdq1w,
935 &omap2430_l4_wkup__counter_32k,
936 NULL,
937};
938
939int __init omap2430_hwmod_init(void)
940{
941 return omap_hwmod_register_links(omap2430_hwmod_ocp_ifs);
942}
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * omap_hwmod_2430_data.c - hardware modules present on the OMAP2430 chips
4 *
5 * Copyright (C) 2009-2011 Nokia Corporation
6 * Copyright (C) 2012 Texas Instruments, Inc.
7 * Paul Walmsley
8 *
9 * XXX handle crossbar/shared link difference for L3?
10 * XXX these should be marked initdata for multi-OMAP kernels
11 */
12
13#include <linux/platform_data/i2c-omap.h>
14#include <linux/platform_data/hsmmc-omap.h>
15#include <linux/omap-dma.h>
16
17#include "omap_hwmod.h"
18#include "l3_2xxx.h"
19
20#include "soc.h"
21#include "omap_hwmod_common_data.h"
22#include "prm-regbits-24xx.h"
23#include "cm-regbits-24xx.h"
24#include "i2c.h"
25#include "wd_timer.h"
26
27/*
28 * OMAP2430 hardware module integration data
29 *
30 * All of the data in this section should be autogeneratable from the
31 * TI hardware database or other technical documentation. Data that
32 * is driver-specific or driver-kernel integration-specific belongs
33 * elsewhere.
34 */
35
36/*
37 * IP blocks
38 */
39
40/* IVA2 (IVA2) */
41static struct omap_hwmod_rst_info omap2430_iva_resets[] = {
42 { .name = "logic", .rst_shift = 0 },
43 { .name = "mmu", .rst_shift = 1 },
44};
45
46static struct omap_hwmod omap2430_iva_hwmod = {
47 .name = "iva",
48 .class = &iva_hwmod_class,
49 .clkdm_name = "dsp_clkdm",
50 .rst_lines = omap2430_iva_resets,
51 .rst_lines_cnt = ARRAY_SIZE(omap2430_iva_resets),
52 .main_clk = "dsp_fck",
53};
54
55/* I2C common */
56static struct omap_hwmod_class_sysconfig i2c_sysc = {
57 .rev_offs = 0x00,
58 .sysc_offs = 0x20,
59 .syss_offs = 0x10,
60 .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
61 SYSS_HAS_RESET_STATUS),
62 .sysc_fields = &omap_hwmod_sysc_type1,
63};
64
65static struct omap_hwmod_class i2c_class = {
66 .name = "i2c",
67 .sysc = &i2c_sysc,
68 .reset = &omap_i2c_reset,
69};
70
71/* I2C1 */
72static struct omap_hwmod omap2430_i2c1_hwmod = {
73 .name = "i2c1",
74 .flags = HWMOD_16BIT_REG,
75 .main_clk = "i2chs1_fck",
76 .prcm = {
77 .omap2 = {
78 /*
79 * NOTE: The CM_FCLKEN* and CM_ICLKEN* for
80 * I2CHS IP's do not follow the usual pattern.
81 * prcm_reg_id alone cannot be used to program
82 * the iclk and fclk. Needs to be handled using
83 * additional flags when clk handling is moved
84 * to hwmod framework.
85 */
86 .module_offs = CORE_MOD,
87 .idlest_reg_id = 1,
88 .idlest_idle_bit = OMAP2430_ST_I2CHS1_SHIFT,
89 },
90 },
91 .class = &i2c_class,
92};
93
94/* I2C2 */
95static struct omap_hwmod omap2430_i2c2_hwmod = {
96 .name = "i2c2",
97 .flags = HWMOD_16BIT_REG,
98 .main_clk = "i2chs2_fck",
99 .prcm = {
100 .omap2 = {
101 .module_offs = CORE_MOD,
102 .idlest_reg_id = 1,
103 .idlest_idle_bit = OMAP2430_ST_I2CHS2_SHIFT,
104 },
105 },
106 .class = &i2c_class,
107};
108
109/* gpio5 */
110static struct omap_hwmod omap2430_gpio5_hwmod = {
111 .name = "gpio5",
112 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
113 .main_clk = "gpio5_fck",
114 .prcm = {
115 .omap2 = {
116 .module_offs = CORE_MOD,
117 .idlest_reg_id = 2,
118 .idlest_idle_bit = OMAP2430_ST_GPIO5_SHIFT,
119 },
120 },
121 .class = &omap2xxx_gpio_hwmod_class,
122};
123
124/* dma attributes */
125static struct omap_dma_dev_attr dma_dev_attr = {
126 .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
127 IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
128 .lch_count = 32,
129};
130
131static struct omap_hwmod omap2430_dma_system_hwmod = {
132 .name = "dma",
133 .class = &omap2xxx_dma_hwmod_class,
134 .main_clk = "core_l3_ck",
135 .dev_attr = &dma_dev_attr,
136 .flags = HWMOD_NO_IDLEST,
137};
138
139/* mailbox */
140static struct omap_hwmod omap2430_mailbox_hwmod = {
141 .name = "mailbox",
142 .class = &omap2xxx_mailbox_hwmod_class,
143 .main_clk = "mailboxes_ick",
144 .prcm = {
145 .omap2 = {
146 .module_offs = CORE_MOD,
147 .idlest_reg_id = 1,
148 .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
149 },
150 },
151};
152
153/* mcspi3 */
154static struct omap_hwmod omap2430_mcspi3_hwmod = {
155 .name = "mcspi3",
156 .main_clk = "mcspi3_fck",
157 .prcm = {
158 .omap2 = {
159 .module_offs = CORE_MOD,
160 .idlest_reg_id = 2,
161 .idlest_idle_bit = OMAP2430_ST_MCSPI3_SHIFT,
162 },
163 },
164 .class = &omap2xxx_mcspi_class,
165};
166
167/* usbhsotg */
168static struct omap_hwmod_class_sysconfig omap2430_usbhsotg_sysc = {
169 .rev_offs = 0x0400,
170 .sysc_offs = 0x0404,
171 .syss_offs = 0x0408,
172 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
173 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
174 SYSC_HAS_AUTOIDLE),
175 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
176 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
177 .sysc_fields = &omap_hwmod_sysc_type1,
178};
179
180static struct omap_hwmod_class usbotg_class = {
181 .name = "usbotg",
182 .sysc = &omap2430_usbhsotg_sysc,
183};
184
185/* usb_otg_hs */
186static struct omap_hwmod omap2430_usbhsotg_hwmod = {
187 .name = "usb_otg_hs",
188 .main_clk = "usbhs_ick",
189 .prcm = {
190 .omap2 = {
191 .module_offs = CORE_MOD,
192 .idlest_reg_id = 1,
193 .idlest_idle_bit = OMAP2430_ST_USBHS_SHIFT,
194 },
195 },
196 .class = &usbotg_class,
197 /*
198 * Erratum ID: i479 idle_req / idle_ack mechanism potentially
199 * broken when autoidle is enabled
200 * workaround is to disable the autoidle bit at module level.
201 */
202 .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
203 | HWMOD_SWSUP_MSTANDBY,
204};
205
206/*
207 * 'mcbsp' class
208 * multi channel buffered serial port controller
209 */
210
211static struct omap_hwmod_class_sysconfig omap2430_mcbsp_sysc = {
212 .rev_offs = 0x007C,
213 .sysc_offs = 0x008C,
214 .sysc_flags = (SYSC_HAS_SOFTRESET),
215 .sysc_fields = &omap_hwmod_sysc_type1,
216};
217
218static struct omap_hwmod_class omap2430_mcbsp_hwmod_class = {
219 .name = "mcbsp",
220 .sysc = &omap2430_mcbsp_sysc,
221};
222
223static struct omap_hwmod_opt_clk mcbsp_opt_clks[] = {
224 { .role = "pad_fck", .clk = "mcbsp_clks" },
225 { .role = "prcm_fck", .clk = "func_96m_ck" },
226};
227
228/* mcbsp1 */
229static struct omap_hwmod omap2430_mcbsp1_hwmod = {
230 .name = "mcbsp1",
231 .class = &omap2430_mcbsp_hwmod_class,
232 .main_clk = "mcbsp1_fck",
233 .prcm = {
234 .omap2 = {
235 .module_offs = CORE_MOD,
236 .idlest_reg_id = 1,
237 .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
238 },
239 },
240 .opt_clks = mcbsp_opt_clks,
241 .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
242};
243
244/* mcbsp2 */
245static struct omap_hwmod omap2430_mcbsp2_hwmod = {
246 .name = "mcbsp2",
247 .class = &omap2430_mcbsp_hwmod_class,
248 .main_clk = "mcbsp2_fck",
249 .prcm = {
250 .omap2 = {
251 .module_offs = CORE_MOD,
252 .idlest_reg_id = 1,
253 .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
254 },
255 },
256 .opt_clks = mcbsp_opt_clks,
257 .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
258};
259
260/* mcbsp3 */
261static struct omap_hwmod omap2430_mcbsp3_hwmod = {
262 .name = "mcbsp3",
263 .class = &omap2430_mcbsp_hwmod_class,
264 .main_clk = "mcbsp3_fck",
265 .prcm = {
266 .omap2 = {
267 .module_offs = CORE_MOD,
268 .idlest_reg_id = 2,
269 .idlest_idle_bit = OMAP2430_ST_MCBSP3_SHIFT,
270 },
271 },
272 .opt_clks = mcbsp_opt_clks,
273 .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
274};
275
276/* mcbsp4 */
277static struct omap_hwmod omap2430_mcbsp4_hwmod = {
278 .name = "mcbsp4",
279 .class = &omap2430_mcbsp_hwmod_class,
280 .main_clk = "mcbsp4_fck",
281 .prcm = {
282 .omap2 = {
283 .module_offs = CORE_MOD,
284 .idlest_reg_id = 2,
285 .idlest_idle_bit = OMAP2430_ST_MCBSP4_SHIFT,
286 },
287 },
288 .opt_clks = mcbsp_opt_clks,
289 .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
290};
291
292/* mcbsp5 */
293static struct omap_hwmod omap2430_mcbsp5_hwmod = {
294 .name = "mcbsp5",
295 .class = &omap2430_mcbsp_hwmod_class,
296 .main_clk = "mcbsp5_fck",
297 .prcm = {
298 .omap2 = {
299 .module_offs = CORE_MOD,
300 .idlest_reg_id = 2,
301 .idlest_idle_bit = OMAP2430_ST_MCBSP5_SHIFT,
302 },
303 },
304 .opt_clks = mcbsp_opt_clks,
305 .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
306};
307
308/* MMC/SD/SDIO common */
309static struct omap_hwmod_class_sysconfig omap2430_mmc_sysc = {
310 .rev_offs = 0x1fc,
311 .sysc_offs = 0x10,
312 .syss_offs = 0x14,
313 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
314 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
315 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
316 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
317 .sysc_fields = &omap_hwmod_sysc_type1,
318};
319
320static struct omap_hwmod_class omap2430_mmc_class = {
321 .name = "mmc",
322 .sysc = &omap2430_mmc_sysc,
323};
324
325/* MMC/SD/SDIO1 */
326static struct omap_hwmod_opt_clk omap2430_mmc1_opt_clks[] = {
327 { .role = "dbck", .clk = "mmchsdb1_fck" },
328};
329
330static struct omap_hsmmc_dev_attr mmc1_dev_attr = {
331 .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
332};
333
334static struct omap_hwmod omap2430_mmc1_hwmod = {
335 .name = "mmc1",
336 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
337 .opt_clks = omap2430_mmc1_opt_clks,
338 .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc1_opt_clks),
339 .main_clk = "mmchs1_fck",
340 .prcm = {
341 .omap2 = {
342 .module_offs = CORE_MOD,
343 .idlest_reg_id = 2,
344 .idlest_idle_bit = OMAP2430_ST_MMCHS1_SHIFT,
345 },
346 },
347 .dev_attr = &mmc1_dev_attr,
348 .class = &omap2430_mmc_class,
349};
350
351/* MMC/SD/SDIO2 */
352static struct omap_hwmod_opt_clk omap2430_mmc2_opt_clks[] = {
353 { .role = "dbck", .clk = "mmchsdb2_fck" },
354};
355
356static struct omap_hwmod omap2430_mmc2_hwmod = {
357 .name = "mmc2",
358 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
359 .opt_clks = omap2430_mmc2_opt_clks,
360 .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc2_opt_clks),
361 .main_clk = "mmchs2_fck",
362 .prcm = {
363 .omap2 = {
364 .module_offs = CORE_MOD,
365 .idlest_reg_id = 2,
366 .idlest_idle_bit = OMAP2430_ST_MMCHS2_SHIFT,
367 },
368 },
369 .class = &omap2430_mmc_class,
370};
371
372/* HDQ1W/1-wire */
373static struct omap_hwmod omap2430_hdq1w_hwmod = {
374 .name = "hdq1w",
375 .main_clk = "hdq_fck",
376 .prcm = {
377 .omap2 = {
378 .module_offs = CORE_MOD,
379 .idlest_reg_id = 1,
380 .idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
381 },
382 },
383 .class = &omap2_hdq1w_class,
384};
385
386/*
387 * interfaces
388 */
389
390/* L3 -> L4_CORE interface */
391/* l3_core -> usbhsotg interface */
392static struct omap_hwmod_ocp_if omap2430_usbhsotg__l3 = {
393 .master = &omap2430_usbhsotg_hwmod,
394 .slave = &omap2xxx_l3_main_hwmod,
395 .clk = "core_l3_ck",
396 .user = OCP_USER_MPU,
397};
398
399/* L4 CORE -> I2C1 interface */
400static struct omap_hwmod_ocp_if omap2430_l4_core__i2c1 = {
401 .master = &omap2xxx_l4_core_hwmod,
402 .slave = &omap2430_i2c1_hwmod,
403 .clk = "i2c1_ick",
404 .user = OCP_USER_MPU | OCP_USER_SDMA,
405};
406
407/* L4 CORE -> I2C2 interface */
408static struct omap_hwmod_ocp_if omap2430_l4_core__i2c2 = {
409 .master = &omap2xxx_l4_core_hwmod,
410 .slave = &omap2430_i2c2_hwmod,
411 .clk = "i2c2_ick",
412 .user = OCP_USER_MPU | OCP_USER_SDMA,
413};
414
415/* l4_core ->usbhsotg interface */
416static struct omap_hwmod_ocp_if omap2430_l4_core__usbhsotg = {
417 .master = &omap2xxx_l4_core_hwmod,
418 .slave = &omap2430_usbhsotg_hwmod,
419 .clk = "usb_l4_ick",
420 .user = OCP_USER_MPU,
421};
422
423/* L4 CORE -> MMC1 interface */
424static struct omap_hwmod_ocp_if omap2430_l4_core__mmc1 = {
425 .master = &omap2xxx_l4_core_hwmod,
426 .slave = &omap2430_mmc1_hwmod,
427 .clk = "mmchs1_ick",
428 .user = OCP_USER_MPU | OCP_USER_SDMA,
429};
430
431/* L4 CORE -> MMC2 interface */
432static struct omap_hwmod_ocp_if omap2430_l4_core__mmc2 = {
433 .master = &omap2xxx_l4_core_hwmod,
434 .slave = &omap2430_mmc2_hwmod,
435 .clk = "mmchs2_ick",
436 .user = OCP_USER_MPU | OCP_USER_SDMA,
437};
438
439/* l4 core -> mcspi3 interface */
440static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi3 = {
441 .master = &omap2xxx_l4_core_hwmod,
442 .slave = &omap2430_mcspi3_hwmod,
443 .clk = "mcspi3_ick",
444 .user = OCP_USER_MPU | OCP_USER_SDMA,
445};
446
447/* IVA2 <- L3 interface */
448static struct omap_hwmod_ocp_if omap2430_l3__iva = {
449 .master = &omap2xxx_l3_main_hwmod,
450 .slave = &omap2430_iva_hwmod,
451 .clk = "core_l3_ck",
452 .user = OCP_USER_MPU | OCP_USER_SDMA,
453};
454
455/* l4_wkup -> timer1 */
456static struct omap_hwmod_ocp_if omap2430_l4_wkup__timer1 = {
457 .master = &omap2xxx_l4_wkup_hwmod,
458 .slave = &omap2xxx_timer1_hwmod,
459 .clk = "gpt1_ick",
460 .user = OCP_USER_MPU | OCP_USER_SDMA,
461};
462
463/* l4_wkup -> wd_timer2 */
464static struct omap_hwmod_ocp_if omap2430_l4_wkup__wd_timer2 = {
465 .master = &omap2xxx_l4_wkup_hwmod,
466 .slave = &omap2xxx_wd_timer2_hwmod,
467 .clk = "mpu_wdt_ick",
468 .user = OCP_USER_MPU | OCP_USER_SDMA,
469};
470
471/* l4_wkup -> gpio1 */
472static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio1 = {
473 .master = &omap2xxx_l4_wkup_hwmod,
474 .slave = &omap2xxx_gpio1_hwmod,
475 .clk = "gpios_ick",
476 .user = OCP_USER_MPU | OCP_USER_SDMA,
477};
478
479/* l4_wkup -> gpio2 */
480static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio2 = {
481 .master = &omap2xxx_l4_wkup_hwmod,
482 .slave = &omap2xxx_gpio2_hwmod,
483 .clk = "gpios_ick",
484 .user = OCP_USER_MPU | OCP_USER_SDMA,
485};
486
487/* l4_wkup -> gpio3 */
488static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio3 = {
489 .master = &omap2xxx_l4_wkup_hwmod,
490 .slave = &omap2xxx_gpio3_hwmod,
491 .clk = "gpios_ick",
492 .user = OCP_USER_MPU | OCP_USER_SDMA,
493};
494
495/* l4_wkup -> gpio4 */
496static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio4 = {
497 .master = &omap2xxx_l4_wkup_hwmod,
498 .slave = &omap2xxx_gpio4_hwmod,
499 .clk = "gpios_ick",
500 .user = OCP_USER_MPU | OCP_USER_SDMA,
501};
502
503/* l4_core -> gpio5 */
504static struct omap_hwmod_ocp_if omap2430_l4_core__gpio5 = {
505 .master = &omap2xxx_l4_core_hwmod,
506 .slave = &omap2430_gpio5_hwmod,
507 .clk = "gpio5_ick",
508 .user = OCP_USER_MPU | OCP_USER_SDMA,
509};
510
511/* dma_system -> L3 */
512static struct omap_hwmod_ocp_if omap2430_dma_system__l3 = {
513 .master = &omap2430_dma_system_hwmod,
514 .slave = &omap2xxx_l3_main_hwmod,
515 .clk = "core_l3_ck",
516 .user = OCP_USER_MPU | OCP_USER_SDMA,
517};
518
519/* l4_core -> dma_system */
520static struct omap_hwmod_ocp_if omap2430_l4_core__dma_system = {
521 .master = &omap2xxx_l4_core_hwmod,
522 .slave = &omap2430_dma_system_hwmod,
523 .clk = "sdma_ick",
524 .user = OCP_USER_MPU | OCP_USER_SDMA,
525};
526
527/* l4_core -> mailbox */
528static struct omap_hwmod_ocp_if omap2430_l4_core__mailbox = {
529 .master = &omap2xxx_l4_core_hwmod,
530 .slave = &omap2430_mailbox_hwmod,
531 .user = OCP_USER_MPU | OCP_USER_SDMA,
532};
533
534/* l4_core -> mcbsp1 */
535static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp1 = {
536 .master = &omap2xxx_l4_core_hwmod,
537 .slave = &omap2430_mcbsp1_hwmod,
538 .clk = "mcbsp1_ick",
539 .user = OCP_USER_MPU | OCP_USER_SDMA,
540};
541
542/* l4_core -> mcbsp2 */
543static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp2 = {
544 .master = &omap2xxx_l4_core_hwmod,
545 .slave = &omap2430_mcbsp2_hwmod,
546 .clk = "mcbsp2_ick",
547 .user = OCP_USER_MPU | OCP_USER_SDMA,
548};
549
550/* l4_core -> mcbsp3 */
551static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp3 = {
552 .master = &omap2xxx_l4_core_hwmod,
553 .slave = &omap2430_mcbsp3_hwmod,
554 .clk = "mcbsp3_ick",
555 .user = OCP_USER_MPU | OCP_USER_SDMA,
556};
557
558/* l4_core -> mcbsp4 */
559static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp4 = {
560 .master = &omap2xxx_l4_core_hwmod,
561 .slave = &omap2430_mcbsp4_hwmod,
562 .clk = "mcbsp4_ick",
563 .user = OCP_USER_MPU | OCP_USER_SDMA,
564};
565
566/* l4_core -> mcbsp5 */
567static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp5 = {
568 .master = &omap2xxx_l4_core_hwmod,
569 .slave = &omap2430_mcbsp5_hwmod,
570 .clk = "mcbsp5_ick",
571 .user = OCP_USER_MPU | OCP_USER_SDMA,
572};
573
574/* l4_core -> hdq1w */
575static struct omap_hwmod_ocp_if omap2430_l4_core__hdq1w = {
576 .master = &omap2xxx_l4_core_hwmod,
577 .slave = &omap2430_hdq1w_hwmod,
578 .clk = "hdq_ick",
579 .user = OCP_USER_MPU | OCP_USER_SDMA,
580 .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
581};
582
583/* l4_wkup -> 32ksync_counter */
584static struct omap_hwmod_ocp_if omap2430_l4_wkup__counter_32k = {
585 .master = &omap2xxx_l4_wkup_hwmod,
586 .slave = &omap2xxx_counter_32k_hwmod,
587 .clk = "sync_32k_ick",
588 .user = OCP_USER_MPU | OCP_USER_SDMA,
589};
590
591static struct omap_hwmod_ocp_if omap2430_l3__gpmc = {
592 .master = &omap2xxx_l3_main_hwmod,
593 .slave = &omap2xxx_gpmc_hwmod,
594 .clk = "core_l3_ck",
595 .user = OCP_USER_MPU | OCP_USER_SDMA,
596};
597
598static struct omap_hwmod_ocp_if *omap2430_hwmod_ocp_ifs[] __initdata = {
599 &omap2xxx_l3_main__l4_core,
600 &omap2xxx_mpu__l3_main,
601 &omap2xxx_dss__l3,
602 &omap2430_usbhsotg__l3,
603 &omap2430_l4_core__i2c1,
604 &omap2430_l4_core__i2c2,
605 &omap2xxx_l4_core__l4_wkup,
606 &omap2_l4_core__uart1,
607 &omap2_l4_core__uart2,
608 &omap2_l4_core__uart3,
609 &omap2430_l4_core__usbhsotg,
610 &omap2430_l4_core__mmc1,
611 &omap2430_l4_core__mmc2,
612 &omap2xxx_l4_core__mcspi1,
613 &omap2xxx_l4_core__mcspi2,
614 &omap2430_l4_core__mcspi3,
615 &omap2430_l3__iva,
616 &omap2430_l4_wkup__timer1,
617 &omap2xxx_l4_core__timer2,
618 &omap2xxx_l4_core__timer3,
619 &omap2xxx_l4_core__timer4,
620 &omap2xxx_l4_core__timer5,
621 &omap2xxx_l4_core__timer6,
622 &omap2xxx_l4_core__timer7,
623 &omap2xxx_l4_core__timer8,
624 &omap2xxx_l4_core__timer9,
625 &omap2xxx_l4_core__timer10,
626 &omap2xxx_l4_core__timer11,
627 &omap2xxx_l4_core__timer12,
628 &omap2430_l4_wkup__wd_timer2,
629 &omap2xxx_l4_core__dss,
630 &omap2xxx_l4_core__dss_dispc,
631 &omap2xxx_l4_core__dss_rfbi,
632 &omap2xxx_l4_core__dss_venc,
633 &omap2430_l4_wkup__gpio1,
634 &omap2430_l4_wkup__gpio2,
635 &omap2430_l4_wkup__gpio3,
636 &omap2430_l4_wkup__gpio4,
637 &omap2430_l4_core__gpio5,
638 &omap2430_dma_system__l3,
639 &omap2430_l4_core__dma_system,
640 &omap2430_l4_core__mailbox,
641 &omap2430_l4_core__mcbsp1,
642 &omap2430_l4_core__mcbsp2,
643 &omap2430_l4_core__mcbsp3,
644 &omap2430_l4_core__mcbsp4,
645 &omap2430_l4_core__mcbsp5,
646 &omap2430_l4_core__hdq1w,
647 &omap2xxx_l4_core__rng,
648 &omap2xxx_l4_core__sham,
649 &omap2xxx_l4_core__aes,
650 &omap2430_l4_wkup__counter_32k,
651 &omap2430_l3__gpmc,
652 NULL,
653};
654
655int __init omap2430_hwmod_init(void)
656{
657 omap_hwmod_init();
658 return omap_hwmod_register_links(omap2430_hwmod_ocp_ifs);
659}