Linux Audio

Check our new training course

Loading...
v3.5.6
  1#ifndef __ARCH_S390_ATOMIC__
  2#define __ARCH_S390_ATOMIC__
  3
  4/*
  5 * Copyright 1999,2009 IBM Corp.
  6 * Author(s): Martin Schwidefsky <schwidefsky@de.ibm.com>,
  7 *	      Denis Joseph Barrow,
  8 *	      Arnd Bergmann <arndb@de.ibm.com>,
  9 *
 10 * Atomic operations that C can't guarantee us.
 11 * Useful for resource counting etc.
 12 * s390 uses 'Compare And Swap' for atomicity in SMP environment.
 13 *
 14 */
 15
 
 
 
 16#include <linux/compiler.h>
 17#include <linux/types.h>
 
 
 18#include <asm/cmpxchg.h>
 19
 20#define ATOMIC_INIT(i)  { (i) }
 21
 22#define __CS_LOOP(ptr, op_val, op_string) ({				\
 23	int old_val, new_val;						\
 24	asm volatile(							\
 25		"	l	%0,%2\n"				\
 26		"0:	lr	%1,%0\n"				\
 27		op_string "	%1,%3\n"				\
 28		"	cs	%0,%1,%2\n"				\
 29		"	jl	0b"					\
 30		: "=&d" (old_val), "=&d" (new_val),			\
 31		  "=Q" (((atomic_t *)(ptr))->counter)			\
 32		: "d" (op_val),	 "Q" (((atomic_t *)(ptr))->counter)	\
 33		: "cc", "memory");					\
 34	new_val;							\
 35})
 36
 37static inline int atomic_read(const atomic_t *v)
 38{
 39	int c;
 40
 41	asm volatile(
 42		"	l	%0,%1\n"
 43		: "=d" (c) : "Q" (v->counter));
 44	return c;
 45}
 46
 47static inline void atomic_set(atomic_t *v, int i)
 48{
 49	asm volatile(
 50		"	st	%1,%0\n"
 51		: "=Q" (v->counter) : "d" (i));
 52}
 53
 54static inline int atomic_add_return(int i, atomic_t *v)
 55{
 56	return __CS_LOOP(v, i, "ar");
 57}
 58#define atomic_add(_i, _v)		atomic_add_return(_i, _v)
 59#define atomic_add_negative(_i, _v)	(atomic_add_return(_i, _v) < 0)
 60#define atomic_inc(_v)			atomic_add_return(1, _v)
 61#define atomic_inc_return(_v)		atomic_add_return(1, _v)
 62#define atomic_inc_and_test(_v)		(atomic_add_return(1, _v) == 0)
 63
 64static inline int atomic_sub_return(int i, atomic_t *v)
 65{
 66	return __CS_LOOP(v, i, "sr");
 67}
 68#define atomic_sub(_i, _v)		atomic_sub_return(_i, _v)
 69#define atomic_sub_and_test(_i, _v)	(atomic_sub_return(_i, _v) == 0)
 70#define atomic_dec(_v)			atomic_sub_return(1, _v)
 71#define atomic_dec_return(_v)		atomic_sub_return(1, _v)
 72#define atomic_dec_and_test(_v)		(atomic_sub_return(1, _v) == 0)
 73
 74static inline void atomic_clear_mask(unsigned long mask, atomic_t *v)
 75{
 76	__CS_LOOP(v, ~mask, "nr");
 77}
 
 78
 79static inline void atomic_set_mask(unsigned long mask, atomic_t *v)
 80{
 81	__CS_LOOP(v, mask, "or");
 82}
 
 83
 84#define atomic_xchg(v, new) (xchg(&((v)->counter), new))
 85
 86static inline int atomic_cmpxchg(atomic_t *v, int old, int new)
 87{
 88	asm volatile(
 89		"	cs	%0,%2,%1"
 90		: "+d" (old), "=Q" (v->counter)
 91		: "d" (new), "Q" (v->counter)
 92		: "cc", "memory");
 93	return old;
 94}
 95
 96static inline int __atomic_add_unless(atomic_t *v, int a, int u)
 97{
 98	int c, old;
 99	c = atomic_read(v);
100	for (;;) {
101		if (unlikely(c == u))
102			break;
103		old = atomic_cmpxchg(v, c, c + a);
104		if (likely(old == c))
105			break;
106		c = old;
107	}
108	return c;
109}
 
110
 
 
 
111
112#undef __CS_LOOP
113
114#define ATOMIC64_INIT(i)  { (i) }
115
116#ifdef CONFIG_64BIT
117
118#define __CSG_LOOP(ptr, op_val, op_string) ({				\
119	long long old_val, new_val;					\
120	asm volatile(							\
121		"	lg	%0,%2\n"				\
122		"0:	lgr	%1,%0\n"				\
123		op_string "	%1,%3\n"				\
124		"	csg	%0,%1,%2\n"				\
125		"	jl	0b"					\
126		: "=&d" (old_val), "=&d" (new_val),			\
127		  "=Q" (((atomic_t *)(ptr))->counter)			\
128		: "d" (op_val),	"Q" (((atomic_t *)(ptr))->counter)	\
129		: "cc", "memory");					\
130	new_val;							\
131})
132
133static inline long long atomic64_read(const atomic64_t *v)
134{
135	long long c;
136
137	asm volatile(
138		"	lg	%0,%1\n"
139		: "=d" (c) : "Q" (v->counter));
140	return c;
141}
142
143static inline void atomic64_set(atomic64_t *v, long long i)
144{
145	asm volatile(
146		"	stg	%1,%0\n"
147		: "=Q" (v->counter) : "d" (i));
148}
149
150static inline long long atomic64_add_return(long long i, atomic64_t *v)
151{
152	return __CSG_LOOP(v, i, "agr");
153}
154
155static inline long long atomic64_sub_return(long long i, atomic64_t *v)
156{
157	return __CSG_LOOP(v, i, "sgr");
158}
159
160static inline void atomic64_clear_mask(unsigned long mask, atomic64_t *v)
161{
162	__CSG_LOOP(v, ~mask, "ngr");
163}
164
165static inline void atomic64_set_mask(unsigned long mask, atomic64_t *v)
166{
167	__CSG_LOOP(v, mask, "ogr");
168}
 
 
169
170#define atomic64_xchg(v, new) (xchg(&((v)->counter), new))
171
172static inline long long atomic64_cmpxchg(atomic64_t *v,
173					     long long old, long long new)
174{
175	asm volatile(
176		"	csg	%0,%2,%1"
177		: "+d" (old), "=Q" (v->counter)
178		: "d" (new), "Q" (v->counter)
179		: "cc", "memory");
180	return old;
181}
 
182
183#undef __CSG_LOOP
184
185#else /* CONFIG_64BIT */
186
187typedef struct {
188	long long counter;
189} atomic64_t;
190
191static inline long long atomic64_read(const atomic64_t *v)
192{
193	register_pair rp;
194
195	asm volatile(
196		"	lm	%0,%N0,%1"
197		: "=&d" (rp) : "Q" (v->counter)	);
198	return rp.pair;
199}
200
201static inline void atomic64_set(atomic64_t *v, long long i)
202{
203	register_pair rp = {.pair = i};
204
205	asm volatile(
206		"	stm	%1,%N1,%0"
207		: "=Q" (v->counter) : "d" (rp) );
208}
 
209
210static inline long long atomic64_xchg(atomic64_t *v, long long new)
211{
212	register_pair rp_new = {.pair = new};
213	register_pair rp_old;
214
215	asm volatile(
216		"	lm	%0,%N0,%1\n"
217		"0:	cds	%0,%2,%1\n"
218		"	jl	0b\n"
219		: "=&d" (rp_old), "=Q" (v->counter)
220		: "d" (rp_new), "Q" (v->counter)
221		: "cc");
222	return rp_old.pair;
223}
 
224
225static inline long long atomic64_cmpxchg(atomic64_t *v,
226					 long long old, long long new)
227{
228	register_pair rp_old = {.pair = old};
229	register_pair rp_new = {.pair = new};
230
231	asm volatile(
232		"	cds	%0,%2,%1"
233		: "+&d" (rp_old), "=Q" (v->counter)
234		: "d" (rp_new), "Q" (v->counter)
235		: "cc");
236	return rp_old.pair;
237}
 
238
239
240static inline long long atomic64_add_return(long long i, atomic64_t *v)
241{
242	long long old, new;
243
244	do {
245		old = atomic64_read(v);
246		new = old + i;
247	} while (atomic64_cmpxchg(v, old, new) != old);
248	return new;
249}
 
250
251static inline long long atomic64_sub_return(long long i, atomic64_t *v)
252{
253	long long old, new;
254
255	do {
256		old = atomic64_read(v);
257		new = old - i;
258	} while (atomic64_cmpxchg(v, old, new) != old);
259	return new;
260}
 
261
262static inline void atomic64_set_mask(unsigned long long mask, atomic64_t *v)
263{
264	long long old, new;
265
266	do {
267		old = atomic64_read(v);
268		new = old | mask;
269	} while (atomic64_cmpxchg(v, old, new) != old);
270}
271
272static inline void atomic64_clear_mask(unsigned long long mask, atomic64_t *v)
273{
274	long long old, new;
275
276	do {
277		old = atomic64_read(v);
278		new = old & mask;
279	} while (atomic64_cmpxchg(v, old, new) != old);
280}
 
281
282#endif /* CONFIG_64BIT */
283
284static inline int atomic64_add_unless(atomic64_t *v, long long a, long long u)
285{
286	long long c, old;
287
288	c = atomic64_read(v);
289	for (;;) {
290		if (unlikely(c == u))
291			break;
292		old = atomic64_cmpxchg(v, c, c + a);
293		if (likely(old == c))
294			break;
295		c = old;
296	}
297	return c != u;
298}
299
300static inline long long atomic64_dec_if_positive(atomic64_t *v)
301{
302	long long c, old, dec;
303
304	c = atomic64_read(v);
305	for (;;) {
306		dec = c - 1;
307		if (unlikely(dec < 0))
308			break;
309		old = atomic64_cmpxchg((v), c, dec);
310		if (likely(old == c))
311			break;
312		c = old;
313	}
314	return dec;
315}
316
317#define atomic64_add(_i, _v)		atomic64_add_return(_i, _v)
318#define atomic64_add_negative(_i, _v)	(atomic64_add_return(_i, _v) < 0)
319#define atomic64_inc(_v)		atomic64_add_return(1, _v)
320#define atomic64_inc_return(_v)		atomic64_add_return(1, _v)
321#define atomic64_inc_and_test(_v)	(atomic64_add_return(1, _v) == 0)
322#define atomic64_sub(_i, _v)		atomic64_sub_return(_i, _v)
323#define atomic64_sub_and_test(_i, _v)	(atomic64_sub_return(_i, _v) == 0)
324#define atomic64_dec(_v)		atomic64_sub_return(1, _v)
325#define atomic64_dec_return(_v)		atomic64_sub_return(1, _v)
326#define atomic64_dec_and_test(_v)	(atomic64_sub_return(1, _v) == 0)
327#define atomic64_inc_not_zero(v)	atomic64_add_unless((v), 1, 0)
328
329#define smp_mb__before_atomic_dec()	smp_mb()
330#define smp_mb__after_atomic_dec()	smp_mb()
331#define smp_mb__before_atomic_inc()	smp_mb()
332#define smp_mb__after_atomic_inc()	smp_mb()
333
334#endif /* __ARCH_S390_ATOMIC__  */
v5.14.15
  1/* SPDX-License-Identifier: GPL-2.0 */
 
 
  2/*
  3 * Copyright IBM Corp. 1999, 2016
  4 * Author(s): Martin Schwidefsky <schwidefsky@de.ibm.com>,
  5 *	      Denis Joseph Barrow,
  6 *	      Arnd Bergmann,
 
 
 
 
 
  7 */
  8
  9#ifndef __ARCH_S390_ATOMIC__
 10#define __ARCH_S390_ATOMIC__
 11
 12#include <linux/compiler.h>
 13#include <linux/types.h>
 14#include <asm/atomic_ops.h>
 15#include <asm/barrier.h>
 16#include <asm/cmpxchg.h>
 17
 18static inline int arch_atomic_read(const atomic_t *v)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 19{
 20	return __atomic_read(v);
 21}
 22#define arch_atomic_read arch_atomic_read
 
 
 
 
 23
 24static inline void arch_atomic_set(atomic_t *v, int i)
 25{
 26	__atomic_set(v, i);
 27}
 28#define arch_atomic_set arch_atomic_set
 
 
 
 
 29
 30static inline int arch_atomic_add_return(int i, atomic_t *v)
 31{
 32	return __atomic_add_barrier(i, &v->counter) + i;
 33}
 34#define arch_atomic_add_return arch_atomic_add_return
 35
 36static inline int arch_atomic_fetch_add(int i, atomic_t *v)
 37{
 38	return __atomic_add_barrier(i, &v->counter);
 39}
 40#define arch_atomic_fetch_add arch_atomic_fetch_add
 41
 42static inline void arch_atomic_add(int i, atomic_t *v)
 
 
 
 
 
 
 
 
 
 
 
 
 43{
 44	__atomic_add(i, &v->counter);
 
 
 
 
 
 
 
 
 
 
 45}
 46#define arch_atomic_add arch_atomic_add
 47
 48#define arch_atomic_sub(_i, _v)		arch_atomic_add(-(int)(_i), _v)
 49#define arch_atomic_sub_return(_i, _v)	arch_atomic_add_return(-(int)(_i), _v)
 50#define arch_atomic_fetch_sub(_i, _v)	arch_atomic_fetch_add(-(int)(_i), _v)
 51
 52#define ATOMIC_OPS(op)							\
 53static inline void arch_atomic_##op(int i, atomic_t *v)			\
 54{									\
 55	__atomic_##op(i, &v->counter);					\
 56}									\
 57static inline int arch_atomic_fetch_##op(int i, atomic_t *v)		\
 58{									\
 59	return __atomic_##op##_barrier(i, &v->counter);			\
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 60}
 61
 62ATOMIC_OPS(and)
 63ATOMIC_OPS(or)
 64ATOMIC_OPS(xor)
 
 65
 66#undef ATOMIC_OPS
 
 
 
 67
 68#define arch_atomic_and			arch_atomic_and
 69#define arch_atomic_or			arch_atomic_or
 70#define arch_atomic_xor			arch_atomic_xor
 71#define arch_atomic_fetch_and		arch_atomic_fetch_and
 72#define arch_atomic_fetch_or		arch_atomic_fetch_or
 73#define arch_atomic_fetch_xor		arch_atomic_fetch_xor
 74
 75#define arch_atomic_xchg(v, new)	(arch_xchg(&((v)->counter), new))
 76
 77static inline int arch_atomic_cmpxchg(atomic_t *v, int old, int new)
 
 78{
 79	return __atomic_cmpxchg(&v->counter, old, new);
 
 
 
 
 
 80}
 81#define arch_atomic_cmpxchg arch_atomic_cmpxchg
 82
 83#define ATOMIC64_INIT(i)  { (i) }
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 84
 85static inline s64 arch_atomic64_read(const atomic64_t *v)
 86{
 87	return __atomic64_read(v);
 
 
 
 
 88}
 89#define arch_atomic64_read arch_atomic64_read
 90
 91static inline void arch_atomic64_set(atomic64_t *v, s64 i)
 92{
 93	__atomic64_set(v, i);
 
 
 
 
 
 
 
 
 
 
 94}
 95#define arch_atomic64_set arch_atomic64_set
 96
 97static inline s64 arch_atomic64_add_return(s64 i, atomic64_t *v)
 
 98{
 99	return __atomic64_add_barrier(i, (long *)&v->counter) + i;
 
 
 
 
 
 
 
 
100}
101#define arch_atomic64_add_return arch_atomic64_add_return
102
103static inline s64 arch_atomic64_fetch_add(s64 i, atomic64_t *v)
 
104{
105	return __atomic64_add_barrier(i, (long *)&v->counter);
 
 
 
 
 
 
106}
107#define arch_atomic64_fetch_add arch_atomic64_fetch_add
108
109static inline void arch_atomic64_add(s64 i, atomic64_t *v)
110{
111	__atomic64_add(i, (long *)&v->counter);
 
 
 
 
 
 
112}
113#define arch_atomic64_add arch_atomic64_add
114
115#define arch_atomic64_xchg(v, new)	(arch_xchg(&((v)->counter), new))
 
 
116
117static inline s64 arch_atomic64_cmpxchg(atomic64_t *v, s64 old, s64 new)
 
 
 
 
 
 
118{
119	return __atomic64_cmpxchg((long *)&v->counter, old, new);
 
 
 
 
 
120}
121#define arch_atomic64_cmpxchg arch_atomic64_cmpxchg
122
123#define ATOMIC64_OPS(op)						\
124static inline void arch_atomic64_##op(s64 i, atomic64_t *v)		\
125{									\
126	__atomic64_##op(i, (long *)&v->counter);			\
127}									\
128static inline long arch_atomic64_fetch_##op(s64 i, atomic64_t *v)	\
129{									\
130	return __atomic64_##op##_barrier(i, (long *)&v->counter);	\
 
 
 
 
 
 
 
 
131}
132
133ATOMIC64_OPS(and)
134ATOMIC64_OPS(or)
135ATOMIC64_OPS(xor)
136
137#undef ATOMIC64_OPS
 
 
 
 
 
 
 
 
 
 
 
138
139#define arch_atomic64_and		arch_atomic64_and
140#define arch_atomic64_or		arch_atomic64_or
141#define arch_atomic64_xor		arch_atomic64_xor
142#define arch_atomic64_fetch_and		arch_atomic64_fetch_and
143#define arch_atomic64_fetch_or		arch_atomic64_fetch_or
144#define arch_atomic64_fetch_xor		arch_atomic64_fetch_xor
 
 
 
 
 
145
146#define arch_atomic64_sub_return(_i, _v) arch_atomic64_add_return(-(s64)(_i), _v)
147#define arch_atomic64_fetch_sub(_i, _v)  arch_atomic64_fetch_add(-(s64)(_i), _v)
148#define arch_atomic64_sub(_i, _v)	 arch_atomic64_add(-(s64)(_i), _v)
 
149
150#endif /* __ARCH_S390_ATOMIC__  */