Loading...
1/*
2 * Freescale MPC85xx/MPC86xx RapidIO support
3 *
4 * Copyright 2009 Sysgo AG
5 * Thomas Moll <thomas.moll@sysgo.com>
6 * - fixed maintenance access routines, check for aligned access
7 *
8 * Copyright 2009 Integrated Device Technology, Inc.
9 * Alex Bounine <alexandre.bounine@idt.com>
10 * - Added Port-Write message handling
11 * - Added Machine Check exception handling
12 *
13 * Copyright (C) 2007, 2008, 2010, 2011 Freescale Semiconductor, Inc.
14 * Zhang Wei <wei.zhang@freescale.com>
15 *
16 * Copyright 2005 MontaVista Software, Inc.
17 * Matt Porter <mporter@kernel.crashing.org>
18 *
19 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
23 */
24
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/types.h>
28#include <linux/dma-mapping.h>
29#include <linux/interrupt.h>
30#include <linux/device.h>
31#include <linux/of_platform.h>
32#include <linux/delay.h>
33#include <linux/slab.h>
34
35#include <linux/io.h>
36#include <linux/uaccess.h>
37#include <asm/machdep.h>
38
39#include "fsl_rio.h"
40
41#undef DEBUG_PW /* Port-Write debugging */
42
43#define RIO_PORT1_EDCSR 0x0640
44#define RIO_PORT2_EDCSR 0x0680
45#define RIO_PORT1_IECSR 0x10130
46#define RIO_PORT2_IECSR 0x101B0
47
48#define RIO_GCCSR 0x13c
49#define RIO_ESCSR 0x158
50#define ESCSR_CLEAR 0x07120204
51#define RIO_PORT2_ESCSR 0x178
52#define RIO_CCSR 0x15c
53#define RIO_LTLEDCSR_IER 0x80000000
54#define RIO_LTLEDCSR_PRT 0x01000000
55#define IECSR_CLEAR 0x80000000
56#define RIO_ISR_AACR 0x10120
57#define RIO_ISR_AACR_AA 0x1 /* Accept All ID */
58
59#define __fsl_read_rio_config(x, addr, err, op) \
60 __asm__ __volatile__( \
61 "1: "op" %1,0(%2)\n" \
62 " eieio\n" \
63 "2:\n" \
64 ".section .fixup,\"ax\"\n" \
65 "3: li %1,-1\n" \
66 " li %0,%3\n" \
67 " b 2b\n" \
68 ".section __ex_table,\"a\"\n" \
69 PPC_LONG_ALIGN "\n" \
70 PPC_LONG "1b,3b\n" \
71 ".text" \
72 : "=r" (err), "=r" (x) \
73 : "b" (addr), "i" (-EFAULT), "0" (err))
74
75void __iomem *rio_regs_win;
76void __iomem *rmu_regs_win;
77resource_size_t rio_law_start;
78
79struct fsl_rio_dbell *dbell;
80struct fsl_rio_pw *pw;
81
82#ifdef CONFIG_E500
83int fsl_rio_mcheck_exception(struct pt_regs *regs)
84{
85 const struct exception_table_entry *entry;
86 unsigned long reason;
87
88 if (!rio_regs_win)
89 return 0;
90
91 reason = in_be32((u32 *)(rio_regs_win + RIO_LTLEDCSR));
92 if (reason & (RIO_LTLEDCSR_IER | RIO_LTLEDCSR_PRT)) {
93 /* Check if we are prepared to handle this fault */
94 entry = search_exception_tables(regs->nip);
95 if (entry) {
96 pr_debug("RIO: %s - MC Exception handled\n",
97 __func__);
98 out_be32((u32 *)(rio_regs_win + RIO_LTLEDCSR),
99 0);
100 regs->msr |= MSR_RI;
101 regs->nip = entry->fixup;
102 return 1;
103 }
104 }
105
106 return 0;
107}
108EXPORT_SYMBOL_GPL(fsl_rio_mcheck_exception);
109#endif
110
111/**
112 * fsl_local_config_read - Generate a MPC85xx local config space read
113 * @mport: RapidIO master port info
114 * @index: ID of RapdiIO interface
115 * @offset: Offset into configuration space
116 * @len: Length (in bytes) of the maintenance transaction
117 * @data: Value to be read into
118 *
119 * Generates a MPC85xx local configuration space read. Returns %0 on
120 * success or %-EINVAL on failure.
121 */
122static int fsl_local_config_read(struct rio_mport *mport,
123 int index, u32 offset, int len, u32 *data)
124{
125 struct rio_priv *priv = mport->priv;
126 pr_debug("fsl_local_config_read: index %d offset %8.8x\n", index,
127 offset);
128 *data = in_be32(priv->regs_win + offset);
129
130 return 0;
131}
132
133/**
134 * fsl_local_config_write - Generate a MPC85xx local config space write
135 * @mport: RapidIO master port info
136 * @index: ID of RapdiIO interface
137 * @offset: Offset into configuration space
138 * @len: Length (in bytes) of the maintenance transaction
139 * @data: Value to be written
140 *
141 * Generates a MPC85xx local configuration space write. Returns %0 on
142 * success or %-EINVAL on failure.
143 */
144static int fsl_local_config_write(struct rio_mport *mport,
145 int index, u32 offset, int len, u32 data)
146{
147 struct rio_priv *priv = mport->priv;
148 pr_debug
149 ("fsl_local_config_write: index %d offset %8.8x data %8.8x\n",
150 index, offset, data);
151 out_be32(priv->regs_win + offset, data);
152
153 return 0;
154}
155
156/**
157 * fsl_rio_config_read - Generate a MPC85xx read maintenance transaction
158 * @mport: RapidIO master port info
159 * @index: ID of RapdiIO interface
160 * @destid: Destination ID of transaction
161 * @hopcount: Number of hops to target device
162 * @offset: Offset into configuration space
163 * @len: Length (in bytes) of the maintenance transaction
164 * @val: Location to be read into
165 *
166 * Generates a MPC85xx read maintenance transaction. Returns %0 on
167 * success or %-EINVAL on failure.
168 */
169static int
170fsl_rio_config_read(struct rio_mport *mport, int index, u16 destid,
171 u8 hopcount, u32 offset, int len, u32 *val)
172{
173 struct rio_priv *priv = mport->priv;
174 u8 *data;
175 u32 rval, err = 0;
176
177 pr_debug
178 ("fsl_rio_config_read:"
179 " index %d destid %d hopcount %d offset %8.8x len %d\n",
180 index, destid, hopcount, offset, len);
181
182 /* 16MB maintenance window possible */
183 /* allow only aligned access to maintenance registers */
184 if (offset > (0x1000000 - len) || !IS_ALIGNED(offset, len))
185 return -EINVAL;
186
187 out_be32(&priv->maint_atmu_regs->rowtar,
188 (destid << 22) | (hopcount << 12) | (offset >> 12));
189 out_be32(&priv->maint_atmu_regs->rowtear, (destid >> 10));
190
191 data = (u8 *) priv->maint_win + (offset & (RIO_MAINT_WIN_SIZE - 1));
192 switch (len) {
193 case 1:
194 __fsl_read_rio_config(rval, data, err, "lbz");
195 break;
196 case 2:
197 __fsl_read_rio_config(rval, data, err, "lhz");
198 break;
199 case 4:
200 __fsl_read_rio_config(rval, data, err, "lwz");
201 break;
202 default:
203 return -EINVAL;
204 }
205
206 if (err) {
207 pr_debug("RIO: cfg_read error %d for %x:%x:%x\n",
208 err, destid, hopcount, offset);
209 }
210
211 *val = rval;
212
213 return err;
214}
215
216/**
217 * fsl_rio_config_write - Generate a MPC85xx write maintenance transaction
218 * @mport: RapidIO master port info
219 * @index: ID of RapdiIO interface
220 * @destid: Destination ID of transaction
221 * @hopcount: Number of hops to target device
222 * @offset: Offset into configuration space
223 * @len: Length (in bytes) of the maintenance transaction
224 * @val: Value to be written
225 *
226 * Generates an MPC85xx write maintenance transaction. Returns %0 on
227 * success or %-EINVAL on failure.
228 */
229static int
230fsl_rio_config_write(struct rio_mport *mport, int index, u16 destid,
231 u8 hopcount, u32 offset, int len, u32 val)
232{
233 struct rio_priv *priv = mport->priv;
234 u8 *data;
235 pr_debug
236 ("fsl_rio_config_write:"
237 " index %d destid %d hopcount %d offset %8.8x len %d val %8.8x\n",
238 index, destid, hopcount, offset, len, val);
239
240 /* 16MB maintenance windows possible */
241 /* allow only aligned access to maintenance registers */
242 if (offset > (0x1000000 - len) || !IS_ALIGNED(offset, len))
243 return -EINVAL;
244
245 out_be32(&priv->maint_atmu_regs->rowtar,
246 (destid << 22) | (hopcount << 12) | (offset >> 12));
247 out_be32(&priv->maint_atmu_regs->rowtear, (destid >> 10));
248
249 data = (u8 *) priv->maint_win + (offset & (RIO_MAINT_WIN_SIZE - 1));
250 switch (len) {
251 case 1:
252 out_8((u8 *) data, val);
253 break;
254 case 2:
255 out_be16((u16 *) data, val);
256 break;
257 case 4:
258 out_be32((u32 *) data, val);
259 break;
260 default:
261 return -EINVAL;
262 }
263
264 return 0;
265}
266
267void fsl_rio_port_error_handler(int offset)
268{
269 /*XXX: Error recovery is not implemented, we just clear errors */
270 out_be32((u32 *)(rio_regs_win + RIO_LTLEDCSR), 0);
271
272 if (offset == 0) {
273 out_be32((u32 *)(rio_regs_win + RIO_PORT1_EDCSR), 0);
274 out_be32((u32 *)(rio_regs_win + RIO_PORT1_IECSR), IECSR_CLEAR);
275 out_be32((u32 *)(rio_regs_win + RIO_ESCSR), ESCSR_CLEAR);
276 } else {
277 out_be32((u32 *)(rio_regs_win + RIO_PORT2_EDCSR), 0);
278 out_be32((u32 *)(rio_regs_win + RIO_PORT2_IECSR), IECSR_CLEAR);
279 out_be32((u32 *)(rio_regs_win + RIO_PORT2_ESCSR), ESCSR_CLEAR);
280 }
281}
282static inline void fsl_rio_info(struct device *dev, u32 ccsr)
283{
284 const char *str;
285 if (ccsr & 1) {
286 /* Serial phy */
287 switch (ccsr >> 30) {
288 case 0:
289 str = "1";
290 break;
291 case 1:
292 str = "4";
293 break;
294 default:
295 str = "Unknown";
296 break;
297 }
298 dev_info(dev, "Hardware port width: %s\n", str);
299
300 switch ((ccsr >> 27) & 7) {
301 case 0:
302 str = "Single-lane 0";
303 break;
304 case 1:
305 str = "Single-lane 2";
306 break;
307 case 2:
308 str = "Four-lane";
309 break;
310 default:
311 str = "Unknown";
312 break;
313 }
314 dev_info(dev, "Training connection status: %s\n", str);
315 } else {
316 /* Parallel phy */
317 if (!(ccsr & 0x80000000))
318 dev_info(dev, "Output port operating in 8-bit mode\n");
319 if (!(ccsr & 0x08000000))
320 dev_info(dev, "Input port operating in 8-bit mode\n");
321 }
322}
323
324/**
325 * fsl_rio_setup - Setup Freescale PowerPC RapidIO interface
326 * @dev: platform_device pointer
327 *
328 * Initializes MPC85xx RapidIO hardware interface, configures
329 * master port with system-specific info, and registers the
330 * master port with the RapidIO subsystem.
331 */
332int fsl_rio_setup(struct platform_device *dev)
333{
334 struct rio_ops *ops;
335 struct rio_mport *port;
336 struct rio_priv *priv;
337 int rc = 0;
338 const u32 *dt_range, *cell, *port_index;
339 u32 active_ports = 0;
340 struct resource regs, rmu_regs;
341 struct device_node *np, *rmu_node;
342 int rlen;
343 u32 ccsr;
344 u64 range_start, range_size;
345 int paw, aw, sw;
346 u32 i;
347 static int tmp;
348 struct device_node *rmu_np[MAX_MSG_UNIT_NUM] = {NULL};
349
350 if (!dev->dev.of_node) {
351 dev_err(&dev->dev, "Device OF-Node is NULL");
352 return -ENODEV;
353 }
354
355 rc = of_address_to_resource(dev->dev.of_node, 0, ®s);
356 if (rc) {
357 dev_err(&dev->dev, "Can't get %s property 'reg'\n",
358 dev->dev.of_node->full_name);
359 return -EFAULT;
360 }
361 dev_info(&dev->dev, "Of-device full name %s\n",
362 dev->dev.of_node->full_name);
363 dev_info(&dev->dev, "Regs: %pR\n", ®s);
364
365 rio_regs_win = ioremap(regs.start, resource_size(®s));
366 if (!rio_regs_win) {
367 dev_err(&dev->dev, "Unable to map rio register window\n");
368 rc = -ENOMEM;
369 goto err_rio_regs;
370 }
371
372 ops = kzalloc(sizeof(struct rio_ops), GFP_KERNEL);
373 if (!ops) {
374 rc = -ENOMEM;
375 goto err_ops;
376 }
377 ops->lcread = fsl_local_config_read;
378 ops->lcwrite = fsl_local_config_write;
379 ops->cread = fsl_rio_config_read;
380 ops->cwrite = fsl_rio_config_write;
381 ops->dsend = fsl_rio_doorbell_send;
382 ops->pwenable = fsl_rio_pw_enable;
383 ops->open_outb_mbox = fsl_open_outb_mbox;
384 ops->open_inb_mbox = fsl_open_inb_mbox;
385 ops->close_outb_mbox = fsl_close_outb_mbox;
386 ops->close_inb_mbox = fsl_close_inb_mbox;
387 ops->add_outb_message = fsl_add_outb_message;
388 ops->add_inb_buffer = fsl_add_inb_buffer;
389 ops->get_inb_message = fsl_get_inb_message;
390
391 rmu_node = of_parse_phandle(dev->dev.of_node, "fsl,srio-rmu-handle", 0);
392 if (!rmu_node)
393 goto err_rmu;
394 rc = of_address_to_resource(rmu_node, 0, &rmu_regs);
395 if (rc) {
396 dev_err(&dev->dev, "Can't get %s property 'reg'\n",
397 rmu_node->full_name);
398 goto err_rmu;
399 }
400 rmu_regs_win = ioremap(rmu_regs.start, resource_size(&rmu_regs));
401 if (!rmu_regs_win) {
402 dev_err(&dev->dev, "Unable to map rmu register window\n");
403 rc = -ENOMEM;
404 goto err_rmu;
405 }
406 for_each_compatible_node(np, NULL, "fsl,srio-msg-unit") {
407 rmu_np[tmp] = np;
408 tmp++;
409 }
410
411 /*set up doobell node*/
412 np = of_find_compatible_node(NULL, NULL, "fsl,srio-dbell-unit");
413 if (!np) {
414 rc = -ENODEV;
415 goto err_dbell;
416 }
417 dbell = kzalloc(sizeof(struct fsl_rio_dbell), GFP_KERNEL);
418 if (!(dbell)) {
419 dev_err(&dev->dev, "Can't alloc memory for 'fsl_rio_dbell'\n");
420 rc = -ENOMEM;
421 goto err_dbell;
422 }
423 dbell->dev = &dev->dev;
424 dbell->bellirq = irq_of_parse_and_map(np, 1);
425 dev_info(&dev->dev, "bellirq: %d\n", dbell->bellirq);
426
427 aw = of_n_addr_cells(np);
428 dt_range = of_get_property(np, "reg", &rlen);
429 if (!dt_range) {
430 pr_err("%s: unable to find 'reg' property\n",
431 np->full_name);
432 rc = -ENOMEM;
433 goto err_pw;
434 }
435 range_start = of_read_number(dt_range, aw);
436 dbell->dbell_regs = (struct rio_dbell_regs *)(rmu_regs_win +
437 (u32)range_start);
438
439 /*set up port write node*/
440 np = of_find_compatible_node(NULL, NULL, "fsl,srio-port-write-unit");
441 if (!np) {
442 rc = -ENODEV;
443 goto err_pw;
444 }
445 pw = kzalloc(sizeof(struct fsl_rio_pw), GFP_KERNEL);
446 if (!(pw)) {
447 dev_err(&dev->dev, "Can't alloc memory for 'fsl_rio_pw'\n");
448 rc = -ENOMEM;
449 goto err_pw;
450 }
451 pw->dev = &dev->dev;
452 pw->pwirq = irq_of_parse_and_map(np, 0);
453 dev_info(&dev->dev, "pwirq: %d\n", pw->pwirq);
454 aw = of_n_addr_cells(np);
455 dt_range = of_get_property(np, "reg", &rlen);
456 if (!dt_range) {
457 pr_err("%s: unable to find 'reg' property\n",
458 np->full_name);
459 rc = -ENOMEM;
460 goto err;
461 }
462 range_start = of_read_number(dt_range, aw);
463 pw->pw_regs = (struct rio_pw_regs *)(rmu_regs_win + (u32)range_start);
464
465 /*set up ports node*/
466 for_each_child_of_node(dev->dev.of_node, np) {
467 port_index = of_get_property(np, "cell-index", NULL);
468 if (!port_index) {
469 dev_err(&dev->dev, "Can't get %s property 'cell-index'\n",
470 np->full_name);
471 continue;
472 }
473
474 dt_range = of_get_property(np, "ranges", &rlen);
475 if (!dt_range) {
476 dev_err(&dev->dev, "Can't get %s property 'ranges'\n",
477 np->full_name);
478 continue;
479 }
480
481 /* Get node address wide */
482 cell = of_get_property(np, "#address-cells", NULL);
483 if (cell)
484 aw = *cell;
485 else
486 aw = of_n_addr_cells(np);
487 /* Get node size wide */
488 cell = of_get_property(np, "#size-cells", NULL);
489 if (cell)
490 sw = *cell;
491 else
492 sw = of_n_size_cells(np);
493 /* Get parent address wide wide */
494 paw = of_n_addr_cells(np);
495 range_start = of_read_number(dt_range + aw, paw);
496 range_size = of_read_number(dt_range + aw + paw, sw);
497
498 dev_info(&dev->dev, "%s: LAW start 0x%016llx, size 0x%016llx.\n",
499 np->full_name, range_start, range_size);
500
501 port = kzalloc(sizeof(struct rio_mport), GFP_KERNEL);
502 if (!port)
503 continue;
504
505 i = *port_index - 1;
506 port->index = (unsigned char)i;
507
508 priv = kzalloc(sizeof(struct rio_priv), GFP_KERNEL);
509 if (!priv) {
510 dev_err(&dev->dev, "Can't alloc memory for 'priv'\n");
511 kfree(port);
512 continue;
513 }
514
515 INIT_LIST_HEAD(&port->dbells);
516 port->iores.start = range_start;
517 port->iores.end = port->iores.start + range_size - 1;
518 port->iores.flags = IORESOURCE_MEM;
519 port->iores.name = "rio_io_win";
520
521 if (request_resource(&iomem_resource, &port->iores) < 0) {
522 dev_err(&dev->dev, "RIO: Error requesting master port region"
523 " 0x%016llx-0x%016llx\n",
524 (u64)port->iores.start, (u64)port->iores.end);
525 kfree(priv);
526 kfree(port);
527 continue;
528 }
529 sprintf(port->name, "RIO mport %d", i);
530
531 priv->dev = &dev->dev;
532 port->ops = ops;
533 port->priv = priv;
534 port->phys_efptr = 0x100;
535 priv->regs_win = rio_regs_win;
536
537 /* Probe the master port phy type */
538 ccsr = in_be32(priv->regs_win + RIO_CCSR + i*0x20);
539 port->phy_type = (ccsr & 1) ? RIO_PHY_SERIAL : RIO_PHY_PARALLEL;
540 if (port->phy_type == RIO_PHY_PARALLEL) {
541 dev_err(&dev->dev, "RIO: Parallel PHY type, unsupported port type!\n");
542 release_resource(&port->iores);
543 kfree(priv);
544 kfree(port);
545 continue;
546 }
547 dev_info(&dev->dev, "RapidIO PHY type: Serial\n");
548 /* Checking the port training status */
549 if (in_be32((priv->regs_win + RIO_ESCSR + i*0x20)) & 1) {
550 dev_err(&dev->dev, "Port %d is not ready. "
551 "Try to restart connection...\n", i);
552 /* Disable ports */
553 out_be32(priv->regs_win
554 + RIO_CCSR + i*0x20, 0);
555 /* Set 1x lane */
556 setbits32(priv->regs_win
557 + RIO_CCSR + i*0x20, 0x02000000);
558 /* Enable ports */
559 setbits32(priv->regs_win
560 + RIO_CCSR + i*0x20, 0x00600000);
561 msleep(100);
562 if (in_be32((priv->regs_win
563 + RIO_ESCSR + i*0x20)) & 1) {
564 dev_err(&dev->dev,
565 "Port %d restart failed.\n", i);
566 release_resource(&port->iores);
567 kfree(priv);
568 kfree(port);
569 continue;
570 }
571 dev_info(&dev->dev, "Port %d restart success!\n", i);
572 }
573 fsl_rio_info(&dev->dev, ccsr);
574
575 port->sys_size = (in_be32((priv->regs_win + RIO_PEF_CAR))
576 & RIO_PEF_CTLS) >> 4;
577 dev_info(&dev->dev, "RapidIO Common Transport System size: %d\n",
578 port->sys_size ? 65536 : 256);
579
580 if (rio_register_mport(port)) {
581 release_resource(&port->iores);
582 kfree(priv);
583 kfree(port);
584 continue;
585 }
586 if (port->host_deviceid >= 0)
587 out_be32(priv->regs_win + RIO_GCCSR, RIO_PORT_GEN_HOST |
588 RIO_PORT_GEN_MASTER | RIO_PORT_GEN_DISCOVERED);
589 else
590 out_be32(priv->regs_win + RIO_GCCSR,
591 RIO_PORT_GEN_MASTER);
592
593 priv->atmu_regs = (struct rio_atmu_regs *)(priv->regs_win
594 + ((i == 0) ? RIO_ATMU_REGS_PORT1_OFFSET :
595 RIO_ATMU_REGS_PORT2_OFFSET));
596
597 priv->maint_atmu_regs = priv->atmu_regs + 1;
598
599 /* Set to receive any dist ID for serial RapidIO controller. */
600 if (port->phy_type == RIO_PHY_SERIAL)
601 out_be32((priv->regs_win
602 + RIO_ISR_AACR + i*0x80), RIO_ISR_AACR_AA);
603
604 /* Configure maintenance transaction window */
605 out_be32(&priv->maint_atmu_regs->rowbar,
606 port->iores.start >> 12);
607 out_be32(&priv->maint_atmu_regs->rowar,
608 0x80077000 | (ilog2(RIO_MAINT_WIN_SIZE) - 1));
609
610 priv->maint_win = ioremap(port->iores.start,
611 RIO_MAINT_WIN_SIZE);
612
613 rio_law_start = range_start;
614
615 fsl_rio_setup_rmu(port, rmu_np[i]);
616
617 dbell->mport[i] = port;
618
619 active_ports++;
620 }
621
622 if (!active_ports) {
623 rc = -ENOLINK;
624 goto err;
625 }
626
627 fsl_rio_doorbell_init(dbell);
628 fsl_rio_port_write_init(pw);
629
630 return 0;
631err:
632 kfree(pw);
633err_pw:
634 kfree(dbell);
635err_dbell:
636 iounmap(rmu_regs_win);
637err_rmu:
638 kfree(ops);
639err_ops:
640 iounmap(rio_regs_win);
641err_rio_regs:
642 return rc;
643}
644
645/* The probe function for RapidIO peer-to-peer network.
646 */
647static int __devinit fsl_of_rio_rpn_probe(struct platform_device *dev)
648{
649 printk(KERN_INFO "Setting up RapidIO peer-to-peer network %s\n",
650 dev->dev.of_node->full_name);
651
652 return fsl_rio_setup(dev);
653};
654
655static const struct of_device_id fsl_of_rio_rpn_ids[] = {
656 {
657 .compatible = "fsl,srio",
658 },
659 {},
660};
661
662static struct platform_driver fsl_of_rio_rpn_driver = {
663 .driver = {
664 .name = "fsl-of-rio",
665 .owner = THIS_MODULE,
666 .of_match_table = fsl_of_rio_rpn_ids,
667 },
668 .probe = fsl_of_rio_rpn_probe,
669};
670
671static __init int fsl_of_rio_rpn_init(void)
672{
673 return platform_driver_register(&fsl_of_rio_rpn_driver);
674}
675
676subsys_initcall(fsl_of_rio_rpn_init);
1/*
2 * Freescale MPC85xx/MPC86xx RapidIO support
3 *
4 * Copyright 2009 Sysgo AG
5 * Thomas Moll <thomas.moll@sysgo.com>
6 * - fixed maintenance access routines, check for aligned access
7 *
8 * Copyright 2009 Integrated Device Technology, Inc.
9 * Alex Bounine <alexandre.bounine@idt.com>
10 * - Added Port-Write message handling
11 * - Added Machine Check exception handling
12 *
13 * Copyright (C) 2007, 2008, 2010, 2011 Freescale Semiconductor, Inc.
14 * Zhang Wei <wei.zhang@freescale.com>
15 *
16 * Copyright 2005 MontaVista Software, Inc.
17 * Matt Porter <mporter@kernel.crashing.org>
18 *
19 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
23 */
24
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/types.h>
28#include <linux/dma-mapping.h>
29#include <linux/interrupt.h>
30#include <linux/device.h>
31#include <linux/of_address.h>
32#include <linux/of_irq.h>
33#include <linux/of_platform.h>
34#include <linux/delay.h>
35#include <linux/slab.h>
36
37#include <linux/io.h>
38#include <linux/uaccess.h>
39#include <asm/machdep.h>
40
41#include "fsl_rio.h"
42
43#undef DEBUG_PW /* Port-Write debugging */
44
45#define RIO_PORT1_EDCSR 0x0640
46#define RIO_PORT2_EDCSR 0x0680
47#define RIO_PORT1_IECSR 0x10130
48#define RIO_PORT2_IECSR 0x101B0
49
50#define RIO_GCCSR 0x13c
51#define RIO_ESCSR 0x158
52#define ESCSR_CLEAR 0x07120204
53#define RIO_PORT2_ESCSR 0x178
54#define RIO_CCSR 0x15c
55#define RIO_LTLEDCSR_IER 0x80000000
56#define RIO_LTLEDCSR_PRT 0x01000000
57#define IECSR_CLEAR 0x80000000
58#define RIO_ISR_AACR 0x10120
59#define RIO_ISR_AACR_AA 0x1 /* Accept All ID */
60
61#define RIWTAR_TRAD_VAL_SHIFT 12
62#define RIWTAR_TRAD_MASK 0x00FFFFFF
63#define RIWBAR_BADD_VAL_SHIFT 12
64#define RIWBAR_BADD_MASK 0x003FFFFF
65#define RIWAR_ENABLE 0x80000000
66#define RIWAR_TGINT_LOCAL 0x00F00000
67#define RIWAR_RDTYP_NO_SNOOP 0x00040000
68#define RIWAR_RDTYP_SNOOP 0x00050000
69#define RIWAR_WRTYP_NO_SNOOP 0x00004000
70#define RIWAR_WRTYP_SNOOP 0x00005000
71#define RIWAR_WRTYP_ALLOC 0x00006000
72#define RIWAR_SIZE_MASK 0x0000003F
73
74#define __fsl_read_rio_config(x, addr, err, op) \
75 __asm__ __volatile__( \
76 "1: "op" %1,0(%2)\n" \
77 " eieio\n" \
78 "2:\n" \
79 ".section .fixup,\"ax\"\n" \
80 "3: li %1,-1\n" \
81 " li %0,%3\n" \
82 " b 2b\n" \
83 ".section __ex_table,\"a\"\n" \
84 PPC_LONG_ALIGN "\n" \
85 PPC_LONG "1b,3b\n" \
86 ".text" \
87 : "=r" (err), "=r" (x) \
88 : "b" (addr), "i" (-EFAULT), "0" (err))
89
90void __iomem *rio_regs_win;
91void __iomem *rmu_regs_win;
92resource_size_t rio_law_start;
93
94struct fsl_rio_dbell *dbell;
95struct fsl_rio_pw *pw;
96
97#ifdef CONFIG_E500
98int fsl_rio_mcheck_exception(struct pt_regs *regs)
99{
100 const struct exception_table_entry *entry;
101 unsigned long reason;
102
103 if (!rio_regs_win)
104 return 0;
105
106 reason = in_be32((u32 *)(rio_regs_win + RIO_LTLEDCSR));
107 if (reason & (RIO_LTLEDCSR_IER | RIO_LTLEDCSR_PRT)) {
108 /* Check if we are prepared to handle this fault */
109 entry = search_exception_tables(regs->nip);
110 if (entry) {
111 pr_debug("RIO: %s - MC Exception handled\n",
112 __func__);
113 out_be32((u32 *)(rio_regs_win + RIO_LTLEDCSR),
114 0);
115 regs->msr |= MSR_RI;
116 regs->nip = entry->fixup;
117 return 1;
118 }
119 }
120
121 return 0;
122}
123EXPORT_SYMBOL_GPL(fsl_rio_mcheck_exception);
124#endif
125
126/**
127 * fsl_local_config_read - Generate a MPC85xx local config space read
128 * @mport: RapidIO master port info
129 * @index: ID of RapdiIO interface
130 * @offset: Offset into configuration space
131 * @len: Length (in bytes) of the maintenance transaction
132 * @data: Value to be read into
133 *
134 * Generates a MPC85xx local configuration space read. Returns %0 on
135 * success or %-EINVAL on failure.
136 */
137static int fsl_local_config_read(struct rio_mport *mport,
138 int index, u32 offset, int len, u32 *data)
139{
140 struct rio_priv *priv = mport->priv;
141 pr_debug("fsl_local_config_read: index %d offset %8.8x\n", index,
142 offset);
143 *data = in_be32(priv->regs_win + offset);
144
145 return 0;
146}
147
148/**
149 * fsl_local_config_write - Generate a MPC85xx local config space write
150 * @mport: RapidIO master port info
151 * @index: ID of RapdiIO interface
152 * @offset: Offset into configuration space
153 * @len: Length (in bytes) of the maintenance transaction
154 * @data: Value to be written
155 *
156 * Generates a MPC85xx local configuration space write. Returns %0 on
157 * success or %-EINVAL on failure.
158 */
159static int fsl_local_config_write(struct rio_mport *mport,
160 int index, u32 offset, int len, u32 data)
161{
162 struct rio_priv *priv = mport->priv;
163 pr_debug
164 ("fsl_local_config_write: index %d offset %8.8x data %8.8x\n",
165 index, offset, data);
166 out_be32(priv->regs_win + offset, data);
167
168 return 0;
169}
170
171/**
172 * fsl_rio_config_read - Generate a MPC85xx read maintenance transaction
173 * @mport: RapidIO master port info
174 * @index: ID of RapdiIO interface
175 * @destid: Destination ID of transaction
176 * @hopcount: Number of hops to target device
177 * @offset: Offset into configuration space
178 * @len: Length (in bytes) of the maintenance transaction
179 * @val: Location to be read into
180 *
181 * Generates a MPC85xx read maintenance transaction. Returns %0 on
182 * success or %-EINVAL on failure.
183 */
184static int
185fsl_rio_config_read(struct rio_mport *mport, int index, u16 destid,
186 u8 hopcount, u32 offset, int len, u32 *val)
187{
188 struct rio_priv *priv = mport->priv;
189 u8 *data;
190 u32 rval, err = 0;
191
192 pr_debug
193 ("fsl_rio_config_read:"
194 " index %d destid %d hopcount %d offset %8.8x len %d\n",
195 index, destid, hopcount, offset, len);
196
197 /* 16MB maintenance window possible */
198 /* allow only aligned access to maintenance registers */
199 if (offset > (0x1000000 - len) || !IS_ALIGNED(offset, len))
200 return -EINVAL;
201
202 out_be32(&priv->maint_atmu_regs->rowtar,
203 (destid << 22) | (hopcount << 12) | (offset >> 12));
204 out_be32(&priv->maint_atmu_regs->rowtear, (destid >> 10));
205
206 data = (u8 *) priv->maint_win + (offset & (RIO_MAINT_WIN_SIZE - 1));
207 switch (len) {
208 case 1:
209 __fsl_read_rio_config(rval, data, err, "lbz");
210 break;
211 case 2:
212 __fsl_read_rio_config(rval, data, err, "lhz");
213 break;
214 case 4:
215 __fsl_read_rio_config(rval, data, err, "lwz");
216 break;
217 default:
218 return -EINVAL;
219 }
220
221 if (err) {
222 pr_debug("RIO: cfg_read error %d for %x:%x:%x\n",
223 err, destid, hopcount, offset);
224 }
225
226 *val = rval;
227
228 return err;
229}
230
231/**
232 * fsl_rio_config_write - Generate a MPC85xx write maintenance transaction
233 * @mport: RapidIO master port info
234 * @index: ID of RapdiIO interface
235 * @destid: Destination ID of transaction
236 * @hopcount: Number of hops to target device
237 * @offset: Offset into configuration space
238 * @len: Length (in bytes) of the maintenance transaction
239 * @val: Value to be written
240 *
241 * Generates an MPC85xx write maintenance transaction. Returns %0 on
242 * success or %-EINVAL on failure.
243 */
244static int
245fsl_rio_config_write(struct rio_mport *mport, int index, u16 destid,
246 u8 hopcount, u32 offset, int len, u32 val)
247{
248 struct rio_priv *priv = mport->priv;
249 u8 *data;
250 pr_debug
251 ("fsl_rio_config_write:"
252 " index %d destid %d hopcount %d offset %8.8x len %d val %8.8x\n",
253 index, destid, hopcount, offset, len, val);
254
255 /* 16MB maintenance windows possible */
256 /* allow only aligned access to maintenance registers */
257 if (offset > (0x1000000 - len) || !IS_ALIGNED(offset, len))
258 return -EINVAL;
259
260 out_be32(&priv->maint_atmu_regs->rowtar,
261 (destid << 22) | (hopcount << 12) | (offset >> 12));
262 out_be32(&priv->maint_atmu_regs->rowtear, (destid >> 10));
263
264 data = (u8 *) priv->maint_win + (offset & (RIO_MAINT_WIN_SIZE - 1));
265 switch (len) {
266 case 1:
267 out_8((u8 *) data, val);
268 break;
269 case 2:
270 out_be16((u16 *) data, val);
271 break;
272 case 4:
273 out_be32((u32 *) data, val);
274 break;
275 default:
276 return -EINVAL;
277 }
278
279 return 0;
280}
281
282static void fsl_rio_inbound_mem_init(struct rio_priv *priv)
283{
284 int i;
285
286 /* close inbound windows */
287 for (i = 0; i < RIO_INB_ATMU_COUNT; i++)
288 out_be32(&priv->inb_atmu_regs[i].riwar, 0);
289}
290
291int fsl_map_inb_mem(struct rio_mport *mport, dma_addr_t lstart,
292 u64 rstart, u32 size, u32 flags)
293{
294 struct rio_priv *priv = mport->priv;
295 u32 base_size;
296 unsigned int base_size_log;
297 u64 win_start, win_end;
298 u32 riwar;
299 int i;
300
301 if ((size & (size - 1)) != 0)
302 return -EINVAL;
303
304 base_size_log = ilog2(size);
305 base_size = 1 << base_size_log;
306
307 /* check if addresses are aligned with the window size */
308 if (lstart & (base_size - 1))
309 return -EINVAL;
310 if (rstart & (base_size - 1))
311 return -EINVAL;
312
313 /* check for conflicting ranges */
314 for (i = 0; i < RIO_INB_ATMU_COUNT; i++) {
315 riwar = in_be32(&priv->inb_atmu_regs[i].riwar);
316 if ((riwar & RIWAR_ENABLE) == 0)
317 continue;
318 win_start = ((u64)(in_be32(&priv->inb_atmu_regs[i].riwbar) & RIWBAR_BADD_MASK))
319 << RIWBAR_BADD_VAL_SHIFT;
320 win_end = win_start + ((1 << ((riwar & RIWAR_SIZE_MASK) + 1)) - 1);
321 if (rstart < win_end && (rstart + size) > win_start)
322 return -EINVAL;
323 }
324
325 /* find unused atmu */
326 for (i = 0; i < RIO_INB_ATMU_COUNT; i++) {
327 riwar = in_be32(&priv->inb_atmu_regs[i].riwar);
328 if ((riwar & RIWAR_ENABLE) == 0)
329 break;
330 }
331 if (i >= RIO_INB_ATMU_COUNT)
332 return -ENOMEM;
333
334 out_be32(&priv->inb_atmu_regs[i].riwtar, lstart >> RIWTAR_TRAD_VAL_SHIFT);
335 out_be32(&priv->inb_atmu_regs[i].riwbar, rstart >> RIWBAR_BADD_VAL_SHIFT);
336 out_be32(&priv->inb_atmu_regs[i].riwar, RIWAR_ENABLE | RIWAR_TGINT_LOCAL |
337 RIWAR_RDTYP_SNOOP | RIWAR_WRTYP_SNOOP | (base_size_log - 1));
338
339 return 0;
340}
341
342void fsl_unmap_inb_mem(struct rio_mport *mport, dma_addr_t lstart)
343{
344 u32 win_start_shift, base_start_shift;
345 struct rio_priv *priv = mport->priv;
346 u32 riwar, riwtar;
347 int i;
348
349 /* skip default window */
350 base_start_shift = lstart >> RIWTAR_TRAD_VAL_SHIFT;
351 for (i = 0; i < RIO_INB_ATMU_COUNT; i++) {
352 riwar = in_be32(&priv->inb_atmu_regs[i].riwar);
353 if ((riwar & RIWAR_ENABLE) == 0)
354 continue;
355
356 riwtar = in_be32(&priv->inb_atmu_regs[i].riwtar);
357 win_start_shift = riwtar & RIWTAR_TRAD_MASK;
358 if (win_start_shift == base_start_shift) {
359 out_be32(&priv->inb_atmu_regs[i].riwar, riwar & ~RIWAR_ENABLE);
360 return;
361 }
362 }
363}
364
365void fsl_rio_port_error_handler(int offset)
366{
367 /*XXX: Error recovery is not implemented, we just clear errors */
368 out_be32((u32 *)(rio_regs_win + RIO_LTLEDCSR), 0);
369
370 if (offset == 0) {
371 out_be32((u32 *)(rio_regs_win + RIO_PORT1_EDCSR), 0);
372 out_be32((u32 *)(rio_regs_win + RIO_PORT1_IECSR), IECSR_CLEAR);
373 out_be32((u32 *)(rio_regs_win + RIO_ESCSR), ESCSR_CLEAR);
374 } else {
375 out_be32((u32 *)(rio_regs_win + RIO_PORT2_EDCSR), 0);
376 out_be32((u32 *)(rio_regs_win + RIO_PORT2_IECSR), IECSR_CLEAR);
377 out_be32((u32 *)(rio_regs_win + RIO_PORT2_ESCSR), ESCSR_CLEAR);
378 }
379}
380static inline void fsl_rio_info(struct device *dev, u32 ccsr)
381{
382 const char *str;
383 if (ccsr & 1) {
384 /* Serial phy */
385 switch (ccsr >> 30) {
386 case 0:
387 str = "1";
388 break;
389 case 1:
390 str = "4";
391 break;
392 default:
393 str = "Unknown";
394 break;
395 }
396 dev_info(dev, "Hardware port width: %s\n", str);
397
398 switch ((ccsr >> 27) & 7) {
399 case 0:
400 str = "Single-lane 0";
401 break;
402 case 1:
403 str = "Single-lane 2";
404 break;
405 case 2:
406 str = "Four-lane";
407 break;
408 default:
409 str = "Unknown";
410 break;
411 }
412 dev_info(dev, "Training connection status: %s\n", str);
413 } else {
414 /* Parallel phy */
415 if (!(ccsr & 0x80000000))
416 dev_info(dev, "Output port operating in 8-bit mode\n");
417 if (!(ccsr & 0x08000000))
418 dev_info(dev, "Input port operating in 8-bit mode\n");
419 }
420}
421
422/**
423 * fsl_rio_setup - Setup Freescale PowerPC RapidIO interface
424 * @dev: platform_device pointer
425 *
426 * Initializes MPC85xx RapidIO hardware interface, configures
427 * master port with system-specific info, and registers the
428 * master port with the RapidIO subsystem.
429 */
430int fsl_rio_setup(struct platform_device *dev)
431{
432 struct rio_ops *ops;
433 struct rio_mport *port;
434 struct rio_priv *priv;
435 int rc = 0;
436 const u32 *dt_range, *cell, *port_index;
437 u32 active_ports = 0;
438 struct resource regs, rmu_regs;
439 struct device_node *np, *rmu_node;
440 int rlen;
441 u32 ccsr;
442 u64 range_start, range_size;
443 int paw, aw, sw;
444 u32 i;
445 static int tmp;
446 struct device_node *rmu_np[MAX_MSG_UNIT_NUM] = {NULL};
447
448 if (!dev->dev.of_node) {
449 dev_err(&dev->dev, "Device OF-Node is NULL");
450 return -ENODEV;
451 }
452
453 rc = of_address_to_resource(dev->dev.of_node, 0, ®s);
454 if (rc) {
455 dev_err(&dev->dev, "Can't get %s property 'reg'\n",
456 dev->dev.of_node->full_name);
457 return -EFAULT;
458 }
459 dev_info(&dev->dev, "Of-device full name %s\n",
460 dev->dev.of_node->full_name);
461 dev_info(&dev->dev, "Regs: %pR\n", ®s);
462
463 rio_regs_win = ioremap(regs.start, resource_size(®s));
464 if (!rio_regs_win) {
465 dev_err(&dev->dev, "Unable to map rio register window\n");
466 rc = -ENOMEM;
467 goto err_rio_regs;
468 }
469
470 ops = kzalloc(sizeof(struct rio_ops), GFP_KERNEL);
471 if (!ops) {
472 rc = -ENOMEM;
473 goto err_ops;
474 }
475 ops->lcread = fsl_local_config_read;
476 ops->lcwrite = fsl_local_config_write;
477 ops->cread = fsl_rio_config_read;
478 ops->cwrite = fsl_rio_config_write;
479 ops->dsend = fsl_rio_doorbell_send;
480 ops->pwenable = fsl_rio_pw_enable;
481 ops->open_outb_mbox = fsl_open_outb_mbox;
482 ops->open_inb_mbox = fsl_open_inb_mbox;
483 ops->close_outb_mbox = fsl_close_outb_mbox;
484 ops->close_inb_mbox = fsl_close_inb_mbox;
485 ops->add_outb_message = fsl_add_outb_message;
486 ops->add_inb_buffer = fsl_add_inb_buffer;
487 ops->get_inb_message = fsl_get_inb_message;
488 ops->map_inb = fsl_map_inb_mem;
489 ops->unmap_inb = fsl_unmap_inb_mem;
490
491 rmu_node = of_parse_phandle(dev->dev.of_node, "fsl,srio-rmu-handle", 0);
492 if (!rmu_node) {
493 dev_err(&dev->dev, "No valid fsl,srio-rmu-handle property\n");
494 goto err_rmu;
495 }
496 rc = of_address_to_resource(rmu_node, 0, &rmu_regs);
497 if (rc) {
498 dev_err(&dev->dev, "Can't get %s property 'reg'\n",
499 rmu_node->full_name);
500 goto err_rmu;
501 }
502 rmu_regs_win = ioremap(rmu_regs.start, resource_size(&rmu_regs));
503 if (!rmu_regs_win) {
504 dev_err(&dev->dev, "Unable to map rmu register window\n");
505 rc = -ENOMEM;
506 goto err_rmu;
507 }
508 for_each_compatible_node(np, NULL, "fsl,srio-msg-unit") {
509 rmu_np[tmp] = np;
510 tmp++;
511 }
512
513 /*set up doobell node*/
514 np = of_find_compatible_node(NULL, NULL, "fsl,srio-dbell-unit");
515 if (!np) {
516 dev_err(&dev->dev, "No fsl,srio-dbell-unit node\n");
517 rc = -ENODEV;
518 goto err_dbell;
519 }
520 dbell = kzalloc(sizeof(struct fsl_rio_dbell), GFP_KERNEL);
521 if (!(dbell)) {
522 dev_err(&dev->dev, "Can't alloc memory for 'fsl_rio_dbell'\n");
523 rc = -ENOMEM;
524 goto err_dbell;
525 }
526 dbell->dev = &dev->dev;
527 dbell->bellirq = irq_of_parse_and_map(np, 1);
528 dev_info(&dev->dev, "bellirq: %d\n", dbell->bellirq);
529
530 aw = of_n_addr_cells(np);
531 dt_range = of_get_property(np, "reg", &rlen);
532 if (!dt_range) {
533 pr_err("%s: unable to find 'reg' property\n",
534 np->full_name);
535 rc = -ENOMEM;
536 goto err_pw;
537 }
538 range_start = of_read_number(dt_range, aw);
539 dbell->dbell_regs = (struct rio_dbell_regs *)(rmu_regs_win +
540 (u32)range_start);
541
542 /*set up port write node*/
543 np = of_find_compatible_node(NULL, NULL, "fsl,srio-port-write-unit");
544 if (!np) {
545 dev_err(&dev->dev, "No fsl,srio-port-write-unit node\n");
546 rc = -ENODEV;
547 goto err_pw;
548 }
549 pw = kzalloc(sizeof(struct fsl_rio_pw), GFP_KERNEL);
550 if (!(pw)) {
551 dev_err(&dev->dev, "Can't alloc memory for 'fsl_rio_pw'\n");
552 rc = -ENOMEM;
553 goto err_pw;
554 }
555 pw->dev = &dev->dev;
556 pw->pwirq = irq_of_parse_and_map(np, 0);
557 dev_info(&dev->dev, "pwirq: %d\n", pw->pwirq);
558 aw = of_n_addr_cells(np);
559 dt_range = of_get_property(np, "reg", &rlen);
560 if (!dt_range) {
561 pr_err("%s: unable to find 'reg' property\n",
562 np->full_name);
563 rc = -ENOMEM;
564 goto err;
565 }
566 range_start = of_read_number(dt_range, aw);
567 pw->pw_regs = (struct rio_pw_regs *)(rmu_regs_win + (u32)range_start);
568
569 /*set up ports node*/
570 for_each_child_of_node(dev->dev.of_node, np) {
571 port_index = of_get_property(np, "cell-index", NULL);
572 if (!port_index) {
573 dev_err(&dev->dev, "Can't get %s property 'cell-index'\n",
574 np->full_name);
575 continue;
576 }
577
578 dt_range = of_get_property(np, "ranges", &rlen);
579 if (!dt_range) {
580 dev_err(&dev->dev, "Can't get %s property 'ranges'\n",
581 np->full_name);
582 continue;
583 }
584
585 /* Get node address wide */
586 cell = of_get_property(np, "#address-cells", NULL);
587 if (cell)
588 aw = *cell;
589 else
590 aw = of_n_addr_cells(np);
591 /* Get node size wide */
592 cell = of_get_property(np, "#size-cells", NULL);
593 if (cell)
594 sw = *cell;
595 else
596 sw = of_n_size_cells(np);
597 /* Get parent address wide wide */
598 paw = of_n_addr_cells(np);
599 range_start = of_read_number(dt_range + aw, paw);
600 range_size = of_read_number(dt_range + aw + paw, sw);
601
602 dev_info(&dev->dev, "%s: LAW start 0x%016llx, size 0x%016llx.\n",
603 np->full_name, range_start, range_size);
604
605 port = kzalloc(sizeof(struct rio_mport), GFP_KERNEL);
606 if (!port)
607 continue;
608
609 rc = rio_mport_initialize(port);
610 if (rc) {
611 kfree(port);
612 continue;
613 }
614
615 i = *port_index - 1;
616 port->index = (unsigned char)i;
617
618 priv = kzalloc(sizeof(struct rio_priv), GFP_KERNEL);
619 if (!priv) {
620 dev_err(&dev->dev, "Can't alloc memory for 'priv'\n");
621 kfree(port);
622 continue;
623 }
624
625 INIT_LIST_HEAD(&port->dbells);
626 port->iores.start = range_start;
627 port->iores.end = port->iores.start + range_size - 1;
628 port->iores.flags = IORESOURCE_MEM;
629 port->iores.name = "rio_io_win";
630
631 if (request_resource(&iomem_resource, &port->iores) < 0) {
632 dev_err(&dev->dev, "RIO: Error requesting master port region"
633 " 0x%016llx-0x%016llx\n",
634 (u64)port->iores.start, (u64)port->iores.end);
635 kfree(priv);
636 kfree(port);
637 continue;
638 }
639 sprintf(port->name, "RIO mport %d", i);
640
641 priv->dev = &dev->dev;
642 port->dev.parent = &dev->dev;
643 port->ops = ops;
644 port->priv = priv;
645 port->phys_efptr = 0x100;
646 priv->regs_win = rio_regs_win;
647
648 /* Probe the master port phy type */
649 ccsr = in_be32(priv->regs_win + RIO_CCSR + i*0x20);
650 port->phy_type = (ccsr & 1) ? RIO_PHY_SERIAL : RIO_PHY_PARALLEL;
651 if (port->phy_type == RIO_PHY_PARALLEL) {
652 dev_err(&dev->dev, "RIO: Parallel PHY type, unsupported port type!\n");
653 release_resource(&port->iores);
654 kfree(priv);
655 kfree(port);
656 continue;
657 }
658 dev_info(&dev->dev, "RapidIO PHY type: Serial\n");
659 /* Checking the port training status */
660 if (in_be32((priv->regs_win + RIO_ESCSR + i*0x20)) & 1) {
661 dev_err(&dev->dev, "Port %d is not ready. "
662 "Try to restart connection...\n", i);
663 /* Disable ports */
664 out_be32(priv->regs_win
665 + RIO_CCSR + i*0x20, 0);
666 /* Set 1x lane */
667 setbits32(priv->regs_win
668 + RIO_CCSR + i*0x20, 0x02000000);
669 /* Enable ports */
670 setbits32(priv->regs_win
671 + RIO_CCSR + i*0x20, 0x00600000);
672 msleep(100);
673 if (in_be32((priv->regs_win
674 + RIO_ESCSR + i*0x20)) & 1) {
675 dev_err(&dev->dev,
676 "Port %d restart failed.\n", i);
677 release_resource(&port->iores);
678 kfree(priv);
679 kfree(port);
680 continue;
681 }
682 dev_info(&dev->dev, "Port %d restart success!\n", i);
683 }
684 fsl_rio_info(&dev->dev, ccsr);
685
686 port->sys_size = (in_be32((priv->regs_win + RIO_PEF_CAR))
687 & RIO_PEF_CTLS) >> 4;
688 dev_info(&dev->dev, "RapidIO Common Transport System size: %d\n",
689 port->sys_size ? 65536 : 256);
690
691 if (port->host_deviceid >= 0)
692 out_be32(priv->regs_win + RIO_GCCSR, RIO_PORT_GEN_HOST |
693 RIO_PORT_GEN_MASTER | RIO_PORT_GEN_DISCOVERED);
694 else
695 out_be32(priv->regs_win + RIO_GCCSR,
696 RIO_PORT_GEN_MASTER);
697
698 priv->atmu_regs = (struct rio_atmu_regs *)(priv->regs_win
699 + ((i == 0) ? RIO_ATMU_REGS_PORT1_OFFSET :
700 RIO_ATMU_REGS_PORT2_OFFSET));
701
702 priv->maint_atmu_regs = priv->atmu_regs + 1;
703 priv->inb_atmu_regs = (struct rio_inb_atmu_regs __iomem *)
704 (priv->regs_win +
705 ((i == 0) ? RIO_INB_ATMU_REGS_PORT1_OFFSET :
706 RIO_INB_ATMU_REGS_PORT2_OFFSET));
707
708
709 /* Set to receive any dist ID for serial RapidIO controller. */
710 if (port->phy_type == RIO_PHY_SERIAL)
711 out_be32((priv->regs_win
712 + RIO_ISR_AACR + i*0x80), RIO_ISR_AACR_AA);
713
714 /* Configure maintenance transaction window */
715 out_be32(&priv->maint_atmu_regs->rowbar,
716 port->iores.start >> 12);
717 out_be32(&priv->maint_atmu_regs->rowar,
718 0x80077000 | (ilog2(RIO_MAINT_WIN_SIZE) - 1));
719
720 priv->maint_win = ioremap(port->iores.start,
721 RIO_MAINT_WIN_SIZE);
722
723 rio_law_start = range_start;
724
725 fsl_rio_setup_rmu(port, rmu_np[i]);
726 fsl_rio_inbound_mem_init(priv);
727
728 dbell->mport[i] = port;
729 pw->mport[i] = port;
730
731 if (rio_register_mport(port)) {
732 release_resource(&port->iores);
733 kfree(priv);
734 kfree(port);
735 continue;
736 }
737 active_ports++;
738 }
739
740 if (!active_ports) {
741 rc = -ENOLINK;
742 goto err;
743 }
744
745 fsl_rio_doorbell_init(dbell);
746 fsl_rio_port_write_init(pw);
747
748 return 0;
749err:
750 kfree(pw);
751 pw = NULL;
752err_pw:
753 kfree(dbell);
754 dbell = NULL;
755err_dbell:
756 iounmap(rmu_regs_win);
757 rmu_regs_win = NULL;
758err_rmu:
759 kfree(ops);
760err_ops:
761 iounmap(rio_regs_win);
762 rio_regs_win = NULL;
763err_rio_regs:
764 return rc;
765}
766
767/* The probe function for RapidIO peer-to-peer network.
768 */
769static int fsl_of_rio_rpn_probe(struct platform_device *dev)
770{
771 printk(KERN_INFO "Setting up RapidIO peer-to-peer network %s\n",
772 dev->dev.of_node->full_name);
773
774 return fsl_rio_setup(dev);
775};
776
777static const struct of_device_id fsl_of_rio_rpn_ids[] = {
778 {
779 .compatible = "fsl,srio",
780 },
781 {},
782};
783
784static struct platform_driver fsl_of_rio_rpn_driver = {
785 .driver = {
786 .name = "fsl-of-rio",
787 .of_match_table = fsl_of_rio_rpn_ids,
788 },
789 .probe = fsl_of_rio_rpn_probe,
790};
791
792static __init int fsl_of_rio_rpn_init(void)
793{
794 return platform_driver_register(&fsl_of_rio_rpn_driver);
795}
796
797subsys_initcall(fsl_of_rio_rpn_init);