Linux Audio

Check our new training course

Loading...
v3.5.6
 
  1#ifndef DRIVERS_PCI_H
  2#define DRIVERS_PCI_H
  3
  4#include <linux/workqueue.h>
  5
  6#define PCI_CFG_SPACE_SIZE	256
  7#define PCI_CFG_SPACE_EXP_SIZE	4096
 
 
 
  8
  9/* Functions internal to the PCI core code */
 10
 11extern int pci_uevent(struct device *dev, struct kobj_uevent_env *env);
 12extern int pci_create_sysfs_dev_files(struct pci_dev *pdev);
 13extern void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
 14#if !defined(CONFIG_DMI) && !defined(CONFIG_ACPI)
 15static inline void pci_create_firmware_label_files(struct pci_dev *pdev)
 16{ return; }
 17static inline void pci_remove_firmware_label_files(struct pci_dev *pdev)
 18{ return; }
 19#else
 20extern void pci_create_firmware_label_files(struct pci_dev *pdev);
 21extern void pci_remove_firmware_label_files(struct pci_dev *pdev);
 22#endif
 23extern void pci_cleanup_rom(struct pci_dev *dev);
 24#ifdef HAVE_PCI_MMAP
 25enum pci_mmap_api {
 26	PCI_MMAP_SYSFS,	/* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
 27	PCI_MMAP_PROCFS	/* mmap on /proc/bus/pci/<BDF> */
 28};
 29extern int pci_mmap_fits(struct pci_dev *pdev, int resno,
 30			 struct vm_area_struct *vmai,
 31			 enum pci_mmap_api mmap_api);
 32#endif
 33int pci_probe_reset_function(struct pci_dev *dev);
 34
 35/**
 36 * struct pci_platform_pm_ops - Firmware PM callbacks
 37 *
 38 * @is_manageable: returns 'true' if given device is power manageable by the
 39 *                 platform firmware
 40 *
 41 * @set_state: invokes the platform firmware to set the device's power state
 42 *
 43 * @choose_state: returns PCI power state of given device preferred by the
 44 *                platform; to be used during system-wide transitions from a
 45 *                sleeping state to the working state and vice versa
 46 *
 47 * @can_wakeup: returns 'true' if given device is capable of waking up the
 48 *              system from a sleeping state
 
 49 *
 50 * @sleep_wake: enables/disables the system wake up capability of given device
 51 *
 52 * @run_wake: enables/disables the platform to generate run-time wake-up events
 53 *		for given device (the device's wake-up capability has to be
 54 *		enabled by @sleep_wake for this feature to work)
 55 *
 56 * If given platform is generally capable of power managing PCI devices, all of
 57 * these callbacks are mandatory.
 58 */
 59struct pci_platform_pm_ops {
 60	bool (*is_manageable)(struct pci_dev *dev);
 61	int (*set_state)(struct pci_dev *dev, pci_power_t state);
 
 62	pci_power_t (*choose_state)(struct pci_dev *dev);
 63	bool (*can_wakeup)(struct pci_dev *dev);
 64	int (*sleep_wake)(struct pci_dev *dev, bool enable);
 65	int (*run_wake)(struct pci_dev *dev, bool enable);
 66};
 67
 68extern int pci_set_platform_pm(struct pci_platform_pm_ops *ops);
 69extern void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
 70extern void pci_disable_enabled_device(struct pci_dev *dev);
 71extern int pci_finish_runtime_suspend(struct pci_dev *dev);
 72extern int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
 73extern void pci_pm_init(struct pci_dev *dev);
 74extern void platform_pci_wakeup_init(struct pci_dev *dev);
 75extern void pci_allocate_cap_save_buffers(struct pci_dev *dev);
 
 
 
 
 
 
 
 76void pci_free_cap_save_buffers(struct pci_dev *dev);
 
 
 77
 78static inline void pci_wakeup_event(struct pci_dev *dev)
 79{
 80	/* Wait 100 ms before the system can be put into a sleep state. */
 81	pm_wakeup_event(&dev->dev, 100);
 82}
 83
 84static inline bool pci_is_bridge(struct pci_dev *pci_dev)
 85{
 86	return !!(pci_dev->subordinate);
 87}
 88
 89extern int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
 90extern int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
 91extern int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
 92extern int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
 93extern int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
 94extern int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
 95
 96struct pci_vpd_ops {
 97	ssize_t (*read)(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
 98	ssize_t (*write)(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
 99	void (*release)(struct pci_dev *dev);
100};
101
102struct pci_vpd {
103	unsigned int len;
104	const struct pci_vpd_ops *ops;
105	struct bin_attribute *attr; /* descriptor for sysfs VPD entry */
106};
107
108extern int pci_vpd_pci22_init(struct pci_dev *dev);
109static inline void pci_vpd_release(struct pci_dev *dev)
110{
111	if (dev->vpd)
112		dev->vpd->ops->release(dev);
 
 
 
113}
114
 
 
 
 
 
115/* PCI /proc functions */
116#ifdef CONFIG_PROC_FS
117extern int pci_proc_attach_device(struct pci_dev *dev);
118extern int pci_proc_detach_device(struct pci_dev *dev);
119extern int pci_proc_detach_bus(struct pci_bus *bus);
120#else
121static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
122static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
123static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
124#endif
125
126/* Functions for PCI Hotplug drivers to use */
127extern unsigned int pci_do_scan_bus(struct pci_bus *bus);
128
129#ifdef HAVE_PCI_LEGACY
130extern void pci_create_legacy_files(struct pci_bus *bus);
131extern void pci_remove_legacy_files(struct pci_bus *bus);
132#else
133static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
134static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
135#endif
136
137/* Lock for read/write access to pci device and bus lists */
138extern struct rw_semaphore pci_bus_sem;
139
140extern raw_spinlock_t pci_lock;
141
142extern unsigned int pci_pm_d3_delay;
143
144#ifdef CONFIG_PCI_MSI
145void pci_no_msi(void);
146extern void pci_msi_init_pci_dev(struct pci_dev *dev);
147#else
148static inline void pci_no_msi(void) { }
149static inline void pci_msi_init_pci_dev(struct pci_dev *dev) { }
150#endif
151
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
152void pci_realloc_get_opt(char *);
153
154static inline int pci_no_d1d2(struct pci_dev *dev)
155{
156	unsigned int parent_dstates = 0;
157
158	if (dev->bus->self)
159		parent_dstates = dev->bus->self->no_d1d2;
160	return (dev->no_d1d2 || parent_dstates);
161
162}
163extern struct device_attribute pci_dev_attrs[];
164extern struct device_attribute pcibus_dev_attrs[];
165#ifdef CONFIG_HOTPLUG
166extern struct bus_attribute pci_bus_attrs[];
167#else
168#define pci_bus_attrs	NULL
169#endif
170
171
172/**
173 * pci_match_one_device - Tell if a PCI device structure has a matching
174 *                        PCI device id structure
175 * @id: single PCI device id structure to match
176 * @dev: the PCI device structure to match against
177 *
178 * Returns the matching pci_device_id structure or %NULL if there is no match.
179 */
180static inline const struct pci_device_id *
181pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
182{
183	if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
184	    (id->device == PCI_ANY_ID || id->device == dev->device) &&
185	    (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
186	    (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
187	    !((id->class ^ dev->class) & id->class_mask))
188		return id;
189	return NULL;
190}
191
192/* PCI slot sysfs helper code */
193#define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
194
195extern struct kset *pci_slots_kset;
196
197struct pci_slot_attribute {
198	struct attribute attr;
199	ssize_t (*show)(struct pci_slot *, char *);
200	ssize_t (*store)(struct pci_slot *, const char *, size_t);
201};
202#define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
203
204enum pci_bar_type {
205	pci_bar_unknown,	/* Standard PCI BAR probe */
206	pci_bar_io,		/* An io port BAR */
207	pci_bar_mem32,		/* A 32-bit memory BAR */
208	pci_bar_mem64,		/* A 64-bit memory BAR */
209};
210
 
211bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
212				int crs_timeout);
213extern int pci_setup_device(struct pci_dev *dev);
214extern int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
215				struct resource *res, unsigned int reg);
216extern int pci_resource_bar(struct pci_dev *dev, int resno,
217			    enum pci_bar_type *type);
218extern int pci_bus_add_child(struct pci_bus *bus);
219extern void pci_enable_ari(struct pci_dev *dev);
220/**
221 * pci_ari_enabled - query ARI forwarding status
222 * @bus: the PCI bus
223 *
224 * Returns 1 if ARI forwarding is enabled, or 0 if not enabled;
225 */
226static inline int pci_ari_enabled(struct pci_bus *bus)
227{
228	return bus->self && bus->self->ari_enabled;
229}
230
231void pci_reassigndev_resource_alignment(struct pci_dev *dev);
232extern void pci_disable_bridge_window(struct pci_dev *dev);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
233
234/* Single Root I/O Virtualization */
235struct pci_sriov {
236	int pos;		/* capability position */
237	int nres;		/* number of resources */
238	u32 cap;		/* SR-IOV Capabilities */
239	u16 ctrl;		/* SR-IOV Control */
240	u16 total;		/* total VFs associated with the PF */
241	u16 initial;		/* initial VFs associated with the PF */
242	u16 nr_virtfn;		/* number of VFs available */
243	u16 offset;		/* first VF Routing ID offset */
244	u16 stride;		/* following VF stride */
245	u32 pgsz;		/* page size for BAR alignment */
246	u8 link;		/* Function Dependency Link */
247	struct pci_dev *dev;	/* lowest numbered PF */
248	struct pci_dev *self;	/* this PF */
249	struct mutex lock;	/* lock for VF bus */
250	struct work_struct mtask; /* VF Migration task */
251	u8 __iomem *mstate;	/* VF Migration State Array */
 
 
 
 
 
 
252};
253
 
 
 
 
 
 
 
 
 
 
 
 
 
 
254#ifdef CONFIG_PCI_ATS
255extern void pci_restore_ats_state(struct pci_dev *dev);
256#else
257static inline void pci_restore_ats_state(struct pci_dev *dev)
258{
259}
260#endif /* CONFIG_PCI_ATS */
261
262#ifdef CONFIG_PCI_IOV
263extern int pci_iov_init(struct pci_dev *dev);
264extern void pci_iov_release(struct pci_dev *dev);
265extern int pci_iov_resource_bar(struct pci_dev *dev, int resno,
266				enum pci_bar_type *type);
267extern resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev,
268						    int resno);
269extern void pci_restore_iov_state(struct pci_dev *dev);
270extern int pci_iov_bus_range(struct pci_bus *bus);
271
272#else
273static inline int pci_iov_init(struct pci_dev *dev)
274{
275	return -ENODEV;
276}
277static inline void pci_iov_release(struct pci_dev *dev)
278
279{
280}
281static inline int pci_iov_resource_bar(struct pci_dev *dev, int resno,
282				       enum pci_bar_type *type)
283{
284	return 0;
285}
286static inline void pci_restore_iov_state(struct pci_dev *dev)
287{
288}
289static inline int pci_iov_bus_range(struct pci_bus *bus)
290{
291	return 0;
292}
293
294#endif /* CONFIG_PCI_IOV */
295
296extern unsigned long pci_cardbus_resource_alignment(struct resource *);
297
298static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
299					 struct resource *res)
300{
301#ifdef CONFIG_PCI_IOV
302	int resno = res - dev->resource;
303
304	if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
305		return pci_sriov_resource_alignment(dev, resno);
306#endif
307	if (dev->class >> 8  == PCI_CLASS_BRIDGE_CARDBUS)
308		return pci_cardbus_resource_alignment(res);
309	return resource_alignment(res);
310}
311
312extern void pci_enable_acs(struct pci_dev *dev);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
313
314struct pci_dev_reset_methods {
315	u16 vendor;
316	u16 device;
317	int (*reset)(struct pci_dev *dev, int probe);
318};
319
320#ifdef CONFIG_PCI_QUIRKS
321extern int pci_dev_specific_reset(struct pci_dev *dev, int probe);
322#else
323static inline int pci_dev_specific_reset(struct pci_dev *dev, int probe)
324{
325	return -ENOTTY;
326}
327#endif
 
 
 
 
 
 
 
 
 
 
 
 
 
328
329#endif /* DRIVERS_PCI_H */
v4.17
  1/* SPDX-License-Identifier: GPL-2.0 */
  2#ifndef DRIVERS_PCI_H
  3#define DRIVERS_PCI_H
  4
  5#define PCI_FIND_CAP_TTL	48
  6
  7#define PCI_VSEC_ID_INTEL_TBT	0x1234	/* Thunderbolt */
  8
  9extern const unsigned char pcie_link_speed[];
 10
 11bool pcie_cap_has_lnkctl(const struct pci_dev *dev);
 12
 13/* Functions internal to the PCI core code */
 14
 15int pci_create_sysfs_dev_files(struct pci_dev *pdev);
 16void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
 
 17#if !defined(CONFIG_DMI) && !defined(CONFIG_ACPI)
 18static inline void pci_create_firmware_label_files(struct pci_dev *pdev)
 19{ return; }
 20static inline void pci_remove_firmware_label_files(struct pci_dev *pdev)
 21{ return; }
 22#else
 23void pci_create_firmware_label_files(struct pci_dev *pdev);
 24void pci_remove_firmware_label_files(struct pci_dev *pdev);
 25#endif
 26void pci_cleanup_rom(struct pci_dev *dev);
 27
 28enum pci_mmap_api {
 29	PCI_MMAP_SYSFS,	/* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
 30	PCI_MMAP_PROCFS	/* mmap on /proc/bus/pci/<BDF> */
 31};
 32int pci_mmap_fits(struct pci_dev *pdev, int resno, struct vm_area_struct *vmai,
 33		  enum pci_mmap_api mmap_api);
 34
 
 35int pci_probe_reset_function(struct pci_dev *dev);
 36
 37/**
 38 * struct pci_platform_pm_ops - Firmware PM callbacks
 39 *
 40 * @is_manageable: returns 'true' if given device is power manageable by the
 41 *		   platform firmware
 42 *
 43 * @set_state: invokes the platform firmware to set the device's power state
 44 *
 45 * @get_state: queries the platform firmware for a device's current power state
 
 
 46 *
 47 * @choose_state: returns PCI power state of given device preferred by the
 48 *		  platform; to be used during system-wide transitions from a
 49 *		  sleeping state to the working state and vice versa
 50 *
 51 * @set_wakeup: enables/disables wakeup capability for the device
 52 *
 53 * @need_resume: returns 'true' if the given device (which is currently
 54 *		 suspended) needs to be resumed to be configured for system
 55 *		 wakeup.
 56 *
 57 * If given platform is generally capable of power managing PCI devices, all of
 58 * these callbacks are mandatory.
 59 */
 60struct pci_platform_pm_ops {
 61	bool (*is_manageable)(struct pci_dev *dev);
 62	int (*set_state)(struct pci_dev *dev, pci_power_t state);
 63	pci_power_t (*get_state)(struct pci_dev *dev);
 64	pci_power_t (*choose_state)(struct pci_dev *dev);
 65	int (*set_wakeup)(struct pci_dev *dev, bool enable);
 66	bool (*need_resume)(struct pci_dev *dev);
 
 67};
 68
 69int pci_set_platform_pm(const struct pci_platform_pm_ops *ops);
 70void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
 71void pci_power_up(struct pci_dev *dev);
 72void pci_disable_enabled_device(struct pci_dev *dev);
 73int pci_finish_runtime_suspend(struct pci_dev *dev);
 74void pcie_clear_root_pme_status(struct pci_dev *dev);
 75int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
 76void pci_pme_restore(struct pci_dev *dev);
 77bool pci_dev_keep_suspended(struct pci_dev *dev);
 78void pci_dev_complete_resume(struct pci_dev *pci_dev);
 79void pci_config_pm_runtime_get(struct pci_dev *dev);
 80void pci_config_pm_runtime_put(struct pci_dev *dev);
 81void pci_pm_init(struct pci_dev *dev);
 82void pci_ea_init(struct pci_dev *dev);
 83void pci_allocate_cap_save_buffers(struct pci_dev *dev);
 84void pci_free_cap_save_buffers(struct pci_dev *dev);
 85bool pci_bridge_d3_possible(struct pci_dev *dev);
 86void pci_bridge_d3_update(struct pci_dev *dev);
 87
 88static inline void pci_wakeup_event(struct pci_dev *dev)
 89{
 90	/* Wait 100 ms before the system can be put into a sleep state. */
 91	pm_wakeup_event(&dev->dev, 100);
 92}
 93
 94static inline bool pci_has_subordinate(struct pci_dev *pci_dev)
 95{
 96	return !!(pci_dev->subordinate);
 97}
 98
 99static inline bool pci_power_manageable(struct pci_dev *pci_dev)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
100{
101	/*
102	 * Currently we allow normal PCI devices and PCI bridges transition
103	 * into D3 if their bridge_d3 is set.
104	 */
105	return !pci_has_subordinate(pci_dev) || pci_dev->bridge_d3;
106}
107
108int pci_vpd_init(struct pci_dev *dev);
109void pci_vpd_release(struct pci_dev *dev);
110void pcie_vpd_create_sysfs_dev_files(struct pci_dev *dev);
111void pcie_vpd_remove_sysfs_dev_files(struct pci_dev *dev);
112
113/* PCI /proc functions */
114#ifdef CONFIG_PROC_FS
115int pci_proc_attach_device(struct pci_dev *dev);
116int pci_proc_detach_device(struct pci_dev *dev);
117int pci_proc_detach_bus(struct pci_bus *bus);
118#else
119static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
120static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
121static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
122#endif
123
124/* Functions for PCI Hotplug drivers to use */
125int pci_hp_add_bridge(struct pci_dev *dev);
126
127#ifdef HAVE_PCI_LEGACY
128void pci_create_legacy_files(struct pci_bus *bus);
129void pci_remove_legacy_files(struct pci_bus *bus);
130#else
131static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
132static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
133#endif
134
135/* Lock for read/write access to pci device and bus lists */
136extern struct rw_semaphore pci_bus_sem;
137
138extern raw_spinlock_t pci_lock;
139
140extern unsigned int pci_pm_d3_delay;
141
142#ifdef CONFIG_PCI_MSI
143void pci_no_msi(void);
 
144#else
145static inline void pci_no_msi(void) { }
 
146#endif
147
148static inline void pci_msi_set_enable(struct pci_dev *dev, int enable)
149{
150	u16 control;
151
152	pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
153	control &= ~PCI_MSI_FLAGS_ENABLE;
154	if (enable)
155		control |= PCI_MSI_FLAGS_ENABLE;
156	pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
157}
158
159static inline void pci_msix_clear_and_set_ctrl(struct pci_dev *dev, u16 clear, u16 set)
160{
161	u16 ctrl;
162
163	pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
164	ctrl &= ~clear;
165	ctrl |= set;
166	pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, ctrl);
167}
168
169void pci_realloc_get_opt(char *);
170
171static inline int pci_no_d1d2(struct pci_dev *dev)
172{
173	unsigned int parent_dstates = 0;
174
175	if (dev->bus->self)
176		parent_dstates = dev->bus->self->no_d1d2;
177	return (dev->no_d1d2 || parent_dstates);
178
179}
180extern const struct attribute_group *pci_dev_groups[];
181extern const struct attribute_group *pcibus_groups[];
182extern const struct device_type pci_dev_type;
183extern const struct attribute_group *pci_bus_groups[];
 
 
 
184
185
186/**
187 * pci_match_one_device - Tell if a PCI device structure has a matching
188 *			  PCI device id structure
189 * @id: single PCI device id structure to match
190 * @dev: the PCI device structure to match against
191 *
192 * Returns the matching pci_device_id structure or %NULL if there is no match.
193 */
194static inline const struct pci_device_id *
195pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
196{
197	if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
198	    (id->device == PCI_ANY_ID || id->device == dev->device) &&
199	    (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
200	    (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
201	    !((id->class ^ dev->class) & id->class_mask))
202		return id;
203	return NULL;
204}
205
206/* PCI slot sysfs helper code */
207#define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
208
209extern struct kset *pci_slots_kset;
210
211struct pci_slot_attribute {
212	struct attribute attr;
213	ssize_t (*show)(struct pci_slot *, char *);
214	ssize_t (*store)(struct pci_slot *, const char *, size_t);
215};
216#define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
217
218enum pci_bar_type {
219	pci_bar_unknown,	/* Standard PCI BAR probe */
220	pci_bar_io,		/* An I/O port BAR */
221	pci_bar_mem32,		/* A 32-bit memory BAR */
222	pci_bar_mem64,		/* A 64-bit memory BAR */
223};
224
225int pci_configure_extended_tags(struct pci_dev *dev, void *ign);
226bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
227				int crs_timeout);
228int pci_setup_device(struct pci_dev *dev);
229int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
230		    struct resource *res, unsigned int reg);
231void pci_configure_ari(struct pci_dev *dev);
232void __pci_bus_size_bridges(struct pci_bus *bus,
233			struct list_head *realloc_head);
234void __pci_bus_assign_resources(const struct pci_bus *bus,
235				struct list_head *realloc_head,
236				struct list_head *fail_head);
237bool pci_bus_clip_resource(struct pci_dev *dev, int idx);
 
 
 
 
 
 
 
238
239void pci_reassigndev_resource_alignment(struct pci_dev *dev);
240void pci_disable_bridge_window(struct pci_dev *dev);
241
242/* PCIe link information */
243#define PCIE_SPEED2STR(speed) \
244	((speed) == PCIE_SPEED_16_0GT ? "16 GT/s" : \
245	 (speed) == PCIE_SPEED_8_0GT ? "8 GT/s" : \
246	 (speed) == PCIE_SPEED_5_0GT ? "5 GT/s" : \
247	 (speed) == PCIE_SPEED_2_5GT ? "2.5 GT/s" : \
248	 "Unknown speed")
249
250/* PCIe speed to Mb/s reduced by encoding overhead */
251#define PCIE_SPEED2MBS_ENC(speed) \
252	((speed) == PCIE_SPEED_16_0GT ? 16000*128/130 : \
253	 (speed) == PCIE_SPEED_8_0GT  ?  8000*128/130 : \
254	 (speed) == PCIE_SPEED_5_0GT  ?  5000*8/10 : \
255	 (speed) == PCIE_SPEED_2_5GT  ?  2500*8/10 : \
256	 0)
257
258enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev);
259enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev);
260u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
261			   enum pcie_link_width *width);
262
263/* Single Root I/O Virtualization */
264struct pci_sriov {
265	int		pos;		/* Capability position */
266	int		nres;		/* Number of resources */
267	u32		cap;		/* SR-IOV Capabilities */
268	u16		ctrl;		/* SR-IOV Control */
269	u16		total_VFs;	/* Total VFs associated with the PF */
270	u16		initial_VFs;	/* Initial VFs associated with the PF */
271	u16		num_VFs;	/* Number of VFs available */
272	u16		offset;		/* First VF Routing ID offset */
273	u16		stride;		/* Following VF stride */
274	u16		vf_device;	/* VF device ID */
275	u32		pgsz;		/* Page size for BAR alignment */
276	u8		link;		/* Function Dependency Link */
277	u8		max_VF_buses;	/* Max buses consumed by VFs */
278	u16		driver_max_VFs;	/* Max num VFs driver supports */
279	struct pci_dev	*dev;		/* Lowest numbered PF */
280	struct pci_dev	*self;		/* This PF */
281	u32		class;		/* VF device */
282	u8		hdr_type;	/* VF header type */
283	u16		subsystem_vendor; /* VF subsystem vendor */
284	u16		subsystem_device; /* VF subsystem device */
285	resource_size_t	barsz[PCI_SRIOV_NUM_BARS];	/* VF BAR size */
286	bool		drivers_autoprobe; /* Auto probing of VFs by driver */
287};
288
289/* pci_dev priv_flags */
290#define PCI_DEV_DISCONNECTED 0
291
292static inline int pci_dev_set_disconnected(struct pci_dev *dev, void *unused)
293{
294	set_bit(PCI_DEV_DISCONNECTED, &dev->priv_flags);
295	return 0;
296}
297
298static inline bool pci_dev_is_disconnected(const struct pci_dev *dev)
299{
300	return test_bit(PCI_DEV_DISCONNECTED, &dev->priv_flags);
301}
302
303#ifdef CONFIG_PCI_ATS
304void pci_restore_ats_state(struct pci_dev *dev);
305#else
306static inline void pci_restore_ats_state(struct pci_dev *dev)
307{
308}
309#endif /* CONFIG_PCI_ATS */
310
311#ifdef CONFIG_PCI_IOV
312int pci_iov_init(struct pci_dev *dev);
313void pci_iov_release(struct pci_dev *dev);
314void pci_iov_update_resource(struct pci_dev *dev, int resno);
315resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev, int resno);
316void pci_restore_iov_state(struct pci_dev *dev);
317int pci_iov_bus_range(struct pci_bus *bus);
 
 
318
319#else
320static inline int pci_iov_init(struct pci_dev *dev)
321{
322	return -ENODEV;
323}
324static inline void pci_iov_release(struct pci_dev *dev)
325
326{
327}
 
 
 
 
 
328static inline void pci_restore_iov_state(struct pci_dev *dev)
329{
330}
331static inline int pci_iov_bus_range(struct pci_bus *bus)
332{
333	return 0;
334}
335
336#endif /* CONFIG_PCI_IOV */
337
338unsigned long pci_cardbus_resource_alignment(struct resource *);
339
340static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
341						     struct resource *res)
342{
343#ifdef CONFIG_PCI_IOV
344	int resno = res - dev->resource;
345
346	if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
347		return pci_sriov_resource_alignment(dev, resno);
348#endif
349	if (dev->class >> 8 == PCI_CLASS_BRIDGE_CARDBUS)
350		return pci_cardbus_resource_alignment(res);
351	return resource_alignment(res);
352}
353
354void pci_enable_acs(struct pci_dev *dev);
355
356#ifdef CONFIG_PCIEASPM
357void pcie_aspm_init_link_state(struct pci_dev *pdev);
358void pcie_aspm_exit_link_state(struct pci_dev *pdev);
359void pcie_aspm_pm_state_change(struct pci_dev *pdev);
360void pcie_aspm_powersave_config_link(struct pci_dev *pdev);
361#else
362static inline void pcie_aspm_init_link_state(struct pci_dev *pdev) { }
363static inline void pcie_aspm_exit_link_state(struct pci_dev *pdev) { }
364static inline void pcie_aspm_pm_state_change(struct pci_dev *pdev) { }
365static inline void pcie_aspm_powersave_config_link(struct pci_dev *pdev) { }
366#endif
367
368#ifdef CONFIG_PCIEASPM_DEBUG
369void pcie_aspm_create_sysfs_dev_files(struct pci_dev *pdev);
370void pcie_aspm_remove_sysfs_dev_files(struct pci_dev *pdev);
371#else
372static inline void pcie_aspm_create_sysfs_dev_files(struct pci_dev *pdev) { }
373static inline void pcie_aspm_remove_sysfs_dev_files(struct pci_dev *pdev) { }
374#endif
375
376#ifdef CONFIG_PCIE_PTM
377void pci_ptm_init(struct pci_dev *dev);
378#else
379static inline void pci_ptm_init(struct pci_dev *dev) { }
380#endif
381
382struct pci_dev_reset_methods {
383	u16 vendor;
384	u16 device;
385	int (*reset)(struct pci_dev *dev, int probe);
386};
387
388#ifdef CONFIG_PCI_QUIRKS
389int pci_dev_specific_reset(struct pci_dev *dev, int probe);
390#else
391static inline int pci_dev_specific_reset(struct pci_dev *dev, int probe)
392{
393	return -ENOTTY;
394}
395#endif
396
397#if defined(CONFIG_PCI_QUIRKS) && defined(CONFIG_ARM64)
398int acpi_get_rc_resources(struct device *dev, const char *hid, u16 segment,
399			  struct resource *res);
400#endif
401
402u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar);
403int pci_rebar_get_current_size(struct pci_dev *pdev, int bar);
404int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size);
405static inline u64 pci_rebar_size_to_bytes(int size)
406{
407	return 1ULL << (size + 20);
408}
409
410#endif /* DRIVERS_PCI_H */