Linux Audio

Check our new training course

Loading...
Note: File does not exist in v3.5.6.
   1/*
   2 * Copyright (C) 2013 Texas Instruments Incorporated
   3 *
   4 * Hwmod present only in AM43x and those that differ other than register
   5 * offsets as compared to AM335x.
   6 *
   7 * This program is free software; you can redistribute it and/or
   8 * modify it under the terms of the GNU General Public License as
   9 * published by the Free Software Foundation version 2.
  10 *
  11 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  12 * kind, whether express or implied; without even the implied warranty
  13 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14 * GNU General Public License for more details.
  15 */
  16
  17#include "omap_hwmod.h"
  18#include "omap_hwmod_33xx_43xx_common_data.h"
  19#include "prcm43xx.h"
  20#include "omap_hwmod_common_data.h"
  21#include "hdq1w.h"
  22
  23
  24/* IP blocks */
  25static struct omap_hwmod am43xx_emif_hwmod = {
  26	.name		= "emif",
  27	.class		= &am33xx_emif_hwmod_class,
  28	.clkdm_name	= "emif_clkdm",
  29	.flags		= HWMOD_INIT_NO_IDLE,
  30	.main_clk	= "dpll_ddr_m2_ck",
  31	.prcm		= {
  32		.omap4	= {
  33			.clkctrl_offs	= AM43XX_CM_PER_EMIF_CLKCTRL_OFFSET,
  34			.modulemode	= MODULEMODE_SWCTRL,
  35		},
  36	},
  37};
  38
  39static struct omap_hwmod am43xx_l4_hs_hwmod = {
  40	.name		= "l4_hs",
  41	.class		= &am33xx_l4_hwmod_class,
  42	.clkdm_name	= "l3_clkdm",
  43	.flags		= HWMOD_INIT_NO_IDLE,
  44	.main_clk	= "l4hs_gclk",
  45	.prcm		= {
  46		.omap4	= {
  47			.clkctrl_offs	= AM43XX_CM_PER_L4HS_CLKCTRL_OFFSET,
  48			.modulemode	= MODULEMODE_SWCTRL,
  49		},
  50	},
  51};
  52
  53static struct omap_hwmod_rst_info am33xx_wkup_m3_resets[] = {
  54	{ .name = "wkup_m3", .rst_shift = 3, .st_shift = 5 },
  55};
  56
  57static struct omap_hwmod am43xx_wkup_m3_hwmod = {
  58	.name		= "wkup_m3",
  59	.class		= &am33xx_wkup_m3_hwmod_class,
  60	.clkdm_name	= "l4_wkup_aon_clkdm",
  61	/* Keep hardreset asserted */
  62	.flags		= HWMOD_INIT_NO_RESET | HWMOD_NO_IDLEST,
  63	.main_clk	= "sys_clkin_ck",
  64	.prcm		= {
  65		.omap4	= {
  66			.clkctrl_offs	= AM43XX_CM_WKUP_WKUP_M3_CLKCTRL_OFFSET,
  67			.rstctrl_offs	= AM43XX_RM_WKUP_RSTCTRL_OFFSET,
  68			.rstst_offs	= AM43XX_RM_WKUP_RSTST_OFFSET,
  69			.modulemode	= MODULEMODE_SWCTRL,
  70		},
  71	},
  72	.rst_lines	= am33xx_wkup_m3_resets,
  73	.rst_lines_cnt	= ARRAY_SIZE(am33xx_wkup_m3_resets),
  74};
  75
  76static struct omap_hwmod am43xx_control_hwmod = {
  77	.name		= "control",
  78	.class		= &am33xx_control_hwmod_class,
  79	.clkdm_name	= "l4_wkup_clkdm",
  80	.flags		= HWMOD_INIT_NO_IDLE,
  81	.main_clk	= "sys_clkin_ck",
  82	.prcm		= {
  83		.omap4	= {
  84			.clkctrl_offs	= AM43XX_CM_WKUP_CONTROL_CLKCTRL_OFFSET,
  85			.modulemode	= MODULEMODE_SWCTRL,
  86		},
  87	},
  88};
  89
  90static struct omap_hwmod_opt_clk gpio0_opt_clks[] = {
  91	{ .role = "dbclk", .clk = "gpio0_dbclk" },
  92};
  93
  94static struct omap_hwmod am43xx_gpio0_hwmod = {
  95	.name		= "gpio1",
  96	.class		= &am33xx_gpio_hwmod_class,
  97	.clkdm_name	= "l4_wkup_clkdm",
  98	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  99	.main_clk	= "sys_clkin_ck",
 100	.prcm		= {
 101		.omap4	= {
 102			.clkctrl_offs	= AM43XX_CM_WKUP_GPIO0_CLKCTRL_OFFSET,
 103			.modulemode	= MODULEMODE_SWCTRL,
 104		},
 105	},
 106	.opt_clks	= gpio0_opt_clks,
 107	.opt_clks_cnt	= ARRAY_SIZE(gpio0_opt_clks),
 108};
 109
 110static struct omap_hwmod_class_sysconfig am43xx_synctimer_sysc = {
 111	.rev_offs	= 0x0,
 112	.sysc_offs	= 0x4,
 113	.sysc_flags	= SYSC_HAS_SIDLEMODE,
 114	.idlemodes	= (SIDLE_FORCE | SIDLE_NO),
 115	.sysc_fields	= &omap_hwmod_sysc_type1,
 116};
 117
 118static struct omap_hwmod_class am43xx_synctimer_hwmod_class = {
 119	.name	= "synctimer",
 120	.sysc	= &am43xx_synctimer_sysc,
 121};
 122
 123static struct omap_hwmod am43xx_synctimer_hwmod = {
 124	.name		= "counter_32k",
 125	.class		= &am43xx_synctimer_hwmod_class,
 126	.clkdm_name	= "l4_wkup_aon_clkdm",
 127	.flags		= HWMOD_SWSUP_SIDLE,
 128	.main_clk	= "synctimer_32kclk",
 129	.prcm = {
 130		.omap4 = {
 131			.clkctrl_offs = AM43XX_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
 132			.modulemode   = MODULEMODE_SWCTRL,
 133		},
 134	},
 135};
 136
 137static struct omap_hwmod am43xx_timer8_hwmod = {
 138	.name		= "timer8",
 139	.class		= &am33xx_timer_hwmod_class,
 140	.clkdm_name	= "l4ls_clkdm",
 141	.main_clk	= "timer8_fck",
 142	.prcm		= {
 143		.omap4	= {
 144			.clkctrl_offs	= AM43XX_CM_PER_TIMER8_CLKCTRL_OFFSET,
 145			.modulemode	= MODULEMODE_SWCTRL,
 146		},
 147	},
 148};
 149
 150static struct omap_hwmod am43xx_timer9_hwmod = {
 151	.name		= "timer9",
 152	.class		= &am33xx_timer_hwmod_class,
 153	.clkdm_name	= "l4ls_clkdm",
 154	.main_clk	= "timer9_fck",
 155	.prcm		= {
 156		.omap4	= {
 157			.clkctrl_offs	= AM43XX_CM_PER_TIMER9_CLKCTRL_OFFSET,
 158			.modulemode	= MODULEMODE_SWCTRL,
 159		},
 160	},
 161};
 162
 163static struct omap_hwmod am43xx_timer10_hwmod = {
 164	.name		= "timer10",
 165	.class		= &am33xx_timer_hwmod_class,
 166	.clkdm_name	= "l4ls_clkdm",
 167	.main_clk	= "timer10_fck",
 168	.prcm		= {
 169		.omap4	= {
 170			.clkctrl_offs	= AM43XX_CM_PER_TIMER10_CLKCTRL_OFFSET,
 171			.modulemode	= MODULEMODE_SWCTRL,
 172		},
 173	},
 174};
 175
 176static struct omap_hwmod am43xx_timer11_hwmod = {
 177	.name		= "timer11",
 178	.class		= &am33xx_timer_hwmod_class,
 179	.clkdm_name	= "l4ls_clkdm",
 180	.main_clk	= "timer11_fck",
 181	.prcm		= {
 182		.omap4	= {
 183			.clkctrl_offs	= AM43XX_CM_PER_TIMER11_CLKCTRL_OFFSET,
 184			.modulemode	= MODULEMODE_SWCTRL,
 185		},
 186	},
 187};
 188
 189static struct omap_hwmod am43xx_epwmss3_hwmod = {
 190	.name		= "epwmss3",
 191	.class		= &am33xx_epwmss_hwmod_class,
 192	.clkdm_name	= "l4ls_clkdm",
 193	.main_clk	= "l4ls_gclk",
 194	.prcm		= {
 195		.omap4	= {
 196			.clkctrl_offs = AM43XX_CM_PER_EPWMSS3_CLKCTRL_OFFSET,
 197			.modulemode   = MODULEMODE_SWCTRL,
 198		},
 199	},
 200};
 201
 202static struct omap_hwmod am43xx_epwmss4_hwmod = {
 203	.name		= "epwmss4",
 204	.class		= &am33xx_epwmss_hwmod_class,
 205	.clkdm_name	= "l4ls_clkdm",
 206	.main_clk	= "l4ls_gclk",
 207	.prcm		= {
 208		.omap4	= {
 209			.clkctrl_offs = AM43XX_CM_PER_EPWMSS4_CLKCTRL_OFFSET,
 210			.modulemode   = MODULEMODE_SWCTRL,
 211		},
 212	},
 213};
 214
 215static struct omap_hwmod am43xx_epwmss5_hwmod = {
 216	.name		= "epwmss5",
 217	.class		= &am33xx_epwmss_hwmod_class,
 218	.clkdm_name	= "l4ls_clkdm",
 219	.main_clk	= "l4ls_gclk",
 220	.prcm		= {
 221		.omap4	= {
 222			.clkctrl_offs = AM43XX_CM_PER_EPWMSS5_CLKCTRL_OFFSET,
 223			.modulemode   = MODULEMODE_SWCTRL,
 224		},
 225	},
 226};
 227
 228static struct omap_hwmod am43xx_spi2_hwmod = {
 229	.name		= "spi2",
 230	.class		= &am33xx_spi_hwmod_class,
 231	.clkdm_name	= "l4ls_clkdm",
 232	.main_clk	= "dpll_per_m2_div4_ck",
 233	.prcm		= {
 234		.omap4	= {
 235			.clkctrl_offs = AM43XX_CM_PER_SPI2_CLKCTRL_OFFSET,
 236			.modulemode   = MODULEMODE_SWCTRL,
 237		},
 238	},
 239};
 240
 241static struct omap_hwmod am43xx_spi3_hwmod = {
 242	.name		= "spi3",
 243	.class		= &am33xx_spi_hwmod_class,
 244	.clkdm_name	= "l4ls_clkdm",
 245	.main_clk	= "dpll_per_m2_div4_ck",
 246	.prcm		= {
 247		.omap4	= {
 248			.clkctrl_offs = AM43XX_CM_PER_SPI3_CLKCTRL_OFFSET,
 249			.modulemode   = MODULEMODE_SWCTRL,
 250		},
 251	},
 252};
 253
 254static struct omap_hwmod am43xx_spi4_hwmod = {
 255	.name		= "spi4",
 256	.class		= &am33xx_spi_hwmod_class,
 257	.clkdm_name	= "l4ls_clkdm",
 258	.main_clk	= "dpll_per_m2_div4_ck",
 259	.prcm		= {
 260		.omap4	= {
 261			.clkctrl_offs = AM43XX_CM_PER_SPI4_CLKCTRL_OFFSET,
 262			.modulemode   = MODULEMODE_SWCTRL,
 263		},
 264	},
 265};
 266
 267static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
 268	{ .role = "dbclk", .clk = "gpio4_dbclk" },
 269};
 270
 271static struct omap_hwmod am43xx_gpio4_hwmod = {
 272	.name		= "gpio5",
 273	.class		= &am33xx_gpio_hwmod_class,
 274	.clkdm_name	= "l4ls_clkdm",
 275	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
 276	.main_clk	= "l4ls_gclk",
 277	.prcm		= {
 278		.omap4	= {
 279			.clkctrl_offs = AM43XX_CM_PER_GPIO4_CLKCTRL_OFFSET,
 280			.modulemode   = MODULEMODE_SWCTRL,
 281		},
 282	},
 283	.opt_clks	= gpio4_opt_clks,
 284	.opt_clks_cnt	= ARRAY_SIZE(gpio4_opt_clks),
 285};
 286
 287static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
 288	{ .role = "dbclk", .clk = "gpio5_dbclk" },
 289};
 290
 291static struct omap_hwmod am43xx_gpio5_hwmod = {
 292	.name		= "gpio6",
 293	.class		= &am33xx_gpio_hwmod_class,
 294	.clkdm_name	= "l4ls_clkdm",
 295	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET,
 296	.main_clk	= "l4ls_gclk",
 297	.prcm		= {
 298		.omap4	= {
 299			.clkctrl_offs = AM43XX_CM_PER_GPIO5_CLKCTRL_OFFSET,
 300			.modulemode   = MODULEMODE_SWCTRL,
 301		},
 302	},
 303	.opt_clks	= gpio5_opt_clks,
 304	.opt_clks_cnt	= ARRAY_SIZE(gpio5_opt_clks),
 305};
 306
 307static struct omap_hwmod_class am43xx_ocp2scp_hwmod_class = {
 308	.name	= "ocp2scp",
 309};
 310
 311static struct omap_hwmod am43xx_ocp2scp0_hwmod = {
 312	.name		= "ocp2scp0",
 313	.class		= &am43xx_ocp2scp_hwmod_class,
 314	.clkdm_name	= "l4ls_clkdm",
 315	.main_clk	= "l4ls_gclk",
 316	.prcm = {
 317		.omap4 = {
 318			.clkctrl_offs = AM43XX_CM_PER_USBPHYOCP2SCP0_CLKCTRL_OFFSET,
 319			.modulemode   = MODULEMODE_SWCTRL,
 320		},
 321	},
 322};
 323
 324static struct omap_hwmod am43xx_ocp2scp1_hwmod = {
 325	.name		= "ocp2scp1",
 326	.class		= &am43xx_ocp2scp_hwmod_class,
 327	.clkdm_name	= "l4ls_clkdm",
 328	.main_clk	= "l4ls_gclk",
 329	.prcm = {
 330		.omap4 = {
 331			.clkctrl_offs	= AM43XX_CM_PER_USBPHYOCP2SCP1_CLKCTRL_OFFSET,
 332			.modulemode	= MODULEMODE_SWCTRL,
 333		},
 334	},
 335};
 336
 337static struct omap_hwmod_class_sysconfig am43xx_usb_otg_ss_sysc = {
 338	.rev_offs	= 0x0000,
 339	.sysc_offs	= 0x0010,
 340	.sysc_flags	= (SYSC_HAS_DMADISABLE | SYSC_HAS_MIDLEMODE |
 341				SYSC_HAS_SIDLEMODE),
 342	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
 343				SIDLE_SMART_WKUP | MSTANDBY_FORCE |
 344				MSTANDBY_NO | MSTANDBY_SMART |
 345				MSTANDBY_SMART_WKUP),
 346	.sysc_fields	= &omap_hwmod_sysc_type2,
 347};
 348
 349static struct omap_hwmod_class am43xx_usb_otg_ss_hwmod_class = {
 350	.name	= "usb_otg_ss",
 351	.sysc	= &am43xx_usb_otg_ss_sysc,
 352};
 353
 354static struct omap_hwmod am43xx_usb_otg_ss0_hwmod = {
 355	.name		= "usb_otg_ss0",
 356	.class		= &am43xx_usb_otg_ss_hwmod_class,
 357	.clkdm_name	= "l3s_clkdm",
 358	.main_clk	= "l3s_gclk",
 359	.prcm = {
 360		.omap4 = {
 361			.clkctrl_offs	= AM43XX_CM_PER_USB_OTG_SS0_CLKCTRL_OFFSET,
 362			.modulemode	= MODULEMODE_SWCTRL,
 363		},
 364	},
 365};
 366
 367static struct omap_hwmod am43xx_usb_otg_ss1_hwmod = {
 368	.name		= "usb_otg_ss1",
 369	.class		= &am43xx_usb_otg_ss_hwmod_class,
 370	.clkdm_name	= "l3s_clkdm",
 371	.main_clk	= "l3s_gclk",
 372	.prcm = {
 373		.omap4 = {
 374			.clkctrl_offs	= AM43XX_CM_PER_USB_OTG_SS1_CLKCTRL_OFFSET,
 375			.modulemode	= MODULEMODE_SWCTRL,
 376		},
 377	},
 378};
 379
 380static struct omap_hwmod_class_sysconfig am43xx_qspi_sysc = {
 381	.sysc_offs      = 0x0010,
 382	.sysc_flags     = SYSC_HAS_SIDLEMODE,
 383	.idlemodes      = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
 384				SIDLE_SMART_WKUP),
 385	.sysc_fields    = &omap_hwmod_sysc_type2,
 386};
 387
 388static struct omap_hwmod_class am43xx_qspi_hwmod_class = {
 389	.name   = "qspi",
 390	.sysc   = &am43xx_qspi_sysc,
 391};
 392
 393static struct omap_hwmod am43xx_qspi_hwmod = {
 394	.name           = "qspi",
 395	.class          = &am43xx_qspi_hwmod_class,
 396	.clkdm_name     = "l3s_clkdm",
 397	.main_clk       = "l3s_gclk",
 398	.prcm = {
 399		.omap4 = {
 400			.clkctrl_offs = AM43XX_CM_PER_QSPI_CLKCTRL_OFFSET,
 401			.modulemode   = MODULEMODE_SWCTRL,
 402		},
 403	},
 404};
 405
 406/*
 407 * 'adc/tsc' class
 408 * TouchScreen Controller (Analog-To-Digital Converter)
 409 */
 410static struct omap_hwmod_class_sysconfig am43xx_adc_tsc_sysc = {
 411	.rev_offs	= 0x00,
 412	.sysc_offs	= 0x10,
 413	.sysc_flags	= SYSC_HAS_SIDLEMODE,
 414	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
 415			  SIDLE_SMART_WKUP),
 416	.sysc_fields	= &omap_hwmod_sysc_type2,
 417};
 418
 419static struct omap_hwmod_class am43xx_adc_tsc_hwmod_class = {
 420	.name		= "adc_tsc",
 421	.sysc		= &am43xx_adc_tsc_sysc,
 422};
 423
 424static struct omap_hwmod am43xx_adc_tsc_hwmod = {
 425	.name		= "adc_tsc",
 426	.class		= &am43xx_adc_tsc_hwmod_class,
 427	.clkdm_name	= "l3s_tsc_clkdm",
 428	.main_clk	= "adc_tsc_fck",
 429	.prcm		= {
 430		.omap4  = {
 431			.clkctrl_offs   = AM43XX_CM_WKUP_ADC_TSC_CLKCTRL_OFFSET,
 432			.modulemode     = MODULEMODE_SWCTRL,
 433		},
 434	},
 435};
 436
 437static struct omap_hwmod_class_sysconfig am43xx_des_sysc = {
 438	.rev_offs	= 0x30,
 439	.sysc_offs	= 0x34,
 440	.syss_offs	= 0x38,
 441	.sysc_flags	= SYSS_HAS_RESET_STATUS,
 442};
 443
 444static struct omap_hwmod_class am43xx_des_hwmod_class = {
 445	.name		= "des",
 446	.sysc		= &am43xx_des_sysc,
 447};
 448
 449static struct omap_hwmod am43xx_des_hwmod = {
 450	.name		= "des",
 451	.class		= &am43xx_des_hwmod_class,
 452	.clkdm_name	= "l3_clkdm",
 453	.main_clk	= "l3_gclk",
 454	.prcm		= {
 455		.omap4	= {
 456			.clkctrl_offs	= AM43XX_CM_PER_DES_CLKCTRL_OFFSET,
 457			.modulemode	= MODULEMODE_SWCTRL,
 458		},
 459	},
 460};
 461
 462/* dss */
 463
 464static struct omap_hwmod am43xx_dss_core_hwmod = {
 465	.name		= "dss_core",
 466	.class		= &omap2_dss_hwmod_class,
 467	.clkdm_name	= "dss_clkdm",
 468	.main_clk	= "disp_clk",
 469	.prcm = {
 470		.omap4 = {
 471			.clkctrl_offs = AM43XX_CM_PER_DSS_CLKCTRL_OFFSET,
 472			.modulemode   = MODULEMODE_SWCTRL,
 473		},
 474	},
 475};
 476
 477/* dispc */
 478
 479static struct omap_dss_dispc_dev_attr am43xx_dss_dispc_dev_attr = {
 480	.manager_count		= 1,
 481	.has_framedonetv_irq	= 0
 482};
 483
 484static struct omap_hwmod_class_sysconfig am43xx_dispc_sysc = {
 485	.rev_offs	= 0x0000,
 486	.sysc_offs	= 0x0010,
 487	.syss_offs	= 0x0014,
 488	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
 489			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
 490			   SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_MIDLEMODE),
 491	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
 492			   MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
 493	.sysc_fields	= &omap_hwmod_sysc_type1,
 494};
 495
 496static struct omap_hwmod_class am43xx_dispc_hwmod_class = {
 497	.name	= "dispc",
 498	.sysc	= &am43xx_dispc_sysc,
 499};
 500
 501static struct omap_hwmod am43xx_dss_dispc_hwmod = {
 502	.name		= "dss_dispc",
 503	.class		= &am43xx_dispc_hwmod_class,
 504	.clkdm_name	= "dss_clkdm",
 505	.main_clk	= "disp_clk",
 506	.prcm = {
 507		.omap4 = {
 508			.clkctrl_offs = AM43XX_CM_PER_DSS_CLKCTRL_OFFSET,
 509		},
 510	},
 511	.dev_attr	= &am43xx_dss_dispc_dev_attr,
 512	.parent_hwmod	= &am43xx_dss_core_hwmod,
 513};
 514
 515/* rfbi */
 516
 517static struct omap_hwmod am43xx_dss_rfbi_hwmod = {
 518	.name		= "dss_rfbi",
 519	.class		= &omap2_rfbi_hwmod_class,
 520	.clkdm_name	= "dss_clkdm",
 521	.main_clk	= "disp_clk",
 522	.prcm = {
 523		.omap4 = {
 524			.clkctrl_offs = AM43XX_CM_PER_DSS_CLKCTRL_OFFSET,
 525		},
 526	},
 527	.parent_hwmod	= &am43xx_dss_core_hwmod,
 528};
 529
 530/* HDQ1W */
 531static struct omap_hwmod_class_sysconfig am43xx_hdq1w_sysc = {
 532	.rev_offs       = 0x0000,
 533	.sysc_offs      = 0x0014,
 534	.syss_offs      = 0x0018,
 535	.sysc_flags     = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
 536	.sysc_fields    = &omap_hwmod_sysc_type1,
 537};
 538
 539static struct omap_hwmod_class am43xx_hdq1w_hwmod_class = {
 540	.name   = "hdq1w",
 541	.sysc   = &am43xx_hdq1w_sysc,
 542	.reset	= &omap_hdq1w_reset,
 543};
 544
 545static struct omap_hwmod am43xx_hdq1w_hwmod = {
 546	.name           = "hdq1w",
 547	.class          = &am43xx_hdq1w_hwmod_class,
 548	.clkdm_name     = "l4ls_clkdm",
 549	.prcm = {
 550		.omap4 = {
 551			.clkctrl_offs = AM43XX_CM_PER_HDQ1W_CLKCTRL_OFFSET,
 552			.modulemode   = MODULEMODE_SWCTRL,
 553		},
 554	},
 555};
 556
 557static struct omap_hwmod_class_sysconfig am43xx_vpfe_sysc = {
 558	.rev_offs       = 0x0,
 559	.sysc_offs      = 0x104,
 560	.sysc_flags     = SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE,
 561	.idlemodes      = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
 562				MSTANDBY_FORCE | MSTANDBY_SMART | MSTANDBY_NO),
 563	.sysc_fields    = &omap_hwmod_sysc_type2,
 564};
 565
 566static struct omap_hwmod_class am43xx_vpfe_hwmod_class = {
 567	.name           = "vpfe",
 568	.sysc           = &am43xx_vpfe_sysc,
 569};
 570
 571static struct omap_hwmod am43xx_vpfe0_hwmod = {
 572	.name           = "vpfe0",
 573	.class          = &am43xx_vpfe_hwmod_class,
 574	.clkdm_name     = "l3s_clkdm",
 575	.prcm           = {
 576		.omap4  = {
 577			.modulemode     = MODULEMODE_SWCTRL,
 578			.clkctrl_offs   = AM43XX_CM_PER_VPFE0_CLKCTRL_OFFSET,
 579		},
 580	},
 581};
 582
 583static struct omap_hwmod am43xx_vpfe1_hwmod = {
 584	.name           = "vpfe1",
 585	.class          = &am43xx_vpfe_hwmod_class,
 586	.clkdm_name     = "l3s_clkdm",
 587	.prcm           = {
 588		.omap4  = {
 589			.modulemode     = MODULEMODE_SWCTRL,
 590			.clkctrl_offs   = AM43XX_CM_PER_VPFE1_CLKCTRL_OFFSET,
 591		},
 592	},
 593};
 594
 595/* Interfaces */
 596static struct omap_hwmod_ocp_if am43xx_l3_main__emif = {
 597	.master		= &am33xx_l3_main_hwmod,
 598	.slave		= &am43xx_emif_hwmod,
 599	.clk		= "dpll_core_m4_ck",
 600	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 601};
 602
 603static struct omap_hwmod_ocp_if am43xx_l3_main__l4_hs = {
 604	.master		= &am33xx_l3_main_hwmod,
 605	.slave		= &am43xx_l4_hs_hwmod,
 606	.clk		= "l3s_gclk",
 607	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 608};
 609
 610static struct omap_hwmod_ocp_if am43xx_wkup_m3__l4_wkup = {
 611	.master		= &am43xx_wkup_m3_hwmod,
 612	.slave		= &am33xx_l4_wkup_hwmod,
 613	.clk		= "sys_clkin_ck",
 614	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 615};
 616
 617static struct omap_hwmod_ocp_if am43xx_l4_wkup__wkup_m3 = {
 618	.master		= &am33xx_l4_wkup_hwmod,
 619	.slave		= &am43xx_wkup_m3_hwmod,
 620	.clk		= "sys_clkin_ck",
 621	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 622};
 623
 624static struct omap_hwmod_ocp_if am43xx_l3_main__pruss = {
 625	.master		= &am33xx_l3_main_hwmod,
 626	.slave		= &am33xx_pruss_hwmod,
 627	.clk		= "dpll_core_m4_ck",
 628	.user		= OCP_USER_MPU,
 629};
 630
 631static struct omap_hwmod_ocp_if am43xx_l4_wkup__smartreflex0 = {
 632	.master		= &am33xx_l4_wkup_hwmod,
 633	.slave		= &am33xx_smartreflex0_hwmod,
 634	.clk		= "sys_clkin_ck",
 635	.user		= OCP_USER_MPU,
 636};
 637
 638static struct omap_hwmod_ocp_if am43xx_l4_wkup__smartreflex1 = {
 639	.master		= &am33xx_l4_wkup_hwmod,
 640	.slave		= &am33xx_smartreflex1_hwmod,
 641	.clk		= "sys_clkin_ck",
 642	.user		= OCP_USER_MPU,
 643};
 644
 645static struct omap_hwmod_ocp_if am43xx_l4_wkup__control = {
 646	.master		= &am33xx_l4_wkup_hwmod,
 647	.slave		= &am43xx_control_hwmod,
 648	.clk		= "sys_clkin_ck",
 649	.user		= OCP_USER_MPU,
 650};
 651
 652static struct omap_hwmod_ocp_if am43xx_l4_wkup__i2c1 = {
 653	.master		= &am33xx_l4_wkup_hwmod,
 654	.slave		= &am33xx_i2c1_hwmod,
 655	.clk		= "sys_clkin_ck",
 656	.user		= OCP_USER_MPU,
 657};
 658
 659static struct omap_hwmod_ocp_if am43xx_l4_wkup__gpio0 = {
 660	.master		= &am33xx_l4_wkup_hwmod,
 661	.slave		= &am43xx_gpio0_hwmod,
 662	.clk		= "sys_clkin_ck",
 663	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 664};
 665
 666static struct omap_hwmod_ocp_if am43xx_l4_wkup__adc_tsc = {
 667	.master         = &am33xx_l4_wkup_hwmod,
 668	.slave          = &am43xx_adc_tsc_hwmod,
 669	.clk            = "dpll_core_m4_div2_ck",
 670	.user           = OCP_USER_MPU,
 671};
 672
 673static struct omap_hwmod_ocp_if am43xx_l4_hs__cpgmac0 = {
 674	.master		= &am43xx_l4_hs_hwmod,
 675	.slave		= &am33xx_cpgmac0_hwmod,
 676	.clk		= "cpsw_125mhz_gclk",
 677	.user		= OCP_USER_MPU,
 678};
 679
 680static struct omap_hwmod_ocp_if am43xx_l4_wkup__timer1 = {
 681	.master		= &am33xx_l4_wkup_hwmod,
 682	.slave		= &am33xx_timer1_hwmod,
 683	.clk		= "sys_clkin_ck",
 684	.user		= OCP_USER_MPU,
 685};
 686
 687static struct omap_hwmod_ocp_if am43xx_l4_wkup__uart1 = {
 688	.master		= &am33xx_l4_wkup_hwmod,
 689	.slave		= &am33xx_uart1_hwmod,
 690	.clk		= "sys_clkin_ck",
 691	.user		= OCP_USER_MPU,
 692};
 693
 694static struct omap_hwmod_ocp_if am43xx_l4_wkup__wd_timer1 = {
 695	.master		= &am33xx_l4_wkup_hwmod,
 696	.slave		= &am33xx_wd_timer1_hwmod,
 697	.clk		= "sys_clkin_ck",
 698	.user		= OCP_USER_MPU,
 699};
 700
 701static struct omap_hwmod_ocp_if am33xx_l4_wkup__synctimer = {
 702	.master		= &am33xx_l4_wkup_hwmod,
 703	.slave		= &am43xx_synctimer_hwmod,
 704	.clk		= "sys_clkin_ck",
 705	.user		= OCP_USER_MPU,
 706};
 707
 708static struct omap_hwmod_ocp_if am43xx_l4_ls__timer8 = {
 709	.master		= &am33xx_l4_ls_hwmod,
 710	.slave		= &am43xx_timer8_hwmod,
 711	.clk		= "l4ls_gclk",
 712	.user		= OCP_USER_MPU,
 713};
 714
 715static struct omap_hwmod_ocp_if am43xx_l4_ls__timer9 = {
 716	.master		= &am33xx_l4_ls_hwmod,
 717	.slave		= &am43xx_timer9_hwmod,
 718	.clk		= "l4ls_gclk",
 719	.user		= OCP_USER_MPU,
 720};
 721
 722static struct omap_hwmod_ocp_if am43xx_l4_ls__timer10 = {
 723	.master		= &am33xx_l4_ls_hwmod,
 724	.slave		= &am43xx_timer10_hwmod,
 725	.clk		= "l4ls_gclk",
 726	.user		= OCP_USER_MPU,
 727};
 728
 729static struct omap_hwmod_ocp_if am43xx_l4_ls__timer11 = {
 730	.master		= &am33xx_l4_ls_hwmod,
 731	.slave		= &am43xx_timer11_hwmod,
 732	.clk		= "l4ls_gclk",
 733	.user		= OCP_USER_MPU,
 734};
 735
 736static struct omap_hwmod_ocp_if am43xx_l4_ls__epwmss3 = {
 737	.master		= &am33xx_l4_ls_hwmod,
 738	.slave		= &am43xx_epwmss3_hwmod,
 739	.clk		= "l4ls_gclk",
 740	.user		= OCP_USER_MPU,
 741};
 742
 743static struct omap_hwmod_ocp_if am43xx_l4_ls__epwmss4 = {
 744	.master		= &am33xx_l4_ls_hwmod,
 745	.slave		= &am43xx_epwmss4_hwmod,
 746	.clk		= "l4ls_gclk",
 747	.user		= OCP_USER_MPU,
 748};
 749
 750static struct omap_hwmod_ocp_if am43xx_l4_ls__epwmss5 = {
 751	.master		= &am33xx_l4_ls_hwmod,
 752	.slave		= &am43xx_epwmss5_hwmod,
 753	.clk		= "l4ls_gclk",
 754	.user		= OCP_USER_MPU,
 755};
 756
 757static struct omap_hwmod_ocp_if am43xx_l4_ls__mcspi2 = {
 758	.master		= &am33xx_l4_ls_hwmod,
 759	.slave		= &am43xx_spi2_hwmod,
 760	.clk		= "l4ls_gclk",
 761	.user		= OCP_USER_MPU,
 762};
 763
 764static struct omap_hwmod_ocp_if am43xx_l4_ls__mcspi3 = {
 765	.master		= &am33xx_l4_ls_hwmod,
 766	.slave		= &am43xx_spi3_hwmod,
 767	.clk		= "l4ls_gclk",
 768	.user		= OCP_USER_MPU,
 769};
 770
 771static struct omap_hwmod_ocp_if am43xx_l4_ls__mcspi4 = {
 772	.master		= &am33xx_l4_ls_hwmod,
 773	.slave		= &am43xx_spi4_hwmod,
 774	.clk		= "l4ls_gclk",
 775	.user		= OCP_USER_MPU,
 776};
 777
 778static struct omap_hwmod_ocp_if am43xx_l4_ls__gpio4 = {
 779	.master		= &am33xx_l4_ls_hwmod,
 780	.slave		= &am43xx_gpio4_hwmod,
 781	.clk		= "l4ls_gclk",
 782	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 783};
 784
 785static struct omap_hwmod_ocp_if am43xx_l4_ls__gpio5 = {
 786	.master		= &am33xx_l4_ls_hwmod,
 787	.slave		= &am43xx_gpio5_hwmod,
 788	.clk		= "l4ls_gclk",
 789	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 790};
 791
 792static struct omap_hwmod_ocp_if am43xx_l4_ls__ocp2scp0 = {
 793	.master		= &am33xx_l4_ls_hwmod,
 794	.slave		= &am43xx_ocp2scp0_hwmod,
 795	.clk		= "l4ls_gclk",
 796	.user		= OCP_USER_MPU,
 797};
 798
 799static struct omap_hwmod_ocp_if am43xx_l4_ls__ocp2scp1 = {
 800	.master		= &am33xx_l4_ls_hwmod,
 801	.slave		= &am43xx_ocp2scp1_hwmod,
 802	.clk		= "l4ls_gclk",
 803	.user		= OCP_USER_MPU,
 804};
 805
 806static struct omap_hwmod_ocp_if am43xx_l3_s__usbotgss0 = {
 807	.master         = &am33xx_l3_s_hwmod,
 808	.slave          = &am43xx_usb_otg_ss0_hwmod,
 809	.clk            = "l3s_gclk",
 810	.user           = OCP_USER_MPU | OCP_USER_SDMA,
 811};
 812
 813static struct omap_hwmod_ocp_if am43xx_l3_s__usbotgss1 = {
 814	.master         = &am33xx_l3_s_hwmod,
 815	.slave          = &am43xx_usb_otg_ss1_hwmod,
 816	.clk            = "l3s_gclk",
 817	.user           = OCP_USER_MPU | OCP_USER_SDMA,
 818};
 819
 820static struct omap_hwmod_ocp_if am43xx_l3_s__qspi = {
 821	.master         = &am33xx_l3_s_hwmod,
 822	.slave          = &am43xx_qspi_hwmod,
 823	.clk            = "l3s_gclk",
 824	.user           = OCP_USER_MPU | OCP_USER_SDMA,
 825};
 826
 827static struct omap_hwmod_ocp_if am43xx_dss__l3_main = {
 828	.master		= &am43xx_dss_core_hwmod,
 829	.slave		= &am33xx_l3_main_hwmod,
 830	.clk		= "l3_gclk",
 831	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 832};
 833
 834static struct omap_hwmod_ocp_if am43xx_l4_ls__dss = {
 835	.master		= &am33xx_l4_ls_hwmod,
 836	.slave		= &am43xx_dss_core_hwmod,
 837	.clk		= "l4ls_gclk",
 838	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 839};
 840
 841static struct omap_hwmod_ocp_if am43xx_l4_ls__dss_dispc = {
 842	.master		= &am33xx_l4_ls_hwmod,
 843	.slave		= &am43xx_dss_dispc_hwmod,
 844	.clk		= "l4ls_gclk",
 845	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 846};
 847
 848static struct omap_hwmod_ocp_if am43xx_l4_ls__dss_rfbi = {
 849	.master		= &am33xx_l4_ls_hwmod,
 850	.slave		= &am43xx_dss_rfbi_hwmod,
 851	.clk		= "l4ls_gclk",
 852	.user		= OCP_USER_MPU | OCP_USER_SDMA,
 853};
 854
 855static struct omap_hwmod_ocp_if am43xx_l4_ls__hdq1w = {
 856	.master         = &am33xx_l4_ls_hwmod,
 857	.slave          = &am43xx_hdq1w_hwmod,
 858	.clk            = "l4ls_gclk",
 859	.user           = OCP_USER_MPU | OCP_USER_SDMA,
 860};
 861
 862static struct omap_hwmod_ocp_if am43xx_l3__vpfe0 = {
 863	.master         = &am43xx_vpfe0_hwmod,
 864	.slave          = &am33xx_l3_main_hwmod,
 865	.clk            = "l3_gclk",
 866	.user           = OCP_USER_MPU | OCP_USER_SDMA,
 867};
 868
 869static struct omap_hwmod_ocp_if am43xx_l3__vpfe1 = {
 870	.master         = &am43xx_vpfe1_hwmod,
 871	.slave          = &am33xx_l3_main_hwmod,
 872	.clk            = "l3_gclk",
 873	.user           = OCP_USER_MPU | OCP_USER_SDMA,
 874};
 875
 876static struct omap_hwmod_ocp_if am43xx_l4_ls__vpfe0 = {
 877	.master         = &am33xx_l4_ls_hwmod,
 878	.slave          = &am43xx_vpfe0_hwmod,
 879	.clk            = "l4ls_gclk",
 880	.user           = OCP_USER_MPU | OCP_USER_SDMA,
 881};
 882
 883static struct omap_hwmod_ocp_if am43xx_l4_ls__vpfe1 = {
 884	.master         = &am33xx_l4_ls_hwmod,
 885	.slave          = &am43xx_vpfe1_hwmod,
 886	.clk            = "l4ls_gclk",
 887	.user           = OCP_USER_MPU | OCP_USER_SDMA,
 888};
 889
 890static struct omap_hwmod_ocp_if am43xx_l3_main__des = {
 891	.master		= &am33xx_l3_main_hwmod,
 892	.slave		= &am43xx_des_hwmod,
 893	.clk		= "l3_gclk",
 894	.user		= OCP_USER_MPU,
 895};
 896
 897static struct omap_hwmod_ocp_if *am43xx_hwmod_ocp_ifs[] __initdata = {
 898	&am33xx_l4_wkup__synctimer,
 899	&am43xx_l4_ls__timer8,
 900	&am43xx_l4_ls__timer9,
 901	&am43xx_l4_ls__timer10,
 902	&am43xx_l4_ls__timer11,
 903	&am43xx_l4_ls__epwmss3,
 904	&am43xx_l4_ls__epwmss4,
 905	&am43xx_l4_ls__epwmss5,
 906	&am43xx_l4_ls__mcspi2,
 907	&am43xx_l4_ls__mcspi3,
 908	&am43xx_l4_ls__mcspi4,
 909	&am43xx_l4_ls__gpio4,
 910	&am43xx_l4_ls__gpio5,
 911	&am43xx_l3_main__pruss,
 912	&am33xx_mpu__l3_main,
 913	&am33xx_mpu__prcm,
 914	&am33xx_l3_s__l4_ls,
 915	&am33xx_l3_s__l4_wkup,
 916	&am43xx_l3_main__l4_hs,
 917	&am33xx_l3_main__l3_s,
 918	&am33xx_l3_main__l3_instr,
 919	&am33xx_l3_main__gfx,
 920	&am33xx_l3_s__l3_main,
 921	&am43xx_l3_main__emif,
 922	&am33xx_pruss__l3_main,
 923	&am43xx_wkup_m3__l4_wkup,
 924	&am33xx_gfx__l3_main,
 925	&am43xx_l4_wkup__wkup_m3,
 926	&am43xx_l4_wkup__control,
 927	&am43xx_l4_wkup__smartreflex0,
 928	&am43xx_l4_wkup__smartreflex1,
 929	&am43xx_l4_wkup__uart1,
 930	&am43xx_l4_wkup__timer1,
 931	&am43xx_l4_wkup__i2c1,
 932	&am43xx_l4_wkup__gpio0,
 933	&am43xx_l4_wkup__wd_timer1,
 934	&am43xx_l4_wkup__adc_tsc,
 935	&am43xx_l3_s__qspi,
 936	&am33xx_l4_per__dcan0,
 937	&am33xx_l4_per__dcan1,
 938	&am33xx_l4_per__gpio1,
 939	&am33xx_l4_per__gpio2,
 940	&am33xx_l4_per__gpio3,
 941	&am33xx_l4_per__i2c2,
 942	&am33xx_l4_per__i2c3,
 943	&am33xx_l4_per__mailbox,
 944	&am33xx_l4_per__rng,
 945	&am33xx_l4_ls__mcasp0,
 946	&am33xx_l4_ls__mcasp1,
 947	&am33xx_l4_ls__mmc0,
 948	&am33xx_l4_ls__mmc1,
 949	&am33xx_l3_s__mmc2,
 950	&am33xx_l4_ls__timer2,
 951	&am33xx_l4_ls__timer3,
 952	&am33xx_l4_ls__timer4,
 953	&am33xx_l4_ls__timer5,
 954	&am33xx_l4_ls__timer6,
 955	&am33xx_l4_ls__timer7,
 956	&am33xx_l3_main__tpcc,
 957	&am33xx_l4_ls__uart2,
 958	&am33xx_l4_ls__uart3,
 959	&am33xx_l4_ls__uart4,
 960	&am33xx_l4_ls__uart5,
 961	&am33xx_l4_ls__uart6,
 962	&am33xx_l4_ls__spinlock,
 963	&am33xx_l4_ls__elm,
 964	&am33xx_l4_ls__epwmss0,
 965	&am33xx_l4_ls__epwmss1,
 966	&am33xx_l4_ls__epwmss2,
 967	&am33xx_l3_s__gpmc,
 968	&am33xx_l4_ls__mcspi0,
 969	&am33xx_l4_ls__mcspi1,
 970	&am33xx_l3_main__tptc0,
 971	&am33xx_l3_main__tptc1,
 972	&am33xx_l3_main__tptc2,
 973	&am33xx_l3_main__ocmc,
 974	&am43xx_l4_hs__cpgmac0,
 975	&am33xx_cpgmac0__mdio,
 976	&am33xx_l3_main__sha0,
 977	&am33xx_l3_main__aes0,
 978	&am43xx_l3_main__des,
 979	&am43xx_l4_ls__ocp2scp0,
 980	&am43xx_l4_ls__ocp2scp1,
 981	&am43xx_l3_s__usbotgss0,
 982	&am43xx_l3_s__usbotgss1,
 983	&am43xx_dss__l3_main,
 984	&am43xx_l4_ls__dss,
 985	&am43xx_l4_ls__dss_dispc,
 986	&am43xx_l4_ls__dss_rfbi,
 987	&am43xx_l4_ls__hdq1w,
 988	&am43xx_l3__vpfe0,
 989	&am43xx_l3__vpfe1,
 990	&am43xx_l4_ls__vpfe0,
 991	&am43xx_l4_ls__vpfe1,
 992	NULL,
 993};
 994
 995static struct omap_hwmod_ocp_if *am43xx_rtc_hwmod_ocp_ifs[] __initdata = {
 996	&am33xx_l4_wkup__rtc,
 997	NULL,
 998};
 999
1000int __init am43xx_hwmod_init(void)
1001{
1002	int ret;
1003
1004	omap_hwmod_am43xx_reg();
1005	omap_hwmod_init();
1006	ret = omap_hwmod_register_links(am43xx_hwmod_ocp_ifs);
1007
1008	if (!ret && of_machine_is_compatible("ti,am4372"))
1009		ret = omap_hwmod_register_links(am43xx_rtc_hwmod_ocp_ifs);
1010
1011	return ret;
1012}