Loading...
1/*
2 * omap_hwmod_3xxx_data.c - hardware modules present on the OMAP3xxx chips
3 *
4 * Copyright (C) 2009-2011 Nokia Corporation
5 * Copyright (C) 2012 Texas Instruments, Inc.
6 * Paul Walmsley
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * The data in this file should be completely autogeneratable from
13 * the TI hardware database or other technical documentation.
14 *
15 * XXX these should be marked initdata for multi-OMAP kernels
16 */
17#include <plat/omap_hwmod.h>
18#include <mach/irqs.h>
19#include <plat/cpu.h>
20#include <plat/dma.h>
21#include <plat/serial.h>
22#include <plat/l3_3xxx.h>
23#include <plat/l4_3xxx.h>
24#include <plat/i2c.h>
25#include <plat/gpio.h>
26#include <plat/mmc.h>
27#include <plat/mcbsp.h>
28#include <plat/mcspi.h>
29#include <plat/dmtimer.h>
30
31#include "omap_hwmod_common_data.h"
32
33#include "smartreflex.h"
34#include "prm-regbits-34xx.h"
35#include "cm-regbits-34xx.h"
36#include "wd_timer.h"
37#include <mach/am35xx.h>
38
39/*
40 * OMAP3xxx hardware module integration data
41 *
42 * All of the data in this section should be autogeneratable from the
43 * TI hardware database or other technical documentation. Data that
44 * is driver-specific or driver-kernel integration-specific belongs
45 * elsewhere.
46 */
47
48/*
49 * IP blocks
50 */
51
52/* L3 */
53static struct omap_hwmod_irq_info omap3xxx_l3_main_irqs[] = {
54 { .irq = INT_34XX_L3_DBG_IRQ },
55 { .irq = INT_34XX_L3_APP_IRQ },
56 { .irq = -1 }
57};
58
59static struct omap_hwmod omap3xxx_l3_main_hwmod = {
60 .name = "l3_main",
61 .class = &l3_hwmod_class,
62 .mpu_irqs = omap3xxx_l3_main_irqs,
63 .flags = HWMOD_NO_IDLEST,
64};
65
66/* L4 CORE */
67static struct omap_hwmod omap3xxx_l4_core_hwmod = {
68 .name = "l4_core",
69 .class = &l4_hwmod_class,
70 .flags = HWMOD_NO_IDLEST,
71};
72
73/* L4 PER */
74static struct omap_hwmod omap3xxx_l4_per_hwmod = {
75 .name = "l4_per",
76 .class = &l4_hwmod_class,
77 .flags = HWMOD_NO_IDLEST,
78};
79
80/* L4 WKUP */
81static struct omap_hwmod omap3xxx_l4_wkup_hwmod = {
82 .name = "l4_wkup",
83 .class = &l4_hwmod_class,
84 .flags = HWMOD_NO_IDLEST,
85};
86
87/* L4 SEC */
88static struct omap_hwmod omap3xxx_l4_sec_hwmod = {
89 .name = "l4_sec",
90 .class = &l4_hwmod_class,
91 .flags = HWMOD_NO_IDLEST,
92};
93
94/* MPU */
95static struct omap_hwmod omap3xxx_mpu_hwmod = {
96 .name = "mpu",
97 .class = &mpu_hwmod_class,
98 .main_clk = "arm_fck",
99};
100
101/* IVA2 (IVA2) */
102static struct omap_hwmod_rst_info omap3xxx_iva_resets[] = {
103 { .name = "logic", .rst_shift = 0 },
104 { .name = "seq0", .rst_shift = 1 },
105 { .name = "seq1", .rst_shift = 2 },
106};
107
108static struct omap_hwmod omap3xxx_iva_hwmod = {
109 .name = "iva",
110 .class = &iva_hwmod_class,
111 .clkdm_name = "iva2_clkdm",
112 .rst_lines = omap3xxx_iva_resets,
113 .rst_lines_cnt = ARRAY_SIZE(omap3xxx_iva_resets),
114 .main_clk = "iva2_ck",
115};
116
117/* timer class */
118static struct omap_hwmod_class_sysconfig omap3xxx_timer_1ms_sysc = {
119 .rev_offs = 0x0000,
120 .sysc_offs = 0x0010,
121 .syss_offs = 0x0014,
122 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
123 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
124 SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE),
125 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
126 .sysc_fields = &omap_hwmod_sysc_type1,
127};
128
129static struct omap_hwmod_class omap3xxx_timer_1ms_hwmod_class = {
130 .name = "timer",
131 .sysc = &omap3xxx_timer_1ms_sysc,
132 .rev = OMAP_TIMER_IP_VERSION_1,
133};
134
135static struct omap_hwmod_class_sysconfig omap3xxx_timer_sysc = {
136 .rev_offs = 0x0000,
137 .sysc_offs = 0x0010,
138 .syss_offs = 0x0014,
139 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
140 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
141 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
142 .sysc_fields = &omap_hwmod_sysc_type1,
143};
144
145static struct omap_hwmod_class omap3xxx_timer_hwmod_class = {
146 .name = "timer",
147 .sysc = &omap3xxx_timer_sysc,
148 .rev = OMAP_TIMER_IP_VERSION_1,
149};
150
151/* secure timers dev attribute */
152static struct omap_timer_capability_dev_attr capability_secure_dev_attr = {
153 .timer_capability = OMAP_TIMER_SECURE,
154};
155
156/* always-on timers dev attribute */
157static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
158 .timer_capability = OMAP_TIMER_ALWON,
159};
160
161/* pwm timers dev attribute */
162static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
163 .timer_capability = OMAP_TIMER_HAS_PWM,
164};
165
166/* timer1 */
167static struct omap_hwmod omap3xxx_timer1_hwmod = {
168 .name = "timer1",
169 .mpu_irqs = omap2_timer1_mpu_irqs,
170 .main_clk = "gpt1_fck",
171 .prcm = {
172 .omap2 = {
173 .prcm_reg_id = 1,
174 .module_bit = OMAP3430_EN_GPT1_SHIFT,
175 .module_offs = WKUP_MOD,
176 .idlest_reg_id = 1,
177 .idlest_idle_bit = OMAP3430_ST_GPT1_SHIFT,
178 },
179 },
180 .dev_attr = &capability_alwon_dev_attr,
181 .class = &omap3xxx_timer_1ms_hwmod_class,
182};
183
184/* timer2 */
185static struct omap_hwmod omap3xxx_timer2_hwmod = {
186 .name = "timer2",
187 .mpu_irqs = omap2_timer2_mpu_irqs,
188 .main_clk = "gpt2_fck",
189 .prcm = {
190 .omap2 = {
191 .prcm_reg_id = 1,
192 .module_bit = OMAP3430_EN_GPT2_SHIFT,
193 .module_offs = OMAP3430_PER_MOD,
194 .idlest_reg_id = 1,
195 .idlest_idle_bit = OMAP3430_ST_GPT2_SHIFT,
196 },
197 },
198 .dev_attr = &capability_alwon_dev_attr,
199 .class = &omap3xxx_timer_1ms_hwmod_class,
200};
201
202/* timer3 */
203static struct omap_hwmod omap3xxx_timer3_hwmod = {
204 .name = "timer3",
205 .mpu_irqs = omap2_timer3_mpu_irqs,
206 .main_clk = "gpt3_fck",
207 .prcm = {
208 .omap2 = {
209 .prcm_reg_id = 1,
210 .module_bit = OMAP3430_EN_GPT3_SHIFT,
211 .module_offs = OMAP3430_PER_MOD,
212 .idlest_reg_id = 1,
213 .idlest_idle_bit = OMAP3430_ST_GPT3_SHIFT,
214 },
215 },
216 .dev_attr = &capability_alwon_dev_attr,
217 .class = &omap3xxx_timer_hwmod_class,
218};
219
220/* timer4 */
221static struct omap_hwmod omap3xxx_timer4_hwmod = {
222 .name = "timer4",
223 .mpu_irqs = omap2_timer4_mpu_irqs,
224 .main_clk = "gpt4_fck",
225 .prcm = {
226 .omap2 = {
227 .prcm_reg_id = 1,
228 .module_bit = OMAP3430_EN_GPT4_SHIFT,
229 .module_offs = OMAP3430_PER_MOD,
230 .idlest_reg_id = 1,
231 .idlest_idle_bit = OMAP3430_ST_GPT4_SHIFT,
232 },
233 },
234 .dev_attr = &capability_alwon_dev_attr,
235 .class = &omap3xxx_timer_hwmod_class,
236};
237
238/* timer5 */
239static struct omap_hwmod omap3xxx_timer5_hwmod = {
240 .name = "timer5",
241 .mpu_irqs = omap2_timer5_mpu_irqs,
242 .main_clk = "gpt5_fck",
243 .prcm = {
244 .omap2 = {
245 .prcm_reg_id = 1,
246 .module_bit = OMAP3430_EN_GPT5_SHIFT,
247 .module_offs = OMAP3430_PER_MOD,
248 .idlest_reg_id = 1,
249 .idlest_idle_bit = OMAP3430_ST_GPT5_SHIFT,
250 },
251 },
252 .dev_attr = &capability_alwon_dev_attr,
253 .class = &omap3xxx_timer_hwmod_class,
254};
255
256/* timer6 */
257static struct omap_hwmod omap3xxx_timer6_hwmod = {
258 .name = "timer6",
259 .mpu_irqs = omap2_timer6_mpu_irqs,
260 .main_clk = "gpt6_fck",
261 .prcm = {
262 .omap2 = {
263 .prcm_reg_id = 1,
264 .module_bit = OMAP3430_EN_GPT6_SHIFT,
265 .module_offs = OMAP3430_PER_MOD,
266 .idlest_reg_id = 1,
267 .idlest_idle_bit = OMAP3430_ST_GPT6_SHIFT,
268 },
269 },
270 .dev_attr = &capability_alwon_dev_attr,
271 .class = &omap3xxx_timer_hwmod_class,
272};
273
274/* timer7 */
275static struct omap_hwmod omap3xxx_timer7_hwmod = {
276 .name = "timer7",
277 .mpu_irqs = omap2_timer7_mpu_irqs,
278 .main_clk = "gpt7_fck",
279 .prcm = {
280 .omap2 = {
281 .prcm_reg_id = 1,
282 .module_bit = OMAP3430_EN_GPT7_SHIFT,
283 .module_offs = OMAP3430_PER_MOD,
284 .idlest_reg_id = 1,
285 .idlest_idle_bit = OMAP3430_ST_GPT7_SHIFT,
286 },
287 },
288 .dev_attr = &capability_alwon_dev_attr,
289 .class = &omap3xxx_timer_hwmod_class,
290};
291
292/* timer8 */
293static struct omap_hwmod omap3xxx_timer8_hwmod = {
294 .name = "timer8",
295 .mpu_irqs = omap2_timer8_mpu_irqs,
296 .main_clk = "gpt8_fck",
297 .prcm = {
298 .omap2 = {
299 .prcm_reg_id = 1,
300 .module_bit = OMAP3430_EN_GPT8_SHIFT,
301 .module_offs = OMAP3430_PER_MOD,
302 .idlest_reg_id = 1,
303 .idlest_idle_bit = OMAP3430_ST_GPT8_SHIFT,
304 },
305 },
306 .dev_attr = &capability_pwm_dev_attr,
307 .class = &omap3xxx_timer_hwmod_class,
308};
309
310/* timer9 */
311static struct omap_hwmod omap3xxx_timer9_hwmod = {
312 .name = "timer9",
313 .mpu_irqs = omap2_timer9_mpu_irqs,
314 .main_clk = "gpt9_fck",
315 .prcm = {
316 .omap2 = {
317 .prcm_reg_id = 1,
318 .module_bit = OMAP3430_EN_GPT9_SHIFT,
319 .module_offs = OMAP3430_PER_MOD,
320 .idlest_reg_id = 1,
321 .idlest_idle_bit = OMAP3430_ST_GPT9_SHIFT,
322 },
323 },
324 .dev_attr = &capability_pwm_dev_attr,
325 .class = &omap3xxx_timer_hwmod_class,
326};
327
328/* timer10 */
329static struct omap_hwmod omap3xxx_timer10_hwmod = {
330 .name = "timer10",
331 .mpu_irqs = omap2_timer10_mpu_irqs,
332 .main_clk = "gpt10_fck",
333 .prcm = {
334 .omap2 = {
335 .prcm_reg_id = 1,
336 .module_bit = OMAP3430_EN_GPT10_SHIFT,
337 .module_offs = CORE_MOD,
338 .idlest_reg_id = 1,
339 .idlest_idle_bit = OMAP3430_ST_GPT10_SHIFT,
340 },
341 },
342 .dev_attr = &capability_pwm_dev_attr,
343 .class = &omap3xxx_timer_1ms_hwmod_class,
344};
345
346/* timer11 */
347static struct omap_hwmod omap3xxx_timer11_hwmod = {
348 .name = "timer11",
349 .mpu_irqs = omap2_timer11_mpu_irqs,
350 .main_clk = "gpt11_fck",
351 .prcm = {
352 .omap2 = {
353 .prcm_reg_id = 1,
354 .module_bit = OMAP3430_EN_GPT11_SHIFT,
355 .module_offs = CORE_MOD,
356 .idlest_reg_id = 1,
357 .idlest_idle_bit = OMAP3430_ST_GPT11_SHIFT,
358 },
359 },
360 .dev_attr = &capability_pwm_dev_attr,
361 .class = &omap3xxx_timer_hwmod_class,
362};
363
364/* timer12 */
365static struct omap_hwmod_irq_info omap3xxx_timer12_mpu_irqs[] = {
366 { .irq = 95, },
367 { .irq = -1 }
368};
369
370static struct omap_hwmod omap3xxx_timer12_hwmod = {
371 .name = "timer12",
372 .mpu_irqs = omap3xxx_timer12_mpu_irqs,
373 .main_clk = "gpt12_fck",
374 .prcm = {
375 .omap2 = {
376 .prcm_reg_id = 1,
377 .module_bit = OMAP3430_EN_GPT12_SHIFT,
378 .module_offs = WKUP_MOD,
379 .idlest_reg_id = 1,
380 .idlest_idle_bit = OMAP3430_ST_GPT12_SHIFT,
381 },
382 },
383 .dev_attr = &capability_secure_dev_attr,
384 .class = &omap3xxx_timer_hwmod_class,
385};
386
387/*
388 * 'wd_timer' class
389 * 32-bit watchdog upward counter that generates a pulse on the reset pin on
390 * overflow condition
391 */
392
393static struct omap_hwmod_class_sysconfig omap3xxx_wd_timer_sysc = {
394 .rev_offs = 0x0000,
395 .sysc_offs = 0x0010,
396 .syss_offs = 0x0014,
397 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_EMUFREE |
398 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
399 SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
400 SYSS_HAS_RESET_STATUS),
401 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
402 .sysc_fields = &omap_hwmod_sysc_type1,
403};
404
405/* I2C common */
406static struct omap_hwmod_class_sysconfig i2c_sysc = {
407 .rev_offs = 0x00,
408 .sysc_offs = 0x20,
409 .syss_offs = 0x10,
410 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
411 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
412 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
413 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
414 .clockact = CLOCKACT_TEST_ICLK,
415 .sysc_fields = &omap_hwmod_sysc_type1,
416};
417
418static struct omap_hwmod_class omap3xxx_wd_timer_hwmod_class = {
419 .name = "wd_timer",
420 .sysc = &omap3xxx_wd_timer_sysc,
421 .pre_shutdown = &omap2_wd_timer_disable,
422 .reset = &omap2_wd_timer_reset,
423};
424
425static struct omap_hwmod omap3xxx_wd_timer2_hwmod = {
426 .name = "wd_timer2",
427 .class = &omap3xxx_wd_timer_hwmod_class,
428 .main_clk = "wdt2_fck",
429 .prcm = {
430 .omap2 = {
431 .prcm_reg_id = 1,
432 .module_bit = OMAP3430_EN_WDT2_SHIFT,
433 .module_offs = WKUP_MOD,
434 .idlest_reg_id = 1,
435 .idlest_idle_bit = OMAP3430_ST_WDT2_SHIFT,
436 },
437 },
438 /*
439 * XXX: Use software supervised mode, HW supervised smartidle seems to
440 * block CORE power domain idle transitions. Maybe a HW bug in wdt2?
441 */
442 .flags = HWMOD_SWSUP_SIDLE,
443};
444
445/* UART1 */
446static struct omap_hwmod omap3xxx_uart1_hwmod = {
447 .name = "uart1",
448 .mpu_irqs = omap2_uart1_mpu_irqs,
449 .sdma_reqs = omap2_uart1_sdma_reqs,
450 .main_clk = "uart1_fck",
451 .prcm = {
452 .omap2 = {
453 .module_offs = CORE_MOD,
454 .prcm_reg_id = 1,
455 .module_bit = OMAP3430_EN_UART1_SHIFT,
456 .idlest_reg_id = 1,
457 .idlest_idle_bit = OMAP3430_EN_UART1_SHIFT,
458 },
459 },
460 .class = &omap2_uart_class,
461};
462
463/* UART2 */
464static struct omap_hwmod omap3xxx_uart2_hwmod = {
465 .name = "uart2",
466 .mpu_irqs = omap2_uart2_mpu_irqs,
467 .sdma_reqs = omap2_uart2_sdma_reqs,
468 .main_clk = "uart2_fck",
469 .prcm = {
470 .omap2 = {
471 .module_offs = CORE_MOD,
472 .prcm_reg_id = 1,
473 .module_bit = OMAP3430_EN_UART2_SHIFT,
474 .idlest_reg_id = 1,
475 .idlest_idle_bit = OMAP3430_EN_UART2_SHIFT,
476 },
477 },
478 .class = &omap2_uart_class,
479};
480
481/* UART3 */
482static struct omap_hwmod omap3xxx_uart3_hwmod = {
483 .name = "uart3",
484 .mpu_irqs = omap2_uart3_mpu_irqs,
485 .sdma_reqs = omap2_uart3_sdma_reqs,
486 .main_clk = "uart3_fck",
487 .prcm = {
488 .omap2 = {
489 .module_offs = OMAP3430_PER_MOD,
490 .prcm_reg_id = 1,
491 .module_bit = OMAP3430_EN_UART3_SHIFT,
492 .idlest_reg_id = 1,
493 .idlest_idle_bit = OMAP3430_EN_UART3_SHIFT,
494 },
495 },
496 .class = &omap2_uart_class,
497};
498
499/* UART4 */
500static struct omap_hwmod_irq_info uart4_mpu_irqs[] = {
501 { .irq = INT_36XX_UART4_IRQ, },
502 { .irq = -1 }
503};
504
505static struct omap_hwmod_dma_info uart4_sdma_reqs[] = {
506 { .name = "rx", .dma_req = OMAP36XX_DMA_UART4_RX, },
507 { .name = "tx", .dma_req = OMAP36XX_DMA_UART4_TX, },
508 { .dma_req = -1 }
509};
510
511static struct omap_hwmod omap36xx_uart4_hwmod = {
512 .name = "uart4",
513 .mpu_irqs = uart4_mpu_irqs,
514 .sdma_reqs = uart4_sdma_reqs,
515 .main_clk = "uart4_fck",
516 .prcm = {
517 .omap2 = {
518 .module_offs = OMAP3430_PER_MOD,
519 .prcm_reg_id = 1,
520 .module_bit = OMAP3630_EN_UART4_SHIFT,
521 .idlest_reg_id = 1,
522 .idlest_idle_bit = OMAP3630_EN_UART4_SHIFT,
523 },
524 },
525 .class = &omap2_uart_class,
526};
527
528static struct omap_hwmod_irq_info am35xx_uart4_mpu_irqs[] = {
529 { .irq = INT_35XX_UART4_IRQ, },
530};
531
532static struct omap_hwmod_dma_info am35xx_uart4_sdma_reqs[] = {
533 { .name = "rx", .dma_req = AM35XX_DMA_UART4_RX, },
534 { .name = "tx", .dma_req = AM35XX_DMA_UART4_TX, },
535};
536
537static struct omap_hwmod am35xx_uart4_hwmod = {
538 .name = "uart4",
539 .mpu_irqs = am35xx_uart4_mpu_irqs,
540 .sdma_reqs = am35xx_uart4_sdma_reqs,
541 .main_clk = "uart4_fck",
542 .prcm = {
543 .omap2 = {
544 .module_offs = CORE_MOD,
545 .prcm_reg_id = 1,
546 .module_bit = OMAP3430_EN_UART4_SHIFT,
547 .idlest_reg_id = 1,
548 .idlest_idle_bit = OMAP3430_EN_UART4_SHIFT,
549 },
550 },
551 .class = &omap2_uart_class,
552};
553
554static struct omap_hwmod_class i2c_class = {
555 .name = "i2c",
556 .sysc = &i2c_sysc,
557 .rev = OMAP_I2C_IP_VERSION_1,
558 .reset = &omap_i2c_reset,
559};
560
561static struct omap_hwmod_dma_info omap3xxx_dss_sdma_chs[] = {
562 { .name = "dispc", .dma_req = 5 },
563 { .name = "dsi1", .dma_req = 74 },
564 { .dma_req = -1 }
565};
566
567/* dss */
568static struct omap_hwmod_opt_clk dss_opt_clks[] = {
569 /*
570 * The DSS HW needs all DSS clocks enabled during reset. The dss_core
571 * driver does not use these clocks.
572 */
573 { .role = "sys_clk", .clk = "dss2_alwon_fck" },
574 { .role = "tv_clk", .clk = "dss_tv_fck" },
575 /* required only on OMAP3430 */
576 { .role = "tv_dac_clk", .clk = "dss_96m_fck" },
577};
578
579static struct omap_hwmod omap3430es1_dss_core_hwmod = {
580 .name = "dss_core",
581 .class = &omap2_dss_hwmod_class,
582 .main_clk = "dss1_alwon_fck", /* instead of dss_fck */
583 .sdma_reqs = omap3xxx_dss_sdma_chs,
584 .prcm = {
585 .omap2 = {
586 .prcm_reg_id = 1,
587 .module_bit = OMAP3430_EN_DSS1_SHIFT,
588 .module_offs = OMAP3430_DSS_MOD,
589 .idlest_reg_id = 1,
590 .idlest_stdby_bit = OMAP3430ES1_ST_DSS_SHIFT,
591 },
592 },
593 .opt_clks = dss_opt_clks,
594 .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
595 .flags = HWMOD_NO_IDLEST | HWMOD_CONTROL_OPT_CLKS_IN_RESET,
596};
597
598static struct omap_hwmod omap3xxx_dss_core_hwmod = {
599 .name = "dss_core",
600 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
601 .class = &omap2_dss_hwmod_class,
602 .main_clk = "dss1_alwon_fck", /* instead of dss_fck */
603 .sdma_reqs = omap3xxx_dss_sdma_chs,
604 .prcm = {
605 .omap2 = {
606 .prcm_reg_id = 1,
607 .module_bit = OMAP3430_EN_DSS1_SHIFT,
608 .module_offs = OMAP3430_DSS_MOD,
609 .idlest_reg_id = 1,
610 .idlest_idle_bit = OMAP3430ES2_ST_DSS_IDLE_SHIFT,
611 .idlest_stdby_bit = OMAP3430ES2_ST_DSS_STDBY_SHIFT,
612 },
613 },
614 .opt_clks = dss_opt_clks,
615 .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
616};
617
618/*
619 * 'dispc' class
620 * display controller
621 */
622
623static struct omap_hwmod_class_sysconfig omap3_dispc_sysc = {
624 .rev_offs = 0x0000,
625 .sysc_offs = 0x0010,
626 .syss_offs = 0x0014,
627 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
628 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
629 SYSC_HAS_ENAWAKEUP),
630 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
631 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
632 .sysc_fields = &omap_hwmod_sysc_type1,
633};
634
635static struct omap_hwmod_class omap3_dispc_hwmod_class = {
636 .name = "dispc",
637 .sysc = &omap3_dispc_sysc,
638};
639
640static struct omap_hwmod omap3xxx_dss_dispc_hwmod = {
641 .name = "dss_dispc",
642 .class = &omap3_dispc_hwmod_class,
643 .mpu_irqs = omap2_dispc_irqs,
644 .main_clk = "dss1_alwon_fck",
645 .prcm = {
646 .omap2 = {
647 .prcm_reg_id = 1,
648 .module_bit = OMAP3430_EN_DSS1_SHIFT,
649 .module_offs = OMAP3430_DSS_MOD,
650 },
651 },
652 .flags = HWMOD_NO_IDLEST,
653 .dev_attr = &omap2_3_dss_dispc_dev_attr
654};
655
656/*
657 * 'dsi' class
658 * display serial interface controller
659 */
660
661static struct omap_hwmod_class omap3xxx_dsi_hwmod_class = {
662 .name = "dsi",
663};
664
665static struct omap_hwmod_irq_info omap3xxx_dsi1_irqs[] = {
666 { .irq = 25 },
667 { .irq = -1 }
668};
669
670/* dss_dsi1 */
671static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
672 { .role = "sys_clk", .clk = "dss2_alwon_fck" },
673};
674
675static struct omap_hwmod omap3xxx_dss_dsi1_hwmod = {
676 .name = "dss_dsi1",
677 .class = &omap3xxx_dsi_hwmod_class,
678 .mpu_irqs = omap3xxx_dsi1_irqs,
679 .main_clk = "dss1_alwon_fck",
680 .prcm = {
681 .omap2 = {
682 .prcm_reg_id = 1,
683 .module_bit = OMAP3430_EN_DSS1_SHIFT,
684 .module_offs = OMAP3430_DSS_MOD,
685 },
686 },
687 .opt_clks = dss_dsi1_opt_clks,
688 .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
689 .flags = HWMOD_NO_IDLEST,
690};
691
692static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
693 { .role = "ick", .clk = "dss_ick" },
694};
695
696static struct omap_hwmod omap3xxx_dss_rfbi_hwmod = {
697 .name = "dss_rfbi",
698 .class = &omap2_rfbi_hwmod_class,
699 .main_clk = "dss1_alwon_fck",
700 .prcm = {
701 .omap2 = {
702 .prcm_reg_id = 1,
703 .module_bit = OMAP3430_EN_DSS1_SHIFT,
704 .module_offs = OMAP3430_DSS_MOD,
705 },
706 },
707 .opt_clks = dss_rfbi_opt_clks,
708 .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
709 .flags = HWMOD_NO_IDLEST,
710};
711
712static struct omap_hwmod_opt_clk dss_venc_opt_clks[] = {
713 /* required only on OMAP3430 */
714 { .role = "tv_dac_clk", .clk = "dss_96m_fck" },
715};
716
717static struct omap_hwmod omap3xxx_dss_venc_hwmod = {
718 .name = "dss_venc",
719 .class = &omap2_venc_hwmod_class,
720 .main_clk = "dss_tv_fck",
721 .prcm = {
722 .omap2 = {
723 .prcm_reg_id = 1,
724 .module_bit = OMAP3430_EN_DSS1_SHIFT,
725 .module_offs = OMAP3430_DSS_MOD,
726 },
727 },
728 .opt_clks = dss_venc_opt_clks,
729 .opt_clks_cnt = ARRAY_SIZE(dss_venc_opt_clks),
730 .flags = HWMOD_NO_IDLEST,
731};
732
733/* I2C1 */
734static struct omap_i2c_dev_attr i2c1_dev_attr = {
735 .fifo_depth = 8, /* bytes */
736 .flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
737 OMAP_I2C_FLAG_RESET_REGS_POSTIDLE |
738 OMAP_I2C_FLAG_BUS_SHIFT_2,
739};
740
741static struct omap_hwmod omap3xxx_i2c1_hwmod = {
742 .name = "i2c1",
743 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
744 .mpu_irqs = omap2_i2c1_mpu_irqs,
745 .sdma_reqs = omap2_i2c1_sdma_reqs,
746 .main_clk = "i2c1_fck",
747 .prcm = {
748 .omap2 = {
749 .module_offs = CORE_MOD,
750 .prcm_reg_id = 1,
751 .module_bit = OMAP3430_EN_I2C1_SHIFT,
752 .idlest_reg_id = 1,
753 .idlest_idle_bit = OMAP3430_ST_I2C1_SHIFT,
754 },
755 },
756 .class = &i2c_class,
757 .dev_attr = &i2c1_dev_attr,
758};
759
760/* I2C2 */
761static struct omap_i2c_dev_attr i2c2_dev_attr = {
762 .fifo_depth = 8, /* bytes */
763 .flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
764 OMAP_I2C_FLAG_RESET_REGS_POSTIDLE |
765 OMAP_I2C_FLAG_BUS_SHIFT_2,
766};
767
768static struct omap_hwmod omap3xxx_i2c2_hwmod = {
769 .name = "i2c2",
770 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
771 .mpu_irqs = omap2_i2c2_mpu_irqs,
772 .sdma_reqs = omap2_i2c2_sdma_reqs,
773 .main_clk = "i2c2_fck",
774 .prcm = {
775 .omap2 = {
776 .module_offs = CORE_MOD,
777 .prcm_reg_id = 1,
778 .module_bit = OMAP3430_EN_I2C2_SHIFT,
779 .idlest_reg_id = 1,
780 .idlest_idle_bit = OMAP3430_ST_I2C2_SHIFT,
781 },
782 },
783 .class = &i2c_class,
784 .dev_attr = &i2c2_dev_attr,
785};
786
787/* I2C3 */
788static struct omap_i2c_dev_attr i2c3_dev_attr = {
789 .fifo_depth = 64, /* bytes */
790 .flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
791 OMAP_I2C_FLAG_RESET_REGS_POSTIDLE |
792 OMAP_I2C_FLAG_BUS_SHIFT_2,
793};
794
795static struct omap_hwmod_irq_info i2c3_mpu_irqs[] = {
796 { .irq = INT_34XX_I2C3_IRQ, },
797 { .irq = -1 }
798};
799
800static struct omap_hwmod_dma_info i2c3_sdma_reqs[] = {
801 { .name = "tx", .dma_req = OMAP34XX_DMA_I2C3_TX },
802 { .name = "rx", .dma_req = OMAP34XX_DMA_I2C3_RX },
803 { .dma_req = -1 }
804};
805
806static struct omap_hwmod omap3xxx_i2c3_hwmod = {
807 .name = "i2c3",
808 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
809 .mpu_irqs = i2c3_mpu_irqs,
810 .sdma_reqs = i2c3_sdma_reqs,
811 .main_clk = "i2c3_fck",
812 .prcm = {
813 .omap2 = {
814 .module_offs = CORE_MOD,
815 .prcm_reg_id = 1,
816 .module_bit = OMAP3430_EN_I2C3_SHIFT,
817 .idlest_reg_id = 1,
818 .idlest_idle_bit = OMAP3430_ST_I2C3_SHIFT,
819 },
820 },
821 .class = &i2c_class,
822 .dev_attr = &i2c3_dev_attr,
823};
824
825/*
826 * 'gpio' class
827 * general purpose io module
828 */
829
830static struct omap_hwmod_class_sysconfig omap3xxx_gpio_sysc = {
831 .rev_offs = 0x0000,
832 .sysc_offs = 0x0010,
833 .syss_offs = 0x0014,
834 .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
835 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
836 SYSS_HAS_RESET_STATUS),
837 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
838 .sysc_fields = &omap_hwmod_sysc_type1,
839};
840
841static struct omap_hwmod_class omap3xxx_gpio_hwmod_class = {
842 .name = "gpio",
843 .sysc = &omap3xxx_gpio_sysc,
844 .rev = 1,
845};
846
847/* gpio_dev_attr */
848static struct omap_gpio_dev_attr gpio_dev_attr = {
849 .bank_width = 32,
850 .dbck_flag = true,
851};
852
853/* gpio1 */
854static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
855 { .role = "dbclk", .clk = "gpio1_dbck", },
856};
857
858static struct omap_hwmod omap3xxx_gpio1_hwmod = {
859 .name = "gpio1",
860 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
861 .mpu_irqs = omap2_gpio1_irqs,
862 .main_clk = "gpio1_ick",
863 .opt_clks = gpio1_opt_clks,
864 .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
865 .prcm = {
866 .omap2 = {
867 .prcm_reg_id = 1,
868 .module_bit = OMAP3430_EN_GPIO1_SHIFT,
869 .module_offs = WKUP_MOD,
870 .idlest_reg_id = 1,
871 .idlest_idle_bit = OMAP3430_ST_GPIO1_SHIFT,
872 },
873 },
874 .class = &omap3xxx_gpio_hwmod_class,
875 .dev_attr = &gpio_dev_attr,
876};
877
878/* gpio2 */
879static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
880 { .role = "dbclk", .clk = "gpio2_dbck", },
881};
882
883static struct omap_hwmod omap3xxx_gpio2_hwmod = {
884 .name = "gpio2",
885 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
886 .mpu_irqs = omap2_gpio2_irqs,
887 .main_clk = "gpio2_ick",
888 .opt_clks = gpio2_opt_clks,
889 .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
890 .prcm = {
891 .omap2 = {
892 .prcm_reg_id = 1,
893 .module_bit = OMAP3430_EN_GPIO2_SHIFT,
894 .module_offs = OMAP3430_PER_MOD,
895 .idlest_reg_id = 1,
896 .idlest_idle_bit = OMAP3430_ST_GPIO2_SHIFT,
897 },
898 },
899 .class = &omap3xxx_gpio_hwmod_class,
900 .dev_attr = &gpio_dev_attr,
901};
902
903/* gpio3 */
904static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
905 { .role = "dbclk", .clk = "gpio3_dbck", },
906};
907
908static struct omap_hwmod omap3xxx_gpio3_hwmod = {
909 .name = "gpio3",
910 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
911 .mpu_irqs = omap2_gpio3_irqs,
912 .main_clk = "gpio3_ick",
913 .opt_clks = gpio3_opt_clks,
914 .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
915 .prcm = {
916 .omap2 = {
917 .prcm_reg_id = 1,
918 .module_bit = OMAP3430_EN_GPIO3_SHIFT,
919 .module_offs = OMAP3430_PER_MOD,
920 .idlest_reg_id = 1,
921 .idlest_idle_bit = OMAP3430_ST_GPIO3_SHIFT,
922 },
923 },
924 .class = &omap3xxx_gpio_hwmod_class,
925 .dev_attr = &gpio_dev_attr,
926};
927
928/* gpio4 */
929static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
930 { .role = "dbclk", .clk = "gpio4_dbck", },
931};
932
933static struct omap_hwmod omap3xxx_gpio4_hwmod = {
934 .name = "gpio4",
935 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
936 .mpu_irqs = omap2_gpio4_irqs,
937 .main_clk = "gpio4_ick",
938 .opt_clks = gpio4_opt_clks,
939 .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
940 .prcm = {
941 .omap2 = {
942 .prcm_reg_id = 1,
943 .module_bit = OMAP3430_EN_GPIO4_SHIFT,
944 .module_offs = OMAP3430_PER_MOD,
945 .idlest_reg_id = 1,
946 .idlest_idle_bit = OMAP3430_ST_GPIO4_SHIFT,
947 },
948 },
949 .class = &omap3xxx_gpio_hwmod_class,
950 .dev_attr = &gpio_dev_attr,
951};
952
953/* gpio5 */
954static struct omap_hwmod_irq_info omap3xxx_gpio5_irqs[] = {
955 { .irq = 33 }, /* INT_34XX_GPIO_BANK5 */
956 { .irq = -1 }
957};
958
959static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
960 { .role = "dbclk", .clk = "gpio5_dbck", },
961};
962
963static struct omap_hwmod omap3xxx_gpio5_hwmod = {
964 .name = "gpio5",
965 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
966 .mpu_irqs = omap3xxx_gpio5_irqs,
967 .main_clk = "gpio5_ick",
968 .opt_clks = gpio5_opt_clks,
969 .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
970 .prcm = {
971 .omap2 = {
972 .prcm_reg_id = 1,
973 .module_bit = OMAP3430_EN_GPIO5_SHIFT,
974 .module_offs = OMAP3430_PER_MOD,
975 .idlest_reg_id = 1,
976 .idlest_idle_bit = OMAP3430_ST_GPIO5_SHIFT,
977 },
978 },
979 .class = &omap3xxx_gpio_hwmod_class,
980 .dev_attr = &gpio_dev_attr,
981};
982
983/* gpio6 */
984static struct omap_hwmod_irq_info omap3xxx_gpio6_irqs[] = {
985 { .irq = 34 }, /* INT_34XX_GPIO_BANK6 */
986 { .irq = -1 }
987};
988
989static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
990 { .role = "dbclk", .clk = "gpio6_dbck", },
991};
992
993static struct omap_hwmod omap3xxx_gpio6_hwmod = {
994 .name = "gpio6",
995 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
996 .mpu_irqs = omap3xxx_gpio6_irqs,
997 .main_clk = "gpio6_ick",
998 .opt_clks = gpio6_opt_clks,
999 .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
1000 .prcm = {
1001 .omap2 = {
1002 .prcm_reg_id = 1,
1003 .module_bit = OMAP3430_EN_GPIO6_SHIFT,
1004 .module_offs = OMAP3430_PER_MOD,
1005 .idlest_reg_id = 1,
1006 .idlest_idle_bit = OMAP3430_ST_GPIO6_SHIFT,
1007 },
1008 },
1009 .class = &omap3xxx_gpio_hwmod_class,
1010 .dev_attr = &gpio_dev_attr,
1011};
1012
1013/* dma attributes */
1014static struct omap_dma_dev_attr dma_dev_attr = {
1015 .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
1016 IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
1017 .lch_count = 32,
1018};
1019
1020static struct omap_hwmod_class_sysconfig omap3xxx_dma_sysc = {
1021 .rev_offs = 0x0000,
1022 .sysc_offs = 0x002c,
1023 .syss_offs = 0x0028,
1024 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
1025 SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
1026 SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE |
1027 SYSS_HAS_RESET_STATUS),
1028 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1029 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
1030 .sysc_fields = &omap_hwmod_sysc_type1,
1031};
1032
1033static struct omap_hwmod_class omap3xxx_dma_hwmod_class = {
1034 .name = "dma",
1035 .sysc = &omap3xxx_dma_sysc,
1036};
1037
1038/* dma_system */
1039static struct omap_hwmod omap3xxx_dma_system_hwmod = {
1040 .name = "dma",
1041 .class = &omap3xxx_dma_hwmod_class,
1042 .mpu_irqs = omap2_dma_system_irqs,
1043 .main_clk = "core_l3_ick",
1044 .prcm = {
1045 .omap2 = {
1046 .module_offs = CORE_MOD,
1047 .prcm_reg_id = 1,
1048 .module_bit = OMAP3430_ST_SDMA_SHIFT,
1049 .idlest_reg_id = 1,
1050 .idlest_idle_bit = OMAP3430_ST_SDMA_SHIFT,
1051 },
1052 },
1053 .dev_attr = &dma_dev_attr,
1054 .flags = HWMOD_NO_IDLEST,
1055};
1056
1057/*
1058 * 'mcbsp' class
1059 * multi channel buffered serial port controller
1060 */
1061
1062static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sysc = {
1063 .sysc_offs = 0x008c,
1064 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
1065 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1066 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1067 .sysc_fields = &omap_hwmod_sysc_type1,
1068 .clockact = 0x2,
1069};
1070
1071static struct omap_hwmod_class omap3xxx_mcbsp_hwmod_class = {
1072 .name = "mcbsp",
1073 .sysc = &omap3xxx_mcbsp_sysc,
1074 .rev = MCBSP_CONFIG_TYPE3,
1075};
1076
1077/* mcbsp1 */
1078static struct omap_hwmod_irq_info omap3xxx_mcbsp1_irqs[] = {
1079 { .name = "common", .irq = 16 },
1080 { .name = "tx", .irq = 59 },
1081 { .name = "rx", .irq = 60 },
1082 { .irq = -1 }
1083};
1084
1085static struct omap_hwmod omap3xxx_mcbsp1_hwmod = {
1086 .name = "mcbsp1",
1087 .class = &omap3xxx_mcbsp_hwmod_class,
1088 .mpu_irqs = omap3xxx_mcbsp1_irqs,
1089 .sdma_reqs = omap2_mcbsp1_sdma_reqs,
1090 .main_clk = "mcbsp1_fck",
1091 .prcm = {
1092 .omap2 = {
1093 .prcm_reg_id = 1,
1094 .module_bit = OMAP3430_EN_MCBSP1_SHIFT,
1095 .module_offs = CORE_MOD,
1096 .idlest_reg_id = 1,
1097 .idlest_idle_bit = OMAP3430_ST_MCBSP1_SHIFT,
1098 },
1099 },
1100};
1101
1102/* mcbsp2 */
1103static struct omap_hwmod_irq_info omap3xxx_mcbsp2_irqs[] = {
1104 { .name = "common", .irq = 17 },
1105 { .name = "tx", .irq = 62 },
1106 { .name = "rx", .irq = 63 },
1107 { .irq = -1 }
1108};
1109
1110static struct omap_mcbsp_dev_attr omap34xx_mcbsp2_dev_attr = {
1111 .sidetone = "mcbsp2_sidetone",
1112};
1113
1114static struct omap_hwmod omap3xxx_mcbsp2_hwmod = {
1115 .name = "mcbsp2",
1116 .class = &omap3xxx_mcbsp_hwmod_class,
1117 .mpu_irqs = omap3xxx_mcbsp2_irqs,
1118 .sdma_reqs = omap2_mcbsp2_sdma_reqs,
1119 .main_clk = "mcbsp2_fck",
1120 .prcm = {
1121 .omap2 = {
1122 .prcm_reg_id = 1,
1123 .module_bit = OMAP3430_EN_MCBSP2_SHIFT,
1124 .module_offs = OMAP3430_PER_MOD,
1125 .idlest_reg_id = 1,
1126 .idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,
1127 },
1128 },
1129 .dev_attr = &omap34xx_mcbsp2_dev_attr,
1130};
1131
1132/* mcbsp3 */
1133static struct omap_hwmod_irq_info omap3xxx_mcbsp3_irqs[] = {
1134 { .name = "common", .irq = 22 },
1135 { .name = "tx", .irq = 89 },
1136 { .name = "rx", .irq = 90 },
1137 { .irq = -1 }
1138};
1139
1140static struct omap_mcbsp_dev_attr omap34xx_mcbsp3_dev_attr = {
1141 .sidetone = "mcbsp3_sidetone",
1142};
1143
1144static struct omap_hwmod omap3xxx_mcbsp3_hwmod = {
1145 .name = "mcbsp3",
1146 .class = &omap3xxx_mcbsp_hwmod_class,
1147 .mpu_irqs = omap3xxx_mcbsp3_irqs,
1148 .sdma_reqs = omap2_mcbsp3_sdma_reqs,
1149 .main_clk = "mcbsp3_fck",
1150 .prcm = {
1151 .omap2 = {
1152 .prcm_reg_id = 1,
1153 .module_bit = OMAP3430_EN_MCBSP3_SHIFT,
1154 .module_offs = OMAP3430_PER_MOD,
1155 .idlest_reg_id = 1,
1156 .idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,
1157 },
1158 },
1159 .dev_attr = &omap34xx_mcbsp3_dev_attr,
1160};
1161
1162/* mcbsp4 */
1163static struct omap_hwmod_irq_info omap3xxx_mcbsp4_irqs[] = {
1164 { .name = "common", .irq = 23 },
1165 { .name = "tx", .irq = 54 },
1166 { .name = "rx", .irq = 55 },
1167 { .irq = -1 }
1168};
1169
1170static struct omap_hwmod_dma_info omap3xxx_mcbsp4_sdma_chs[] = {
1171 { .name = "rx", .dma_req = 20 },
1172 { .name = "tx", .dma_req = 19 },
1173 { .dma_req = -1 }
1174};
1175
1176static struct omap_hwmod omap3xxx_mcbsp4_hwmod = {
1177 .name = "mcbsp4",
1178 .class = &omap3xxx_mcbsp_hwmod_class,
1179 .mpu_irqs = omap3xxx_mcbsp4_irqs,
1180 .sdma_reqs = omap3xxx_mcbsp4_sdma_chs,
1181 .main_clk = "mcbsp4_fck",
1182 .prcm = {
1183 .omap2 = {
1184 .prcm_reg_id = 1,
1185 .module_bit = OMAP3430_EN_MCBSP4_SHIFT,
1186 .module_offs = OMAP3430_PER_MOD,
1187 .idlest_reg_id = 1,
1188 .idlest_idle_bit = OMAP3430_ST_MCBSP4_SHIFT,
1189 },
1190 },
1191};
1192
1193/* mcbsp5 */
1194static struct omap_hwmod_irq_info omap3xxx_mcbsp5_irqs[] = {
1195 { .name = "common", .irq = 27 },
1196 { .name = "tx", .irq = 81 },
1197 { .name = "rx", .irq = 82 },
1198 { .irq = -1 }
1199};
1200
1201static struct omap_hwmod_dma_info omap3xxx_mcbsp5_sdma_chs[] = {
1202 { .name = "rx", .dma_req = 22 },
1203 { .name = "tx", .dma_req = 21 },
1204 { .dma_req = -1 }
1205};
1206
1207static struct omap_hwmod omap3xxx_mcbsp5_hwmod = {
1208 .name = "mcbsp5",
1209 .class = &omap3xxx_mcbsp_hwmod_class,
1210 .mpu_irqs = omap3xxx_mcbsp5_irqs,
1211 .sdma_reqs = omap3xxx_mcbsp5_sdma_chs,
1212 .main_clk = "mcbsp5_fck",
1213 .prcm = {
1214 .omap2 = {
1215 .prcm_reg_id = 1,
1216 .module_bit = OMAP3430_EN_MCBSP5_SHIFT,
1217 .module_offs = CORE_MOD,
1218 .idlest_reg_id = 1,
1219 .idlest_idle_bit = OMAP3430_ST_MCBSP5_SHIFT,
1220 },
1221 },
1222};
1223
1224/* 'mcbsp sidetone' class */
1225static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sidetone_sysc = {
1226 .sysc_offs = 0x0010,
1227 .sysc_flags = SYSC_HAS_AUTOIDLE,
1228 .sysc_fields = &omap_hwmod_sysc_type1,
1229};
1230
1231static struct omap_hwmod_class omap3xxx_mcbsp_sidetone_hwmod_class = {
1232 .name = "mcbsp_sidetone",
1233 .sysc = &omap3xxx_mcbsp_sidetone_sysc,
1234};
1235
1236/* mcbsp2_sidetone */
1237static struct omap_hwmod_irq_info omap3xxx_mcbsp2_sidetone_irqs[] = {
1238 { .name = "irq", .irq = 4 },
1239 { .irq = -1 }
1240};
1241
1242static struct omap_hwmod omap3xxx_mcbsp2_sidetone_hwmod = {
1243 .name = "mcbsp2_sidetone",
1244 .class = &omap3xxx_mcbsp_sidetone_hwmod_class,
1245 .mpu_irqs = omap3xxx_mcbsp2_sidetone_irqs,
1246 .main_clk = "mcbsp2_fck",
1247 .prcm = {
1248 .omap2 = {
1249 .prcm_reg_id = 1,
1250 .module_bit = OMAP3430_EN_MCBSP2_SHIFT,
1251 .module_offs = OMAP3430_PER_MOD,
1252 .idlest_reg_id = 1,
1253 .idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,
1254 },
1255 },
1256};
1257
1258/* mcbsp3_sidetone */
1259static struct omap_hwmod_irq_info omap3xxx_mcbsp3_sidetone_irqs[] = {
1260 { .name = "irq", .irq = 5 },
1261 { .irq = -1 }
1262};
1263
1264static struct omap_hwmod omap3xxx_mcbsp3_sidetone_hwmod = {
1265 .name = "mcbsp3_sidetone",
1266 .class = &omap3xxx_mcbsp_sidetone_hwmod_class,
1267 .mpu_irqs = omap3xxx_mcbsp3_sidetone_irqs,
1268 .main_clk = "mcbsp3_fck",
1269 .prcm = {
1270 .omap2 = {
1271 .prcm_reg_id = 1,
1272 .module_bit = OMAP3430_EN_MCBSP3_SHIFT,
1273 .module_offs = OMAP3430_PER_MOD,
1274 .idlest_reg_id = 1,
1275 .idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,
1276 },
1277 },
1278};
1279
1280/* SR common */
1281static struct omap_hwmod_sysc_fields omap34xx_sr_sysc_fields = {
1282 .clkact_shift = 20,
1283};
1284
1285static struct omap_hwmod_class_sysconfig omap34xx_sr_sysc = {
1286 .sysc_offs = 0x24,
1287 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_NO_CACHE),
1288 .clockact = CLOCKACT_TEST_ICLK,
1289 .sysc_fields = &omap34xx_sr_sysc_fields,
1290};
1291
1292static struct omap_hwmod_class omap34xx_smartreflex_hwmod_class = {
1293 .name = "smartreflex",
1294 .sysc = &omap34xx_sr_sysc,
1295 .rev = 1,
1296};
1297
1298static struct omap_hwmod_sysc_fields omap36xx_sr_sysc_fields = {
1299 .sidle_shift = 24,
1300 .enwkup_shift = 26,
1301};
1302
1303static struct omap_hwmod_class_sysconfig omap36xx_sr_sysc = {
1304 .sysc_offs = 0x38,
1305 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1306 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
1307 SYSC_NO_CACHE),
1308 .sysc_fields = &omap36xx_sr_sysc_fields,
1309};
1310
1311static struct omap_hwmod_class omap36xx_smartreflex_hwmod_class = {
1312 .name = "smartreflex",
1313 .sysc = &omap36xx_sr_sysc,
1314 .rev = 2,
1315};
1316
1317/* SR1 */
1318static struct omap_smartreflex_dev_attr sr1_dev_attr = {
1319 .sensor_voltdm_name = "mpu_iva",
1320};
1321
1322static struct omap_hwmod_irq_info omap3_smartreflex_mpu_irqs[] = {
1323 { .irq = 18 },
1324 { .irq = -1 }
1325};
1326
1327static struct omap_hwmod omap34xx_sr1_hwmod = {
1328 .name = "sr1",
1329 .class = &omap34xx_smartreflex_hwmod_class,
1330 .main_clk = "sr1_fck",
1331 .prcm = {
1332 .omap2 = {
1333 .prcm_reg_id = 1,
1334 .module_bit = OMAP3430_EN_SR1_SHIFT,
1335 .module_offs = WKUP_MOD,
1336 .idlest_reg_id = 1,
1337 .idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
1338 },
1339 },
1340 .dev_attr = &sr1_dev_attr,
1341 .mpu_irqs = omap3_smartreflex_mpu_irqs,
1342 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
1343};
1344
1345static struct omap_hwmod omap36xx_sr1_hwmod = {
1346 .name = "sr1",
1347 .class = &omap36xx_smartreflex_hwmod_class,
1348 .main_clk = "sr1_fck",
1349 .prcm = {
1350 .omap2 = {
1351 .prcm_reg_id = 1,
1352 .module_bit = OMAP3430_EN_SR1_SHIFT,
1353 .module_offs = WKUP_MOD,
1354 .idlest_reg_id = 1,
1355 .idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
1356 },
1357 },
1358 .dev_attr = &sr1_dev_attr,
1359 .mpu_irqs = omap3_smartreflex_mpu_irqs,
1360};
1361
1362/* SR2 */
1363static struct omap_smartreflex_dev_attr sr2_dev_attr = {
1364 .sensor_voltdm_name = "core",
1365};
1366
1367static struct omap_hwmod_irq_info omap3_smartreflex_core_irqs[] = {
1368 { .irq = 19 },
1369 { .irq = -1 }
1370};
1371
1372static struct omap_hwmod omap34xx_sr2_hwmod = {
1373 .name = "sr2",
1374 .class = &omap34xx_smartreflex_hwmod_class,
1375 .main_clk = "sr2_fck",
1376 .prcm = {
1377 .omap2 = {
1378 .prcm_reg_id = 1,
1379 .module_bit = OMAP3430_EN_SR2_SHIFT,
1380 .module_offs = WKUP_MOD,
1381 .idlest_reg_id = 1,
1382 .idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
1383 },
1384 },
1385 .dev_attr = &sr2_dev_attr,
1386 .mpu_irqs = omap3_smartreflex_core_irqs,
1387 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
1388};
1389
1390static struct omap_hwmod omap36xx_sr2_hwmod = {
1391 .name = "sr2",
1392 .class = &omap36xx_smartreflex_hwmod_class,
1393 .main_clk = "sr2_fck",
1394 .prcm = {
1395 .omap2 = {
1396 .prcm_reg_id = 1,
1397 .module_bit = OMAP3430_EN_SR2_SHIFT,
1398 .module_offs = WKUP_MOD,
1399 .idlest_reg_id = 1,
1400 .idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
1401 },
1402 },
1403 .dev_attr = &sr2_dev_attr,
1404 .mpu_irqs = omap3_smartreflex_core_irqs,
1405};
1406
1407/*
1408 * 'mailbox' class
1409 * mailbox module allowing communication between the on-chip processors
1410 * using a queued mailbox-interrupt mechanism.
1411 */
1412
1413static struct omap_hwmod_class_sysconfig omap3xxx_mailbox_sysc = {
1414 .rev_offs = 0x000,
1415 .sysc_offs = 0x010,
1416 .syss_offs = 0x014,
1417 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1418 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
1419 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1420 .sysc_fields = &omap_hwmod_sysc_type1,
1421};
1422
1423static struct omap_hwmod_class omap3xxx_mailbox_hwmod_class = {
1424 .name = "mailbox",
1425 .sysc = &omap3xxx_mailbox_sysc,
1426};
1427
1428static struct omap_hwmod_irq_info omap3xxx_mailbox_irqs[] = {
1429 { .irq = 26 },
1430 { .irq = -1 }
1431};
1432
1433static struct omap_hwmod omap3xxx_mailbox_hwmod = {
1434 .name = "mailbox",
1435 .class = &omap3xxx_mailbox_hwmod_class,
1436 .mpu_irqs = omap3xxx_mailbox_irqs,
1437 .main_clk = "mailboxes_ick",
1438 .prcm = {
1439 .omap2 = {
1440 .prcm_reg_id = 1,
1441 .module_bit = OMAP3430_EN_MAILBOXES_SHIFT,
1442 .module_offs = CORE_MOD,
1443 .idlest_reg_id = 1,
1444 .idlest_idle_bit = OMAP3430_ST_MAILBOXES_SHIFT,
1445 },
1446 },
1447};
1448
1449/*
1450 * 'mcspi' class
1451 * multichannel serial port interface (mcspi) / master/slave synchronous serial
1452 * bus
1453 */
1454
1455static struct omap_hwmod_class_sysconfig omap34xx_mcspi_sysc = {
1456 .rev_offs = 0x0000,
1457 .sysc_offs = 0x0010,
1458 .syss_offs = 0x0014,
1459 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1460 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1461 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
1462 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1463 .sysc_fields = &omap_hwmod_sysc_type1,
1464};
1465
1466static struct omap_hwmod_class omap34xx_mcspi_class = {
1467 .name = "mcspi",
1468 .sysc = &omap34xx_mcspi_sysc,
1469 .rev = OMAP3_MCSPI_REV,
1470};
1471
1472/* mcspi1 */
1473static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr = {
1474 .num_chipselect = 4,
1475};
1476
1477static struct omap_hwmod omap34xx_mcspi1 = {
1478 .name = "mcspi1",
1479 .mpu_irqs = omap2_mcspi1_mpu_irqs,
1480 .sdma_reqs = omap2_mcspi1_sdma_reqs,
1481 .main_clk = "mcspi1_fck",
1482 .prcm = {
1483 .omap2 = {
1484 .module_offs = CORE_MOD,
1485 .prcm_reg_id = 1,
1486 .module_bit = OMAP3430_EN_MCSPI1_SHIFT,
1487 .idlest_reg_id = 1,
1488 .idlest_idle_bit = OMAP3430_ST_MCSPI1_SHIFT,
1489 },
1490 },
1491 .class = &omap34xx_mcspi_class,
1492 .dev_attr = &omap_mcspi1_dev_attr,
1493};
1494
1495/* mcspi2 */
1496static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr = {
1497 .num_chipselect = 2,
1498};
1499
1500static struct omap_hwmod omap34xx_mcspi2 = {
1501 .name = "mcspi2",
1502 .mpu_irqs = omap2_mcspi2_mpu_irqs,
1503 .sdma_reqs = omap2_mcspi2_sdma_reqs,
1504 .main_clk = "mcspi2_fck",
1505 .prcm = {
1506 .omap2 = {
1507 .module_offs = CORE_MOD,
1508 .prcm_reg_id = 1,
1509 .module_bit = OMAP3430_EN_MCSPI2_SHIFT,
1510 .idlest_reg_id = 1,
1511 .idlest_idle_bit = OMAP3430_ST_MCSPI2_SHIFT,
1512 },
1513 },
1514 .class = &omap34xx_mcspi_class,
1515 .dev_attr = &omap_mcspi2_dev_attr,
1516};
1517
1518/* mcspi3 */
1519static struct omap_hwmod_irq_info omap34xx_mcspi3_mpu_irqs[] = {
1520 { .name = "irq", .irq = 91 }, /* 91 */
1521 { .irq = -1 }
1522};
1523
1524static struct omap_hwmod_dma_info omap34xx_mcspi3_sdma_reqs[] = {
1525 { .name = "tx0", .dma_req = 15 },
1526 { .name = "rx0", .dma_req = 16 },
1527 { .name = "tx1", .dma_req = 23 },
1528 { .name = "rx1", .dma_req = 24 },
1529 { .dma_req = -1 }
1530};
1531
1532static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
1533 .num_chipselect = 2,
1534};
1535
1536static struct omap_hwmod omap34xx_mcspi3 = {
1537 .name = "mcspi3",
1538 .mpu_irqs = omap34xx_mcspi3_mpu_irqs,
1539 .sdma_reqs = omap34xx_mcspi3_sdma_reqs,
1540 .main_clk = "mcspi3_fck",
1541 .prcm = {
1542 .omap2 = {
1543 .module_offs = CORE_MOD,
1544 .prcm_reg_id = 1,
1545 .module_bit = OMAP3430_EN_MCSPI3_SHIFT,
1546 .idlest_reg_id = 1,
1547 .idlest_idle_bit = OMAP3430_ST_MCSPI3_SHIFT,
1548 },
1549 },
1550 .class = &omap34xx_mcspi_class,
1551 .dev_attr = &omap_mcspi3_dev_attr,
1552};
1553
1554/* mcspi4 */
1555static struct omap_hwmod_irq_info omap34xx_mcspi4_mpu_irqs[] = {
1556 { .name = "irq", .irq = INT_34XX_SPI4_IRQ }, /* 48 */
1557 { .irq = -1 }
1558};
1559
1560static struct omap_hwmod_dma_info omap34xx_mcspi4_sdma_reqs[] = {
1561 { .name = "tx0", .dma_req = 70 }, /* DMA_SPI4_TX0 */
1562 { .name = "rx0", .dma_req = 71 }, /* DMA_SPI4_RX0 */
1563 { .dma_req = -1 }
1564};
1565
1566static struct omap2_mcspi_dev_attr omap_mcspi4_dev_attr = {
1567 .num_chipselect = 1,
1568};
1569
1570static struct omap_hwmod omap34xx_mcspi4 = {
1571 .name = "mcspi4",
1572 .mpu_irqs = omap34xx_mcspi4_mpu_irqs,
1573 .sdma_reqs = omap34xx_mcspi4_sdma_reqs,
1574 .main_clk = "mcspi4_fck",
1575 .prcm = {
1576 .omap2 = {
1577 .module_offs = CORE_MOD,
1578 .prcm_reg_id = 1,
1579 .module_bit = OMAP3430_EN_MCSPI4_SHIFT,
1580 .idlest_reg_id = 1,
1581 .idlest_idle_bit = OMAP3430_ST_MCSPI4_SHIFT,
1582 },
1583 },
1584 .class = &omap34xx_mcspi_class,
1585 .dev_attr = &omap_mcspi4_dev_attr,
1586};
1587
1588/* usbhsotg */
1589static struct omap_hwmod_class_sysconfig omap3xxx_usbhsotg_sysc = {
1590 .rev_offs = 0x0400,
1591 .sysc_offs = 0x0404,
1592 .syss_offs = 0x0408,
1593 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
1594 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1595 SYSC_HAS_AUTOIDLE),
1596 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1597 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
1598 .sysc_fields = &omap_hwmod_sysc_type1,
1599};
1600
1601static struct omap_hwmod_class usbotg_class = {
1602 .name = "usbotg",
1603 .sysc = &omap3xxx_usbhsotg_sysc,
1604};
1605
1606/* usb_otg_hs */
1607static struct omap_hwmod_irq_info omap3xxx_usbhsotg_mpu_irqs[] = {
1608
1609 { .name = "mc", .irq = 92 },
1610 { .name = "dma", .irq = 93 },
1611 { .irq = -1 }
1612};
1613
1614static struct omap_hwmod omap3xxx_usbhsotg_hwmod = {
1615 .name = "usb_otg_hs",
1616 .mpu_irqs = omap3xxx_usbhsotg_mpu_irqs,
1617 .main_clk = "hsotgusb_ick",
1618 .prcm = {
1619 .omap2 = {
1620 .prcm_reg_id = 1,
1621 .module_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
1622 .module_offs = CORE_MOD,
1623 .idlest_reg_id = 1,
1624 .idlest_idle_bit = OMAP3430ES2_ST_HSOTGUSB_IDLE_SHIFT,
1625 .idlest_stdby_bit = OMAP3430ES2_ST_HSOTGUSB_STDBY_SHIFT
1626 },
1627 },
1628 .class = &usbotg_class,
1629
1630 /*
1631 * Erratum ID: i479 idle_req / idle_ack mechanism potentially
1632 * broken when autoidle is enabled
1633 * workaround is to disable the autoidle bit at module level.
1634 */
1635 .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
1636 | HWMOD_SWSUP_MSTANDBY,
1637};
1638
1639/* usb_otg_hs */
1640static struct omap_hwmod_irq_info am35xx_usbhsotg_mpu_irqs[] = {
1641
1642 { .name = "mc", .irq = 71 },
1643 { .irq = -1 }
1644};
1645
1646static struct omap_hwmod_class am35xx_usbotg_class = {
1647 .name = "am35xx_usbotg",
1648 .sysc = NULL,
1649};
1650
1651static struct omap_hwmod am35xx_usbhsotg_hwmod = {
1652 .name = "am35x_otg_hs",
1653 .mpu_irqs = am35xx_usbhsotg_mpu_irqs,
1654 .main_clk = NULL,
1655 .prcm = {
1656 .omap2 = {
1657 },
1658 },
1659 .class = &am35xx_usbotg_class,
1660};
1661
1662/* MMC/SD/SDIO common */
1663static struct omap_hwmod_class_sysconfig omap34xx_mmc_sysc = {
1664 .rev_offs = 0x1fc,
1665 .sysc_offs = 0x10,
1666 .syss_offs = 0x14,
1667 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1668 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1669 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
1670 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1671 .sysc_fields = &omap_hwmod_sysc_type1,
1672};
1673
1674static struct omap_hwmod_class omap34xx_mmc_class = {
1675 .name = "mmc",
1676 .sysc = &omap34xx_mmc_sysc,
1677};
1678
1679/* MMC/SD/SDIO1 */
1680
1681static struct omap_hwmod_irq_info omap34xx_mmc1_mpu_irqs[] = {
1682 { .irq = 83, },
1683 { .irq = -1 }
1684};
1685
1686static struct omap_hwmod_dma_info omap34xx_mmc1_sdma_reqs[] = {
1687 { .name = "tx", .dma_req = 61, },
1688 { .name = "rx", .dma_req = 62, },
1689 { .dma_req = -1 }
1690};
1691
1692static struct omap_hwmod_opt_clk omap34xx_mmc1_opt_clks[] = {
1693 { .role = "dbck", .clk = "omap_32k_fck", },
1694};
1695
1696static struct omap_mmc_dev_attr mmc1_dev_attr = {
1697 .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
1698};
1699
1700/* See 35xx errata 2.1.1.128 in SPRZ278F */
1701static struct omap_mmc_dev_attr mmc1_pre_es3_dev_attr = {
1702 .flags = (OMAP_HSMMC_SUPPORTS_DUAL_VOLT |
1703 OMAP_HSMMC_BROKEN_MULTIBLOCK_READ),
1704};
1705
1706static struct omap_hwmod omap3xxx_pre_es3_mmc1_hwmod = {
1707 .name = "mmc1",
1708 .mpu_irqs = omap34xx_mmc1_mpu_irqs,
1709 .sdma_reqs = omap34xx_mmc1_sdma_reqs,
1710 .opt_clks = omap34xx_mmc1_opt_clks,
1711 .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc1_opt_clks),
1712 .main_clk = "mmchs1_fck",
1713 .prcm = {
1714 .omap2 = {
1715 .module_offs = CORE_MOD,
1716 .prcm_reg_id = 1,
1717 .module_bit = OMAP3430_EN_MMC1_SHIFT,
1718 .idlest_reg_id = 1,
1719 .idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,
1720 },
1721 },
1722 .dev_attr = &mmc1_pre_es3_dev_attr,
1723 .class = &omap34xx_mmc_class,
1724};
1725
1726static struct omap_hwmod omap3xxx_es3plus_mmc1_hwmod = {
1727 .name = "mmc1",
1728 .mpu_irqs = omap34xx_mmc1_mpu_irqs,
1729 .sdma_reqs = omap34xx_mmc1_sdma_reqs,
1730 .opt_clks = omap34xx_mmc1_opt_clks,
1731 .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc1_opt_clks),
1732 .main_clk = "mmchs1_fck",
1733 .prcm = {
1734 .omap2 = {
1735 .module_offs = CORE_MOD,
1736 .prcm_reg_id = 1,
1737 .module_bit = OMAP3430_EN_MMC1_SHIFT,
1738 .idlest_reg_id = 1,
1739 .idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,
1740 },
1741 },
1742 .dev_attr = &mmc1_dev_attr,
1743 .class = &omap34xx_mmc_class,
1744};
1745
1746/* MMC/SD/SDIO2 */
1747
1748static struct omap_hwmod_irq_info omap34xx_mmc2_mpu_irqs[] = {
1749 { .irq = INT_24XX_MMC2_IRQ, },
1750 { .irq = -1 }
1751};
1752
1753static struct omap_hwmod_dma_info omap34xx_mmc2_sdma_reqs[] = {
1754 { .name = "tx", .dma_req = 47, },
1755 { .name = "rx", .dma_req = 48, },
1756 { .dma_req = -1 }
1757};
1758
1759static struct omap_hwmod_opt_clk omap34xx_mmc2_opt_clks[] = {
1760 { .role = "dbck", .clk = "omap_32k_fck", },
1761};
1762
1763/* See 35xx errata 2.1.1.128 in SPRZ278F */
1764static struct omap_mmc_dev_attr mmc2_pre_es3_dev_attr = {
1765 .flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,
1766};
1767
1768static struct omap_hwmod omap3xxx_pre_es3_mmc2_hwmod = {
1769 .name = "mmc2",
1770 .mpu_irqs = omap34xx_mmc2_mpu_irqs,
1771 .sdma_reqs = omap34xx_mmc2_sdma_reqs,
1772 .opt_clks = omap34xx_mmc2_opt_clks,
1773 .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc2_opt_clks),
1774 .main_clk = "mmchs2_fck",
1775 .prcm = {
1776 .omap2 = {
1777 .module_offs = CORE_MOD,
1778 .prcm_reg_id = 1,
1779 .module_bit = OMAP3430_EN_MMC2_SHIFT,
1780 .idlest_reg_id = 1,
1781 .idlest_idle_bit = OMAP3430_ST_MMC2_SHIFT,
1782 },
1783 },
1784 .dev_attr = &mmc2_pre_es3_dev_attr,
1785 .class = &omap34xx_mmc_class,
1786};
1787
1788static struct omap_hwmod omap3xxx_es3plus_mmc2_hwmod = {
1789 .name = "mmc2",
1790 .mpu_irqs = omap34xx_mmc2_mpu_irqs,
1791 .sdma_reqs = omap34xx_mmc2_sdma_reqs,
1792 .opt_clks = omap34xx_mmc2_opt_clks,
1793 .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc2_opt_clks),
1794 .main_clk = "mmchs2_fck",
1795 .prcm = {
1796 .omap2 = {
1797 .module_offs = CORE_MOD,
1798 .prcm_reg_id = 1,
1799 .module_bit = OMAP3430_EN_MMC2_SHIFT,
1800 .idlest_reg_id = 1,
1801 .idlest_idle_bit = OMAP3430_ST_MMC2_SHIFT,
1802 },
1803 },
1804 .class = &omap34xx_mmc_class,
1805};
1806
1807/* MMC/SD/SDIO3 */
1808
1809static struct omap_hwmod_irq_info omap34xx_mmc3_mpu_irqs[] = {
1810 { .irq = 94, },
1811 { .irq = -1 }
1812};
1813
1814static struct omap_hwmod_dma_info omap34xx_mmc3_sdma_reqs[] = {
1815 { .name = "tx", .dma_req = 77, },
1816 { .name = "rx", .dma_req = 78, },
1817 { .dma_req = -1 }
1818};
1819
1820static struct omap_hwmod_opt_clk omap34xx_mmc3_opt_clks[] = {
1821 { .role = "dbck", .clk = "omap_32k_fck", },
1822};
1823
1824static struct omap_hwmod omap3xxx_mmc3_hwmod = {
1825 .name = "mmc3",
1826 .mpu_irqs = omap34xx_mmc3_mpu_irqs,
1827 .sdma_reqs = omap34xx_mmc3_sdma_reqs,
1828 .opt_clks = omap34xx_mmc3_opt_clks,
1829 .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc3_opt_clks),
1830 .main_clk = "mmchs3_fck",
1831 .prcm = {
1832 .omap2 = {
1833 .prcm_reg_id = 1,
1834 .module_bit = OMAP3430_EN_MMC3_SHIFT,
1835 .idlest_reg_id = 1,
1836 .idlest_idle_bit = OMAP3430_ST_MMC3_SHIFT,
1837 },
1838 },
1839 .class = &omap34xx_mmc_class,
1840};
1841
1842/*
1843 * 'usb_host_hs' class
1844 * high-speed multi-port usb host controller
1845 */
1846
1847static struct omap_hwmod_class_sysconfig omap3xxx_usb_host_hs_sysc = {
1848 .rev_offs = 0x0000,
1849 .sysc_offs = 0x0010,
1850 .syss_offs = 0x0014,
1851 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
1852 SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
1853 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
1854 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1855 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
1856 .sysc_fields = &omap_hwmod_sysc_type1,
1857};
1858
1859static struct omap_hwmod_class omap3xxx_usb_host_hs_hwmod_class = {
1860 .name = "usb_host_hs",
1861 .sysc = &omap3xxx_usb_host_hs_sysc,
1862};
1863
1864static struct omap_hwmod_opt_clk omap3xxx_usb_host_hs_opt_clks[] = {
1865 { .role = "ehci_logic_fck", .clk = "usbhost_120m_fck", },
1866};
1867
1868static struct omap_hwmod_irq_info omap3xxx_usb_host_hs_irqs[] = {
1869 { .name = "ohci-irq", .irq = 76 },
1870 { .name = "ehci-irq", .irq = 77 },
1871 { .irq = -1 }
1872};
1873
1874static struct omap_hwmod omap3xxx_usb_host_hs_hwmod = {
1875 .name = "usb_host_hs",
1876 .class = &omap3xxx_usb_host_hs_hwmod_class,
1877 .clkdm_name = "l3_init_clkdm",
1878 .mpu_irqs = omap3xxx_usb_host_hs_irqs,
1879 .main_clk = "usbhost_48m_fck",
1880 .prcm = {
1881 .omap2 = {
1882 .module_offs = OMAP3430ES2_USBHOST_MOD,
1883 .prcm_reg_id = 1,
1884 .module_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
1885 .idlest_reg_id = 1,
1886 .idlest_idle_bit = OMAP3430ES2_ST_USBHOST_IDLE_SHIFT,
1887 .idlest_stdby_bit = OMAP3430ES2_ST_USBHOST_STDBY_SHIFT,
1888 },
1889 },
1890 .opt_clks = omap3xxx_usb_host_hs_opt_clks,
1891 .opt_clks_cnt = ARRAY_SIZE(omap3xxx_usb_host_hs_opt_clks),
1892
1893 /*
1894 * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
1895 * id: i660
1896 *
1897 * Description:
1898 * In the following configuration :
1899 * - USBHOST module is set to smart-idle mode
1900 * - PRCM asserts idle_req to the USBHOST module ( This typically
1901 * happens when the system is going to a low power mode : all ports
1902 * have been suspended, the master part of the USBHOST module has
1903 * entered the standby state, and SW has cut the functional clocks)
1904 * - an USBHOST interrupt occurs before the module is able to answer
1905 * idle_ack, typically a remote wakeup IRQ.
1906 * Then the USB HOST module will enter a deadlock situation where it
1907 * is no more accessible nor functional.
1908 *
1909 * Workaround:
1910 * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
1911 */
1912
1913 /*
1914 * Errata: USB host EHCI may stall when entering smart-standby mode
1915 * Id: i571
1916 *
1917 * Description:
1918 * When the USBHOST module is set to smart-standby mode, and when it is
1919 * ready to enter the standby state (i.e. all ports are suspended and
1920 * all attached devices are in suspend mode), then it can wrongly assert
1921 * the Mstandby signal too early while there are still some residual OCP
1922 * transactions ongoing. If this condition occurs, the internal state
1923 * machine may go to an undefined state and the USB link may be stuck
1924 * upon the next resume.
1925 *
1926 * Workaround:
1927 * Don't use smart standby; use only force standby,
1928 * hence HWMOD_SWSUP_MSTANDBY
1929 */
1930
1931 /*
1932 * During system boot; If the hwmod framework resets the module
1933 * the module will have smart idle settings; which can lead to deadlock
1934 * (above Errata Id:i660); so, dont reset the module during boot;
1935 * Use HWMOD_INIT_NO_RESET.
1936 */
1937
1938 .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
1939 HWMOD_INIT_NO_RESET,
1940};
1941
1942/*
1943 * 'usb_tll_hs' class
1944 * usb_tll_hs module is the adapter on the usb_host_hs ports
1945 */
1946static struct omap_hwmod_class_sysconfig omap3xxx_usb_tll_hs_sysc = {
1947 .rev_offs = 0x0000,
1948 .sysc_offs = 0x0010,
1949 .syss_offs = 0x0014,
1950 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1951 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1952 SYSC_HAS_AUTOIDLE),
1953 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1954 .sysc_fields = &omap_hwmod_sysc_type1,
1955};
1956
1957static struct omap_hwmod_class omap3xxx_usb_tll_hs_hwmod_class = {
1958 .name = "usb_tll_hs",
1959 .sysc = &omap3xxx_usb_tll_hs_sysc,
1960};
1961
1962static struct omap_hwmod_irq_info omap3xxx_usb_tll_hs_irqs[] = {
1963 { .name = "tll-irq", .irq = 78 },
1964 { .irq = -1 }
1965};
1966
1967static struct omap_hwmod omap3xxx_usb_tll_hs_hwmod = {
1968 .name = "usb_tll_hs",
1969 .class = &omap3xxx_usb_tll_hs_hwmod_class,
1970 .clkdm_name = "l3_init_clkdm",
1971 .mpu_irqs = omap3xxx_usb_tll_hs_irqs,
1972 .main_clk = "usbtll_fck",
1973 .prcm = {
1974 .omap2 = {
1975 .module_offs = CORE_MOD,
1976 .prcm_reg_id = 3,
1977 .module_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
1978 .idlest_reg_id = 3,
1979 .idlest_idle_bit = OMAP3430ES2_ST_USBTLL_SHIFT,
1980 },
1981 },
1982};
1983
1984static struct omap_hwmod omap3xxx_hdq1w_hwmod = {
1985 .name = "hdq1w",
1986 .mpu_irqs = omap2_hdq1w_mpu_irqs,
1987 .main_clk = "hdq_fck",
1988 .prcm = {
1989 .omap2 = {
1990 .module_offs = CORE_MOD,
1991 .prcm_reg_id = 1,
1992 .module_bit = OMAP3430_EN_HDQ_SHIFT,
1993 .idlest_reg_id = 1,
1994 .idlest_idle_bit = OMAP3430_ST_HDQ_SHIFT,
1995 },
1996 },
1997 .class = &omap2_hdq1w_class,
1998};
1999
2000/*
2001 * '32K sync counter' class
2002 * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
2003 */
2004static struct omap_hwmod_class_sysconfig omap3xxx_counter_sysc = {
2005 .rev_offs = 0x0000,
2006 .sysc_offs = 0x0004,
2007 .sysc_flags = SYSC_HAS_SIDLEMODE,
2008 .idlemodes = (SIDLE_FORCE | SIDLE_NO),
2009 .sysc_fields = &omap_hwmod_sysc_type1,
2010};
2011
2012static struct omap_hwmod_class omap3xxx_counter_hwmod_class = {
2013 .name = "counter",
2014 .sysc = &omap3xxx_counter_sysc,
2015};
2016
2017static struct omap_hwmod omap3xxx_counter_32k_hwmod = {
2018 .name = "counter_32k",
2019 .class = &omap3xxx_counter_hwmod_class,
2020 .clkdm_name = "wkup_clkdm",
2021 .flags = HWMOD_SWSUP_SIDLE,
2022 .main_clk = "wkup_32k_fck",
2023 .prcm = {
2024 .omap2 = {
2025 .module_offs = WKUP_MOD,
2026 .prcm_reg_id = 1,
2027 .module_bit = OMAP3430_ST_32KSYNC_SHIFT,
2028 .idlest_reg_id = 1,
2029 .idlest_idle_bit = OMAP3430_ST_32KSYNC_SHIFT,
2030 },
2031 },
2032};
2033
2034/*
2035 * interfaces
2036 */
2037
2038/* L3 -> L4_CORE interface */
2039static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_core = {
2040 .master = &omap3xxx_l3_main_hwmod,
2041 .slave = &omap3xxx_l4_core_hwmod,
2042 .user = OCP_USER_MPU | OCP_USER_SDMA,
2043};
2044
2045/* L3 -> L4_PER interface */
2046static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_per = {
2047 .master = &omap3xxx_l3_main_hwmod,
2048 .slave = &omap3xxx_l4_per_hwmod,
2049 .user = OCP_USER_MPU | OCP_USER_SDMA,
2050};
2051
2052static struct omap_hwmod_addr_space omap3xxx_l3_main_addrs[] = {
2053 {
2054 .pa_start = 0x68000000,
2055 .pa_end = 0x6800ffff,
2056 .flags = ADDR_TYPE_RT,
2057 },
2058 { }
2059};
2060
2061/* MPU -> L3 interface */
2062static struct omap_hwmod_ocp_if omap3xxx_mpu__l3_main = {
2063 .master = &omap3xxx_mpu_hwmod,
2064 .slave = &omap3xxx_l3_main_hwmod,
2065 .addr = omap3xxx_l3_main_addrs,
2066 .user = OCP_USER_MPU,
2067};
2068
2069/* DSS -> l3 */
2070static struct omap_hwmod_ocp_if omap3430es1_dss__l3 = {
2071 .master = &omap3430es1_dss_core_hwmod,
2072 .slave = &omap3xxx_l3_main_hwmod,
2073 .user = OCP_USER_MPU | OCP_USER_SDMA,
2074};
2075
2076static struct omap_hwmod_ocp_if omap3xxx_dss__l3 = {
2077 .master = &omap3xxx_dss_core_hwmod,
2078 .slave = &omap3xxx_l3_main_hwmod,
2079 .fw = {
2080 .omap2 = {
2081 .l3_perm_bit = OMAP3_L3_CORE_FW_INIT_ID_DSS,
2082 .flags = OMAP_FIREWALL_L3,
2083 }
2084 },
2085 .user = OCP_USER_MPU | OCP_USER_SDMA,
2086};
2087
2088/* l3_core -> usbhsotg interface */
2089static struct omap_hwmod_ocp_if omap3xxx_usbhsotg__l3 = {
2090 .master = &omap3xxx_usbhsotg_hwmod,
2091 .slave = &omap3xxx_l3_main_hwmod,
2092 .clk = "core_l3_ick",
2093 .user = OCP_USER_MPU,
2094};
2095
2096/* l3_core -> am35xx_usbhsotg interface */
2097static struct omap_hwmod_ocp_if am35xx_usbhsotg__l3 = {
2098 .master = &am35xx_usbhsotg_hwmod,
2099 .slave = &omap3xxx_l3_main_hwmod,
2100 .clk = "core_l3_ick",
2101 .user = OCP_USER_MPU,
2102};
2103/* L4_CORE -> L4_WKUP interface */
2104static struct omap_hwmod_ocp_if omap3xxx_l4_core__l4_wkup = {
2105 .master = &omap3xxx_l4_core_hwmod,
2106 .slave = &omap3xxx_l4_wkup_hwmod,
2107 .user = OCP_USER_MPU | OCP_USER_SDMA,
2108};
2109
2110/* L4 CORE -> MMC1 interface */
2111static struct omap_hwmod_ocp_if omap3xxx_l4_core__pre_es3_mmc1 = {
2112 .master = &omap3xxx_l4_core_hwmod,
2113 .slave = &omap3xxx_pre_es3_mmc1_hwmod,
2114 .clk = "mmchs1_ick",
2115 .addr = omap2430_mmc1_addr_space,
2116 .user = OCP_USER_MPU | OCP_USER_SDMA,
2117 .flags = OMAP_FIREWALL_L4
2118};
2119
2120static struct omap_hwmod_ocp_if omap3xxx_l4_core__es3plus_mmc1 = {
2121 .master = &omap3xxx_l4_core_hwmod,
2122 .slave = &omap3xxx_es3plus_mmc1_hwmod,
2123 .clk = "mmchs1_ick",
2124 .addr = omap2430_mmc1_addr_space,
2125 .user = OCP_USER_MPU | OCP_USER_SDMA,
2126 .flags = OMAP_FIREWALL_L4
2127};
2128
2129/* L4 CORE -> MMC2 interface */
2130static struct omap_hwmod_ocp_if omap3xxx_l4_core__pre_es3_mmc2 = {
2131 .master = &omap3xxx_l4_core_hwmod,
2132 .slave = &omap3xxx_pre_es3_mmc2_hwmod,
2133 .clk = "mmchs2_ick",
2134 .addr = omap2430_mmc2_addr_space,
2135 .user = OCP_USER_MPU | OCP_USER_SDMA,
2136 .flags = OMAP_FIREWALL_L4
2137};
2138
2139static struct omap_hwmod_ocp_if omap3xxx_l4_core__es3plus_mmc2 = {
2140 .master = &omap3xxx_l4_core_hwmod,
2141 .slave = &omap3xxx_es3plus_mmc2_hwmod,
2142 .clk = "mmchs2_ick",
2143 .addr = omap2430_mmc2_addr_space,
2144 .user = OCP_USER_MPU | OCP_USER_SDMA,
2145 .flags = OMAP_FIREWALL_L4
2146};
2147
2148/* L4 CORE -> MMC3 interface */
2149static struct omap_hwmod_addr_space omap3xxx_mmc3_addr_space[] = {
2150 {
2151 .pa_start = 0x480ad000,
2152 .pa_end = 0x480ad1ff,
2153 .flags = ADDR_TYPE_RT,
2154 },
2155 { }
2156};
2157
2158static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmc3 = {
2159 .master = &omap3xxx_l4_core_hwmod,
2160 .slave = &omap3xxx_mmc3_hwmod,
2161 .clk = "mmchs3_ick",
2162 .addr = omap3xxx_mmc3_addr_space,
2163 .user = OCP_USER_MPU | OCP_USER_SDMA,
2164 .flags = OMAP_FIREWALL_L4
2165};
2166
2167/* L4 CORE -> UART1 interface */
2168static struct omap_hwmod_addr_space omap3xxx_uart1_addr_space[] = {
2169 {
2170 .pa_start = OMAP3_UART1_BASE,
2171 .pa_end = OMAP3_UART1_BASE + SZ_8K - 1,
2172 .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
2173 },
2174 { }
2175};
2176
2177static struct omap_hwmod_ocp_if omap3_l4_core__uart1 = {
2178 .master = &omap3xxx_l4_core_hwmod,
2179 .slave = &omap3xxx_uart1_hwmod,
2180 .clk = "uart1_ick",
2181 .addr = omap3xxx_uart1_addr_space,
2182 .user = OCP_USER_MPU | OCP_USER_SDMA,
2183};
2184
2185/* L4 CORE -> UART2 interface */
2186static struct omap_hwmod_addr_space omap3xxx_uart2_addr_space[] = {
2187 {
2188 .pa_start = OMAP3_UART2_BASE,
2189 .pa_end = OMAP3_UART2_BASE + SZ_1K - 1,
2190 .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
2191 },
2192 { }
2193};
2194
2195static struct omap_hwmod_ocp_if omap3_l4_core__uart2 = {
2196 .master = &omap3xxx_l4_core_hwmod,
2197 .slave = &omap3xxx_uart2_hwmod,
2198 .clk = "uart2_ick",
2199 .addr = omap3xxx_uart2_addr_space,
2200 .user = OCP_USER_MPU | OCP_USER_SDMA,
2201};
2202
2203/* L4 PER -> UART3 interface */
2204static struct omap_hwmod_addr_space omap3xxx_uart3_addr_space[] = {
2205 {
2206 .pa_start = OMAP3_UART3_BASE,
2207 .pa_end = OMAP3_UART3_BASE + SZ_1K - 1,
2208 .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
2209 },
2210 { }
2211};
2212
2213static struct omap_hwmod_ocp_if omap3_l4_per__uart3 = {
2214 .master = &omap3xxx_l4_per_hwmod,
2215 .slave = &omap3xxx_uart3_hwmod,
2216 .clk = "uart3_ick",
2217 .addr = omap3xxx_uart3_addr_space,
2218 .user = OCP_USER_MPU | OCP_USER_SDMA,
2219};
2220
2221/* L4 PER -> UART4 interface */
2222static struct omap_hwmod_addr_space omap36xx_uart4_addr_space[] = {
2223 {
2224 .pa_start = OMAP3_UART4_BASE,
2225 .pa_end = OMAP3_UART4_BASE + SZ_1K - 1,
2226 .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
2227 },
2228 { }
2229};
2230
2231static struct omap_hwmod_ocp_if omap36xx_l4_per__uart4 = {
2232 .master = &omap3xxx_l4_per_hwmod,
2233 .slave = &omap36xx_uart4_hwmod,
2234 .clk = "uart4_ick",
2235 .addr = omap36xx_uart4_addr_space,
2236 .user = OCP_USER_MPU | OCP_USER_SDMA,
2237};
2238
2239/* AM35xx: L4 CORE -> UART4 interface */
2240static struct omap_hwmod_addr_space am35xx_uart4_addr_space[] = {
2241 {
2242 .pa_start = OMAP3_UART4_AM35XX_BASE,
2243 .pa_end = OMAP3_UART4_AM35XX_BASE + SZ_1K - 1,
2244 .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
2245 },
2246};
2247
2248static struct omap_hwmod_ocp_if am35xx_l4_core__uart4 = {
2249 .master = &omap3xxx_l4_core_hwmod,
2250 .slave = &am35xx_uart4_hwmod,
2251 .clk = "uart4_ick",
2252 .addr = am35xx_uart4_addr_space,
2253 .user = OCP_USER_MPU | OCP_USER_SDMA,
2254};
2255
2256/* L4 CORE -> I2C1 interface */
2257static struct omap_hwmod_ocp_if omap3_l4_core__i2c1 = {
2258 .master = &omap3xxx_l4_core_hwmod,
2259 .slave = &omap3xxx_i2c1_hwmod,
2260 .clk = "i2c1_ick",
2261 .addr = omap2_i2c1_addr_space,
2262 .fw = {
2263 .omap2 = {
2264 .l4_fw_region = OMAP3_L4_CORE_FW_I2C1_REGION,
2265 .l4_prot_group = 7,
2266 .flags = OMAP_FIREWALL_L4,
2267 }
2268 },
2269 .user = OCP_USER_MPU | OCP_USER_SDMA,
2270};
2271
2272/* L4 CORE -> I2C2 interface */
2273static struct omap_hwmod_ocp_if omap3_l4_core__i2c2 = {
2274 .master = &omap3xxx_l4_core_hwmod,
2275 .slave = &omap3xxx_i2c2_hwmod,
2276 .clk = "i2c2_ick",
2277 .addr = omap2_i2c2_addr_space,
2278 .fw = {
2279 .omap2 = {
2280 .l4_fw_region = OMAP3_L4_CORE_FW_I2C2_REGION,
2281 .l4_prot_group = 7,
2282 .flags = OMAP_FIREWALL_L4,
2283 }
2284 },
2285 .user = OCP_USER_MPU | OCP_USER_SDMA,
2286};
2287
2288/* L4 CORE -> I2C3 interface */
2289static struct omap_hwmod_addr_space omap3xxx_i2c3_addr_space[] = {
2290 {
2291 .pa_start = 0x48060000,
2292 .pa_end = 0x48060000 + SZ_128 - 1,
2293 .flags = ADDR_TYPE_RT,
2294 },
2295 { }
2296};
2297
2298static struct omap_hwmod_ocp_if omap3_l4_core__i2c3 = {
2299 .master = &omap3xxx_l4_core_hwmod,
2300 .slave = &omap3xxx_i2c3_hwmod,
2301 .clk = "i2c3_ick",
2302 .addr = omap3xxx_i2c3_addr_space,
2303 .fw = {
2304 .omap2 = {
2305 .l4_fw_region = OMAP3_L4_CORE_FW_I2C3_REGION,
2306 .l4_prot_group = 7,
2307 .flags = OMAP_FIREWALL_L4,
2308 }
2309 },
2310 .user = OCP_USER_MPU | OCP_USER_SDMA,
2311};
2312
2313/* L4 CORE -> SR1 interface */
2314static struct omap_hwmod_addr_space omap3_sr1_addr_space[] = {
2315 {
2316 .pa_start = OMAP34XX_SR1_BASE,
2317 .pa_end = OMAP34XX_SR1_BASE + SZ_1K - 1,
2318 .flags = ADDR_TYPE_RT,
2319 },
2320 { }
2321};
2322
2323static struct omap_hwmod_ocp_if omap34xx_l4_core__sr1 = {
2324 .master = &omap3xxx_l4_core_hwmod,
2325 .slave = &omap34xx_sr1_hwmod,
2326 .clk = "sr_l4_ick",
2327 .addr = omap3_sr1_addr_space,
2328 .user = OCP_USER_MPU,
2329};
2330
2331static struct omap_hwmod_ocp_if omap36xx_l4_core__sr1 = {
2332 .master = &omap3xxx_l4_core_hwmod,
2333 .slave = &omap36xx_sr1_hwmod,
2334 .clk = "sr_l4_ick",
2335 .addr = omap3_sr1_addr_space,
2336 .user = OCP_USER_MPU,
2337};
2338
2339/* L4 CORE -> SR1 interface */
2340static struct omap_hwmod_addr_space omap3_sr2_addr_space[] = {
2341 {
2342 .pa_start = OMAP34XX_SR2_BASE,
2343 .pa_end = OMAP34XX_SR2_BASE + SZ_1K - 1,
2344 .flags = ADDR_TYPE_RT,
2345 },
2346 { }
2347};
2348
2349static struct omap_hwmod_ocp_if omap34xx_l4_core__sr2 = {
2350 .master = &omap3xxx_l4_core_hwmod,
2351 .slave = &omap34xx_sr2_hwmod,
2352 .clk = "sr_l4_ick",
2353 .addr = omap3_sr2_addr_space,
2354 .user = OCP_USER_MPU,
2355};
2356
2357static struct omap_hwmod_ocp_if omap36xx_l4_core__sr2 = {
2358 .master = &omap3xxx_l4_core_hwmod,
2359 .slave = &omap36xx_sr2_hwmod,
2360 .clk = "sr_l4_ick",
2361 .addr = omap3_sr2_addr_space,
2362 .user = OCP_USER_MPU,
2363};
2364
2365static struct omap_hwmod_addr_space omap3xxx_usbhsotg_addrs[] = {
2366 {
2367 .pa_start = OMAP34XX_HSUSB_OTG_BASE,
2368 .pa_end = OMAP34XX_HSUSB_OTG_BASE + SZ_4K - 1,
2369 .flags = ADDR_TYPE_RT
2370 },
2371 { }
2372};
2373
2374/* l4_core -> usbhsotg */
2375static struct omap_hwmod_ocp_if omap3xxx_l4_core__usbhsotg = {
2376 .master = &omap3xxx_l4_core_hwmod,
2377 .slave = &omap3xxx_usbhsotg_hwmod,
2378 .clk = "l4_ick",
2379 .addr = omap3xxx_usbhsotg_addrs,
2380 .user = OCP_USER_MPU,
2381};
2382
2383static struct omap_hwmod_addr_space am35xx_usbhsotg_addrs[] = {
2384 {
2385 .pa_start = AM35XX_IPSS_USBOTGSS_BASE,
2386 .pa_end = AM35XX_IPSS_USBOTGSS_BASE + SZ_4K - 1,
2387 .flags = ADDR_TYPE_RT
2388 },
2389 { }
2390};
2391
2392/* l4_core -> usbhsotg */
2393static struct omap_hwmod_ocp_if am35xx_l4_core__usbhsotg = {
2394 .master = &omap3xxx_l4_core_hwmod,
2395 .slave = &am35xx_usbhsotg_hwmod,
2396 .clk = "l4_ick",
2397 .addr = am35xx_usbhsotg_addrs,
2398 .user = OCP_USER_MPU,
2399};
2400
2401/* L4_WKUP -> L4_SEC interface */
2402static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__l4_sec = {
2403 .master = &omap3xxx_l4_wkup_hwmod,
2404 .slave = &omap3xxx_l4_sec_hwmod,
2405 .user = OCP_USER_MPU | OCP_USER_SDMA,
2406};
2407
2408/* IVA2 <- L3 interface */
2409static struct omap_hwmod_ocp_if omap3xxx_l3__iva = {
2410 .master = &omap3xxx_l3_main_hwmod,
2411 .slave = &omap3xxx_iva_hwmod,
2412 .clk = "core_l3_ick",
2413 .user = OCP_USER_MPU | OCP_USER_SDMA,
2414};
2415
2416static struct omap_hwmod_addr_space omap3xxx_timer1_addrs[] = {
2417 {
2418 .pa_start = 0x48318000,
2419 .pa_end = 0x48318000 + SZ_1K - 1,
2420 .flags = ADDR_TYPE_RT
2421 },
2422 { }
2423};
2424
2425/* l4_wkup -> timer1 */
2426static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__timer1 = {
2427 .master = &omap3xxx_l4_wkup_hwmod,
2428 .slave = &omap3xxx_timer1_hwmod,
2429 .clk = "gpt1_ick",
2430 .addr = omap3xxx_timer1_addrs,
2431 .user = OCP_USER_MPU | OCP_USER_SDMA,
2432};
2433
2434static struct omap_hwmod_addr_space omap3xxx_timer2_addrs[] = {
2435 {
2436 .pa_start = 0x49032000,
2437 .pa_end = 0x49032000 + SZ_1K - 1,
2438 .flags = ADDR_TYPE_RT
2439 },
2440 { }
2441};
2442
2443/* l4_per -> timer2 */
2444static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer2 = {
2445 .master = &omap3xxx_l4_per_hwmod,
2446 .slave = &omap3xxx_timer2_hwmod,
2447 .clk = "gpt2_ick",
2448 .addr = omap3xxx_timer2_addrs,
2449 .user = OCP_USER_MPU | OCP_USER_SDMA,
2450};
2451
2452static struct omap_hwmod_addr_space omap3xxx_timer3_addrs[] = {
2453 {
2454 .pa_start = 0x49034000,
2455 .pa_end = 0x49034000 + SZ_1K - 1,
2456 .flags = ADDR_TYPE_RT
2457 },
2458 { }
2459};
2460
2461/* l4_per -> timer3 */
2462static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer3 = {
2463 .master = &omap3xxx_l4_per_hwmod,
2464 .slave = &omap3xxx_timer3_hwmod,
2465 .clk = "gpt3_ick",
2466 .addr = omap3xxx_timer3_addrs,
2467 .user = OCP_USER_MPU | OCP_USER_SDMA,
2468};
2469
2470static struct omap_hwmod_addr_space omap3xxx_timer4_addrs[] = {
2471 {
2472 .pa_start = 0x49036000,
2473 .pa_end = 0x49036000 + SZ_1K - 1,
2474 .flags = ADDR_TYPE_RT
2475 },
2476 { }
2477};
2478
2479/* l4_per -> timer4 */
2480static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer4 = {
2481 .master = &omap3xxx_l4_per_hwmod,
2482 .slave = &omap3xxx_timer4_hwmod,
2483 .clk = "gpt4_ick",
2484 .addr = omap3xxx_timer4_addrs,
2485 .user = OCP_USER_MPU | OCP_USER_SDMA,
2486};
2487
2488static struct omap_hwmod_addr_space omap3xxx_timer5_addrs[] = {
2489 {
2490 .pa_start = 0x49038000,
2491 .pa_end = 0x49038000 + SZ_1K - 1,
2492 .flags = ADDR_TYPE_RT
2493 },
2494 { }
2495};
2496
2497/* l4_per -> timer5 */
2498static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer5 = {
2499 .master = &omap3xxx_l4_per_hwmod,
2500 .slave = &omap3xxx_timer5_hwmod,
2501 .clk = "gpt5_ick",
2502 .addr = omap3xxx_timer5_addrs,
2503 .user = OCP_USER_MPU | OCP_USER_SDMA,
2504};
2505
2506static struct omap_hwmod_addr_space omap3xxx_timer6_addrs[] = {
2507 {
2508 .pa_start = 0x4903A000,
2509 .pa_end = 0x4903A000 + SZ_1K - 1,
2510 .flags = ADDR_TYPE_RT
2511 },
2512 { }
2513};
2514
2515/* l4_per -> timer6 */
2516static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer6 = {
2517 .master = &omap3xxx_l4_per_hwmod,
2518 .slave = &omap3xxx_timer6_hwmod,
2519 .clk = "gpt6_ick",
2520 .addr = omap3xxx_timer6_addrs,
2521 .user = OCP_USER_MPU | OCP_USER_SDMA,
2522};
2523
2524static struct omap_hwmod_addr_space omap3xxx_timer7_addrs[] = {
2525 {
2526 .pa_start = 0x4903C000,
2527 .pa_end = 0x4903C000 + SZ_1K - 1,
2528 .flags = ADDR_TYPE_RT
2529 },
2530 { }
2531};
2532
2533/* l4_per -> timer7 */
2534static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer7 = {
2535 .master = &omap3xxx_l4_per_hwmod,
2536 .slave = &omap3xxx_timer7_hwmod,
2537 .clk = "gpt7_ick",
2538 .addr = omap3xxx_timer7_addrs,
2539 .user = OCP_USER_MPU | OCP_USER_SDMA,
2540};
2541
2542static struct omap_hwmod_addr_space omap3xxx_timer8_addrs[] = {
2543 {
2544 .pa_start = 0x4903E000,
2545 .pa_end = 0x4903E000 + SZ_1K - 1,
2546 .flags = ADDR_TYPE_RT
2547 },
2548 { }
2549};
2550
2551/* l4_per -> timer8 */
2552static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer8 = {
2553 .master = &omap3xxx_l4_per_hwmod,
2554 .slave = &omap3xxx_timer8_hwmod,
2555 .clk = "gpt8_ick",
2556 .addr = omap3xxx_timer8_addrs,
2557 .user = OCP_USER_MPU | OCP_USER_SDMA,
2558};
2559
2560static struct omap_hwmod_addr_space omap3xxx_timer9_addrs[] = {
2561 {
2562 .pa_start = 0x49040000,
2563 .pa_end = 0x49040000 + SZ_1K - 1,
2564 .flags = ADDR_TYPE_RT
2565 },
2566 { }
2567};
2568
2569/* l4_per -> timer9 */
2570static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer9 = {
2571 .master = &omap3xxx_l4_per_hwmod,
2572 .slave = &omap3xxx_timer9_hwmod,
2573 .clk = "gpt9_ick",
2574 .addr = omap3xxx_timer9_addrs,
2575 .user = OCP_USER_MPU | OCP_USER_SDMA,
2576};
2577
2578/* l4_core -> timer10 */
2579static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer10 = {
2580 .master = &omap3xxx_l4_core_hwmod,
2581 .slave = &omap3xxx_timer10_hwmod,
2582 .clk = "gpt10_ick",
2583 .addr = omap2_timer10_addrs,
2584 .user = OCP_USER_MPU | OCP_USER_SDMA,
2585};
2586
2587/* l4_core -> timer11 */
2588static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer11 = {
2589 .master = &omap3xxx_l4_core_hwmod,
2590 .slave = &omap3xxx_timer11_hwmod,
2591 .clk = "gpt11_ick",
2592 .addr = omap2_timer11_addrs,
2593 .user = OCP_USER_MPU | OCP_USER_SDMA,
2594};
2595
2596static struct omap_hwmod_addr_space omap3xxx_timer12_addrs[] = {
2597 {
2598 .pa_start = 0x48304000,
2599 .pa_end = 0x48304000 + SZ_1K - 1,
2600 .flags = ADDR_TYPE_RT
2601 },
2602 { }
2603};
2604
2605/* l4_core -> timer12 */
2606static struct omap_hwmod_ocp_if omap3xxx_l4_sec__timer12 = {
2607 .master = &omap3xxx_l4_sec_hwmod,
2608 .slave = &omap3xxx_timer12_hwmod,
2609 .clk = "gpt12_ick",
2610 .addr = omap3xxx_timer12_addrs,
2611 .user = OCP_USER_MPU | OCP_USER_SDMA,
2612};
2613
2614/* l4_wkup -> wd_timer2 */
2615static struct omap_hwmod_addr_space omap3xxx_wd_timer2_addrs[] = {
2616 {
2617 .pa_start = 0x48314000,
2618 .pa_end = 0x4831407f,
2619 .flags = ADDR_TYPE_RT
2620 },
2621 { }
2622};
2623
2624static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__wd_timer2 = {
2625 .master = &omap3xxx_l4_wkup_hwmod,
2626 .slave = &omap3xxx_wd_timer2_hwmod,
2627 .clk = "wdt2_ick",
2628 .addr = omap3xxx_wd_timer2_addrs,
2629 .user = OCP_USER_MPU | OCP_USER_SDMA,
2630};
2631
2632/* l4_core -> dss */
2633static struct omap_hwmod_ocp_if omap3430es1_l4_core__dss = {
2634 .master = &omap3xxx_l4_core_hwmod,
2635 .slave = &omap3430es1_dss_core_hwmod,
2636 .clk = "dss_ick",
2637 .addr = omap2_dss_addrs,
2638 .fw = {
2639 .omap2 = {
2640 .l4_fw_region = OMAP3ES1_L4_CORE_FW_DSS_CORE_REGION,
2641 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
2642 .flags = OMAP_FIREWALL_L4,
2643 }
2644 },
2645 .user = OCP_USER_MPU | OCP_USER_SDMA,
2646};
2647
2648static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss = {
2649 .master = &omap3xxx_l4_core_hwmod,
2650 .slave = &omap3xxx_dss_core_hwmod,
2651 .clk = "dss_ick",
2652 .addr = omap2_dss_addrs,
2653 .fw = {
2654 .omap2 = {
2655 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_CORE_REGION,
2656 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
2657 .flags = OMAP_FIREWALL_L4,
2658 }
2659 },
2660 .user = OCP_USER_MPU | OCP_USER_SDMA,
2661};
2662
2663/* l4_core -> dss_dispc */
2664static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dispc = {
2665 .master = &omap3xxx_l4_core_hwmod,
2666 .slave = &omap3xxx_dss_dispc_hwmod,
2667 .clk = "dss_ick",
2668 .addr = omap2_dss_dispc_addrs,
2669 .fw = {
2670 .omap2 = {
2671 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_DISPC_REGION,
2672 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
2673 .flags = OMAP_FIREWALL_L4,
2674 }
2675 },
2676 .user = OCP_USER_MPU | OCP_USER_SDMA,
2677};
2678
2679static struct omap_hwmod_addr_space omap3xxx_dss_dsi1_addrs[] = {
2680 {
2681 .pa_start = 0x4804FC00,
2682 .pa_end = 0x4804FFFF,
2683 .flags = ADDR_TYPE_RT
2684 },
2685 { }
2686};
2687
2688/* l4_core -> dss_dsi1 */
2689static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dsi1 = {
2690 .master = &omap3xxx_l4_core_hwmod,
2691 .slave = &omap3xxx_dss_dsi1_hwmod,
2692 .clk = "dss_ick",
2693 .addr = omap3xxx_dss_dsi1_addrs,
2694 .fw = {
2695 .omap2 = {
2696 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_DSI_REGION,
2697 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
2698 .flags = OMAP_FIREWALL_L4,
2699 }
2700 },
2701 .user = OCP_USER_MPU | OCP_USER_SDMA,
2702};
2703
2704/* l4_core -> dss_rfbi */
2705static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_rfbi = {
2706 .master = &omap3xxx_l4_core_hwmod,
2707 .slave = &omap3xxx_dss_rfbi_hwmod,
2708 .clk = "dss_ick",
2709 .addr = omap2_dss_rfbi_addrs,
2710 .fw = {
2711 .omap2 = {
2712 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_RFBI_REGION,
2713 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP ,
2714 .flags = OMAP_FIREWALL_L4,
2715 }
2716 },
2717 .user = OCP_USER_MPU | OCP_USER_SDMA,
2718};
2719
2720/* l4_core -> dss_venc */
2721static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_venc = {
2722 .master = &omap3xxx_l4_core_hwmod,
2723 .slave = &omap3xxx_dss_venc_hwmod,
2724 .clk = "dss_ick",
2725 .addr = omap2_dss_venc_addrs,
2726 .fw = {
2727 .omap2 = {
2728 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_VENC_REGION,
2729 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
2730 .flags = OMAP_FIREWALL_L4,
2731 }
2732 },
2733 .flags = OCPIF_SWSUP_IDLE,
2734 .user = OCP_USER_MPU | OCP_USER_SDMA,
2735};
2736
2737/* l4_wkup -> gpio1 */
2738static struct omap_hwmod_addr_space omap3xxx_gpio1_addrs[] = {
2739 {
2740 .pa_start = 0x48310000,
2741 .pa_end = 0x483101ff,
2742 .flags = ADDR_TYPE_RT
2743 },
2744 { }
2745};
2746
2747static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__gpio1 = {
2748 .master = &omap3xxx_l4_wkup_hwmod,
2749 .slave = &omap3xxx_gpio1_hwmod,
2750 .addr = omap3xxx_gpio1_addrs,
2751 .user = OCP_USER_MPU | OCP_USER_SDMA,
2752};
2753
2754/* l4_per -> gpio2 */
2755static struct omap_hwmod_addr_space omap3xxx_gpio2_addrs[] = {
2756 {
2757 .pa_start = 0x49050000,
2758 .pa_end = 0x490501ff,
2759 .flags = ADDR_TYPE_RT
2760 },
2761 { }
2762};
2763
2764static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio2 = {
2765 .master = &omap3xxx_l4_per_hwmod,
2766 .slave = &omap3xxx_gpio2_hwmod,
2767 .addr = omap3xxx_gpio2_addrs,
2768 .user = OCP_USER_MPU | OCP_USER_SDMA,
2769};
2770
2771/* l4_per -> gpio3 */
2772static struct omap_hwmod_addr_space omap3xxx_gpio3_addrs[] = {
2773 {
2774 .pa_start = 0x49052000,
2775 .pa_end = 0x490521ff,
2776 .flags = ADDR_TYPE_RT
2777 },
2778 { }
2779};
2780
2781static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio3 = {
2782 .master = &omap3xxx_l4_per_hwmod,
2783 .slave = &omap3xxx_gpio3_hwmod,
2784 .addr = omap3xxx_gpio3_addrs,
2785 .user = OCP_USER_MPU | OCP_USER_SDMA,
2786};
2787
2788/* l4_per -> gpio4 */
2789static struct omap_hwmod_addr_space omap3xxx_gpio4_addrs[] = {
2790 {
2791 .pa_start = 0x49054000,
2792 .pa_end = 0x490541ff,
2793 .flags = ADDR_TYPE_RT
2794 },
2795 { }
2796};
2797
2798static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio4 = {
2799 .master = &omap3xxx_l4_per_hwmod,
2800 .slave = &omap3xxx_gpio4_hwmod,
2801 .addr = omap3xxx_gpio4_addrs,
2802 .user = OCP_USER_MPU | OCP_USER_SDMA,
2803};
2804
2805/* l4_per -> gpio5 */
2806static struct omap_hwmod_addr_space omap3xxx_gpio5_addrs[] = {
2807 {
2808 .pa_start = 0x49056000,
2809 .pa_end = 0x490561ff,
2810 .flags = ADDR_TYPE_RT
2811 },
2812 { }
2813};
2814
2815static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio5 = {
2816 .master = &omap3xxx_l4_per_hwmod,
2817 .slave = &omap3xxx_gpio5_hwmod,
2818 .addr = omap3xxx_gpio5_addrs,
2819 .user = OCP_USER_MPU | OCP_USER_SDMA,
2820};
2821
2822/* l4_per -> gpio6 */
2823static struct omap_hwmod_addr_space omap3xxx_gpio6_addrs[] = {
2824 {
2825 .pa_start = 0x49058000,
2826 .pa_end = 0x490581ff,
2827 .flags = ADDR_TYPE_RT
2828 },
2829 { }
2830};
2831
2832static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio6 = {
2833 .master = &omap3xxx_l4_per_hwmod,
2834 .slave = &omap3xxx_gpio6_hwmod,
2835 .addr = omap3xxx_gpio6_addrs,
2836 .user = OCP_USER_MPU | OCP_USER_SDMA,
2837};
2838
2839/* dma_system -> L3 */
2840static struct omap_hwmod_ocp_if omap3xxx_dma_system__l3 = {
2841 .master = &omap3xxx_dma_system_hwmod,
2842 .slave = &omap3xxx_l3_main_hwmod,
2843 .clk = "core_l3_ick",
2844 .user = OCP_USER_MPU | OCP_USER_SDMA,
2845};
2846
2847static struct omap_hwmod_addr_space omap3xxx_dma_system_addrs[] = {
2848 {
2849 .pa_start = 0x48056000,
2850 .pa_end = 0x48056fff,
2851 .flags = ADDR_TYPE_RT
2852 },
2853 { }
2854};
2855
2856/* l4_cfg -> dma_system */
2857static struct omap_hwmod_ocp_if omap3xxx_l4_core__dma_system = {
2858 .master = &omap3xxx_l4_core_hwmod,
2859 .slave = &omap3xxx_dma_system_hwmod,
2860 .clk = "core_l4_ick",
2861 .addr = omap3xxx_dma_system_addrs,
2862 .user = OCP_USER_MPU | OCP_USER_SDMA,
2863};
2864
2865static struct omap_hwmod_addr_space omap3xxx_mcbsp1_addrs[] = {
2866 {
2867 .name = "mpu",
2868 .pa_start = 0x48074000,
2869 .pa_end = 0x480740ff,
2870 .flags = ADDR_TYPE_RT
2871 },
2872 { }
2873};
2874
2875/* l4_core -> mcbsp1 */
2876static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp1 = {
2877 .master = &omap3xxx_l4_core_hwmod,
2878 .slave = &omap3xxx_mcbsp1_hwmod,
2879 .clk = "mcbsp1_ick",
2880 .addr = omap3xxx_mcbsp1_addrs,
2881 .user = OCP_USER_MPU | OCP_USER_SDMA,
2882};
2883
2884static struct omap_hwmod_addr_space omap3xxx_mcbsp2_addrs[] = {
2885 {
2886 .name = "mpu",
2887 .pa_start = 0x49022000,
2888 .pa_end = 0x490220ff,
2889 .flags = ADDR_TYPE_RT
2890 },
2891 { }
2892};
2893
2894/* l4_per -> mcbsp2 */
2895static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2 = {
2896 .master = &omap3xxx_l4_per_hwmod,
2897 .slave = &omap3xxx_mcbsp2_hwmod,
2898 .clk = "mcbsp2_ick",
2899 .addr = omap3xxx_mcbsp2_addrs,
2900 .user = OCP_USER_MPU | OCP_USER_SDMA,
2901};
2902
2903static struct omap_hwmod_addr_space omap3xxx_mcbsp3_addrs[] = {
2904 {
2905 .name = "mpu",
2906 .pa_start = 0x49024000,
2907 .pa_end = 0x490240ff,
2908 .flags = ADDR_TYPE_RT
2909 },
2910 { }
2911};
2912
2913/* l4_per -> mcbsp3 */
2914static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3 = {
2915 .master = &omap3xxx_l4_per_hwmod,
2916 .slave = &omap3xxx_mcbsp3_hwmod,
2917 .clk = "mcbsp3_ick",
2918 .addr = omap3xxx_mcbsp3_addrs,
2919 .user = OCP_USER_MPU | OCP_USER_SDMA,
2920};
2921
2922static struct omap_hwmod_addr_space omap3xxx_mcbsp4_addrs[] = {
2923 {
2924 .name = "mpu",
2925 .pa_start = 0x49026000,
2926 .pa_end = 0x490260ff,
2927 .flags = ADDR_TYPE_RT
2928 },
2929 { }
2930};
2931
2932/* l4_per -> mcbsp4 */
2933static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp4 = {
2934 .master = &omap3xxx_l4_per_hwmod,
2935 .slave = &omap3xxx_mcbsp4_hwmod,
2936 .clk = "mcbsp4_ick",
2937 .addr = omap3xxx_mcbsp4_addrs,
2938 .user = OCP_USER_MPU | OCP_USER_SDMA,
2939};
2940
2941static struct omap_hwmod_addr_space omap3xxx_mcbsp5_addrs[] = {
2942 {
2943 .name = "mpu",
2944 .pa_start = 0x48096000,
2945 .pa_end = 0x480960ff,
2946 .flags = ADDR_TYPE_RT
2947 },
2948 { }
2949};
2950
2951/* l4_core -> mcbsp5 */
2952static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp5 = {
2953 .master = &omap3xxx_l4_core_hwmod,
2954 .slave = &omap3xxx_mcbsp5_hwmod,
2955 .clk = "mcbsp5_ick",
2956 .addr = omap3xxx_mcbsp5_addrs,
2957 .user = OCP_USER_MPU | OCP_USER_SDMA,
2958};
2959
2960static struct omap_hwmod_addr_space omap3xxx_mcbsp2_sidetone_addrs[] = {
2961 {
2962 .name = "sidetone",
2963 .pa_start = 0x49028000,
2964 .pa_end = 0x490280ff,
2965 .flags = ADDR_TYPE_RT
2966 },
2967 { }
2968};
2969
2970/* l4_per -> mcbsp2_sidetone */
2971static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2_sidetone = {
2972 .master = &omap3xxx_l4_per_hwmod,
2973 .slave = &omap3xxx_mcbsp2_sidetone_hwmod,
2974 .clk = "mcbsp2_ick",
2975 .addr = omap3xxx_mcbsp2_sidetone_addrs,
2976 .user = OCP_USER_MPU,
2977};
2978
2979static struct omap_hwmod_addr_space omap3xxx_mcbsp3_sidetone_addrs[] = {
2980 {
2981 .name = "sidetone",
2982 .pa_start = 0x4902A000,
2983 .pa_end = 0x4902A0ff,
2984 .flags = ADDR_TYPE_RT
2985 },
2986 { }
2987};
2988
2989/* l4_per -> mcbsp3_sidetone */
2990static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3_sidetone = {
2991 .master = &omap3xxx_l4_per_hwmod,
2992 .slave = &omap3xxx_mcbsp3_sidetone_hwmod,
2993 .clk = "mcbsp3_ick",
2994 .addr = omap3xxx_mcbsp3_sidetone_addrs,
2995 .user = OCP_USER_MPU,
2996};
2997
2998static struct omap_hwmod_addr_space omap3xxx_mailbox_addrs[] = {
2999 {
3000 .pa_start = 0x48094000,
3001 .pa_end = 0x480941ff,
3002 .flags = ADDR_TYPE_RT,
3003 },
3004 { }
3005};
3006
3007/* l4_core -> mailbox */
3008static struct omap_hwmod_ocp_if omap3xxx_l4_core__mailbox = {
3009 .master = &omap3xxx_l4_core_hwmod,
3010 .slave = &omap3xxx_mailbox_hwmod,
3011 .addr = omap3xxx_mailbox_addrs,
3012 .user = OCP_USER_MPU | OCP_USER_SDMA,
3013};
3014
3015/* l4 core -> mcspi1 interface */
3016static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi1 = {
3017 .master = &omap3xxx_l4_core_hwmod,
3018 .slave = &omap34xx_mcspi1,
3019 .clk = "mcspi1_ick",
3020 .addr = omap2_mcspi1_addr_space,
3021 .user = OCP_USER_MPU | OCP_USER_SDMA,
3022};
3023
3024/* l4 core -> mcspi2 interface */
3025static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi2 = {
3026 .master = &omap3xxx_l4_core_hwmod,
3027 .slave = &omap34xx_mcspi2,
3028 .clk = "mcspi2_ick",
3029 .addr = omap2_mcspi2_addr_space,
3030 .user = OCP_USER_MPU | OCP_USER_SDMA,
3031};
3032
3033/* l4 core -> mcspi3 interface */
3034static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi3 = {
3035 .master = &omap3xxx_l4_core_hwmod,
3036 .slave = &omap34xx_mcspi3,
3037 .clk = "mcspi3_ick",
3038 .addr = omap2430_mcspi3_addr_space,
3039 .user = OCP_USER_MPU | OCP_USER_SDMA,
3040};
3041
3042/* l4 core -> mcspi4 interface */
3043static struct omap_hwmod_addr_space omap34xx_mcspi4_addr_space[] = {
3044 {
3045 .pa_start = 0x480ba000,
3046 .pa_end = 0x480ba0ff,
3047 .flags = ADDR_TYPE_RT,
3048 },
3049 { }
3050};
3051
3052static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi4 = {
3053 .master = &omap3xxx_l4_core_hwmod,
3054 .slave = &omap34xx_mcspi4,
3055 .clk = "mcspi4_ick",
3056 .addr = omap34xx_mcspi4_addr_space,
3057 .user = OCP_USER_MPU | OCP_USER_SDMA,
3058};
3059
3060static struct omap_hwmod_ocp_if omap3xxx_usb_host_hs__l3_main_2 = {
3061 .master = &omap3xxx_usb_host_hs_hwmod,
3062 .slave = &omap3xxx_l3_main_hwmod,
3063 .clk = "core_l3_ick",
3064 .user = OCP_USER_MPU,
3065};
3066
3067static struct omap_hwmod_addr_space omap3xxx_usb_host_hs_addrs[] = {
3068 {
3069 .name = "uhh",
3070 .pa_start = 0x48064000,
3071 .pa_end = 0x480643ff,
3072 .flags = ADDR_TYPE_RT
3073 },
3074 {
3075 .name = "ohci",
3076 .pa_start = 0x48064400,
3077 .pa_end = 0x480647ff,
3078 },
3079 {
3080 .name = "ehci",
3081 .pa_start = 0x48064800,
3082 .pa_end = 0x48064cff,
3083 },
3084 {}
3085};
3086
3087static struct omap_hwmod_ocp_if omap3xxx_l4_core__usb_host_hs = {
3088 .master = &omap3xxx_l4_core_hwmod,
3089 .slave = &omap3xxx_usb_host_hs_hwmod,
3090 .clk = "usbhost_ick",
3091 .addr = omap3xxx_usb_host_hs_addrs,
3092 .user = OCP_USER_MPU | OCP_USER_SDMA,
3093};
3094
3095static struct omap_hwmod_addr_space omap3xxx_usb_tll_hs_addrs[] = {
3096 {
3097 .name = "tll",
3098 .pa_start = 0x48062000,
3099 .pa_end = 0x48062fff,
3100 .flags = ADDR_TYPE_RT
3101 },
3102 {}
3103};
3104
3105static struct omap_hwmod_ocp_if omap3xxx_l4_core__usb_tll_hs = {
3106 .master = &omap3xxx_l4_core_hwmod,
3107 .slave = &omap3xxx_usb_tll_hs_hwmod,
3108 .clk = "usbtll_ick",
3109 .addr = omap3xxx_usb_tll_hs_addrs,
3110 .user = OCP_USER_MPU | OCP_USER_SDMA,
3111};
3112
3113/* l4_core -> hdq1w interface */
3114static struct omap_hwmod_ocp_if omap3xxx_l4_core__hdq1w = {
3115 .master = &omap3xxx_l4_core_hwmod,
3116 .slave = &omap3xxx_hdq1w_hwmod,
3117 .clk = "hdq_ick",
3118 .addr = omap2_hdq1w_addr_space,
3119 .user = OCP_USER_MPU | OCP_USER_SDMA,
3120 .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
3121};
3122
3123/* l4_wkup -> 32ksync_counter */
3124static struct omap_hwmod_addr_space omap3xxx_counter_32k_addrs[] = {
3125 {
3126 .pa_start = 0x48320000,
3127 .pa_end = 0x4832001f,
3128 .flags = ADDR_TYPE_RT
3129 },
3130 { }
3131};
3132
3133static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__counter_32k = {
3134 .master = &omap3xxx_l4_wkup_hwmod,
3135 .slave = &omap3xxx_counter_32k_hwmod,
3136 .clk = "omap_32ksync_ick",
3137 .addr = omap3xxx_counter_32k_addrs,
3138 .user = OCP_USER_MPU | OCP_USER_SDMA,
3139};
3140
3141static struct omap_hwmod_ocp_if *omap3xxx_hwmod_ocp_ifs[] __initdata = {
3142 &omap3xxx_l3_main__l4_core,
3143 &omap3xxx_l3_main__l4_per,
3144 &omap3xxx_mpu__l3_main,
3145 &omap3xxx_l4_core__l4_wkup,
3146 &omap3xxx_l4_core__mmc3,
3147 &omap3_l4_core__uart1,
3148 &omap3_l4_core__uart2,
3149 &omap3_l4_per__uart3,
3150 &omap3_l4_core__i2c1,
3151 &omap3_l4_core__i2c2,
3152 &omap3_l4_core__i2c3,
3153 &omap3xxx_l4_wkup__l4_sec,
3154 &omap3xxx_l4_wkup__timer1,
3155 &omap3xxx_l4_per__timer2,
3156 &omap3xxx_l4_per__timer3,
3157 &omap3xxx_l4_per__timer4,
3158 &omap3xxx_l4_per__timer5,
3159 &omap3xxx_l4_per__timer6,
3160 &omap3xxx_l4_per__timer7,
3161 &omap3xxx_l4_per__timer8,
3162 &omap3xxx_l4_per__timer9,
3163 &omap3xxx_l4_core__timer10,
3164 &omap3xxx_l4_core__timer11,
3165 &omap3xxx_l4_wkup__wd_timer2,
3166 &omap3xxx_l4_wkup__gpio1,
3167 &omap3xxx_l4_per__gpio2,
3168 &omap3xxx_l4_per__gpio3,
3169 &omap3xxx_l4_per__gpio4,
3170 &omap3xxx_l4_per__gpio5,
3171 &omap3xxx_l4_per__gpio6,
3172 &omap3xxx_dma_system__l3,
3173 &omap3xxx_l4_core__dma_system,
3174 &omap3xxx_l4_core__mcbsp1,
3175 &omap3xxx_l4_per__mcbsp2,
3176 &omap3xxx_l4_per__mcbsp3,
3177 &omap3xxx_l4_per__mcbsp4,
3178 &omap3xxx_l4_core__mcbsp5,
3179 &omap3xxx_l4_per__mcbsp2_sidetone,
3180 &omap3xxx_l4_per__mcbsp3_sidetone,
3181 &omap34xx_l4_core__mcspi1,
3182 &omap34xx_l4_core__mcspi2,
3183 &omap34xx_l4_core__mcspi3,
3184 &omap34xx_l4_core__mcspi4,
3185 &omap3xxx_l4_wkup__counter_32k,
3186 NULL,
3187};
3188
3189/* GP-only hwmod links */
3190static struct omap_hwmod_ocp_if *omap3xxx_gp_hwmod_ocp_ifs[] __initdata = {
3191 &omap3xxx_l4_sec__timer12,
3192 NULL
3193};
3194
3195/* 3430ES1-only hwmod links */
3196static struct omap_hwmod_ocp_if *omap3430es1_hwmod_ocp_ifs[] __initdata = {
3197 &omap3430es1_dss__l3,
3198 &omap3430es1_l4_core__dss,
3199 NULL
3200};
3201
3202/* 3430ES2+-only hwmod links */
3203static struct omap_hwmod_ocp_if *omap3430es2plus_hwmod_ocp_ifs[] __initdata = {
3204 &omap3xxx_dss__l3,
3205 &omap3xxx_l4_core__dss,
3206 &omap3xxx_usbhsotg__l3,
3207 &omap3xxx_l4_core__usbhsotg,
3208 &omap3xxx_usb_host_hs__l3_main_2,
3209 &omap3xxx_l4_core__usb_host_hs,
3210 &omap3xxx_l4_core__usb_tll_hs,
3211 NULL
3212};
3213
3214/* <= 3430ES3-only hwmod links */
3215static struct omap_hwmod_ocp_if *omap3430_pre_es3_hwmod_ocp_ifs[] __initdata = {
3216 &omap3xxx_l4_core__pre_es3_mmc1,
3217 &omap3xxx_l4_core__pre_es3_mmc2,
3218 NULL
3219};
3220
3221/* 3430ES3+-only hwmod links */
3222static struct omap_hwmod_ocp_if *omap3430_es3plus_hwmod_ocp_ifs[] __initdata = {
3223 &omap3xxx_l4_core__es3plus_mmc1,
3224 &omap3xxx_l4_core__es3plus_mmc2,
3225 NULL
3226};
3227
3228/* 34xx-only hwmod links (all ES revisions) */
3229static struct omap_hwmod_ocp_if *omap34xx_hwmod_ocp_ifs[] __initdata = {
3230 &omap3xxx_l3__iva,
3231 &omap34xx_l4_core__sr1,
3232 &omap34xx_l4_core__sr2,
3233 &omap3xxx_l4_core__mailbox,
3234 &omap3xxx_l4_core__hdq1w,
3235 NULL
3236};
3237
3238/* 36xx-only hwmod links (all ES revisions) */
3239static struct omap_hwmod_ocp_if *omap36xx_hwmod_ocp_ifs[] __initdata = {
3240 &omap3xxx_l3__iva,
3241 &omap36xx_l4_per__uart4,
3242 &omap3xxx_dss__l3,
3243 &omap3xxx_l4_core__dss,
3244 &omap36xx_l4_core__sr1,
3245 &omap36xx_l4_core__sr2,
3246 &omap3xxx_usbhsotg__l3,
3247 &omap3xxx_l4_core__usbhsotg,
3248 &omap3xxx_l4_core__mailbox,
3249 &omap3xxx_usb_host_hs__l3_main_2,
3250 &omap3xxx_l4_core__usb_host_hs,
3251 &omap3xxx_l4_core__usb_tll_hs,
3252 &omap3xxx_l4_core__es3plus_mmc1,
3253 &omap3xxx_l4_core__es3plus_mmc2,
3254 &omap3xxx_l4_core__hdq1w,
3255 NULL
3256};
3257
3258static struct omap_hwmod_ocp_if *am35xx_hwmod_ocp_ifs[] __initdata = {
3259 &omap3xxx_dss__l3,
3260 &omap3xxx_l4_core__dss,
3261 &am35xx_usbhsotg__l3,
3262 &am35xx_l4_core__usbhsotg,
3263 &am35xx_l4_core__uart4,
3264 &omap3xxx_usb_host_hs__l3_main_2,
3265 &omap3xxx_l4_core__usb_host_hs,
3266 &omap3xxx_l4_core__usb_tll_hs,
3267 &omap3xxx_l4_core__es3plus_mmc1,
3268 &omap3xxx_l4_core__es3plus_mmc2,
3269 NULL
3270};
3271
3272static struct omap_hwmod_ocp_if *omap3xxx_dss_hwmod_ocp_ifs[] __initdata = {
3273 &omap3xxx_l4_core__dss_dispc,
3274 &omap3xxx_l4_core__dss_dsi1,
3275 &omap3xxx_l4_core__dss_rfbi,
3276 &omap3xxx_l4_core__dss_venc,
3277 NULL
3278};
3279
3280int __init omap3xxx_hwmod_init(void)
3281{
3282 int r;
3283 struct omap_hwmod_ocp_if **h = NULL;
3284 unsigned int rev;
3285
3286 /* Register hwmod links common to all OMAP3 */
3287 r = omap_hwmod_register_links(omap3xxx_hwmod_ocp_ifs);
3288 if (r < 0)
3289 return r;
3290
3291 /* Register GP-only hwmod links. */
3292 if (omap_type() == OMAP2_DEVICE_TYPE_GP) {
3293 r = omap_hwmod_register_links(omap3xxx_gp_hwmod_ocp_ifs);
3294 if (r < 0)
3295 return r;
3296 }
3297
3298 rev = omap_rev();
3299
3300 /*
3301 * Register hwmod links common to individual OMAP3 families, all
3302 * silicon revisions (e.g., 34xx, or AM3505/3517, or 36xx)
3303 * All possible revisions should be included in this conditional.
3304 */
3305 if (rev == OMAP3430_REV_ES1_0 || rev == OMAP3430_REV_ES2_0 ||
3306 rev == OMAP3430_REV_ES2_1 || rev == OMAP3430_REV_ES3_0 ||
3307 rev == OMAP3430_REV_ES3_1 || rev == OMAP3430_REV_ES3_1_2) {
3308 h = omap34xx_hwmod_ocp_ifs;
3309 } else if (rev == AM35XX_REV_ES1_0 || rev == AM35XX_REV_ES1_1) {
3310 h = am35xx_hwmod_ocp_ifs;
3311 } else if (rev == OMAP3630_REV_ES1_0 || rev == OMAP3630_REV_ES1_1 ||
3312 rev == OMAP3630_REV_ES1_2) {
3313 h = omap36xx_hwmod_ocp_ifs;
3314 } else {
3315 WARN(1, "OMAP3 hwmod family init: unknown chip type\n");
3316 return -EINVAL;
3317 };
3318
3319 r = omap_hwmod_register_links(h);
3320 if (r < 0)
3321 return r;
3322
3323 /*
3324 * Register hwmod links specific to certain ES levels of a
3325 * particular family of silicon (e.g., 34xx ES1.0)
3326 */
3327 h = NULL;
3328 if (rev == OMAP3430_REV_ES1_0) {
3329 h = omap3430es1_hwmod_ocp_ifs;
3330 } else if (rev == OMAP3430_REV_ES2_0 || rev == OMAP3430_REV_ES2_1 ||
3331 rev == OMAP3430_REV_ES3_0 || rev == OMAP3430_REV_ES3_1 ||
3332 rev == OMAP3430_REV_ES3_1_2) {
3333 h = omap3430es2plus_hwmod_ocp_ifs;
3334 };
3335
3336 if (h) {
3337 r = omap_hwmod_register_links(h);
3338 if (r < 0)
3339 return r;
3340 }
3341
3342 h = NULL;
3343 if (rev == OMAP3430_REV_ES1_0 || rev == OMAP3430_REV_ES2_0 ||
3344 rev == OMAP3430_REV_ES2_1) {
3345 h = omap3430_pre_es3_hwmod_ocp_ifs;
3346 } else if (rev == OMAP3430_REV_ES3_0 || rev == OMAP3430_REV_ES3_1 ||
3347 rev == OMAP3430_REV_ES3_1_2) {
3348 h = omap3430_es3plus_hwmod_ocp_ifs;
3349 };
3350
3351 if (h)
3352 r = omap_hwmod_register_links(h);
3353 if (r < 0)
3354 return r;
3355
3356 /*
3357 * DSS code presumes that dss_core hwmod is handled first,
3358 * _before_ any other DSS related hwmods so register common
3359 * DSS hwmod links last to ensure that dss_core is already
3360 * registered. Otherwise some change things may happen, for
3361 * ex. if dispc is handled before dss_core and DSS is enabled
3362 * in bootloader DISPC will be reset with outputs enabled
3363 * which sometimes leads to unrecoverable L3 error. XXX The
3364 * long-term fix to this is to ensure hwmods are set up in
3365 * dependency order in the hwmod core code.
3366 */
3367 r = omap_hwmod_register_links(omap3xxx_dss_hwmod_ocp_ifs);
3368
3369 return r;
3370}
1/*
2 * omap_hwmod_3xxx_data.c - hardware modules present on the OMAP3xxx chips
3 *
4 * Copyright (C) 2009-2011 Nokia Corporation
5 * Copyright (C) 2012 Texas Instruments, Inc.
6 * Paul Walmsley
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * The data in this file should be completely autogeneratable from
13 * the TI hardware database or other technical documentation.
14 *
15 * XXX these should be marked initdata for multi-OMAP kernels
16 */
17
18#include <linux/i2c-omap.h>
19#include <linux/power/smartreflex.h>
20#include <linux/platform_data/hsmmc-omap.h>
21
22#include <linux/omap-dma.h>
23#include "l3_3xxx.h"
24#include "l4_3xxx.h"
25
26#include "soc.h"
27#include "omap_hwmod.h"
28#include "omap_hwmod_common_data.h"
29#include "prm-regbits-34xx.h"
30#include "cm-regbits-34xx.h"
31
32#include "i2c.h"
33#include "wd_timer.h"
34#include "serial.h"
35
36/*
37 * OMAP3xxx hardware module integration data
38 *
39 * All of the data in this section should be autogeneratable from the
40 * TI hardware database or other technical documentation. Data that
41 * is driver-specific or driver-kernel integration-specific belongs
42 * elsewhere.
43 */
44
45#define AM35XX_IPSS_USBOTGSS_BASE 0x5C040000
46
47/*
48 * IP blocks
49 */
50
51/* L3 */
52
53static struct omap_hwmod omap3xxx_l3_main_hwmod = {
54 .name = "l3_main",
55 .class = &l3_hwmod_class,
56 .flags = HWMOD_NO_IDLEST,
57};
58
59/* L4 CORE */
60static struct omap_hwmod omap3xxx_l4_core_hwmod = {
61 .name = "l4_core",
62 .class = &l4_hwmod_class,
63 .flags = HWMOD_NO_IDLEST,
64};
65
66/* L4 PER */
67static struct omap_hwmod omap3xxx_l4_per_hwmod = {
68 .name = "l4_per",
69 .class = &l4_hwmod_class,
70 .flags = HWMOD_NO_IDLEST,
71};
72
73/* L4 WKUP */
74static struct omap_hwmod omap3xxx_l4_wkup_hwmod = {
75 .name = "l4_wkup",
76 .class = &l4_hwmod_class,
77 .flags = HWMOD_NO_IDLEST,
78};
79
80/* L4 SEC */
81static struct omap_hwmod omap3xxx_l4_sec_hwmod = {
82 .name = "l4_sec",
83 .class = &l4_hwmod_class,
84 .flags = HWMOD_NO_IDLEST,
85};
86
87/* MPU */
88
89static struct omap_hwmod omap3xxx_mpu_hwmod = {
90 .name = "mpu",
91 .class = &mpu_hwmod_class,
92 .main_clk = "arm_fck",
93};
94
95/* IVA2 (IVA2) */
96static struct omap_hwmod_rst_info omap3xxx_iva_resets[] = {
97 { .name = "logic", .rst_shift = 0, .st_shift = 8 },
98 { .name = "seq0", .rst_shift = 1, .st_shift = 9 },
99 { .name = "seq1", .rst_shift = 2, .st_shift = 10 },
100};
101
102static struct omap_hwmod omap3xxx_iva_hwmod = {
103 .name = "iva",
104 .class = &iva_hwmod_class,
105 .clkdm_name = "iva2_clkdm",
106 .rst_lines = omap3xxx_iva_resets,
107 .rst_lines_cnt = ARRAY_SIZE(omap3xxx_iva_resets),
108 .main_clk = "iva2_ck",
109 .prcm = {
110 .omap2 = {
111 .module_offs = OMAP3430_IVA2_MOD,
112 .idlest_reg_id = 1,
113 .idlest_idle_bit = OMAP3430_ST_IVA2_SHIFT,
114 },
115 },
116};
117
118/*
119 * 'debugss' class
120 * debug and emulation sub system
121 */
122
123static struct omap_hwmod_class omap3xxx_debugss_hwmod_class = {
124 .name = "debugss",
125};
126
127/* debugss */
128static struct omap_hwmod omap3xxx_debugss_hwmod = {
129 .name = "debugss",
130 .class = &omap3xxx_debugss_hwmod_class,
131 .clkdm_name = "emu_clkdm",
132 .main_clk = "emu_src_ck",
133 .flags = HWMOD_NO_IDLEST,
134};
135
136/* timer class */
137static struct omap_hwmod_class_sysconfig omap3xxx_timer_sysc = {
138 .rev_offs = 0x0000,
139 .sysc_offs = 0x0010,
140 .syss_offs = 0x0014,
141 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
142 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
143 SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE |
144 SYSS_HAS_RESET_STATUS),
145 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
146 .sysc_fields = &omap_hwmod_sysc_type1,
147};
148
149static struct omap_hwmod_class omap3xxx_timer_hwmod_class = {
150 .name = "timer",
151 .sysc = &omap3xxx_timer_sysc,
152};
153
154/* timer1 */
155static struct omap_hwmod omap3xxx_timer1_hwmod = {
156 .name = "timer1",
157 .main_clk = "gpt1_fck",
158 .prcm = {
159 .omap2 = {
160 .module_offs = WKUP_MOD,
161 .idlest_reg_id = 1,
162 .idlest_idle_bit = OMAP3430_ST_GPT1_SHIFT,
163 },
164 },
165 .class = &omap3xxx_timer_hwmod_class,
166 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
167};
168
169/* timer2 */
170static struct omap_hwmod omap3xxx_timer2_hwmod = {
171 .name = "timer2",
172 .main_clk = "gpt2_fck",
173 .prcm = {
174 .omap2 = {
175 .module_offs = OMAP3430_PER_MOD,
176 .idlest_reg_id = 1,
177 .idlest_idle_bit = OMAP3430_ST_GPT2_SHIFT,
178 },
179 },
180 .class = &omap3xxx_timer_hwmod_class,
181 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
182};
183
184/* timer3 */
185static struct omap_hwmod omap3xxx_timer3_hwmod = {
186 .name = "timer3",
187 .main_clk = "gpt3_fck",
188 .prcm = {
189 .omap2 = {
190 .module_offs = OMAP3430_PER_MOD,
191 .idlest_reg_id = 1,
192 .idlest_idle_bit = OMAP3430_ST_GPT3_SHIFT,
193 },
194 },
195 .class = &omap3xxx_timer_hwmod_class,
196 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
197};
198
199/* timer4 */
200static struct omap_hwmod omap3xxx_timer4_hwmod = {
201 .name = "timer4",
202 .main_clk = "gpt4_fck",
203 .prcm = {
204 .omap2 = {
205 .module_offs = OMAP3430_PER_MOD,
206 .idlest_reg_id = 1,
207 .idlest_idle_bit = OMAP3430_ST_GPT4_SHIFT,
208 },
209 },
210 .class = &omap3xxx_timer_hwmod_class,
211 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
212};
213
214/* timer5 */
215static struct omap_hwmod omap3xxx_timer5_hwmod = {
216 .name = "timer5",
217 .main_clk = "gpt5_fck",
218 .prcm = {
219 .omap2 = {
220 .module_offs = OMAP3430_PER_MOD,
221 .idlest_reg_id = 1,
222 .idlest_idle_bit = OMAP3430_ST_GPT5_SHIFT,
223 },
224 },
225 .class = &omap3xxx_timer_hwmod_class,
226 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
227};
228
229/* timer6 */
230static struct omap_hwmod omap3xxx_timer6_hwmod = {
231 .name = "timer6",
232 .main_clk = "gpt6_fck",
233 .prcm = {
234 .omap2 = {
235 .module_offs = OMAP3430_PER_MOD,
236 .idlest_reg_id = 1,
237 .idlest_idle_bit = OMAP3430_ST_GPT6_SHIFT,
238 },
239 },
240 .class = &omap3xxx_timer_hwmod_class,
241 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
242};
243
244/* timer7 */
245static struct omap_hwmod omap3xxx_timer7_hwmod = {
246 .name = "timer7",
247 .main_clk = "gpt7_fck",
248 .prcm = {
249 .omap2 = {
250 .module_offs = OMAP3430_PER_MOD,
251 .idlest_reg_id = 1,
252 .idlest_idle_bit = OMAP3430_ST_GPT7_SHIFT,
253 },
254 },
255 .class = &omap3xxx_timer_hwmod_class,
256 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
257};
258
259/* timer8 */
260static struct omap_hwmod omap3xxx_timer8_hwmod = {
261 .name = "timer8",
262 .main_clk = "gpt8_fck",
263 .prcm = {
264 .omap2 = {
265 .module_offs = OMAP3430_PER_MOD,
266 .idlest_reg_id = 1,
267 .idlest_idle_bit = OMAP3430_ST_GPT8_SHIFT,
268 },
269 },
270 .class = &omap3xxx_timer_hwmod_class,
271 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
272};
273
274/* timer9 */
275static struct omap_hwmod omap3xxx_timer9_hwmod = {
276 .name = "timer9",
277 .main_clk = "gpt9_fck",
278 .prcm = {
279 .omap2 = {
280 .module_offs = OMAP3430_PER_MOD,
281 .idlest_reg_id = 1,
282 .idlest_idle_bit = OMAP3430_ST_GPT9_SHIFT,
283 },
284 },
285 .class = &omap3xxx_timer_hwmod_class,
286 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
287};
288
289/* timer10 */
290static struct omap_hwmod omap3xxx_timer10_hwmod = {
291 .name = "timer10",
292 .main_clk = "gpt10_fck",
293 .prcm = {
294 .omap2 = {
295 .module_offs = CORE_MOD,
296 .idlest_reg_id = 1,
297 .idlest_idle_bit = OMAP3430_ST_GPT10_SHIFT,
298 },
299 },
300 .class = &omap3xxx_timer_hwmod_class,
301 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
302};
303
304/* timer11 */
305static struct omap_hwmod omap3xxx_timer11_hwmod = {
306 .name = "timer11",
307 .main_clk = "gpt11_fck",
308 .prcm = {
309 .omap2 = {
310 .module_offs = CORE_MOD,
311 .idlest_reg_id = 1,
312 .idlest_idle_bit = OMAP3430_ST_GPT11_SHIFT,
313 },
314 },
315 .class = &omap3xxx_timer_hwmod_class,
316 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
317};
318
319/* timer12 */
320static struct omap_hwmod omap3xxx_timer12_hwmod = {
321 .name = "timer12",
322 .main_clk = "gpt12_fck",
323 .prcm = {
324 .omap2 = {
325 .module_offs = WKUP_MOD,
326 .idlest_reg_id = 1,
327 .idlest_idle_bit = OMAP3430_ST_GPT12_SHIFT,
328 },
329 },
330 .class = &omap3xxx_timer_hwmod_class,
331 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
332};
333
334/*
335 * 'wd_timer' class
336 * 32-bit watchdog upward counter that generates a pulse on the reset pin on
337 * overflow condition
338 */
339
340static struct omap_hwmod_class_sysconfig omap3xxx_wd_timer_sysc = {
341 .rev_offs = 0x0000,
342 .sysc_offs = 0x0010,
343 .syss_offs = 0x0014,
344 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_EMUFREE |
345 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
346 SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
347 SYSS_HAS_RESET_STATUS),
348 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
349 .sysc_fields = &omap_hwmod_sysc_type1,
350};
351
352/* I2C common */
353static struct omap_hwmod_class_sysconfig i2c_sysc = {
354 .rev_offs = 0x00,
355 .sysc_offs = 0x20,
356 .syss_offs = 0x10,
357 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
358 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
359 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
360 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
361 .sysc_fields = &omap_hwmod_sysc_type1,
362};
363
364static struct omap_hwmod_class omap3xxx_wd_timer_hwmod_class = {
365 .name = "wd_timer",
366 .sysc = &omap3xxx_wd_timer_sysc,
367 .pre_shutdown = &omap2_wd_timer_disable,
368 .reset = &omap2_wd_timer_reset,
369};
370
371static struct omap_hwmod omap3xxx_wd_timer2_hwmod = {
372 .name = "wd_timer2",
373 .class = &omap3xxx_wd_timer_hwmod_class,
374 .main_clk = "wdt2_fck",
375 .prcm = {
376 .omap2 = {
377 .module_offs = WKUP_MOD,
378 .idlest_reg_id = 1,
379 .idlest_idle_bit = OMAP3430_ST_WDT2_SHIFT,
380 },
381 },
382 /*
383 * XXX: Use software supervised mode, HW supervised smartidle seems to
384 * block CORE power domain idle transitions. Maybe a HW bug in wdt2?
385 */
386 .flags = HWMOD_SWSUP_SIDLE,
387};
388
389/* UART1 */
390static struct omap_hwmod omap3xxx_uart1_hwmod = {
391 .name = "uart1",
392 .main_clk = "uart1_fck",
393 .flags = DEBUG_TI81XXUART1_FLAGS | HWMOD_SWSUP_SIDLE,
394 .prcm = {
395 .omap2 = {
396 .module_offs = CORE_MOD,
397 .idlest_reg_id = 1,
398 .idlest_idle_bit = OMAP3430_EN_UART1_SHIFT,
399 },
400 },
401 .class = &omap2_uart_class,
402};
403
404/* UART2 */
405static struct omap_hwmod omap3xxx_uart2_hwmod = {
406 .name = "uart2",
407 .main_clk = "uart2_fck",
408 .flags = DEBUG_TI81XXUART2_FLAGS | HWMOD_SWSUP_SIDLE,
409 .prcm = {
410 .omap2 = {
411 .module_offs = CORE_MOD,
412 .idlest_reg_id = 1,
413 .idlest_idle_bit = OMAP3430_EN_UART2_SHIFT,
414 },
415 },
416 .class = &omap2_uart_class,
417};
418
419/* UART3 */
420static struct omap_hwmod omap3xxx_uart3_hwmod = {
421 .name = "uart3",
422 .main_clk = "uart3_fck",
423 .flags = DEBUG_OMAP3UART3_FLAGS | DEBUG_TI81XXUART3_FLAGS |
424 HWMOD_SWSUP_SIDLE,
425 .prcm = {
426 .omap2 = {
427 .module_offs = OMAP3430_PER_MOD,
428 .idlest_reg_id = 1,
429 .idlest_idle_bit = OMAP3430_EN_UART3_SHIFT,
430 },
431 },
432 .class = &omap2_uart_class,
433};
434
435/* UART4 */
436
437
438static struct omap_hwmod omap36xx_uart4_hwmod = {
439 .name = "uart4",
440 .main_clk = "uart4_fck",
441 .flags = DEBUG_OMAP3UART4_FLAGS | HWMOD_SWSUP_SIDLE,
442 .prcm = {
443 .omap2 = {
444 .module_offs = OMAP3430_PER_MOD,
445 .idlest_reg_id = 1,
446 .idlest_idle_bit = OMAP3630_EN_UART4_SHIFT,
447 },
448 },
449 .class = &omap2_uart_class,
450};
451
452
453
454/*
455 * XXX AM35xx UART4 cannot complete its softreset without uart1_fck or
456 * uart2_fck being enabled. So we add uart1_fck as an optional clock,
457 * below, and set the HWMOD_CONTROL_OPT_CLKS_IN_RESET. This really
458 * should not be needed. The functional clock structure of the AM35xx
459 * UART4 is extremely unclear and opaque; it is unclear what the role
460 * of uart1/2_fck is for the UART4. Any clarification from either
461 * empirical testing or the AM3505/3517 hardware designers would be
462 * most welcome.
463 */
464static struct omap_hwmod_opt_clk am35xx_uart4_opt_clks[] = {
465 { .role = "softreset_uart1_fck", .clk = "uart1_fck" },
466};
467
468static struct omap_hwmod am35xx_uart4_hwmod = {
469 .name = "uart4",
470 .main_clk = "uart4_fck",
471 .prcm = {
472 .omap2 = {
473 .module_offs = CORE_MOD,
474 .idlest_reg_id = 1,
475 .idlest_idle_bit = AM35XX_ST_UART4_SHIFT,
476 },
477 },
478 .opt_clks = am35xx_uart4_opt_clks,
479 .opt_clks_cnt = ARRAY_SIZE(am35xx_uart4_opt_clks),
480 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
481 .class = &omap2_uart_class,
482};
483
484static struct omap_hwmod_class i2c_class = {
485 .name = "i2c",
486 .sysc = &i2c_sysc,
487 .rev = OMAP_I2C_IP_VERSION_1,
488 .reset = &omap_i2c_reset,
489};
490
491/* dss */
492static struct omap_hwmod_opt_clk dss_opt_clks[] = {
493 /*
494 * The DSS HW needs all DSS clocks enabled during reset. The dss_core
495 * driver does not use these clocks.
496 */
497 { .role = "sys_clk", .clk = "dss2_alwon_fck" },
498 { .role = "tv_clk", .clk = "dss_tv_fck" },
499 /* required only on OMAP3430 */
500 { .role = "tv_dac_clk", .clk = "dss_96m_fck" },
501};
502
503static struct omap_hwmod omap3430es1_dss_core_hwmod = {
504 .name = "dss_core",
505 .class = &omap2_dss_hwmod_class,
506 .main_clk = "dss1_alwon_fck", /* instead of dss_fck */
507 .prcm = {
508 .omap2 = {
509 .module_offs = OMAP3430_DSS_MOD,
510 .idlest_reg_id = 1,
511 },
512 },
513 .opt_clks = dss_opt_clks,
514 .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
515 .flags = HWMOD_NO_IDLEST | HWMOD_CONTROL_OPT_CLKS_IN_RESET,
516};
517
518static struct omap_hwmod omap3xxx_dss_core_hwmod = {
519 .name = "dss_core",
520 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
521 .class = &omap2_dss_hwmod_class,
522 .main_clk = "dss1_alwon_fck", /* instead of dss_fck */
523 .prcm = {
524 .omap2 = {
525 .module_offs = OMAP3430_DSS_MOD,
526 .idlest_reg_id = 1,
527 .idlest_idle_bit = OMAP3430ES2_ST_DSS_IDLE_SHIFT,
528 },
529 },
530 .opt_clks = dss_opt_clks,
531 .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
532};
533
534/*
535 * 'dispc' class
536 * display controller
537 */
538
539static struct omap_hwmod_class_sysconfig omap3_dispc_sysc = {
540 .rev_offs = 0x0000,
541 .sysc_offs = 0x0010,
542 .syss_offs = 0x0014,
543 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
544 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
545 SYSC_HAS_ENAWAKEUP),
546 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
547 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
548 .sysc_fields = &omap_hwmod_sysc_type1,
549};
550
551static struct omap_hwmod_class omap3_dispc_hwmod_class = {
552 .name = "dispc",
553 .sysc = &omap3_dispc_sysc,
554};
555
556static struct omap_hwmod omap3xxx_dss_dispc_hwmod = {
557 .name = "dss_dispc",
558 .class = &omap3_dispc_hwmod_class,
559 .main_clk = "dss1_alwon_fck",
560 .prcm = {
561 .omap2 = {
562 .module_offs = OMAP3430_DSS_MOD,
563 },
564 },
565 .flags = HWMOD_NO_IDLEST,
566 .dev_attr = &omap2_3_dss_dispc_dev_attr,
567};
568
569/*
570 * 'dsi' class
571 * display serial interface controller
572 */
573
574static struct omap_hwmod_class_sysconfig omap3xxx_dsi_sysc = {
575 .rev_offs = 0x0000,
576 .sysc_offs = 0x0010,
577 .syss_offs = 0x0014,
578 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
579 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
580 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
581 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
582 .sysc_fields = &omap_hwmod_sysc_type1,
583};
584
585static struct omap_hwmod_class omap3xxx_dsi_hwmod_class = {
586 .name = "dsi",
587 .sysc = &omap3xxx_dsi_sysc,
588};
589
590/* dss_dsi1 */
591static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
592 { .role = "sys_clk", .clk = "dss2_alwon_fck" },
593};
594
595static struct omap_hwmod omap3xxx_dss_dsi1_hwmod = {
596 .name = "dss_dsi1",
597 .class = &omap3xxx_dsi_hwmod_class,
598 .main_clk = "dss1_alwon_fck",
599 .prcm = {
600 .omap2 = {
601 .module_offs = OMAP3430_DSS_MOD,
602 },
603 },
604 .opt_clks = dss_dsi1_opt_clks,
605 .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
606 .flags = HWMOD_NO_IDLEST,
607};
608
609static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
610 { .role = "ick", .clk = "dss_ick" },
611};
612
613static struct omap_hwmod omap3xxx_dss_rfbi_hwmod = {
614 .name = "dss_rfbi",
615 .class = &omap2_rfbi_hwmod_class,
616 .main_clk = "dss1_alwon_fck",
617 .prcm = {
618 .omap2 = {
619 .module_offs = OMAP3430_DSS_MOD,
620 },
621 },
622 .opt_clks = dss_rfbi_opt_clks,
623 .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
624 .flags = HWMOD_NO_IDLEST,
625};
626
627static struct omap_hwmod_opt_clk dss_venc_opt_clks[] = {
628 /* required only on OMAP3430 */
629 { .role = "tv_dac_clk", .clk = "dss_96m_fck" },
630};
631
632static struct omap_hwmod omap3xxx_dss_venc_hwmod = {
633 .name = "dss_venc",
634 .class = &omap2_venc_hwmod_class,
635 .main_clk = "dss_tv_fck",
636 .prcm = {
637 .omap2 = {
638 .module_offs = OMAP3430_DSS_MOD,
639 },
640 },
641 .opt_clks = dss_venc_opt_clks,
642 .opt_clks_cnt = ARRAY_SIZE(dss_venc_opt_clks),
643 .flags = HWMOD_NO_IDLEST,
644};
645
646/* I2C1 */
647static struct omap_hwmod omap3xxx_i2c1_hwmod = {
648 .name = "i2c1",
649 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
650 .main_clk = "i2c1_fck",
651 .prcm = {
652 .omap2 = {
653 .module_offs = CORE_MOD,
654 .idlest_reg_id = 1,
655 .idlest_idle_bit = OMAP3430_ST_I2C1_SHIFT,
656 },
657 },
658 .class = &i2c_class,
659};
660
661/* I2C2 */
662static struct omap_hwmod omap3xxx_i2c2_hwmod = {
663 .name = "i2c2",
664 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
665 .main_clk = "i2c2_fck",
666 .prcm = {
667 .omap2 = {
668 .module_offs = CORE_MOD,
669 .idlest_reg_id = 1,
670 .idlest_idle_bit = OMAP3430_ST_I2C2_SHIFT,
671 },
672 },
673 .class = &i2c_class,
674};
675
676/* I2C3 */
677static struct omap_hwmod omap3xxx_i2c3_hwmod = {
678 .name = "i2c3",
679 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
680 .main_clk = "i2c3_fck",
681 .prcm = {
682 .omap2 = {
683 .module_offs = CORE_MOD,
684 .idlest_reg_id = 1,
685 .idlest_idle_bit = OMAP3430_ST_I2C3_SHIFT,
686 },
687 },
688 .class = &i2c_class,
689};
690
691/*
692 * 'gpio' class
693 * general purpose io module
694 */
695
696static struct omap_hwmod_class_sysconfig omap3xxx_gpio_sysc = {
697 .rev_offs = 0x0000,
698 .sysc_offs = 0x0010,
699 .syss_offs = 0x0014,
700 .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
701 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
702 SYSS_HAS_RESET_STATUS),
703 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
704 .sysc_fields = &omap_hwmod_sysc_type1,
705};
706
707static struct omap_hwmod_class omap3xxx_gpio_hwmod_class = {
708 .name = "gpio",
709 .sysc = &omap3xxx_gpio_sysc,
710 .rev = 1,
711};
712
713/* gpio1 */
714static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
715 { .role = "dbclk", .clk = "gpio1_dbck", },
716};
717
718static struct omap_hwmod omap3xxx_gpio1_hwmod = {
719 .name = "gpio1",
720 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
721 .main_clk = "gpio1_ick",
722 .opt_clks = gpio1_opt_clks,
723 .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
724 .prcm = {
725 .omap2 = {
726 .module_offs = WKUP_MOD,
727 .idlest_reg_id = 1,
728 .idlest_idle_bit = OMAP3430_ST_GPIO1_SHIFT,
729 },
730 },
731 .class = &omap3xxx_gpio_hwmod_class,
732};
733
734/* gpio2 */
735static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
736 { .role = "dbclk", .clk = "gpio2_dbck", },
737};
738
739static struct omap_hwmod omap3xxx_gpio2_hwmod = {
740 .name = "gpio2",
741 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
742 .main_clk = "gpio2_ick",
743 .opt_clks = gpio2_opt_clks,
744 .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
745 .prcm = {
746 .omap2 = {
747 .module_offs = OMAP3430_PER_MOD,
748 .idlest_reg_id = 1,
749 .idlest_idle_bit = OMAP3430_ST_GPIO2_SHIFT,
750 },
751 },
752 .class = &omap3xxx_gpio_hwmod_class,
753};
754
755/* gpio3 */
756static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
757 { .role = "dbclk", .clk = "gpio3_dbck", },
758};
759
760static struct omap_hwmod omap3xxx_gpio3_hwmod = {
761 .name = "gpio3",
762 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
763 .main_clk = "gpio3_ick",
764 .opt_clks = gpio3_opt_clks,
765 .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
766 .prcm = {
767 .omap2 = {
768 .module_offs = OMAP3430_PER_MOD,
769 .idlest_reg_id = 1,
770 .idlest_idle_bit = OMAP3430_ST_GPIO3_SHIFT,
771 },
772 },
773 .class = &omap3xxx_gpio_hwmod_class,
774};
775
776/* gpio4 */
777static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
778 { .role = "dbclk", .clk = "gpio4_dbck", },
779};
780
781static struct omap_hwmod omap3xxx_gpio4_hwmod = {
782 .name = "gpio4",
783 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
784 .main_clk = "gpio4_ick",
785 .opt_clks = gpio4_opt_clks,
786 .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
787 .prcm = {
788 .omap2 = {
789 .module_offs = OMAP3430_PER_MOD,
790 .idlest_reg_id = 1,
791 .idlest_idle_bit = OMAP3430_ST_GPIO4_SHIFT,
792 },
793 },
794 .class = &omap3xxx_gpio_hwmod_class,
795};
796
797/* gpio5 */
798
799static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
800 { .role = "dbclk", .clk = "gpio5_dbck", },
801};
802
803static struct omap_hwmod omap3xxx_gpio5_hwmod = {
804 .name = "gpio5",
805 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
806 .main_clk = "gpio5_ick",
807 .opt_clks = gpio5_opt_clks,
808 .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
809 .prcm = {
810 .omap2 = {
811 .module_offs = OMAP3430_PER_MOD,
812 .idlest_reg_id = 1,
813 .idlest_idle_bit = OMAP3430_ST_GPIO5_SHIFT,
814 },
815 },
816 .class = &omap3xxx_gpio_hwmod_class,
817};
818
819/* gpio6 */
820
821static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
822 { .role = "dbclk", .clk = "gpio6_dbck", },
823};
824
825static struct omap_hwmod omap3xxx_gpio6_hwmod = {
826 .name = "gpio6",
827 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
828 .main_clk = "gpio6_ick",
829 .opt_clks = gpio6_opt_clks,
830 .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
831 .prcm = {
832 .omap2 = {
833 .module_offs = OMAP3430_PER_MOD,
834 .idlest_reg_id = 1,
835 .idlest_idle_bit = OMAP3430_ST_GPIO6_SHIFT,
836 },
837 },
838 .class = &omap3xxx_gpio_hwmod_class,
839};
840
841/* dma attributes */
842static struct omap_dma_dev_attr dma_dev_attr = {
843 .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
844 IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
845 .lch_count = 32,
846};
847
848static struct omap_hwmod_class_sysconfig omap3xxx_dma_sysc = {
849 .rev_offs = 0x0000,
850 .sysc_offs = 0x002c,
851 .syss_offs = 0x0028,
852 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
853 SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
854 SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE |
855 SYSS_HAS_RESET_STATUS),
856 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
857 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
858 .sysc_fields = &omap_hwmod_sysc_type1,
859};
860
861static struct omap_hwmod_class omap3xxx_dma_hwmod_class = {
862 .name = "dma",
863 .sysc = &omap3xxx_dma_sysc,
864};
865
866/* dma_system */
867static struct omap_hwmod omap3xxx_dma_system_hwmod = {
868 .name = "dma",
869 .class = &omap3xxx_dma_hwmod_class,
870 .main_clk = "core_l3_ick",
871 .prcm = {
872 .omap2 = {
873 .module_offs = CORE_MOD,
874 .idlest_reg_id = 1,
875 .idlest_idle_bit = OMAP3430_ST_SDMA_SHIFT,
876 },
877 },
878 .dev_attr = &dma_dev_attr,
879 .flags = HWMOD_NO_IDLEST,
880};
881
882/*
883 * 'mcbsp' class
884 * multi channel buffered serial port controller
885 */
886
887static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sysc = {
888 .sysc_offs = 0x008c,
889 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
890 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
891 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
892 .sysc_fields = &omap_hwmod_sysc_type1,
893};
894
895static struct omap_hwmod_class omap3xxx_mcbsp_hwmod_class = {
896 .name = "mcbsp",
897 .sysc = &omap3xxx_mcbsp_sysc,
898};
899
900/* McBSP functional clock mapping */
901static struct omap_hwmod_opt_clk mcbsp15_opt_clks[] = {
902 { .role = "pad_fck", .clk = "mcbsp_clks" },
903 { .role = "prcm_fck", .clk = "core_96m_fck" },
904};
905
906static struct omap_hwmod_opt_clk mcbsp234_opt_clks[] = {
907 { .role = "pad_fck", .clk = "mcbsp_clks" },
908 { .role = "prcm_fck", .clk = "per_96m_fck" },
909};
910
911/* mcbsp1 */
912static struct omap_hwmod omap3xxx_mcbsp1_hwmod = {
913 .name = "mcbsp1",
914 .class = &omap3xxx_mcbsp_hwmod_class,
915 .main_clk = "mcbsp1_fck",
916 .prcm = {
917 .omap2 = {
918 .module_offs = CORE_MOD,
919 .idlest_reg_id = 1,
920 .idlest_idle_bit = OMAP3430_ST_MCBSP1_SHIFT,
921 },
922 },
923 .opt_clks = mcbsp15_opt_clks,
924 .opt_clks_cnt = ARRAY_SIZE(mcbsp15_opt_clks),
925};
926
927/* mcbsp2 */
928static struct omap_hwmod omap3xxx_mcbsp2_hwmod = {
929 .name = "mcbsp2",
930 .class = &omap3xxx_mcbsp_hwmod_class,
931 .main_clk = "mcbsp2_fck",
932 .prcm = {
933 .omap2 = {
934 .module_offs = OMAP3430_PER_MOD,
935 .idlest_reg_id = 1,
936 .idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,
937 },
938 },
939 .opt_clks = mcbsp234_opt_clks,
940 .opt_clks_cnt = ARRAY_SIZE(mcbsp234_opt_clks),
941};
942
943/* mcbsp3 */
944static struct omap_hwmod omap3xxx_mcbsp3_hwmod = {
945 .name = "mcbsp3",
946 .class = &omap3xxx_mcbsp_hwmod_class,
947 .main_clk = "mcbsp3_fck",
948 .prcm = {
949 .omap2 = {
950 .module_offs = OMAP3430_PER_MOD,
951 .idlest_reg_id = 1,
952 .idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,
953 },
954 },
955 .opt_clks = mcbsp234_opt_clks,
956 .opt_clks_cnt = ARRAY_SIZE(mcbsp234_opt_clks),
957};
958
959/* mcbsp4 */
960static struct omap_hwmod omap3xxx_mcbsp4_hwmod = {
961 .name = "mcbsp4",
962 .class = &omap3xxx_mcbsp_hwmod_class,
963 .main_clk = "mcbsp4_fck",
964 .prcm = {
965 .omap2 = {
966 .module_offs = OMAP3430_PER_MOD,
967 .idlest_reg_id = 1,
968 .idlest_idle_bit = OMAP3430_ST_MCBSP4_SHIFT,
969 },
970 },
971 .opt_clks = mcbsp234_opt_clks,
972 .opt_clks_cnt = ARRAY_SIZE(mcbsp234_opt_clks),
973};
974
975/* mcbsp5 */
976static struct omap_hwmod omap3xxx_mcbsp5_hwmod = {
977 .name = "mcbsp5",
978 .class = &omap3xxx_mcbsp_hwmod_class,
979 .main_clk = "mcbsp5_fck",
980 .prcm = {
981 .omap2 = {
982 .module_offs = CORE_MOD,
983 .idlest_reg_id = 1,
984 .idlest_idle_bit = OMAP3430_ST_MCBSP5_SHIFT,
985 },
986 },
987 .opt_clks = mcbsp15_opt_clks,
988 .opt_clks_cnt = ARRAY_SIZE(mcbsp15_opt_clks),
989};
990
991/* 'mcbsp sidetone' class */
992static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sidetone_sysc = {
993 .sysc_offs = 0x0010,
994 .sysc_flags = SYSC_HAS_AUTOIDLE,
995 .sysc_fields = &omap_hwmod_sysc_type1,
996};
997
998static struct omap_hwmod_class omap3xxx_mcbsp_sidetone_hwmod_class = {
999 .name = "mcbsp_sidetone",
1000 .sysc = &omap3xxx_mcbsp_sidetone_sysc,
1001};
1002
1003/* mcbsp2_sidetone */
1004static struct omap_hwmod omap3xxx_mcbsp2_sidetone_hwmod = {
1005 .name = "mcbsp2_sidetone",
1006 .class = &omap3xxx_mcbsp_sidetone_hwmod_class,
1007 .main_clk = "mcbsp2_ick",
1008 .flags = HWMOD_NO_IDLEST,
1009};
1010
1011/* mcbsp3_sidetone */
1012static struct omap_hwmod omap3xxx_mcbsp3_sidetone_hwmod = {
1013 .name = "mcbsp3_sidetone",
1014 .class = &omap3xxx_mcbsp_sidetone_hwmod_class,
1015 .main_clk = "mcbsp3_ick",
1016 .flags = HWMOD_NO_IDLEST,
1017};
1018
1019/* SR common */
1020static struct omap_hwmod_class_sysconfig omap34xx_sr_sysc = {
1021 .sysc_offs = 0x24,
1022 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_NO_CACHE),
1023 .sysc_fields = &omap34xx_sr_sysc_fields,
1024};
1025
1026static struct omap_hwmod_class omap34xx_smartreflex_hwmod_class = {
1027 .name = "smartreflex",
1028 .sysc = &omap34xx_sr_sysc,
1029 .rev = 1,
1030};
1031
1032static struct omap_hwmod_class_sysconfig omap36xx_sr_sysc = {
1033 .sysc_offs = 0x38,
1034 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1035 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
1036 SYSC_NO_CACHE),
1037 .sysc_fields = &omap36xx_sr_sysc_fields,
1038};
1039
1040static struct omap_hwmod_class omap36xx_smartreflex_hwmod_class = {
1041 .name = "smartreflex",
1042 .sysc = &omap36xx_sr_sysc,
1043 .rev = 2,
1044};
1045
1046/* SR1 */
1047static struct omap_smartreflex_dev_attr sr1_dev_attr = {
1048 .sensor_voltdm_name = "mpu_iva",
1049};
1050
1051
1052static struct omap_hwmod omap34xx_sr1_hwmod = {
1053 .name = "smartreflex_mpu_iva",
1054 .class = &omap34xx_smartreflex_hwmod_class,
1055 .main_clk = "sr1_fck",
1056 .prcm = {
1057 .omap2 = {
1058 .module_offs = WKUP_MOD,
1059 .idlest_reg_id = 1,
1060 .idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
1061 },
1062 },
1063 .dev_attr = &sr1_dev_attr,
1064 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
1065};
1066
1067static struct omap_hwmod omap36xx_sr1_hwmod = {
1068 .name = "smartreflex_mpu_iva",
1069 .class = &omap36xx_smartreflex_hwmod_class,
1070 .main_clk = "sr1_fck",
1071 .prcm = {
1072 .omap2 = {
1073 .module_offs = WKUP_MOD,
1074 .idlest_reg_id = 1,
1075 .idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
1076 },
1077 },
1078 .dev_attr = &sr1_dev_attr,
1079};
1080
1081/* SR2 */
1082static struct omap_smartreflex_dev_attr sr2_dev_attr = {
1083 .sensor_voltdm_name = "core",
1084};
1085
1086
1087static struct omap_hwmod omap34xx_sr2_hwmod = {
1088 .name = "smartreflex_core",
1089 .class = &omap34xx_smartreflex_hwmod_class,
1090 .main_clk = "sr2_fck",
1091 .prcm = {
1092 .omap2 = {
1093 .module_offs = WKUP_MOD,
1094 .idlest_reg_id = 1,
1095 .idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
1096 },
1097 },
1098 .dev_attr = &sr2_dev_attr,
1099 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
1100};
1101
1102static struct omap_hwmod omap36xx_sr2_hwmod = {
1103 .name = "smartreflex_core",
1104 .class = &omap36xx_smartreflex_hwmod_class,
1105 .main_clk = "sr2_fck",
1106 .prcm = {
1107 .omap2 = {
1108 .module_offs = WKUP_MOD,
1109 .idlest_reg_id = 1,
1110 .idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
1111 },
1112 },
1113 .dev_attr = &sr2_dev_attr,
1114};
1115
1116/*
1117 * 'mailbox' class
1118 * mailbox module allowing communication between the on-chip processors
1119 * using a queued mailbox-interrupt mechanism.
1120 */
1121
1122static struct omap_hwmod_class_sysconfig omap3xxx_mailbox_sysc = {
1123 .rev_offs = 0x000,
1124 .sysc_offs = 0x010,
1125 .syss_offs = 0x014,
1126 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1127 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
1128 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1129 .sysc_fields = &omap_hwmod_sysc_type1,
1130};
1131
1132static struct omap_hwmod_class omap3xxx_mailbox_hwmod_class = {
1133 .name = "mailbox",
1134 .sysc = &omap3xxx_mailbox_sysc,
1135};
1136
1137static struct omap_hwmod omap3xxx_mailbox_hwmod = {
1138 .name = "mailbox",
1139 .class = &omap3xxx_mailbox_hwmod_class,
1140 .main_clk = "mailboxes_ick",
1141 .prcm = {
1142 .omap2 = {
1143 .module_offs = CORE_MOD,
1144 .idlest_reg_id = 1,
1145 .idlest_idle_bit = OMAP3430_ST_MAILBOXES_SHIFT,
1146 },
1147 },
1148};
1149
1150/*
1151 * 'mcspi' class
1152 * multichannel serial port interface (mcspi) / master/slave synchronous serial
1153 * bus
1154 */
1155
1156static struct omap_hwmod_class_sysconfig omap34xx_mcspi_sysc = {
1157 .rev_offs = 0x0000,
1158 .sysc_offs = 0x0010,
1159 .syss_offs = 0x0014,
1160 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1161 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1162 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
1163 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1164 .sysc_fields = &omap_hwmod_sysc_type1,
1165};
1166
1167static struct omap_hwmod_class omap34xx_mcspi_class = {
1168 .name = "mcspi",
1169 .sysc = &omap34xx_mcspi_sysc,
1170};
1171
1172/* mcspi1 */
1173static struct omap_hwmod omap34xx_mcspi1 = {
1174 .name = "mcspi1",
1175 .main_clk = "mcspi1_fck",
1176 .prcm = {
1177 .omap2 = {
1178 .module_offs = CORE_MOD,
1179 .idlest_reg_id = 1,
1180 .idlest_idle_bit = OMAP3430_ST_MCSPI1_SHIFT,
1181 },
1182 },
1183 .class = &omap34xx_mcspi_class,
1184};
1185
1186/* mcspi2 */
1187static struct omap_hwmod omap34xx_mcspi2 = {
1188 .name = "mcspi2",
1189 .main_clk = "mcspi2_fck",
1190 .prcm = {
1191 .omap2 = {
1192 .module_offs = CORE_MOD,
1193 .idlest_reg_id = 1,
1194 .idlest_idle_bit = OMAP3430_ST_MCSPI2_SHIFT,
1195 },
1196 },
1197 .class = &omap34xx_mcspi_class,
1198};
1199
1200/* mcspi3 */
1201static struct omap_hwmod omap34xx_mcspi3 = {
1202 .name = "mcspi3",
1203 .main_clk = "mcspi3_fck",
1204 .prcm = {
1205 .omap2 = {
1206 .module_offs = CORE_MOD,
1207 .idlest_reg_id = 1,
1208 .idlest_idle_bit = OMAP3430_ST_MCSPI3_SHIFT,
1209 },
1210 },
1211 .class = &omap34xx_mcspi_class,
1212};
1213
1214/* mcspi4 */
1215static struct omap_hwmod omap34xx_mcspi4 = {
1216 .name = "mcspi4",
1217 .main_clk = "mcspi4_fck",
1218 .prcm = {
1219 .omap2 = {
1220 .module_offs = CORE_MOD,
1221 .idlest_reg_id = 1,
1222 .idlest_idle_bit = OMAP3430_ST_MCSPI4_SHIFT,
1223 },
1224 },
1225 .class = &omap34xx_mcspi_class,
1226};
1227
1228/* usbhsotg */
1229static struct omap_hwmod_class_sysconfig omap3xxx_usbhsotg_sysc = {
1230 .rev_offs = 0x0400,
1231 .sysc_offs = 0x0404,
1232 .syss_offs = 0x0408,
1233 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
1234 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1235 SYSC_HAS_AUTOIDLE),
1236 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1237 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
1238 .sysc_fields = &omap_hwmod_sysc_type1,
1239};
1240
1241static struct omap_hwmod_class usbotg_class = {
1242 .name = "usbotg",
1243 .sysc = &omap3xxx_usbhsotg_sysc,
1244};
1245
1246/* usb_otg_hs */
1247
1248static struct omap_hwmod omap3xxx_usbhsotg_hwmod = {
1249 .name = "usb_otg_hs",
1250 .main_clk = "hsotgusb_ick",
1251 .prcm = {
1252 .omap2 = {
1253 .module_offs = CORE_MOD,
1254 .idlest_reg_id = 1,
1255 .idlest_idle_bit = OMAP3430ES2_ST_HSOTGUSB_IDLE_SHIFT,
1256 },
1257 },
1258 .class = &usbotg_class,
1259
1260 /*
1261 * Erratum ID: i479 idle_req / idle_ack mechanism potentially
1262 * broken when autoidle is enabled
1263 * workaround is to disable the autoidle bit at module level.
1264 *
1265 * Enabling the device in any other MIDLEMODE setting but force-idle
1266 * causes core_pwrdm not enter idle states at least on OMAP3630.
1267 * Note that musb has OTG_FORCESTDBY register that controls MSTANDBY
1268 * signal when MIDLEMODE is set to force-idle.
1269 */
1270 .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE |
1271 HWMOD_FORCE_MSTANDBY | HWMOD_RECONFIG_IO_CHAIN,
1272};
1273
1274/* usb_otg_hs */
1275
1276static struct omap_hwmod_class am35xx_usbotg_class = {
1277 .name = "am35xx_usbotg",
1278};
1279
1280static struct omap_hwmod am35xx_usbhsotg_hwmod = {
1281 .name = "am35x_otg_hs",
1282 .main_clk = "hsotgusb_fck",
1283 .class = &am35xx_usbotg_class,
1284 .flags = HWMOD_NO_IDLEST,
1285};
1286
1287/* MMC/SD/SDIO common */
1288static struct omap_hwmod_class_sysconfig omap34xx_mmc_sysc = {
1289 .rev_offs = 0x1fc,
1290 .sysc_offs = 0x10,
1291 .syss_offs = 0x14,
1292 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1293 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1294 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
1295 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1296 .sysc_fields = &omap_hwmod_sysc_type1,
1297};
1298
1299static struct omap_hwmod_class omap34xx_mmc_class = {
1300 .name = "mmc",
1301 .sysc = &omap34xx_mmc_sysc,
1302};
1303
1304/* MMC/SD/SDIO1 */
1305
1306
1307
1308static struct omap_hwmod_opt_clk omap34xx_mmc1_opt_clks[] = {
1309 { .role = "dbck", .clk = "omap_32k_fck", },
1310};
1311
1312static struct omap_hsmmc_dev_attr mmc1_dev_attr = {
1313 .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
1314};
1315
1316/* See 35xx errata 2.1.1.128 in SPRZ278F */
1317static struct omap_hsmmc_dev_attr mmc1_pre_es3_dev_attr = {
1318 .flags = (OMAP_HSMMC_SUPPORTS_DUAL_VOLT |
1319 OMAP_HSMMC_BROKEN_MULTIBLOCK_READ),
1320};
1321
1322static struct omap_hwmod omap3xxx_pre_es3_mmc1_hwmod = {
1323 .name = "mmc1",
1324 .opt_clks = omap34xx_mmc1_opt_clks,
1325 .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc1_opt_clks),
1326 .main_clk = "mmchs1_fck",
1327 .prcm = {
1328 .omap2 = {
1329 .module_offs = CORE_MOD,
1330 .idlest_reg_id = 1,
1331 .idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,
1332 },
1333 },
1334 .dev_attr = &mmc1_pre_es3_dev_attr,
1335 .class = &omap34xx_mmc_class,
1336};
1337
1338static struct omap_hwmod omap3xxx_es3plus_mmc1_hwmod = {
1339 .name = "mmc1",
1340 .opt_clks = omap34xx_mmc1_opt_clks,
1341 .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc1_opt_clks),
1342 .main_clk = "mmchs1_fck",
1343 .prcm = {
1344 .omap2 = {
1345 .module_offs = CORE_MOD,
1346 .idlest_reg_id = 1,
1347 .idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,
1348 },
1349 },
1350 .dev_attr = &mmc1_dev_attr,
1351 .class = &omap34xx_mmc_class,
1352};
1353
1354/* MMC/SD/SDIO2 */
1355
1356
1357
1358static struct omap_hwmod_opt_clk omap34xx_mmc2_opt_clks[] = {
1359 { .role = "dbck", .clk = "omap_32k_fck", },
1360};
1361
1362/* See 35xx errata 2.1.1.128 in SPRZ278F */
1363static struct omap_hsmmc_dev_attr mmc2_pre_es3_dev_attr = {
1364 .flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,
1365};
1366
1367static struct omap_hwmod omap3xxx_pre_es3_mmc2_hwmod = {
1368 .name = "mmc2",
1369 .opt_clks = omap34xx_mmc2_opt_clks,
1370 .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc2_opt_clks),
1371 .main_clk = "mmchs2_fck",
1372 .prcm = {
1373 .omap2 = {
1374 .module_offs = CORE_MOD,
1375 .idlest_reg_id = 1,
1376 .idlest_idle_bit = OMAP3430_ST_MMC2_SHIFT,
1377 },
1378 },
1379 .dev_attr = &mmc2_pre_es3_dev_attr,
1380 .class = &omap34xx_mmc_class,
1381};
1382
1383static struct omap_hwmod omap3xxx_es3plus_mmc2_hwmod = {
1384 .name = "mmc2",
1385 .opt_clks = omap34xx_mmc2_opt_clks,
1386 .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc2_opt_clks),
1387 .main_clk = "mmchs2_fck",
1388 .prcm = {
1389 .omap2 = {
1390 .module_offs = CORE_MOD,
1391 .idlest_reg_id = 1,
1392 .idlest_idle_bit = OMAP3430_ST_MMC2_SHIFT,
1393 },
1394 },
1395 .class = &omap34xx_mmc_class,
1396};
1397
1398/* MMC/SD/SDIO3 */
1399
1400
1401
1402static struct omap_hwmod_opt_clk omap34xx_mmc3_opt_clks[] = {
1403 { .role = "dbck", .clk = "omap_32k_fck", },
1404};
1405
1406static struct omap_hwmod omap3xxx_mmc3_hwmod = {
1407 .name = "mmc3",
1408 .opt_clks = omap34xx_mmc3_opt_clks,
1409 .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc3_opt_clks),
1410 .main_clk = "mmchs3_fck",
1411 .prcm = {
1412 .omap2 = {
1413 .module_offs = CORE_MOD,
1414 .idlest_reg_id = 1,
1415 .idlest_idle_bit = OMAP3430_ST_MMC3_SHIFT,
1416 },
1417 },
1418 .class = &omap34xx_mmc_class,
1419};
1420
1421/*
1422 * 'usb_host_hs' class
1423 * high-speed multi-port usb host controller
1424 */
1425
1426static struct omap_hwmod_class_sysconfig omap3xxx_usb_host_hs_sysc = {
1427 .rev_offs = 0x0000,
1428 .sysc_offs = 0x0010,
1429 .syss_offs = 0x0014,
1430 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
1431 SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
1432 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
1433 SYSS_HAS_RESET_STATUS),
1434 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1435 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
1436 .sysc_fields = &omap_hwmod_sysc_type1,
1437};
1438
1439static struct omap_hwmod_class omap3xxx_usb_host_hs_hwmod_class = {
1440 .name = "usb_host_hs",
1441 .sysc = &omap3xxx_usb_host_hs_sysc,
1442};
1443
1444
1445static struct omap_hwmod omap3xxx_usb_host_hs_hwmod = {
1446 .name = "usb_host_hs",
1447 .class = &omap3xxx_usb_host_hs_hwmod_class,
1448 .clkdm_name = "usbhost_clkdm",
1449 .main_clk = "usbhost_48m_fck",
1450 .prcm = {
1451 .omap2 = {
1452 .module_offs = OMAP3430ES2_USBHOST_MOD,
1453 .idlest_reg_id = 1,
1454 .idlest_idle_bit = OMAP3430ES2_ST_USBHOST_IDLE_SHIFT,
1455 },
1456 },
1457
1458 /*
1459 * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
1460 * id: i660
1461 *
1462 * Description:
1463 * In the following configuration :
1464 * - USBHOST module is set to smart-idle mode
1465 * - PRCM asserts idle_req to the USBHOST module ( This typically
1466 * happens when the system is going to a low power mode : all ports
1467 * have been suspended, the master part of the USBHOST module has
1468 * entered the standby state, and SW has cut the functional clocks)
1469 * - an USBHOST interrupt occurs before the module is able to answer
1470 * idle_ack, typically a remote wakeup IRQ.
1471 * Then the USB HOST module will enter a deadlock situation where it
1472 * is no more accessible nor functional.
1473 *
1474 * Workaround:
1475 * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
1476 */
1477
1478 /*
1479 * Errata: USB host EHCI may stall when entering smart-standby mode
1480 * Id: i571
1481 *
1482 * Description:
1483 * When the USBHOST module is set to smart-standby mode, and when it is
1484 * ready to enter the standby state (i.e. all ports are suspended and
1485 * all attached devices are in suspend mode), then it can wrongly assert
1486 * the Mstandby signal too early while there are still some residual OCP
1487 * transactions ongoing. If this condition occurs, the internal state
1488 * machine may go to an undefined state and the USB link may be stuck
1489 * upon the next resume.
1490 *
1491 * Workaround:
1492 * Don't use smart standby; use only force standby,
1493 * hence HWMOD_SWSUP_MSTANDBY
1494 */
1495
1496 .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
1497};
1498
1499/*
1500 * 'usb_tll_hs' class
1501 * usb_tll_hs module is the adapter on the usb_host_hs ports
1502 */
1503static struct omap_hwmod_class_sysconfig omap3xxx_usb_tll_hs_sysc = {
1504 .rev_offs = 0x0000,
1505 .sysc_offs = 0x0010,
1506 .syss_offs = 0x0014,
1507 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1508 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1509 SYSC_HAS_AUTOIDLE),
1510 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1511 .sysc_fields = &omap_hwmod_sysc_type1,
1512};
1513
1514static struct omap_hwmod_class omap3xxx_usb_tll_hs_hwmod_class = {
1515 .name = "usb_tll_hs",
1516 .sysc = &omap3xxx_usb_tll_hs_sysc,
1517};
1518
1519
1520static struct omap_hwmod omap3xxx_usb_tll_hs_hwmod = {
1521 .name = "usb_tll_hs",
1522 .class = &omap3xxx_usb_tll_hs_hwmod_class,
1523 .clkdm_name = "core_l4_clkdm",
1524 .main_clk = "usbtll_fck",
1525 .prcm = {
1526 .omap2 = {
1527 .module_offs = CORE_MOD,
1528 .idlest_reg_id = 3,
1529 .idlest_idle_bit = OMAP3430ES2_ST_USBTLL_SHIFT,
1530 },
1531 },
1532};
1533
1534static struct omap_hwmod omap3xxx_hdq1w_hwmod = {
1535 .name = "hdq1w",
1536 .main_clk = "hdq_fck",
1537 .prcm = {
1538 .omap2 = {
1539 .module_offs = CORE_MOD,
1540 .idlest_reg_id = 1,
1541 .idlest_idle_bit = OMAP3430_ST_HDQ_SHIFT,
1542 },
1543 },
1544 .class = &omap2_hdq1w_class,
1545};
1546
1547/* SAD2D */
1548static struct omap_hwmod_rst_info omap3xxx_sad2d_resets[] = {
1549 { .name = "rst_modem_pwron_sw", .rst_shift = 0 },
1550 { .name = "rst_modem_sw", .rst_shift = 1 },
1551};
1552
1553static struct omap_hwmod_class omap3xxx_sad2d_class = {
1554 .name = "sad2d",
1555};
1556
1557static struct omap_hwmod omap3xxx_sad2d_hwmod = {
1558 .name = "sad2d",
1559 .rst_lines = omap3xxx_sad2d_resets,
1560 .rst_lines_cnt = ARRAY_SIZE(omap3xxx_sad2d_resets),
1561 .main_clk = "sad2d_ick",
1562 .prcm = {
1563 .omap2 = {
1564 .module_offs = CORE_MOD,
1565 .idlest_reg_id = 1,
1566 .idlest_idle_bit = OMAP3430_ST_SAD2D_SHIFT,
1567 },
1568 },
1569 .class = &omap3xxx_sad2d_class,
1570};
1571
1572/*
1573 * '32K sync counter' class
1574 * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
1575 */
1576static struct omap_hwmod_class_sysconfig omap3xxx_counter_sysc = {
1577 .rev_offs = 0x0000,
1578 .sysc_offs = 0x0004,
1579 .sysc_flags = SYSC_HAS_SIDLEMODE,
1580 .idlemodes = (SIDLE_FORCE | SIDLE_NO),
1581 .sysc_fields = &omap_hwmod_sysc_type1,
1582};
1583
1584static struct omap_hwmod_class omap3xxx_counter_hwmod_class = {
1585 .name = "counter",
1586 .sysc = &omap3xxx_counter_sysc,
1587};
1588
1589static struct omap_hwmod omap3xxx_counter_32k_hwmod = {
1590 .name = "counter_32k",
1591 .class = &omap3xxx_counter_hwmod_class,
1592 .clkdm_name = "wkup_clkdm",
1593 .flags = HWMOD_SWSUP_SIDLE,
1594 .main_clk = "wkup_32k_fck",
1595 .prcm = {
1596 .omap2 = {
1597 .module_offs = WKUP_MOD,
1598 .idlest_reg_id = 1,
1599 .idlest_idle_bit = OMAP3430_ST_32KSYNC_SHIFT,
1600 },
1601 },
1602};
1603
1604/*
1605 * 'gpmc' class
1606 * general purpose memory controller
1607 */
1608
1609static struct omap_hwmod_class_sysconfig omap3xxx_gpmc_sysc = {
1610 .rev_offs = 0x0000,
1611 .sysc_offs = 0x0010,
1612 .syss_offs = 0x0014,
1613 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
1614 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
1615 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1616 .sysc_fields = &omap_hwmod_sysc_type1,
1617};
1618
1619static struct omap_hwmod_class omap3xxx_gpmc_hwmod_class = {
1620 .name = "gpmc",
1621 .sysc = &omap3xxx_gpmc_sysc,
1622};
1623
1624static struct omap_hwmod omap3xxx_gpmc_hwmod = {
1625 .name = "gpmc",
1626 .class = &omap3xxx_gpmc_hwmod_class,
1627 .clkdm_name = "core_l3_clkdm",
1628 .main_clk = "gpmc_fck",
1629 /* Skip reset for CONFIG_OMAP_GPMC_DEBUG for bootloader timings */
1630 .flags = HWMOD_NO_IDLEST | DEBUG_OMAP_GPMC_HWMOD_FLAGS,
1631};
1632
1633/*
1634 * interfaces
1635 */
1636
1637/* L3 -> L4_CORE interface */
1638static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_core = {
1639 .master = &omap3xxx_l3_main_hwmod,
1640 .slave = &omap3xxx_l4_core_hwmod,
1641 .user = OCP_USER_MPU | OCP_USER_SDMA,
1642};
1643
1644/* L3 -> L4_PER interface */
1645static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_per = {
1646 .master = &omap3xxx_l3_main_hwmod,
1647 .slave = &omap3xxx_l4_per_hwmod,
1648 .user = OCP_USER_MPU | OCP_USER_SDMA,
1649};
1650
1651
1652/* MPU -> L3 interface */
1653static struct omap_hwmod_ocp_if omap3xxx_mpu__l3_main = {
1654 .master = &omap3xxx_mpu_hwmod,
1655 .slave = &omap3xxx_l3_main_hwmod,
1656 .user = OCP_USER_MPU,
1657};
1658
1659
1660/* l3 -> debugss */
1661static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_debugss = {
1662 .master = &omap3xxx_l3_main_hwmod,
1663 .slave = &omap3xxx_debugss_hwmod,
1664 .user = OCP_USER_MPU,
1665};
1666
1667/* DSS -> l3 */
1668static struct omap_hwmod_ocp_if omap3430es1_dss__l3 = {
1669 .master = &omap3430es1_dss_core_hwmod,
1670 .slave = &omap3xxx_l3_main_hwmod,
1671 .user = OCP_USER_MPU | OCP_USER_SDMA,
1672};
1673
1674static struct omap_hwmod_ocp_if omap3xxx_dss__l3 = {
1675 .master = &omap3xxx_dss_core_hwmod,
1676 .slave = &omap3xxx_l3_main_hwmod,
1677 .fw = {
1678 .omap2 = {
1679 .l3_perm_bit = OMAP3_L3_CORE_FW_INIT_ID_DSS,
1680 .flags = OMAP_FIREWALL_L3,
1681 },
1682 },
1683 .user = OCP_USER_MPU | OCP_USER_SDMA,
1684};
1685
1686/* l3_core -> usbhsotg interface */
1687static struct omap_hwmod_ocp_if omap3xxx_usbhsotg__l3 = {
1688 .master = &omap3xxx_usbhsotg_hwmod,
1689 .slave = &omap3xxx_l3_main_hwmod,
1690 .clk = "core_l3_ick",
1691 .user = OCP_USER_MPU,
1692};
1693
1694/* l3_core -> am35xx_usbhsotg interface */
1695static struct omap_hwmod_ocp_if am35xx_usbhsotg__l3 = {
1696 .master = &am35xx_usbhsotg_hwmod,
1697 .slave = &omap3xxx_l3_main_hwmod,
1698 .clk = "hsotgusb_ick",
1699 .user = OCP_USER_MPU,
1700};
1701
1702/* l3_core -> sad2d interface */
1703static struct omap_hwmod_ocp_if omap3xxx_sad2d__l3 = {
1704 .master = &omap3xxx_sad2d_hwmod,
1705 .slave = &omap3xxx_l3_main_hwmod,
1706 .clk = "core_l3_ick",
1707 .user = OCP_USER_MPU,
1708};
1709
1710/* L4_CORE -> L4_WKUP interface */
1711static struct omap_hwmod_ocp_if omap3xxx_l4_core__l4_wkup = {
1712 .master = &omap3xxx_l4_core_hwmod,
1713 .slave = &omap3xxx_l4_wkup_hwmod,
1714 .user = OCP_USER_MPU | OCP_USER_SDMA,
1715};
1716
1717/* L4 CORE -> MMC1 interface */
1718static struct omap_hwmod_ocp_if omap3xxx_l4_core__pre_es3_mmc1 = {
1719 .master = &omap3xxx_l4_core_hwmod,
1720 .slave = &omap3xxx_pre_es3_mmc1_hwmod,
1721 .clk = "mmchs1_ick",
1722 .user = OCP_USER_MPU | OCP_USER_SDMA,
1723 .flags = OMAP_FIREWALL_L4,
1724};
1725
1726static struct omap_hwmod_ocp_if omap3xxx_l4_core__es3plus_mmc1 = {
1727 .master = &omap3xxx_l4_core_hwmod,
1728 .slave = &omap3xxx_es3plus_mmc1_hwmod,
1729 .clk = "mmchs1_ick",
1730 .user = OCP_USER_MPU | OCP_USER_SDMA,
1731 .flags = OMAP_FIREWALL_L4,
1732};
1733
1734/* L4 CORE -> MMC2 interface */
1735static struct omap_hwmod_ocp_if omap3xxx_l4_core__pre_es3_mmc2 = {
1736 .master = &omap3xxx_l4_core_hwmod,
1737 .slave = &omap3xxx_pre_es3_mmc2_hwmod,
1738 .clk = "mmchs2_ick",
1739 .user = OCP_USER_MPU | OCP_USER_SDMA,
1740 .flags = OMAP_FIREWALL_L4,
1741};
1742
1743static struct omap_hwmod_ocp_if omap3xxx_l4_core__es3plus_mmc2 = {
1744 .master = &omap3xxx_l4_core_hwmod,
1745 .slave = &omap3xxx_es3plus_mmc2_hwmod,
1746 .clk = "mmchs2_ick",
1747 .user = OCP_USER_MPU | OCP_USER_SDMA,
1748 .flags = OMAP_FIREWALL_L4,
1749};
1750
1751/* L4 CORE -> MMC3 interface */
1752
1753static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmc3 = {
1754 .master = &omap3xxx_l4_core_hwmod,
1755 .slave = &omap3xxx_mmc3_hwmod,
1756 .clk = "mmchs3_ick",
1757 .user = OCP_USER_MPU | OCP_USER_SDMA,
1758 .flags = OMAP_FIREWALL_L4,
1759};
1760
1761/* L4 CORE -> UART1 interface */
1762
1763static struct omap_hwmod_ocp_if omap3_l4_core__uart1 = {
1764 .master = &omap3xxx_l4_core_hwmod,
1765 .slave = &omap3xxx_uart1_hwmod,
1766 .clk = "uart1_ick",
1767 .user = OCP_USER_MPU | OCP_USER_SDMA,
1768};
1769
1770/* L4 CORE -> UART2 interface */
1771
1772static struct omap_hwmod_ocp_if omap3_l4_core__uart2 = {
1773 .master = &omap3xxx_l4_core_hwmod,
1774 .slave = &omap3xxx_uart2_hwmod,
1775 .clk = "uart2_ick",
1776 .user = OCP_USER_MPU | OCP_USER_SDMA,
1777};
1778
1779/* L4 PER -> UART3 interface */
1780
1781static struct omap_hwmod_ocp_if omap3_l4_per__uart3 = {
1782 .master = &omap3xxx_l4_per_hwmod,
1783 .slave = &omap3xxx_uart3_hwmod,
1784 .clk = "uart3_ick",
1785 .user = OCP_USER_MPU | OCP_USER_SDMA,
1786};
1787
1788/* L4 PER -> UART4 interface */
1789
1790static struct omap_hwmod_ocp_if omap36xx_l4_per__uart4 = {
1791 .master = &omap3xxx_l4_per_hwmod,
1792 .slave = &omap36xx_uart4_hwmod,
1793 .clk = "uart4_ick",
1794 .user = OCP_USER_MPU | OCP_USER_SDMA,
1795};
1796
1797/* AM35xx: L4 CORE -> UART4 interface */
1798
1799static struct omap_hwmod_ocp_if am35xx_l4_core__uart4 = {
1800 .master = &omap3xxx_l4_core_hwmod,
1801 .slave = &am35xx_uart4_hwmod,
1802 .clk = "uart4_ick",
1803 .user = OCP_USER_MPU | OCP_USER_SDMA,
1804};
1805
1806/* L4 CORE -> I2C1 interface */
1807static struct omap_hwmod_ocp_if omap3_l4_core__i2c1 = {
1808 .master = &omap3xxx_l4_core_hwmod,
1809 .slave = &omap3xxx_i2c1_hwmod,
1810 .clk = "i2c1_ick",
1811 .fw = {
1812 .omap2 = {
1813 .l4_fw_region = OMAP3_L4_CORE_FW_I2C1_REGION,
1814 .l4_prot_group = 7,
1815 .flags = OMAP_FIREWALL_L4,
1816 },
1817 },
1818 .user = OCP_USER_MPU | OCP_USER_SDMA,
1819};
1820
1821/* L4 CORE -> I2C2 interface */
1822static struct omap_hwmod_ocp_if omap3_l4_core__i2c2 = {
1823 .master = &omap3xxx_l4_core_hwmod,
1824 .slave = &omap3xxx_i2c2_hwmod,
1825 .clk = "i2c2_ick",
1826 .fw = {
1827 .omap2 = {
1828 .l4_fw_region = OMAP3_L4_CORE_FW_I2C2_REGION,
1829 .l4_prot_group = 7,
1830 .flags = OMAP_FIREWALL_L4,
1831 },
1832 },
1833 .user = OCP_USER_MPU | OCP_USER_SDMA,
1834};
1835
1836/* L4 CORE -> I2C3 interface */
1837
1838static struct omap_hwmod_ocp_if omap3_l4_core__i2c3 = {
1839 .master = &omap3xxx_l4_core_hwmod,
1840 .slave = &omap3xxx_i2c3_hwmod,
1841 .clk = "i2c3_ick",
1842 .fw = {
1843 .omap2 = {
1844 .l4_fw_region = OMAP3_L4_CORE_FW_I2C3_REGION,
1845 .l4_prot_group = 7,
1846 .flags = OMAP_FIREWALL_L4,
1847 },
1848 },
1849 .user = OCP_USER_MPU | OCP_USER_SDMA,
1850};
1851
1852/* L4 CORE -> SR1 interface */
1853static struct omap_hwmod_ocp_if omap34xx_l4_core__sr1 = {
1854 .master = &omap3xxx_l4_core_hwmod,
1855 .slave = &omap34xx_sr1_hwmod,
1856 .clk = "sr_l4_ick",
1857 .user = OCP_USER_MPU,
1858};
1859
1860static struct omap_hwmod_ocp_if omap36xx_l4_core__sr1 = {
1861 .master = &omap3xxx_l4_core_hwmod,
1862 .slave = &omap36xx_sr1_hwmod,
1863 .clk = "sr_l4_ick",
1864 .user = OCP_USER_MPU,
1865};
1866
1867/* L4 CORE -> SR2 interface */
1868
1869static struct omap_hwmod_ocp_if omap34xx_l4_core__sr2 = {
1870 .master = &omap3xxx_l4_core_hwmod,
1871 .slave = &omap34xx_sr2_hwmod,
1872 .clk = "sr_l4_ick",
1873 .user = OCP_USER_MPU,
1874};
1875
1876static struct omap_hwmod_ocp_if omap36xx_l4_core__sr2 = {
1877 .master = &omap3xxx_l4_core_hwmod,
1878 .slave = &omap36xx_sr2_hwmod,
1879 .clk = "sr_l4_ick",
1880 .user = OCP_USER_MPU,
1881};
1882
1883
1884/* l4_core -> usbhsotg */
1885static struct omap_hwmod_ocp_if omap3xxx_l4_core__usbhsotg = {
1886 .master = &omap3xxx_l4_core_hwmod,
1887 .slave = &omap3xxx_usbhsotg_hwmod,
1888 .clk = "l4_ick",
1889 .user = OCP_USER_MPU,
1890};
1891
1892
1893/* l4_core -> usbhsotg */
1894static struct omap_hwmod_ocp_if am35xx_l4_core__usbhsotg = {
1895 .master = &omap3xxx_l4_core_hwmod,
1896 .slave = &am35xx_usbhsotg_hwmod,
1897 .clk = "hsotgusb_ick",
1898 .user = OCP_USER_MPU,
1899};
1900
1901/* L4_WKUP -> L4_SEC interface */
1902static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__l4_sec = {
1903 .master = &omap3xxx_l4_wkup_hwmod,
1904 .slave = &omap3xxx_l4_sec_hwmod,
1905 .user = OCP_USER_MPU | OCP_USER_SDMA,
1906};
1907
1908/* IVA2 <- L3 interface */
1909static struct omap_hwmod_ocp_if omap3xxx_l3__iva = {
1910 .master = &omap3xxx_l3_main_hwmod,
1911 .slave = &omap3xxx_iva_hwmod,
1912 .clk = "core_l3_ick",
1913 .user = OCP_USER_MPU | OCP_USER_SDMA,
1914};
1915
1916
1917/* l4_wkup -> timer1 */
1918static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__timer1 = {
1919 .master = &omap3xxx_l4_wkup_hwmod,
1920 .slave = &omap3xxx_timer1_hwmod,
1921 .clk = "gpt1_ick",
1922 .user = OCP_USER_MPU | OCP_USER_SDMA,
1923};
1924
1925
1926/* l4_per -> timer2 */
1927static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer2 = {
1928 .master = &omap3xxx_l4_per_hwmod,
1929 .slave = &omap3xxx_timer2_hwmod,
1930 .clk = "gpt2_ick",
1931 .user = OCP_USER_MPU | OCP_USER_SDMA,
1932};
1933
1934
1935/* l4_per -> timer3 */
1936static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer3 = {
1937 .master = &omap3xxx_l4_per_hwmod,
1938 .slave = &omap3xxx_timer3_hwmod,
1939 .clk = "gpt3_ick",
1940 .user = OCP_USER_MPU | OCP_USER_SDMA,
1941};
1942
1943
1944/* l4_per -> timer4 */
1945static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer4 = {
1946 .master = &omap3xxx_l4_per_hwmod,
1947 .slave = &omap3xxx_timer4_hwmod,
1948 .clk = "gpt4_ick",
1949 .user = OCP_USER_MPU | OCP_USER_SDMA,
1950};
1951
1952
1953/* l4_per -> timer5 */
1954static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer5 = {
1955 .master = &omap3xxx_l4_per_hwmod,
1956 .slave = &omap3xxx_timer5_hwmod,
1957 .clk = "gpt5_ick",
1958 .user = OCP_USER_MPU | OCP_USER_SDMA,
1959};
1960
1961
1962/* l4_per -> timer6 */
1963static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer6 = {
1964 .master = &omap3xxx_l4_per_hwmod,
1965 .slave = &omap3xxx_timer6_hwmod,
1966 .clk = "gpt6_ick",
1967 .user = OCP_USER_MPU | OCP_USER_SDMA,
1968};
1969
1970
1971/* l4_per -> timer7 */
1972static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer7 = {
1973 .master = &omap3xxx_l4_per_hwmod,
1974 .slave = &omap3xxx_timer7_hwmod,
1975 .clk = "gpt7_ick",
1976 .user = OCP_USER_MPU | OCP_USER_SDMA,
1977};
1978
1979
1980/* l4_per -> timer8 */
1981static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer8 = {
1982 .master = &omap3xxx_l4_per_hwmod,
1983 .slave = &omap3xxx_timer8_hwmod,
1984 .clk = "gpt8_ick",
1985 .user = OCP_USER_MPU | OCP_USER_SDMA,
1986};
1987
1988
1989/* l4_per -> timer9 */
1990static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer9 = {
1991 .master = &omap3xxx_l4_per_hwmod,
1992 .slave = &omap3xxx_timer9_hwmod,
1993 .clk = "gpt9_ick",
1994 .user = OCP_USER_MPU | OCP_USER_SDMA,
1995};
1996
1997/* l4_core -> timer10 */
1998static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer10 = {
1999 .master = &omap3xxx_l4_core_hwmod,
2000 .slave = &omap3xxx_timer10_hwmod,
2001 .clk = "gpt10_ick",
2002 .user = OCP_USER_MPU | OCP_USER_SDMA,
2003};
2004
2005/* l4_core -> timer11 */
2006static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer11 = {
2007 .master = &omap3xxx_l4_core_hwmod,
2008 .slave = &omap3xxx_timer11_hwmod,
2009 .clk = "gpt11_ick",
2010 .user = OCP_USER_MPU | OCP_USER_SDMA,
2011};
2012
2013
2014/* l4_core -> timer12 */
2015static struct omap_hwmod_ocp_if omap3xxx_l4_sec__timer12 = {
2016 .master = &omap3xxx_l4_sec_hwmod,
2017 .slave = &omap3xxx_timer12_hwmod,
2018 .clk = "gpt12_ick",
2019 .user = OCP_USER_MPU | OCP_USER_SDMA,
2020};
2021
2022/* l4_wkup -> wd_timer2 */
2023
2024static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__wd_timer2 = {
2025 .master = &omap3xxx_l4_wkup_hwmod,
2026 .slave = &omap3xxx_wd_timer2_hwmod,
2027 .clk = "wdt2_ick",
2028 .user = OCP_USER_MPU | OCP_USER_SDMA,
2029};
2030
2031/* l4_core -> dss */
2032static struct omap_hwmod_ocp_if omap3430es1_l4_core__dss = {
2033 .master = &omap3xxx_l4_core_hwmod,
2034 .slave = &omap3430es1_dss_core_hwmod,
2035 .clk = "dss_ick",
2036 .fw = {
2037 .omap2 = {
2038 .l4_fw_region = OMAP3ES1_L4_CORE_FW_DSS_CORE_REGION,
2039 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
2040 .flags = OMAP_FIREWALL_L4,
2041 },
2042 },
2043 .user = OCP_USER_MPU | OCP_USER_SDMA,
2044};
2045
2046static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss = {
2047 .master = &omap3xxx_l4_core_hwmod,
2048 .slave = &omap3xxx_dss_core_hwmod,
2049 .clk = "dss_ick",
2050 .fw = {
2051 .omap2 = {
2052 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_CORE_REGION,
2053 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
2054 .flags = OMAP_FIREWALL_L4,
2055 },
2056 },
2057 .user = OCP_USER_MPU | OCP_USER_SDMA,
2058};
2059
2060/* l4_core -> dss_dispc */
2061static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dispc = {
2062 .master = &omap3xxx_l4_core_hwmod,
2063 .slave = &omap3xxx_dss_dispc_hwmod,
2064 .clk = "dss_ick",
2065 .fw = {
2066 .omap2 = {
2067 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_DISPC_REGION,
2068 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
2069 .flags = OMAP_FIREWALL_L4,
2070 },
2071 },
2072 .user = OCP_USER_MPU | OCP_USER_SDMA,
2073};
2074
2075/* l4_core -> dss_dsi1 */
2076static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dsi1 = {
2077 .master = &omap3xxx_l4_core_hwmod,
2078 .slave = &omap3xxx_dss_dsi1_hwmod,
2079 .clk = "dss_ick",
2080 .fw = {
2081 .omap2 = {
2082 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_DSI_REGION,
2083 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
2084 .flags = OMAP_FIREWALL_L4,
2085 },
2086 },
2087 .user = OCP_USER_MPU | OCP_USER_SDMA,
2088};
2089
2090/* l4_core -> dss_rfbi */
2091static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_rfbi = {
2092 .master = &omap3xxx_l4_core_hwmod,
2093 .slave = &omap3xxx_dss_rfbi_hwmod,
2094 .clk = "dss_ick",
2095 .fw = {
2096 .omap2 = {
2097 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_RFBI_REGION,
2098 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP ,
2099 .flags = OMAP_FIREWALL_L4,
2100 },
2101 },
2102 .user = OCP_USER_MPU | OCP_USER_SDMA,
2103};
2104
2105/* l4_core -> dss_venc */
2106static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_venc = {
2107 .master = &omap3xxx_l4_core_hwmod,
2108 .slave = &omap3xxx_dss_venc_hwmod,
2109 .clk = "dss_ick",
2110 .fw = {
2111 .omap2 = {
2112 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_VENC_REGION,
2113 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
2114 .flags = OMAP_FIREWALL_L4,
2115 },
2116 },
2117 .flags = OCPIF_SWSUP_IDLE,
2118 .user = OCP_USER_MPU | OCP_USER_SDMA,
2119};
2120
2121/* l4_wkup -> gpio1 */
2122
2123static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__gpio1 = {
2124 .master = &omap3xxx_l4_wkup_hwmod,
2125 .slave = &omap3xxx_gpio1_hwmod,
2126 .user = OCP_USER_MPU | OCP_USER_SDMA,
2127};
2128
2129/* l4_per -> gpio2 */
2130
2131static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio2 = {
2132 .master = &omap3xxx_l4_per_hwmod,
2133 .slave = &omap3xxx_gpio2_hwmod,
2134 .user = OCP_USER_MPU | OCP_USER_SDMA,
2135};
2136
2137/* l4_per -> gpio3 */
2138
2139static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio3 = {
2140 .master = &omap3xxx_l4_per_hwmod,
2141 .slave = &omap3xxx_gpio3_hwmod,
2142 .user = OCP_USER_MPU | OCP_USER_SDMA,
2143};
2144
2145/*
2146 * 'mmu' class
2147 * The memory management unit performs virtual to physical address translation
2148 * for its requestors.
2149 */
2150
2151static struct omap_hwmod_class_sysconfig mmu_sysc = {
2152 .rev_offs = 0x000,
2153 .sysc_offs = 0x010,
2154 .syss_offs = 0x014,
2155 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
2156 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
2157 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2158 .sysc_fields = &omap_hwmod_sysc_type1,
2159};
2160
2161static struct omap_hwmod_class omap3xxx_mmu_hwmod_class = {
2162 .name = "mmu",
2163 .sysc = &mmu_sysc,
2164};
2165
2166/* mmu isp */
2167static struct omap_hwmod omap3xxx_mmu_isp_hwmod;
2168
2169/* l4_core -> mmu isp */
2170static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmu_isp = {
2171 .master = &omap3xxx_l4_core_hwmod,
2172 .slave = &omap3xxx_mmu_isp_hwmod,
2173 .user = OCP_USER_MPU | OCP_USER_SDMA,
2174};
2175
2176static struct omap_hwmod omap3xxx_mmu_isp_hwmod = {
2177 .name = "mmu_isp",
2178 .class = &omap3xxx_mmu_hwmod_class,
2179 .main_clk = "cam_ick",
2180 .flags = HWMOD_NO_IDLEST,
2181};
2182
2183/* mmu iva */
2184
2185static struct omap_hwmod omap3xxx_mmu_iva_hwmod;
2186
2187static struct omap_hwmod_rst_info omap3xxx_mmu_iva_resets[] = {
2188 { .name = "mmu", .rst_shift = 1, .st_shift = 9 },
2189};
2190
2191/* l3_main -> iva mmu */
2192static struct omap_hwmod_ocp_if omap3xxx_l3_main__mmu_iva = {
2193 .master = &omap3xxx_l3_main_hwmod,
2194 .slave = &omap3xxx_mmu_iva_hwmod,
2195 .user = OCP_USER_MPU | OCP_USER_SDMA,
2196};
2197
2198static struct omap_hwmod omap3xxx_mmu_iva_hwmod = {
2199 .name = "mmu_iva",
2200 .class = &omap3xxx_mmu_hwmod_class,
2201 .clkdm_name = "iva2_clkdm",
2202 .rst_lines = omap3xxx_mmu_iva_resets,
2203 .rst_lines_cnt = ARRAY_SIZE(omap3xxx_mmu_iva_resets),
2204 .main_clk = "iva2_ck",
2205 .prcm = {
2206 .omap2 = {
2207 .module_offs = OMAP3430_IVA2_MOD,
2208 .idlest_reg_id = 1,
2209 .idlest_idle_bit = OMAP3430_ST_IVA2_SHIFT,
2210 },
2211 },
2212 .flags = HWMOD_NO_IDLEST,
2213};
2214
2215/* l4_per -> gpio4 */
2216
2217static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio4 = {
2218 .master = &omap3xxx_l4_per_hwmod,
2219 .slave = &omap3xxx_gpio4_hwmod,
2220 .user = OCP_USER_MPU | OCP_USER_SDMA,
2221};
2222
2223/* l4_per -> gpio5 */
2224
2225static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio5 = {
2226 .master = &omap3xxx_l4_per_hwmod,
2227 .slave = &omap3xxx_gpio5_hwmod,
2228 .user = OCP_USER_MPU | OCP_USER_SDMA,
2229};
2230
2231/* l4_per -> gpio6 */
2232
2233static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio6 = {
2234 .master = &omap3xxx_l4_per_hwmod,
2235 .slave = &omap3xxx_gpio6_hwmod,
2236 .user = OCP_USER_MPU | OCP_USER_SDMA,
2237};
2238
2239/* dma_system -> L3 */
2240static struct omap_hwmod_ocp_if omap3xxx_dma_system__l3 = {
2241 .master = &omap3xxx_dma_system_hwmod,
2242 .slave = &omap3xxx_l3_main_hwmod,
2243 .clk = "core_l3_ick",
2244 .user = OCP_USER_MPU | OCP_USER_SDMA,
2245};
2246
2247/* l4_cfg -> dma_system */
2248static struct omap_hwmod_ocp_if omap3xxx_l4_core__dma_system = {
2249 .master = &omap3xxx_l4_core_hwmod,
2250 .slave = &omap3xxx_dma_system_hwmod,
2251 .clk = "core_l4_ick",
2252 .user = OCP_USER_MPU | OCP_USER_SDMA,
2253};
2254
2255
2256/* l4_core -> mcbsp1 */
2257static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp1 = {
2258 .master = &omap3xxx_l4_core_hwmod,
2259 .slave = &omap3xxx_mcbsp1_hwmod,
2260 .clk = "mcbsp1_ick",
2261 .user = OCP_USER_MPU | OCP_USER_SDMA,
2262};
2263
2264
2265/* l4_per -> mcbsp2 */
2266static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2 = {
2267 .master = &omap3xxx_l4_per_hwmod,
2268 .slave = &omap3xxx_mcbsp2_hwmod,
2269 .clk = "mcbsp2_ick",
2270 .user = OCP_USER_MPU | OCP_USER_SDMA,
2271};
2272
2273
2274/* l4_per -> mcbsp3 */
2275static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3 = {
2276 .master = &omap3xxx_l4_per_hwmod,
2277 .slave = &omap3xxx_mcbsp3_hwmod,
2278 .clk = "mcbsp3_ick",
2279 .user = OCP_USER_MPU | OCP_USER_SDMA,
2280};
2281
2282
2283/* l4_per -> mcbsp4 */
2284static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp4 = {
2285 .master = &omap3xxx_l4_per_hwmod,
2286 .slave = &omap3xxx_mcbsp4_hwmod,
2287 .clk = "mcbsp4_ick",
2288 .user = OCP_USER_MPU | OCP_USER_SDMA,
2289};
2290
2291
2292/* l4_core -> mcbsp5 */
2293static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp5 = {
2294 .master = &omap3xxx_l4_core_hwmod,
2295 .slave = &omap3xxx_mcbsp5_hwmod,
2296 .clk = "mcbsp5_ick",
2297 .user = OCP_USER_MPU | OCP_USER_SDMA,
2298};
2299
2300
2301/* l4_per -> mcbsp2_sidetone */
2302static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2_sidetone = {
2303 .master = &omap3xxx_l4_per_hwmod,
2304 .slave = &omap3xxx_mcbsp2_sidetone_hwmod,
2305 .clk = "mcbsp2_ick",
2306 .user = OCP_USER_MPU,
2307};
2308
2309
2310/* l4_per -> mcbsp3_sidetone */
2311static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3_sidetone = {
2312 .master = &omap3xxx_l4_per_hwmod,
2313 .slave = &omap3xxx_mcbsp3_sidetone_hwmod,
2314 .clk = "mcbsp3_ick",
2315 .user = OCP_USER_MPU,
2316};
2317
2318/* l4_core -> mailbox */
2319static struct omap_hwmod_ocp_if omap3xxx_l4_core__mailbox = {
2320 .master = &omap3xxx_l4_core_hwmod,
2321 .slave = &omap3xxx_mailbox_hwmod,
2322 .user = OCP_USER_MPU | OCP_USER_SDMA,
2323};
2324
2325/* l4 core -> mcspi1 interface */
2326static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi1 = {
2327 .master = &omap3xxx_l4_core_hwmod,
2328 .slave = &omap34xx_mcspi1,
2329 .clk = "mcspi1_ick",
2330 .user = OCP_USER_MPU | OCP_USER_SDMA,
2331};
2332
2333/* l4 core -> mcspi2 interface */
2334static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi2 = {
2335 .master = &omap3xxx_l4_core_hwmod,
2336 .slave = &omap34xx_mcspi2,
2337 .clk = "mcspi2_ick",
2338 .user = OCP_USER_MPU | OCP_USER_SDMA,
2339};
2340
2341/* l4 core -> mcspi3 interface */
2342static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi3 = {
2343 .master = &omap3xxx_l4_core_hwmod,
2344 .slave = &omap34xx_mcspi3,
2345 .clk = "mcspi3_ick",
2346 .user = OCP_USER_MPU | OCP_USER_SDMA,
2347};
2348
2349/* l4 core -> mcspi4 interface */
2350
2351static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi4 = {
2352 .master = &omap3xxx_l4_core_hwmod,
2353 .slave = &omap34xx_mcspi4,
2354 .clk = "mcspi4_ick",
2355 .user = OCP_USER_MPU | OCP_USER_SDMA,
2356};
2357
2358static struct omap_hwmod_ocp_if omap3xxx_usb_host_hs__l3_main_2 = {
2359 .master = &omap3xxx_usb_host_hs_hwmod,
2360 .slave = &omap3xxx_l3_main_hwmod,
2361 .clk = "core_l3_ick",
2362 .user = OCP_USER_MPU,
2363};
2364
2365
2366static struct omap_hwmod_ocp_if omap3xxx_l4_core__usb_host_hs = {
2367 .master = &omap3xxx_l4_core_hwmod,
2368 .slave = &omap3xxx_usb_host_hs_hwmod,
2369 .clk = "usbhost_ick",
2370 .user = OCP_USER_MPU | OCP_USER_SDMA,
2371};
2372
2373
2374static struct omap_hwmod_ocp_if omap3xxx_l4_core__usb_tll_hs = {
2375 .master = &omap3xxx_l4_core_hwmod,
2376 .slave = &omap3xxx_usb_tll_hs_hwmod,
2377 .clk = "usbtll_ick",
2378 .user = OCP_USER_MPU | OCP_USER_SDMA,
2379};
2380
2381/* l4_core -> hdq1w interface */
2382static struct omap_hwmod_ocp_if omap3xxx_l4_core__hdq1w = {
2383 .master = &omap3xxx_l4_core_hwmod,
2384 .slave = &omap3xxx_hdq1w_hwmod,
2385 .clk = "hdq_ick",
2386 .user = OCP_USER_MPU | OCP_USER_SDMA,
2387 .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
2388};
2389
2390/* l4_wkup -> 32ksync_counter */
2391
2392
2393static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__counter_32k = {
2394 .master = &omap3xxx_l4_wkup_hwmod,
2395 .slave = &omap3xxx_counter_32k_hwmod,
2396 .clk = "omap_32ksync_ick",
2397 .user = OCP_USER_MPU | OCP_USER_SDMA,
2398};
2399
2400/* am35xx has Davinci MDIO & EMAC */
2401static struct omap_hwmod_class am35xx_mdio_class = {
2402 .name = "davinci_mdio",
2403};
2404
2405static struct omap_hwmod am35xx_mdio_hwmod = {
2406 .name = "davinci_mdio",
2407 .class = &am35xx_mdio_class,
2408 .flags = HWMOD_NO_IDLEST,
2409};
2410
2411/*
2412 * XXX Should be connected to an IPSS hwmod, not the L3 directly;
2413 * but this will probably require some additional hwmod core support,
2414 * so is left as a future to-do item.
2415 */
2416static struct omap_hwmod_ocp_if am35xx_mdio__l3 = {
2417 .master = &am35xx_mdio_hwmod,
2418 .slave = &omap3xxx_l3_main_hwmod,
2419 .clk = "emac_fck",
2420 .user = OCP_USER_MPU,
2421};
2422
2423/* l4_core -> davinci mdio */
2424/*
2425 * XXX Should be connected to an IPSS hwmod, not the L4_CORE directly;
2426 * but this will probably require some additional hwmod core support,
2427 * so is left as a future to-do item.
2428 */
2429static struct omap_hwmod_ocp_if am35xx_l4_core__mdio = {
2430 .master = &omap3xxx_l4_core_hwmod,
2431 .slave = &am35xx_mdio_hwmod,
2432 .clk = "emac_fck",
2433 .user = OCP_USER_MPU,
2434};
2435
2436static struct omap_hwmod_class am35xx_emac_class = {
2437 .name = "davinci_emac",
2438};
2439
2440static struct omap_hwmod am35xx_emac_hwmod = {
2441 .name = "davinci_emac",
2442 .class = &am35xx_emac_class,
2443 /*
2444 * According to Mark Greer, the MPU will not return from WFI
2445 * when the EMAC signals an interrupt.
2446 * http://www.spinics.net/lists/arm-kernel/msg174734.html
2447 */
2448 .flags = (HWMOD_NO_IDLEST | HWMOD_BLOCK_WFI),
2449};
2450
2451/* l3_core -> davinci emac interface */
2452/*
2453 * XXX Should be connected to an IPSS hwmod, not the L3 directly;
2454 * but this will probably require some additional hwmod core support,
2455 * so is left as a future to-do item.
2456 */
2457static struct omap_hwmod_ocp_if am35xx_emac__l3 = {
2458 .master = &am35xx_emac_hwmod,
2459 .slave = &omap3xxx_l3_main_hwmod,
2460 .clk = "emac_ick",
2461 .user = OCP_USER_MPU,
2462};
2463
2464/* l4_core -> davinci emac */
2465/*
2466 * XXX Should be connected to an IPSS hwmod, not the L4_CORE directly;
2467 * but this will probably require some additional hwmod core support,
2468 * so is left as a future to-do item.
2469 */
2470static struct omap_hwmod_ocp_if am35xx_l4_core__emac = {
2471 .master = &omap3xxx_l4_core_hwmod,
2472 .slave = &am35xx_emac_hwmod,
2473 .clk = "emac_ick",
2474 .user = OCP_USER_MPU,
2475};
2476
2477static struct omap_hwmod_ocp_if omap3xxx_l3_main__gpmc = {
2478 .master = &omap3xxx_l3_main_hwmod,
2479 .slave = &omap3xxx_gpmc_hwmod,
2480 .clk = "core_l3_ick",
2481 .user = OCP_USER_MPU | OCP_USER_SDMA,
2482};
2483
2484/* l4_core -> SHAM2 (SHA1/MD5) (similar to omap24xx) */
2485static struct omap_hwmod_class_sysconfig omap3_sham_sysc = {
2486 .rev_offs = 0x5c,
2487 .sysc_offs = 0x60,
2488 .syss_offs = 0x64,
2489 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
2490 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
2491 .sysc_fields = &omap3_sham_sysc_fields,
2492};
2493
2494static struct omap_hwmod_class omap3xxx_sham_class = {
2495 .name = "sham",
2496 .sysc = &omap3_sham_sysc,
2497};
2498
2499
2500
2501static struct omap_hwmod omap3xxx_sham_hwmod = {
2502 .name = "sham",
2503 .main_clk = "sha12_ick",
2504 .prcm = {
2505 .omap2 = {
2506 .module_offs = CORE_MOD,
2507 .idlest_reg_id = 1,
2508 .idlest_idle_bit = OMAP3430_ST_SHA12_SHIFT,
2509 },
2510 },
2511 .class = &omap3xxx_sham_class,
2512};
2513
2514
2515static struct omap_hwmod_ocp_if omap3xxx_l4_core__sham = {
2516 .master = &omap3xxx_l4_core_hwmod,
2517 .slave = &omap3xxx_sham_hwmod,
2518 .clk = "sha12_ick",
2519 .user = OCP_USER_MPU | OCP_USER_SDMA,
2520};
2521
2522/* l4_core -> AES */
2523static struct omap_hwmod_class_sysconfig omap3_aes_sysc = {
2524 .rev_offs = 0x44,
2525 .sysc_offs = 0x48,
2526 .syss_offs = 0x4c,
2527 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
2528 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
2529 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2530 .sysc_fields = &omap3xxx_aes_sysc_fields,
2531};
2532
2533static struct omap_hwmod_class omap3xxx_aes_class = {
2534 .name = "aes",
2535 .sysc = &omap3_aes_sysc,
2536};
2537
2538
2539static struct omap_hwmod omap3xxx_aes_hwmod = {
2540 .name = "aes",
2541 .main_clk = "aes2_ick",
2542 .prcm = {
2543 .omap2 = {
2544 .module_offs = CORE_MOD,
2545 .idlest_reg_id = 1,
2546 .idlest_idle_bit = OMAP3430_ST_AES2_SHIFT,
2547 },
2548 },
2549 .class = &omap3xxx_aes_class,
2550};
2551
2552
2553static struct omap_hwmod_ocp_if omap3xxx_l4_core__aes = {
2554 .master = &omap3xxx_l4_core_hwmod,
2555 .slave = &omap3xxx_aes_hwmod,
2556 .clk = "aes2_ick",
2557 .user = OCP_USER_MPU | OCP_USER_SDMA,
2558};
2559
2560/*
2561 * 'ssi' class
2562 * synchronous serial interface (multichannel and full-duplex serial if)
2563 */
2564
2565static struct omap_hwmod_class_sysconfig omap34xx_ssi_sysc = {
2566 .rev_offs = 0x0000,
2567 .sysc_offs = 0x0010,
2568 .syss_offs = 0x0014,
2569 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_MIDLEMODE |
2570 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2571 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2572 .sysc_fields = &omap_hwmod_sysc_type1,
2573};
2574
2575static struct omap_hwmod_class omap3xxx_ssi_hwmod_class = {
2576 .name = "ssi",
2577 .sysc = &omap34xx_ssi_sysc,
2578};
2579
2580static struct omap_hwmod omap3xxx_ssi_hwmod = {
2581 .name = "ssi",
2582 .class = &omap3xxx_ssi_hwmod_class,
2583 .clkdm_name = "core_l4_clkdm",
2584 .main_clk = "ssi_ssr_fck",
2585 .prcm = {
2586 .omap2 = {
2587 .module_offs = CORE_MOD,
2588 .idlest_reg_id = 1,
2589 .idlest_idle_bit = OMAP3430ES2_ST_SSI_IDLE_SHIFT,
2590 },
2591 },
2592};
2593
2594/* L4 CORE -> SSI */
2595static struct omap_hwmod_ocp_if omap3xxx_l4_core__ssi = {
2596 .master = &omap3xxx_l4_core_hwmod,
2597 .slave = &omap3xxx_ssi_hwmod,
2598 .clk = "ssi_ick",
2599 .user = OCP_USER_MPU | OCP_USER_SDMA,
2600};
2601
2602static struct omap_hwmod_ocp_if *omap3xxx_hwmod_ocp_ifs[] __initdata = {
2603 &omap3xxx_l3_main__l4_core,
2604 &omap3xxx_l3_main__l4_per,
2605 &omap3xxx_mpu__l3_main,
2606 &omap3xxx_l3_main__l4_debugss,
2607 &omap3xxx_l4_core__l4_wkup,
2608 &omap3xxx_l4_core__mmc3,
2609 &omap3_l4_core__uart1,
2610 &omap3_l4_core__uart2,
2611 &omap3_l4_per__uart3,
2612 &omap3_l4_core__i2c1,
2613 &omap3_l4_core__i2c2,
2614 &omap3_l4_core__i2c3,
2615 &omap3xxx_l4_wkup__l4_sec,
2616 &omap3xxx_l4_wkup__timer1,
2617 &omap3xxx_l4_per__timer2,
2618 &omap3xxx_l4_per__timer3,
2619 &omap3xxx_l4_per__timer4,
2620 &omap3xxx_l4_per__timer5,
2621 &omap3xxx_l4_per__timer6,
2622 &omap3xxx_l4_per__timer7,
2623 &omap3xxx_l4_per__timer8,
2624 &omap3xxx_l4_per__timer9,
2625 &omap3xxx_l4_core__timer10,
2626 &omap3xxx_l4_core__timer11,
2627 &omap3xxx_l4_wkup__wd_timer2,
2628 &omap3xxx_l4_wkup__gpio1,
2629 &omap3xxx_l4_per__gpio2,
2630 &omap3xxx_l4_per__gpio3,
2631 &omap3xxx_l4_per__gpio4,
2632 &omap3xxx_l4_per__gpio5,
2633 &omap3xxx_l4_per__gpio6,
2634 &omap3xxx_dma_system__l3,
2635 &omap3xxx_l4_core__dma_system,
2636 &omap3xxx_l4_core__mcbsp1,
2637 &omap3xxx_l4_per__mcbsp2,
2638 &omap3xxx_l4_per__mcbsp3,
2639 &omap3xxx_l4_per__mcbsp4,
2640 &omap3xxx_l4_core__mcbsp5,
2641 &omap3xxx_l4_per__mcbsp2_sidetone,
2642 &omap3xxx_l4_per__mcbsp3_sidetone,
2643 &omap34xx_l4_core__mcspi1,
2644 &omap34xx_l4_core__mcspi2,
2645 &omap34xx_l4_core__mcspi3,
2646 &omap34xx_l4_core__mcspi4,
2647 &omap3xxx_l4_wkup__counter_32k,
2648 &omap3xxx_l3_main__gpmc,
2649 NULL,
2650};
2651
2652/* GP-only hwmod links */
2653static struct omap_hwmod_ocp_if *omap34xx_gp_hwmod_ocp_ifs[] __initdata = {
2654 &omap3xxx_l4_sec__timer12,
2655 NULL,
2656};
2657
2658static struct omap_hwmod_ocp_if *omap36xx_gp_hwmod_ocp_ifs[] __initdata = {
2659 &omap3xxx_l4_sec__timer12,
2660 NULL,
2661};
2662
2663static struct omap_hwmod_ocp_if *am35xx_gp_hwmod_ocp_ifs[] __initdata = {
2664 &omap3xxx_l4_sec__timer12,
2665 NULL,
2666};
2667
2668/* crypto hwmod links */
2669static struct omap_hwmod_ocp_if *omap34xx_sham_hwmod_ocp_ifs[] __initdata = {
2670 &omap3xxx_l4_core__sham,
2671 NULL,
2672};
2673
2674static struct omap_hwmod_ocp_if *omap34xx_aes_hwmod_ocp_ifs[] __initdata = {
2675 &omap3xxx_l4_core__aes,
2676 NULL,
2677};
2678
2679static struct omap_hwmod_ocp_if *omap36xx_sham_hwmod_ocp_ifs[] __initdata = {
2680 &omap3xxx_l4_core__sham,
2681 NULL
2682};
2683
2684static struct omap_hwmod_ocp_if *omap36xx_aes_hwmod_ocp_ifs[] __initdata = {
2685 &omap3xxx_l4_core__aes,
2686 NULL
2687};
2688
2689/*
2690 * Apparently the SHA/MD5 and AES accelerator IP blocks are
2691 * only present on some AM35xx chips, and no one knows which
2692 * ones. See
2693 * http://www.spinics.net/lists/arm-kernel/msg215466.html So
2694 * if you need these IP blocks on an AM35xx, try uncommenting
2695 * the following lines.
2696 */
2697static struct omap_hwmod_ocp_if *am35xx_sham_hwmod_ocp_ifs[] __initdata = {
2698 /* &omap3xxx_l4_core__sham, */
2699 NULL
2700};
2701
2702static struct omap_hwmod_ocp_if *am35xx_aes_hwmod_ocp_ifs[] __initdata = {
2703 /* &omap3xxx_l4_core__aes, */
2704 NULL,
2705};
2706
2707/* 3430ES1-only hwmod links */
2708static struct omap_hwmod_ocp_if *omap3430es1_hwmod_ocp_ifs[] __initdata = {
2709 &omap3430es1_dss__l3,
2710 &omap3430es1_l4_core__dss,
2711 NULL,
2712};
2713
2714/* 3430ES2+-only hwmod links */
2715static struct omap_hwmod_ocp_if *omap3430es2plus_hwmod_ocp_ifs[] __initdata = {
2716 &omap3xxx_dss__l3,
2717 &omap3xxx_l4_core__dss,
2718 &omap3xxx_usbhsotg__l3,
2719 &omap3xxx_l4_core__usbhsotg,
2720 &omap3xxx_usb_host_hs__l3_main_2,
2721 &omap3xxx_l4_core__usb_host_hs,
2722 &omap3xxx_l4_core__usb_tll_hs,
2723 NULL,
2724};
2725
2726/* <= 3430ES3-only hwmod links */
2727static struct omap_hwmod_ocp_if *omap3430_pre_es3_hwmod_ocp_ifs[] __initdata = {
2728 &omap3xxx_l4_core__pre_es3_mmc1,
2729 &omap3xxx_l4_core__pre_es3_mmc2,
2730 NULL,
2731};
2732
2733/* 3430ES3+-only hwmod links */
2734static struct omap_hwmod_ocp_if *omap3430_es3plus_hwmod_ocp_ifs[] __initdata = {
2735 &omap3xxx_l4_core__es3plus_mmc1,
2736 &omap3xxx_l4_core__es3plus_mmc2,
2737 NULL,
2738};
2739
2740/* 34xx-only hwmod links (all ES revisions) */
2741static struct omap_hwmod_ocp_if *omap34xx_hwmod_ocp_ifs[] __initdata = {
2742 &omap3xxx_l3__iva,
2743 &omap34xx_l4_core__sr1,
2744 &omap34xx_l4_core__sr2,
2745 &omap3xxx_l4_core__mailbox,
2746 &omap3xxx_l4_core__hdq1w,
2747 &omap3xxx_sad2d__l3,
2748 &omap3xxx_l4_core__mmu_isp,
2749 &omap3xxx_l3_main__mmu_iva,
2750 &omap3xxx_l4_core__ssi,
2751 NULL,
2752};
2753
2754/* 36xx-only hwmod links (all ES revisions) */
2755static struct omap_hwmod_ocp_if *omap36xx_hwmod_ocp_ifs[] __initdata = {
2756 &omap3xxx_l3__iva,
2757 &omap36xx_l4_per__uart4,
2758 &omap3xxx_dss__l3,
2759 &omap3xxx_l4_core__dss,
2760 &omap36xx_l4_core__sr1,
2761 &omap36xx_l4_core__sr2,
2762 &omap3xxx_usbhsotg__l3,
2763 &omap3xxx_l4_core__usbhsotg,
2764 &omap3xxx_l4_core__mailbox,
2765 &omap3xxx_usb_host_hs__l3_main_2,
2766 &omap3xxx_l4_core__usb_host_hs,
2767 &omap3xxx_l4_core__usb_tll_hs,
2768 &omap3xxx_l4_core__es3plus_mmc1,
2769 &omap3xxx_l4_core__es3plus_mmc2,
2770 &omap3xxx_l4_core__hdq1w,
2771 &omap3xxx_sad2d__l3,
2772 &omap3xxx_l4_core__mmu_isp,
2773 &omap3xxx_l3_main__mmu_iva,
2774 &omap3xxx_l4_core__ssi,
2775 NULL,
2776};
2777
2778static struct omap_hwmod_ocp_if *am35xx_hwmod_ocp_ifs[] __initdata = {
2779 &omap3xxx_dss__l3,
2780 &omap3xxx_l4_core__dss,
2781 &am35xx_usbhsotg__l3,
2782 &am35xx_l4_core__usbhsotg,
2783 &am35xx_l4_core__uart4,
2784 &omap3xxx_usb_host_hs__l3_main_2,
2785 &omap3xxx_l4_core__usb_host_hs,
2786 &omap3xxx_l4_core__usb_tll_hs,
2787 &omap3xxx_l4_core__es3plus_mmc1,
2788 &omap3xxx_l4_core__es3plus_mmc2,
2789 &omap3xxx_l4_core__hdq1w,
2790 &am35xx_mdio__l3,
2791 &am35xx_l4_core__mdio,
2792 &am35xx_emac__l3,
2793 &am35xx_l4_core__emac,
2794 NULL,
2795};
2796
2797static struct omap_hwmod_ocp_if *omap3xxx_dss_hwmod_ocp_ifs[] __initdata = {
2798 &omap3xxx_l4_core__dss_dispc,
2799 &omap3xxx_l4_core__dss_dsi1,
2800 &omap3xxx_l4_core__dss_rfbi,
2801 &omap3xxx_l4_core__dss_venc,
2802 NULL,
2803};
2804
2805/**
2806 * omap3xxx_hwmod_is_hs_ip_block_usable - is a security IP block accessible?
2807 * @bus: struct device_node * for the top-level OMAP DT data
2808 * @dev_name: device name used in the DT file
2809 *
2810 * Determine whether a "secure" IP block @dev_name is usable by Linux.
2811 * There doesn't appear to be a 100% reliable way to determine this,
2812 * so we rely on heuristics. If @bus is null, meaning there's no DT
2813 * data, then we only assume the IP block is accessible if the OMAP is
2814 * fused as a 'general-purpose' SoC. If however DT data is present,
2815 * test to see if the IP block is described in the DT data and set to
2816 * 'status = "okay"'. If so then we assume the ODM has configured the
2817 * OMAP firewalls to allow access to the IP block.
2818 *
2819 * Return: 0 if device named @dev_name is not likely to be accessible,
2820 * or 1 if it is likely to be accessible.
2821 */
2822static bool __init omap3xxx_hwmod_is_hs_ip_block_usable(struct device_node *bus,
2823 const char *dev_name)
2824{
2825 struct device_node *node;
2826 bool available;
2827
2828 if (!bus)
2829 return omap_type() == OMAP2_DEVICE_TYPE_GP;
2830
2831 node = of_get_child_by_name(bus, dev_name);
2832 available = of_device_is_available(node);
2833 of_node_put(node);
2834
2835 return available;
2836}
2837
2838int __init omap3xxx_hwmod_init(void)
2839{
2840 int r;
2841 struct omap_hwmod_ocp_if **h = NULL, **h_gp = NULL, **h_sham = NULL;
2842 struct omap_hwmod_ocp_if **h_aes = NULL;
2843 struct device_node *bus;
2844 unsigned int rev;
2845
2846 omap_hwmod_init();
2847
2848 /* Register hwmod links common to all OMAP3 */
2849 r = omap_hwmod_register_links(omap3xxx_hwmod_ocp_ifs);
2850 if (r < 0)
2851 return r;
2852
2853 rev = omap_rev();
2854
2855 /*
2856 * Register hwmod links common to individual OMAP3 families, all
2857 * silicon revisions (e.g., 34xx, or AM3505/3517, or 36xx)
2858 * All possible revisions should be included in this conditional.
2859 */
2860 if (rev == OMAP3430_REV_ES1_0 || rev == OMAP3430_REV_ES2_0 ||
2861 rev == OMAP3430_REV_ES2_1 || rev == OMAP3430_REV_ES3_0 ||
2862 rev == OMAP3430_REV_ES3_1 || rev == OMAP3430_REV_ES3_1_2) {
2863 h = omap34xx_hwmod_ocp_ifs;
2864 h_gp = omap34xx_gp_hwmod_ocp_ifs;
2865 h_sham = omap34xx_sham_hwmod_ocp_ifs;
2866 h_aes = omap34xx_aes_hwmod_ocp_ifs;
2867 } else if (rev == AM35XX_REV_ES1_0 || rev == AM35XX_REV_ES1_1) {
2868 h = am35xx_hwmod_ocp_ifs;
2869 h_gp = am35xx_gp_hwmod_ocp_ifs;
2870 h_sham = am35xx_sham_hwmod_ocp_ifs;
2871 h_aes = am35xx_aes_hwmod_ocp_ifs;
2872 } else if (rev == OMAP3630_REV_ES1_0 || rev == OMAP3630_REV_ES1_1 ||
2873 rev == OMAP3630_REV_ES1_2) {
2874 h = omap36xx_hwmod_ocp_ifs;
2875 h_gp = omap36xx_gp_hwmod_ocp_ifs;
2876 h_sham = omap36xx_sham_hwmod_ocp_ifs;
2877 h_aes = omap36xx_aes_hwmod_ocp_ifs;
2878 } else {
2879 WARN(1, "OMAP3 hwmod family init: unknown chip type\n");
2880 return -EINVAL;
2881 }
2882
2883 r = omap_hwmod_register_links(h);
2884 if (r < 0)
2885 return r;
2886
2887 /* Register GP-only hwmod links. */
2888 if (h_gp && omap_type() == OMAP2_DEVICE_TYPE_GP) {
2889 r = omap_hwmod_register_links(h_gp);
2890 if (r < 0)
2891 return r;
2892 }
2893
2894 /*
2895 * Register crypto hwmod links only if they are not disabled in DT.
2896 * If DT information is missing, enable them only for GP devices.
2897 */
2898
2899 bus = of_find_node_by_name(NULL, "ocp");
2900
2901 if (h_sham && omap3xxx_hwmod_is_hs_ip_block_usable(bus, "sham")) {
2902 r = omap_hwmod_register_links(h_sham);
2903 if (r < 0)
2904 goto put_node;
2905 }
2906
2907 if (h_aes && omap3xxx_hwmod_is_hs_ip_block_usable(bus, "aes")) {
2908 r = omap_hwmod_register_links(h_aes);
2909 if (r < 0)
2910 goto put_node;
2911 }
2912 of_node_put(bus);
2913
2914 /*
2915 * Register hwmod links specific to certain ES levels of a
2916 * particular family of silicon (e.g., 34xx ES1.0)
2917 */
2918 h = NULL;
2919 if (rev == OMAP3430_REV_ES1_0) {
2920 h = omap3430es1_hwmod_ocp_ifs;
2921 } else if (rev == OMAP3430_REV_ES2_0 || rev == OMAP3430_REV_ES2_1 ||
2922 rev == OMAP3430_REV_ES3_0 || rev == OMAP3430_REV_ES3_1 ||
2923 rev == OMAP3430_REV_ES3_1_2) {
2924 h = omap3430es2plus_hwmod_ocp_ifs;
2925 }
2926
2927 if (h) {
2928 r = omap_hwmod_register_links(h);
2929 if (r < 0)
2930 return r;
2931 }
2932
2933 h = NULL;
2934 if (rev == OMAP3430_REV_ES1_0 || rev == OMAP3430_REV_ES2_0 ||
2935 rev == OMAP3430_REV_ES2_1) {
2936 h = omap3430_pre_es3_hwmod_ocp_ifs;
2937 } else if (rev == OMAP3430_REV_ES3_0 || rev == OMAP3430_REV_ES3_1 ||
2938 rev == OMAP3430_REV_ES3_1_2) {
2939 h = omap3430_es3plus_hwmod_ocp_ifs;
2940 }
2941
2942 if (h)
2943 r = omap_hwmod_register_links(h);
2944 if (r < 0)
2945 return r;
2946
2947 /*
2948 * DSS code presumes that dss_core hwmod is handled first,
2949 * _before_ any other DSS related hwmods so register common
2950 * DSS hwmod links last to ensure that dss_core is already
2951 * registered. Otherwise some change things may happen, for
2952 * ex. if dispc is handled before dss_core and DSS is enabled
2953 * in bootloader DISPC will be reset with outputs enabled
2954 * which sometimes leads to unrecoverable L3 error. XXX The
2955 * long-term fix to this is to ensure hwmods are set up in
2956 * dependency order in the hwmod core code.
2957 */
2958 r = omap_hwmod_register_links(omap3xxx_dss_hwmod_ocp_ifs);
2959
2960 return r;
2961
2962put_node:
2963 of_node_put(bus);
2964 return r;
2965}