Loading...
1/*
2 * OMAP4 specific common source file.
3 *
4 * Copyright (C) 2010 Texas Instruments, Inc.
5 * Author:
6 * Santosh Shilimkar <santosh.shilimkar@ti.com>
7 *
8 *
9 * This program is free software,you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/kernel.h>
15#include <linux/init.h>
16#include <linux/io.h>
17#include <linux/platform_device.h>
18#include <linux/memblock.h>
19
20#include <asm/hardware/gic.h>
21#include <asm/hardware/cache-l2x0.h>
22#include <asm/mach/map.h>
23#include <asm/memblock.h>
24
25#include <plat/irqs.h>
26#include <plat/sram.h>
27#include <plat/omap-secure.h>
28#include <plat/mmc.h>
29
30#include <mach/hardware.h>
31#include <mach/omap-wakeupgen.h>
32
33#include "common.h"
34#include "hsmmc.h"
35#include "omap4-sar-layout.h"
36#include <linux/export.h>
37
38#ifdef CONFIG_CACHE_L2X0
39static void __iomem *l2cache_base;
40#endif
41
42static void __iomem *sar_ram_base;
43
44#ifdef CONFIG_OMAP4_ERRATA_I688
45/* Used to implement memory barrier on DRAM path */
46#define OMAP4_DRAM_BARRIER_VA 0xfe600000
47
48void __iomem *dram_sync, *sram_sync;
49
50static phys_addr_t paddr;
51static u32 size;
52
53void omap_bus_sync(void)
54{
55 if (dram_sync && sram_sync) {
56 writel_relaxed(readl_relaxed(dram_sync), dram_sync);
57 writel_relaxed(readl_relaxed(sram_sync), sram_sync);
58 isb();
59 }
60}
61EXPORT_SYMBOL(omap_bus_sync);
62
63/* Steal one page physical memory for barrier implementation */
64int __init omap_barrier_reserve_memblock(void)
65{
66
67 size = ALIGN(PAGE_SIZE, SZ_1M);
68 paddr = arm_memblock_steal(size, SZ_1M);
69
70 return 0;
71}
72
73void __init omap_barriers_init(void)
74{
75 struct map_desc dram_io_desc[1];
76
77 dram_io_desc[0].virtual = OMAP4_DRAM_BARRIER_VA;
78 dram_io_desc[0].pfn = __phys_to_pfn(paddr);
79 dram_io_desc[0].length = size;
80 dram_io_desc[0].type = MT_MEMORY_SO;
81 iotable_init(dram_io_desc, ARRAY_SIZE(dram_io_desc));
82 dram_sync = (void __iomem *) dram_io_desc[0].virtual;
83 sram_sync = (void __iomem *) OMAP4_SRAM_VA;
84
85 pr_info("OMAP4: Map 0x%08llx to 0x%08lx for dram barrier\n",
86 (long long) paddr, dram_io_desc[0].virtual);
87
88}
89#else
90void __init omap_barriers_init(void)
91{}
92#endif
93
94void __init gic_init_irq(void)
95{
96 void __iomem *omap_irq_base;
97 void __iomem *gic_dist_base_addr;
98
99 /* Static mapping, never released */
100 gic_dist_base_addr = ioremap(OMAP44XX_GIC_DIST_BASE, SZ_4K);
101 BUG_ON(!gic_dist_base_addr);
102
103 /* Static mapping, never released */
104 omap_irq_base = ioremap(OMAP44XX_GIC_CPU_BASE, SZ_512);
105 BUG_ON(!omap_irq_base);
106
107 omap_wakeupgen_init();
108
109 gic_init(0, 29, gic_dist_base_addr, omap_irq_base);
110}
111
112#ifdef CONFIG_CACHE_L2X0
113
114void __iomem *omap4_get_l2cache_base(void)
115{
116 return l2cache_base;
117}
118
119static void omap4_l2x0_disable(void)
120{
121 /* Disable PL310 L2 Cache controller */
122 omap_smc1(0x102, 0x0);
123}
124
125static void omap4_l2x0_set_debug(unsigned long val)
126{
127 /* Program PL310 L2 Cache controller debug register */
128 omap_smc1(0x100, val);
129}
130
131static int __init omap_l2_cache_init(void)
132{
133 u32 aux_ctrl = 0;
134
135 /*
136 * To avoid code running on other OMAPs in
137 * multi-omap builds
138 */
139 if (!cpu_is_omap44xx())
140 return -ENODEV;
141
142 /* Static mapping, never released */
143 l2cache_base = ioremap(OMAP44XX_L2CACHE_BASE, SZ_4K);
144 if (WARN_ON(!l2cache_base))
145 return -ENOMEM;
146
147 /*
148 * 16-way associativity, parity disabled
149 * Way size - 32KB (es1.0)
150 * Way size - 64KB (es2.0 +)
151 */
152 aux_ctrl = ((1 << L2X0_AUX_CTRL_ASSOCIATIVITY_SHIFT) |
153 (0x1 << 25) |
154 (0x1 << L2X0_AUX_CTRL_NS_LOCKDOWN_SHIFT) |
155 (0x1 << L2X0_AUX_CTRL_NS_INT_CTRL_SHIFT));
156
157 if (omap_rev() == OMAP4430_REV_ES1_0) {
158 aux_ctrl |= 0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT;
159 } else {
160 aux_ctrl |= ((0x3 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) |
161 (1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) |
162 (1 << L2X0_AUX_CTRL_DATA_PREFETCH_SHIFT) |
163 (1 << L2X0_AUX_CTRL_INSTR_PREFETCH_SHIFT) |
164 (1 << L2X0_AUX_CTRL_EARLY_BRESP_SHIFT));
165 }
166 if (omap_rev() != OMAP4430_REV_ES1_0)
167 omap_smc1(0x109, aux_ctrl);
168
169 /* Enable PL310 L2 Cache controller */
170 omap_smc1(0x102, 0x1);
171
172 l2x0_init(l2cache_base, aux_ctrl, L2X0_AUX_CTRL_MASK);
173
174 /*
175 * Override default outer_cache.disable with a OMAP4
176 * specific one
177 */
178 outer_cache.disable = omap4_l2x0_disable;
179 outer_cache.set_debug = omap4_l2x0_set_debug;
180
181 return 0;
182}
183early_initcall(omap_l2_cache_init);
184#endif
185
186void __iomem *omap4_get_sar_ram_base(void)
187{
188 return sar_ram_base;
189}
190
191/*
192 * SAR RAM used to save and restore the HW
193 * context in low power modes
194 */
195static int __init omap4_sar_ram_init(void)
196{
197 /*
198 * To avoid code running on other OMAPs in
199 * multi-omap builds
200 */
201 if (!cpu_is_omap44xx())
202 return -ENOMEM;
203
204 /* Static mapping, never released */
205 sar_ram_base = ioremap(OMAP44XX_SAR_RAM_BASE, SZ_16K);
206 if (WARN_ON(!sar_ram_base))
207 return -ENOMEM;
208
209 return 0;
210}
211early_initcall(omap4_sar_ram_init);
212
213#if defined(CONFIG_MMC_OMAP_HS) || defined(CONFIG_MMC_OMAP_HS_MODULE)
214static int omap4_twl6030_hsmmc_late_init(struct device *dev)
215{
216 int irq = 0;
217 struct platform_device *pdev = container_of(dev,
218 struct platform_device, dev);
219 struct omap_mmc_platform_data *pdata = dev->platform_data;
220
221 /* Setting MMC1 Card detect Irq */
222 if (pdev->id == 0) {
223 irq = twl6030_mmc_card_detect_config();
224 if (irq < 0) {
225 dev_err(dev, "%s: Error card detect config(%d)\n",
226 __func__, irq);
227 return irq;
228 }
229 pdata->slots[0].card_detect_irq = irq;
230 pdata->slots[0].card_detect = twl6030_mmc_card_detect;
231 }
232 return 0;
233}
234
235static __init void omap4_twl6030_hsmmc_set_late_init(struct device *dev)
236{
237 struct omap_mmc_platform_data *pdata;
238
239 /* dev can be null if CONFIG_MMC_OMAP_HS is not set */
240 if (!dev) {
241 pr_err("Failed %s\n", __func__);
242 return;
243 }
244 pdata = dev->platform_data;
245 pdata->init = omap4_twl6030_hsmmc_late_init;
246}
247
248int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
249{
250 struct omap2_hsmmc_info *c;
251
252 omap_hsmmc_init(controllers);
253 for (c = controllers; c->mmc; c++) {
254 /* pdev can be null if CONFIG_MMC_OMAP_HS is not set */
255 if (!c->pdev)
256 continue;
257 omap4_twl6030_hsmmc_set_late_init(&c->pdev->dev);
258 }
259
260 return 0;
261}
262#else
263int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
264{
265 return 0;
266}
267#endif
1/*
2 * OMAP4 specific common source file.
3 *
4 * Copyright (C) 2010 Texas Instruments, Inc.
5 * Author:
6 * Santosh Shilimkar <santosh.shilimkar@ti.com>
7 *
8 *
9 * This program is free software,you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/kernel.h>
15#include <linux/init.h>
16#include <linux/io.h>
17#include <linux/irq.h>
18#include <linux/irqchip.h>
19#include <linux/platform_device.h>
20#include <linux/memblock.h>
21#include <linux/of_irq.h>
22#include <linux/of_platform.h>
23#include <linux/export.h>
24#include <linux/irqchip/arm-gic.h>
25#include <linux/of_address.h>
26#include <linux/reboot.h>
27#include <linux/genalloc.h>
28
29#include <asm/hardware/cache-l2x0.h>
30#include <asm/mach/map.h>
31#include <asm/memblock.h>
32#include <asm/smp_twd.h>
33
34#include "omap-wakeupgen.h"
35#include "soc.h"
36#include "iomap.h"
37#include "common.h"
38#include "prminst44xx.h"
39#include "prcm_mpu44xx.h"
40#include "omap4-sar-layout.h"
41#include "omap-secure.h"
42#include "sram.h"
43
44#ifdef CONFIG_CACHE_L2X0
45static void __iomem *l2cache_base;
46#endif
47
48static void __iomem *sar_ram_base;
49static void __iomem *gic_dist_base_addr;
50static void __iomem *twd_base;
51
52#define IRQ_LOCALTIMER 29
53
54#ifdef CONFIG_OMAP_INTERCONNECT_BARRIER
55
56/* Used to implement memory barrier on DRAM path */
57#define OMAP4_DRAM_BARRIER_VA 0xfe600000
58
59static void __iomem *dram_sync, *sram_sync;
60static phys_addr_t dram_sync_paddr;
61static u32 dram_sync_size;
62
63/*
64 * The OMAP4 bus structure contains asynchronous bridges which can buffer
65 * data writes from the MPU. These asynchronous bridges can be found on
66 * paths between the MPU to EMIF, and the MPU to L3 interconnects.
67 *
68 * We need to be careful about re-ordering which can happen as a result
69 * of different accesses being performed via different paths, and
70 * therefore different asynchronous bridges.
71 */
72
73/*
74 * OMAP4 interconnect barrier which is called for each mb() and wmb().
75 * This is to ensure that normal paths to DRAM (normal memory, cacheable
76 * accesses) are properly synchronised with writes to DMA coherent memory
77 * (normal memory, uncacheable) and device writes.
78 *
79 * The mb() and wmb() barriers only operate only on the MPU->MA->EMIF
80 * path, as we need to ensure that data is visible to other system
81 * masters prior to writes to those system masters being seen.
82 *
83 * Note: the SRAM path is not synchronised via mb() and wmb().
84 */
85static void omap4_mb(void)
86{
87 if (dram_sync)
88 writel_relaxed(0, dram_sync);
89}
90
91/*
92 * OMAP4 Errata i688 - asynchronous bridge corruption when entering WFI.
93 *
94 * If a data is stalled inside asynchronous bridge because of back
95 * pressure, it may be accepted multiple times, creating pointer
96 * misalignment that will corrupt next transfers on that data path until
97 * next reset of the system. No recovery procedure once the issue is hit,
98 * the path remains consistently broken.
99 *
100 * Async bridges can be found on paths between MPU to EMIF and MPU to L3
101 * interconnects.
102 *
103 * This situation can happen only when the idle is initiated by a Master
104 * Request Disconnection (which is trigged by software when executing WFI
105 * on the CPU).
106 *
107 * The work-around for this errata needs all the initiators connected
108 * through an async bridge to ensure that data path is properly drained
109 * before issuing WFI. This condition will be met if one Strongly ordered
110 * access is performed to the target right before executing the WFI.
111 *
112 * In MPU case, L3 T2ASYNC FIFO and DDR T2ASYNC FIFO needs to be drained.
113 * IO barrier ensure that there is no synchronisation loss on initiators
114 * operating on both interconnect port simultaneously.
115 *
116 * This is a stronger version of the OMAP4 memory barrier below, and
117 * operates on both the MPU->MA->EMIF path but also the MPU->OCP path
118 * as well, and is necessary prior to executing a WFI.
119 */
120void omap_interconnect_sync(void)
121{
122 if (dram_sync && sram_sync) {
123 writel_relaxed(readl_relaxed(dram_sync), dram_sync);
124 writel_relaxed(readl_relaxed(sram_sync), sram_sync);
125 isb();
126 }
127}
128
129static int __init omap4_sram_init(void)
130{
131 struct device_node *np;
132 struct gen_pool *sram_pool;
133
134 np = of_find_compatible_node(NULL, NULL, "ti,omap4-mpu");
135 if (!np)
136 pr_warn("%s:Unable to allocate sram needed to handle errata I688\n",
137 __func__);
138 sram_pool = of_gen_pool_get(np, "sram", 0);
139 if (!sram_pool)
140 pr_warn("%s:Unable to get sram pool needed to handle errata I688\n",
141 __func__);
142 else
143 sram_sync = (void *)gen_pool_alloc(sram_pool, PAGE_SIZE);
144
145 return 0;
146}
147omap_arch_initcall(omap4_sram_init);
148
149/* Steal one page physical memory for barrier implementation */
150void __init omap_barrier_reserve_memblock(void)
151{
152 dram_sync_size = ALIGN(PAGE_SIZE, SZ_1M);
153 dram_sync_paddr = arm_memblock_steal(dram_sync_size, SZ_1M);
154}
155
156void __init omap_barriers_init(void)
157{
158 struct map_desc dram_io_desc[1];
159
160 dram_io_desc[0].virtual = OMAP4_DRAM_BARRIER_VA;
161 dram_io_desc[0].pfn = __phys_to_pfn(dram_sync_paddr);
162 dram_io_desc[0].length = dram_sync_size;
163 dram_io_desc[0].type = MT_MEMORY_RW_SO;
164 iotable_init(dram_io_desc, ARRAY_SIZE(dram_io_desc));
165 dram_sync = (void __iomem *) dram_io_desc[0].virtual;
166
167 pr_info("OMAP4: Map %pa to %p for dram barrier\n",
168 &dram_sync_paddr, dram_sync);
169
170 soc_mb = omap4_mb;
171}
172
173#endif
174
175void gic_dist_disable(void)
176{
177 if (gic_dist_base_addr)
178 writel_relaxed(0x0, gic_dist_base_addr + GIC_DIST_CTRL);
179}
180
181void gic_dist_enable(void)
182{
183 if (gic_dist_base_addr)
184 writel_relaxed(0x1, gic_dist_base_addr + GIC_DIST_CTRL);
185}
186
187bool gic_dist_disabled(void)
188{
189 return !(readl_relaxed(gic_dist_base_addr + GIC_DIST_CTRL) & 0x1);
190}
191
192void gic_timer_retrigger(void)
193{
194 u32 twd_int = readl_relaxed(twd_base + TWD_TIMER_INTSTAT);
195 u32 gic_int = readl_relaxed(gic_dist_base_addr + GIC_DIST_PENDING_SET);
196 u32 twd_ctrl = readl_relaxed(twd_base + TWD_TIMER_CONTROL);
197
198 if (twd_int && !(gic_int & BIT(IRQ_LOCALTIMER))) {
199 /*
200 * The local timer interrupt got lost while the distributor was
201 * disabled. Ack the pending interrupt, and retrigger it.
202 */
203 pr_warn("%s: lost localtimer interrupt\n", __func__);
204 writel_relaxed(1, twd_base + TWD_TIMER_INTSTAT);
205 if (!(twd_ctrl & TWD_TIMER_CONTROL_PERIODIC)) {
206 writel_relaxed(1, twd_base + TWD_TIMER_COUNTER);
207 twd_ctrl |= TWD_TIMER_CONTROL_ENABLE;
208 writel_relaxed(twd_ctrl, twd_base + TWD_TIMER_CONTROL);
209 }
210 }
211}
212
213#ifdef CONFIG_CACHE_L2X0
214
215void __iomem *omap4_get_l2cache_base(void)
216{
217 return l2cache_base;
218}
219
220void omap4_l2c310_write_sec(unsigned long val, unsigned reg)
221{
222 unsigned smc_op;
223
224 switch (reg) {
225 case L2X0_CTRL:
226 smc_op = OMAP4_MON_L2X0_CTRL_INDEX;
227 break;
228
229 case L2X0_AUX_CTRL:
230 smc_op = OMAP4_MON_L2X0_AUXCTRL_INDEX;
231 break;
232
233 case L2X0_DEBUG_CTRL:
234 smc_op = OMAP4_MON_L2X0_DBG_CTRL_INDEX;
235 break;
236
237 case L310_PREFETCH_CTRL:
238 smc_op = OMAP4_MON_L2X0_PREFETCH_INDEX;
239 break;
240
241 case L310_POWER_CTRL:
242 pr_info_once("OMAP L2C310: ROM does not support power control setting\n");
243 return;
244
245 default:
246 WARN_ONCE(1, "OMAP L2C310: ignoring write to reg 0x%x\n", reg);
247 return;
248 }
249
250 omap_smc1(smc_op, val);
251}
252
253int __init omap_l2_cache_init(void)
254{
255 /* Static mapping, never released */
256 l2cache_base = ioremap(OMAP44XX_L2CACHE_BASE, SZ_4K);
257 if (WARN_ON(!l2cache_base))
258 return -ENOMEM;
259 return 0;
260}
261#endif
262
263void __iomem *omap4_get_sar_ram_base(void)
264{
265 return sar_ram_base;
266}
267
268/*
269 * SAR RAM used to save and restore the HW context in low power modes.
270 * Note that we need to initialize this very early for kexec. See
271 * omap4_mpuss_early_init().
272 */
273void __init omap4_sar_ram_init(void)
274{
275 unsigned long sar_base;
276
277 /*
278 * To avoid code running on other OMAPs in
279 * multi-omap builds
280 */
281 if (cpu_is_omap44xx())
282 sar_base = OMAP44XX_SAR_RAM_BASE;
283 else if (soc_is_omap54xx())
284 sar_base = OMAP54XX_SAR_RAM_BASE;
285 else
286 return;
287
288 /* Static mapping, never released */
289 sar_ram_base = ioremap(sar_base, SZ_16K);
290 if (WARN_ON(!sar_ram_base))
291 return;
292}
293
294static const struct of_device_id intc_match[] = {
295 { .compatible = "ti,omap4-wugen-mpu", },
296 { .compatible = "ti,omap5-wugen-mpu", },
297 { },
298};
299
300static struct device_node *intc_node;
301
302void __init omap_gic_of_init(void)
303{
304 struct device_node *np;
305
306 intc_node = of_find_matching_node(NULL, intc_match);
307 if (WARN_ON(!intc_node)) {
308 pr_err("No WUGEN found in DT, system will misbehave.\n");
309 pr_err("UPDATE YOUR DEVICE TREE!\n");
310 }
311
312 /* Extract GIC distributor and TWD bases for OMAP4460 ROM Errata WA */
313 if (!cpu_is_omap446x())
314 goto skip_errata_init;
315
316 np = of_find_compatible_node(NULL, NULL, "arm,cortex-a9-gic");
317 gic_dist_base_addr = of_iomap(np, 0);
318 WARN_ON(!gic_dist_base_addr);
319
320 np = of_find_compatible_node(NULL, NULL, "arm,cortex-a9-twd-timer");
321 twd_base = of_iomap(np, 0);
322 WARN_ON(!twd_base);
323
324skip_errata_init:
325 irqchip_init();
326}