Linux Audio

Check our new training course

Loading...
v3.5.6
  1/*
  2 *  linux/arch/arm/mach-omap2/clock.h
  3 *
  4 *  Copyright (C) 2005-2009 Texas Instruments, Inc.
  5 *  Copyright (C) 2004-2011 Nokia Corporation
  6 *
  7 *  Contacts:
  8 *  Richard Woodruff <r-woodruff2@ti.com>
  9 *  Paul Walmsley
 10 *
 11 * This program is free software; you can redistribute it and/or modify
 12 * it under the terms of the GNU General Public License version 2 as
 13 * published by the Free Software Foundation.
 14 */
 15
 16#ifndef __ARCH_ARM_MACH_OMAP2_CLOCK_H
 17#define __ARCH_ARM_MACH_OMAP2_CLOCK_H
 18
 19#include <linux/kernel.h>
 
 20
 21#include <plat/clock.h>
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 22
 23/* CM_CLKSEL2_PLL.CORE_CLK_SRC bits (2XXX) */
 24#define CORE_CLK_SRC_32K		0x0
 25#define CORE_CLK_SRC_DPLL		0x1
 26#define CORE_CLK_SRC_DPLL_X2		0x2
 27
 28/* OMAP2xxx CM_CLKEN_PLL.EN_DPLL bits - for omap2_get_dpll_rate() */
 29#define OMAP2XXX_EN_DPLL_LPBYPASS		0x1
 30#define OMAP2XXX_EN_DPLL_FRBYPASS		0x2
 31#define OMAP2XXX_EN_DPLL_LOCKED			0x3
 32
 33/* OMAP3xxx CM_CLKEN_PLL*.EN_*_DPLL bits - for omap2_get_dpll_rate() */
 34#define OMAP3XXX_EN_DPLL_LPBYPASS		0x5
 35#define OMAP3XXX_EN_DPLL_FRBYPASS		0x6
 36#define OMAP3XXX_EN_DPLL_LOCKED			0x7
 37
 38/* OMAP4xxx CM_CLKMODE_DPLL*.EN_*_DPLL bits - for omap2_get_dpll_rate() */
 39#define OMAP4XXX_EN_DPLL_MNBYPASS		0x4
 40#define OMAP4XXX_EN_DPLL_LPBYPASS		0x5
 41#define OMAP4XXX_EN_DPLL_FRBYPASS		0x6
 42#define OMAP4XXX_EN_DPLL_LOCKED			0x7
 43
 44/* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
 45#define DPLL_LOW_POWER_STOP	0x1
 46#define DPLL_LOW_POWER_BYPASS	0x5
 47#define DPLL_LOCKED		0x7
 48
 49/* DPLL Type and DCO Selection Flags */
 50#define DPLL_J_TYPE		0x1
 51
 52int omap2_clk_enable(struct clk *clk);
 53void omap2_clk_disable(struct clk *clk);
 54long omap2_clk_round_rate(struct clk *clk, unsigned long rate);
 55int omap2_clk_set_rate(struct clk *clk, unsigned long rate);
 56int omap2_clk_set_parent(struct clk *clk, struct clk *new_parent);
 57long omap2_dpll_round_rate(struct clk *clk, unsigned long target_rate);
 58unsigned long omap3_dpll_recalc(struct clk *clk);
 59unsigned long omap3_clkoutx2_recalc(struct clk *clk);
 60void omap3_dpll_allow_idle(struct clk *clk);
 61void omap3_dpll_deny_idle(struct clk *clk);
 62u32 omap3_dpll_autoidle_read(struct clk *clk);
 63int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
 64int omap3_noncore_dpll_enable(struct clk *clk);
 65void omap3_noncore_dpll_disable(struct clk *clk);
 66int omap4_dpllmx_gatectrl_read(struct clk *clk);
 67void omap4_dpllmx_allow_gatectrl(struct clk *clk);
 68void omap4_dpllmx_deny_gatectrl(struct clk *clk);
 69long omap4_dpll_regm4xen_round_rate(struct clk *clk, unsigned long target_rate);
 70unsigned long omap4_dpll_regm4xen_recalc(struct clk *clk);
 71
 72#ifdef CONFIG_OMAP_RESET_CLOCKS
 73void omap2_clk_disable_unused(struct clk *clk);
 74#else
 75#define omap2_clk_disable_unused	NULL
 76#endif
 77
 78void omap2_init_clk_clkdm(struct clk *clk);
 79void __init omap2_clk_disable_clkdm_control(void);
 80
 81/* clkt_clksel.c public functions */
 82u32 omap2_clksel_round_rate_div(struct clk *clk, unsigned long target_rate,
 83				u32 *new_div);
 84void omap2_init_clksel_parent(struct clk *clk);
 85unsigned long omap2_clksel_recalc(struct clk *clk);
 86long omap2_clksel_round_rate(struct clk *clk, unsigned long target_rate);
 87int omap2_clksel_set_rate(struct clk *clk, unsigned long rate);
 88int omap2_clksel_set_parent(struct clk *clk, struct clk *new_parent);
 89
 90/* clkt_iclk.c public functions */
 91extern void omap2_clkt_iclk_allow_idle(struct clk *clk);
 92extern void omap2_clkt_iclk_deny_idle(struct clk *clk);
 93
 94u32 omap2_get_dpll_rate(struct clk *clk);
 95void omap2_init_dpll_parent(struct clk *clk);
 96
 97int omap2_wait_clock_ready(void __iomem *reg, u32 cval, const char *name);
 98
 99
100#ifdef CONFIG_ARCH_OMAP2
101void omap2xxx_clk_prepare_for_reboot(void);
102#else
103static inline void omap2xxx_clk_prepare_for_reboot(void)
104{
105}
106#endif
107
108#ifdef CONFIG_ARCH_OMAP3
109void omap3_clk_prepare_for_reboot(void);
110#else
111static inline void omap3_clk_prepare_for_reboot(void)
112{
113}
114#endif
115
116#ifdef CONFIG_ARCH_OMAP4
117void omap4_clk_prepare_for_reboot(void);
118#else
119static inline void omap4_clk_prepare_for_reboot(void)
120{
121}
122#endif
123
124int omap2_dflt_clk_enable(struct clk *clk);
125void omap2_dflt_clk_disable(struct clk *clk);
126void omap2_clk_dflt_find_companion(struct clk *clk, void __iomem **other_reg,
127				   u8 *other_bit);
128void omap2_clk_dflt_find_idlest(struct clk *clk, void __iomem **idlest_reg,
129				u8 *idlest_bit, u8 *idlest_val);
130int omap2_clk_switch_mpurate_at_boot(const char *mpurate_ck_name);
131void omap2_clk_print_new_rates(const char *hfclkin_ck_name,
132			       const char *core_ck_name,
133			       const char *mpu_ck_name);
134
135extern u16 cpu_mask;
136
137extern const struct clkops clkops_omap2_dflt_wait;
138extern const struct clkops clkops_dummy;
139extern const struct clkops clkops_omap2_dflt;
140
141extern struct clk_functions omap2_clk_functions;
142extern struct clk *vclk, *sclk;
143
144extern const struct clksel_rate gpt_32k_rates[];
145extern const struct clksel_rate gpt_sys_rates[];
146extern const struct clksel_rate gfx_l3_rates[];
147extern const struct clksel_rate dsp_ick_rates[];
148
149extern const struct clkops clkops_omap2_iclk_dflt_wait;
150extern const struct clkops clkops_omap2_iclk_dflt;
151extern const struct clkops clkops_omap2_iclk_idle_only;
152extern const struct clkops clkops_omap2_mdmclk_dflt_wait;
153extern const struct clkops clkops_omap2xxx_dpll_ops;
154extern const struct clkops clkops_omap3_noncore_dpll_ops;
155extern const struct clkops clkops_omap3_core_dpll_ops;
156extern const struct clkops clkops_omap4_dpllmx_ops;
157
 
158#endif
v4.17
 1/*
 2 *  linux/arch/arm/mach-omap2/clock.h
 3 *
 4 *  Copyright (C) 2005-2009 Texas Instruments, Inc.
 5 *  Copyright (C) 2004-2011 Nokia Corporation
 6 *
 7 *  Contacts:
 8 *  Richard Woodruff <r-woodruff2@ti.com>
 9 *  Paul Walmsley
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
16#ifndef __ARCH_ARM_MACH_OMAP2_CLOCK_H
17#define __ARCH_ARM_MACH_OMAP2_CLOCK_H
18
19#include <linux/kernel.h>
20#include <linux/list.h>
21
22#include <linux/clkdev.h>
23#include <linux/clk-provider.h>
24#include <linux/clk/ti.h>
25
26/* struct clksel_rate.flags possibilities */
27#define RATE_IN_242X		(1 << 0)
28#define RATE_IN_243X		(1 << 1)
29#define RATE_IN_3430ES1		(1 << 2)	/* 3430ES1 rates only */
30#define RATE_IN_3430ES2PLUS	(1 << 3)	/* 3430 ES >= 2 rates only */
31#define RATE_IN_36XX		(1 << 4)
32#define RATE_IN_4430		(1 << 5)
33#define RATE_IN_TI816X		(1 << 6)
34#define RATE_IN_4460		(1 << 7)
35#define RATE_IN_AM33XX		(1 << 8)
36#define RATE_IN_TI814X		(1 << 9)
37
38#define RATE_IN_24XX		(RATE_IN_242X | RATE_IN_243X)
39#define RATE_IN_34XX		(RATE_IN_3430ES1 | RATE_IN_3430ES2PLUS)
40#define RATE_IN_3XXX		(RATE_IN_34XX | RATE_IN_36XX)
41#define RATE_IN_44XX		(RATE_IN_4430 | RATE_IN_4460)
42
43/* RATE_IN_3430ES2PLUS_36XX includes 34xx/35xx with ES >=2, and all 36xx/37xx */
44#define RATE_IN_3430ES2PLUS_36XX	(RATE_IN_3430ES2PLUS | RATE_IN_36XX)
45
46/* CM_CLKSEL2_PLL.CORE_CLK_SRC bits (2XXX) */
47#define CORE_CLK_SRC_32K		0x0
48#define CORE_CLK_SRC_DPLL		0x1
49#define CORE_CLK_SRC_DPLL_X2		0x2
50
51/* OMAP2xxx CM_CLKEN_PLL.EN_DPLL bits - for omap2_get_dpll_rate() */
52#define OMAP2XXX_EN_DPLL_LPBYPASS		0x1
53#define OMAP2XXX_EN_DPLL_FRBYPASS		0x2
54#define OMAP2XXX_EN_DPLL_LOCKED			0x3
55
56/* OMAP3xxx CM_CLKEN_PLL*.EN_*_DPLL bits - for omap2_get_dpll_rate() */
57#define OMAP3XXX_EN_DPLL_LPBYPASS		0x5
58#define OMAP3XXX_EN_DPLL_FRBYPASS		0x6
59#define OMAP3XXX_EN_DPLL_LOCKED			0x7
60
61/* OMAP4xxx CM_CLKMODE_DPLL*.EN_*_DPLL bits - for omap2_get_dpll_rate() */
62#define OMAP4XXX_EN_DPLL_MNBYPASS		0x4
63#define OMAP4XXX_EN_DPLL_LPBYPASS		0x5
64#define OMAP4XXX_EN_DPLL_FRBYPASS		0x6
65#define OMAP4XXX_EN_DPLL_LOCKED			0x7
66
67extern struct ti_clk_ll_ops omap_clk_ll_ops;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
68
69extern u16 cpu_mask;
70
71extern const struct clkops clkops_omap2_dflt_wait;
 
72extern const struct clkops clkops_omap2_dflt;
73
74extern struct clk_functions omap2_clk_functions;
 
75
76int __init omap2_clk_setup_ll_ops(void);
 
 
 
 
 
 
 
 
 
 
 
 
77
78void __init ti_clk_init_features(void);
79#endif