Loading...
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 1995, 1996, 1998, 1999, 2002, 2003 Ralf Baechle
7 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
8 * Copyright (C) 1994, 1995, 1996, by Andreas Busse
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Copyright (C) 2000 MIPS Technologies, Inc.
11 * written by Carsten Langgaard, carstenl@mips.com
12 */
13#include <asm/asm.h>
14#include <asm/cachectl.h>
15#include <asm/fpregdef.h>
16#include <asm/mipsregs.h>
17#include <asm/asm-offsets.h>
18#include <asm/page.h>
19#include <asm/pgtable-bits.h>
20#include <asm/regdef.h>
21#include <asm/stackframe.h>
22#include <asm/thread_info.h>
23
24#include <asm/asmmacro.h>
25
26/*
27 * Offset to the current process status flags, the first 32 bytes of the
28 * stack are not used.
29 */
30#define ST_OFF (_THREAD_SIZE - 32 - PT_SIZE + PT_STATUS)
31
32/*
33 * FPU context is saved iff the process has used it's FPU in the current
34 * time slice as indicated by _TIF_USEDFPU. In any case, the CU1 bit for user
35 * space STATUS register should be 0, so that a process *always* starts its
36 * userland with FPU disabled after each context switch.
37 *
38 * FPU will be enabled as soon as the process accesses FPU again, through
39 * do_cpu() trap.
40 */
41
42/*
43 * task_struct *resume(task_struct *prev, task_struct *next,
44 * struct thread_info *next_ti, int usedfpu)
45 */
46 .align 5
47 LEAF(resume)
48 mfc0 t1, CP0_STATUS
49 LONG_S t1, THREAD_STATUS(a0)
50 cpu_save_nonscratch a0
51 LONG_S ra, THREAD_REG31(a0)
52
53 /*
54 * check if we need to save FPU registers
55 */
56
57 beqz a3, 1f
58
59 PTR_L t3, TASK_THREAD_INFO(a0)
60 /*
61 * clear saved user stack CU1 bit
62 */
63 LONG_L t0, ST_OFF(t3)
64 li t1, ~ST0_CU1
65 and t0, t0, t1
66 LONG_S t0, ST_OFF(t3)
67
68 fpu_save_double a0 t0 t1 # c0_status passed in t0
69 # clobbers t1
701:
71
72 /*
73 * The order of restoring the registers takes care of the race
74 * updating $28, $29 and kernelsp without disabling ints.
75 */
76 move $28, a2
77 cpu_restore_nonscratch a1
78
79 PTR_ADDU t0, $28, _THREAD_SIZE - 32
80 set_saved_sp t0, t1, t2
81#ifdef CONFIG_MIPS_MT_SMTC
82 /* Read-modify-writes of Status must be atomic on a VPE */
83 mfc0 t2, CP0_TCSTATUS
84 ori t1, t2, TCSTATUS_IXMT
85 mtc0 t1, CP0_TCSTATUS
86 andi t2, t2, TCSTATUS_IXMT
87 _ehb
88 DMT 8 # dmt t0
89 move t1,ra
90 jal mips_ihb
91 move ra,t1
92#endif /* CONFIG_MIPS_MT_SMTC */
93 mfc0 t1, CP0_STATUS /* Do we really need this? */
94 li a3, 0xff01
95 and t1, a3
96 LONG_L a2, THREAD_STATUS(a1)
97 nor a3, $0, a3
98 and a2, a3
99 or a2, t1
100 mtc0 a2, CP0_STATUS
101#ifdef CONFIG_MIPS_MT_SMTC
102 _ehb
103 andi t0, t0, VPECONTROL_TE
104 beqz t0, 1f
105 emt
1061:
107 mfc0 t1, CP0_TCSTATUS
108 xori t1, t1, TCSTATUS_IXMT
109 or t1, t1, t2
110 mtc0 t1, CP0_TCSTATUS
111 _ehb
112#endif /* CONFIG_MIPS_MT_SMTC */
113 move v0, a0
114 jr ra
115 END(resume)
116
117/*
118 * Save a thread's fp context.
119 */
120LEAF(_save_fp)
121#ifdef CONFIG_64BIT
122 mfc0 t0, CP0_STATUS
123#endif
124 fpu_save_double a0 t0 t1 # clobbers t1
125 jr ra
126 END(_save_fp)
127
128/*
129 * Restore a thread's fp context.
130 */
131LEAF(_restore_fp)
132#ifdef CONFIG_64BIT
133 mfc0 t0, CP0_STATUS
134#endif
135 fpu_restore_double a0 t0 t1 # clobbers t1
136 jr ra
137 END(_restore_fp)
138
139/*
140 * Load the FPU with signalling NANS. This bit pattern we're using has
141 * the property that no matter whether considered as single or as double
142 * precision represents signaling NANS.
143 *
144 * We initialize fcr31 to rounding to nearest, no exceptions.
145 */
146
147#define FPU_DEFAULT 0x00000000
148
149LEAF(_init_fpu)
150#ifdef CONFIG_MIPS_MT_SMTC
151 /* Rather than manipulate per-VPE Status, set per-TC bit in TCStatus */
152 mfc0 t0, CP0_TCSTATUS
153 /* Bit position is the same for Status, TCStatus */
154 li t1, ST0_CU1
155 or t0, t1
156 mtc0 t0, CP0_TCSTATUS
157#else /* Normal MIPS CU1 enable */
158 mfc0 t0, CP0_STATUS
159 li t1, ST0_CU1
160 or t0, t1
161 mtc0 t0, CP0_STATUS
162#endif /* CONFIG_MIPS_MT_SMTC */
163 enable_fpu_hazard
164
165 li t1, FPU_DEFAULT
166 ctc1 t1, fcr31
167
168 li t1, -1 # SNaN
169
170#ifdef CONFIG_64BIT
171 sll t0, t0, 5
172 bgez t0, 1f # 16 / 32 register mode?
173
174 dmtc1 t1, $f1
175 dmtc1 t1, $f3
176 dmtc1 t1, $f5
177 dmtc1 t1, $f7
178 dmtc1 t1, $f9
179 dmtc1 t1, $f11
180 dmtc1 t1, $f13
181 dmtc1 t1, $f15
182 dmtc1 t1, $f17
183 dmtc1 t1, $f19
184 dmtc1 t1, $f21
185 dmtc1 t1, $f23
186 dmtc1 t1, $f25
187 dmtc1 t1, $f27
188 dmtc1 t1, $f29
189 dmtc1 t1, $f31
1901:
191#endif
192
193#ifdef CONFIG_CPU_MIPS32
194 mtc1 t1, $f0
195 mtc1 t1, $f1
196 mtc1 t1, $f2
197 mtc1 t1, $f3
198 mtc1 t1, $f4
199 mtc1 t1, $f5
200 mtc1 t1, $f6
201 mtc1 t1, $f7
202 mtc1 t1, $f8
203 mtc1 t1, $f9
204 mtc1 t1, $f10
205 mtc1 t1, $f11
206 mtc1 t1, $f12
207 mtc1 t1, $f13
208 mtc1 t1, $f14
209 mtc1 t1, $f15
210 mtc1 t1, $f16
211 mtc1 t1, $f17
212 mtc1 t1, $f18
213 mtc1 t1, $f19
214 mtc1 t1, $f20
215 mtc1 t1, $f21
216 mtc1 t1, $f22
217 mtc1 t1, $f23
218 mtc1 t1, $f24
219 mtc1 t1, $f25
220 mtc1 t1, $f26
221 mtc1 t1, $f27
222 mtc1 t1, $f28
223 mtc1 t1, $f29
224 mtc1 t1, $f30
225 mtc1 t1, $f31
226#else
227 .set mips3
228 dmtc1 t1, $f0
229 dmtc1 t1, $f2
230 dmtc1 t1, $f4
231 dmtc1 t1, $f6
232 dmtc1 t1, $f8
233 dmtc1 t1, $f10
234 dmtc1 t1, $f12
235 dmtc1 t1, $f14
236 dmtc1 t1, $f16
237 dmtc1 t1, $f18
238 dmtc1 t1, $f20
239 dmtc1 t1, $f22
240 dmtc1 t1, $f24
241 dmtc1 t1, $f26
242 dmtc1 t1, $f28
243 dmtc1 t1, $f30
244#endif
245 jr ra
246 END(_init_fpu)
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 1995, 1996, 1998, 1999, 2002, 2003 Ralf Baechle
7 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
8 * Copyright (C) 1994, 1995, 1996, by Andreas Busse
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Copyright (C) 2000 MIPS Technologies, Inc.
11 * written by Carsten Langgaard, carstenl@mips.com
12 */
13#include <asm/asm.h>
14#include <asm/cachectl.h>
15#include <asm/fpregdef.h>
16#include <asm/mipsregs.h>
17#include <asm/asm-offsets.h>
18#include <asm/regdef.h>
19#include <asm/stackframe.h>
20#include <asm/thread_info.h>
21
22#include <asm/asmmacro.h>
23
24/* preprocessor replaces the fp in ".set fp=64" with $30 otherwise */
25#undef fp
26
27/*
28 * Offset to the current process status flags, the first 32 bytes of the
29 * stack are not used.
30 */
31#define ST_OFF (_THREAD_SIZE - 32 - PT_SIZE + PT_STATUS)
32
33#ifndef USE_ALTERNATE_RESUME_IMPL
34/*
35 * task_struct *resume(task_struct *prev, task_struct *next,
36 * struct thread_info *next_ti)
37 */
38 .align 5
39 LEAF(resume)
40 mfc0 t1, CP0_STATUS
41 LONG_S t1, THREAD_STATUS(a0)
42 cpu_save_nonscratch a0
43 LONG_S ra, THREAD_REG31(a0)
44
45#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
46 PTR_LA t8, __stack_chk_guard
47 LONG_L t9, TASK_STACK_CANARY(a1)
48 LONG_S t9, 0(t8)
49#endif
50
51 /*
52 * The order of restoring the registers takes care of the race
53 * updating $28, $29 and kernelsp without disabling ints.
54 */
55 move $28, a2
56 cpu_restore_nonscratch a1
57
58 PTR_ADDU t0, $28, _THREAD_SIZE - 32
59 set_saved_sp t0, t1, t2
60 mfc0 t1, CP0_STATUS /* Do we really need this? */
61 li a3, 0xff01
62 and t1, a3
63 LONG_L a2, THREAD_STATUS(a1)
64 nor a3, $0, a3
65 and a2, a3
66 or a2, t1
67 mtc0 a2, CP0_STATUS
68 move v0, a0
69 jr ra
70 END(resume)
71
72#endif /* USE_ALTERNATE_RESUME_IMPL */
73
74/*
75 * Save a thread's fp context.
76 */
77LEAF(_save_fp)
78#if defined(CONFIG_64BIT) || defined(CONFIG_CPU_MIPS32_R2) || \
79 defined(CONFIG_CPU_MIPS32_R6)
80 mfc0 t0, CP0_STATUS
81#endif
82 fpu_save_double a0 t0 t1 # clobbers t1
83 jr ra
84 END(_save_fp)
85
86/*
87 * Restore a thread's fp context.
88 */
89LEAF(_restore_fp)
90#if defined(CONFIG_64BIT) || defined(CONFIG_CPU_MIPS32_R2) || \
91 defined(CONFIG_CPU_MIPS32_R6)
92 mfc0 t0, CP0_STATUS
93#endif
94 fpu_restore_double a0 t0 t1 # clobbers t1
95 jr ra
96 END(_restore_fp)
97
98#ifdef CONFIG_CPU_HAS_MSA
99
100/*
101 * Save a thread's MSA vector context.
102 */
103LEAF(_save_msa)
104 msa_save_all a0
105 jr ra
106 END(_save_msa)
107
108/*
109 * Restore a thread's MSA vector context.
110 */
111LEAF(_restore_msa)
112 msa_restore_all a0
113 jr ra
114 END(_restore_msa)
115
116LEAF(_init_msa_upper)
117 msa_init_all_upper
118 jr ra
119 END(_init_msa_upper)
120
121#endif
122
123/*
124 * Load the FPU with signalling NANS. This bit pattern we're using has
125 * the property that no matter whether considered as single or as double
126 * precision represents signaling NANS.
127 *
128 * The value to initialize fcr31 to comes in $a0.
129 */
130
131 .set push
132 SET_HARDFLOAT
133
134LEAF(_init_fpu)
135 mfc0 t0, CP0_STATUS
136 li t1, ST0_CU1
137 or t0, t1
138 mtc0 t0, CP0_STATUS
139 enable_fpu_hazard
140
141 ctc1 a0, fcr31
142
143 li t1, -1 # SNaN
144
145#ifdef CONFIG_64BIT
146 sll t0, t0, 5
147 bgez t0, 1f # 16 / 32 register mode?
148
149 dmtc1 t1, $f1
150 dmtc1 t1, $f3
151 dmtc1 t1, $f5
152 dmtc1 t1, $f7
153 dmtc1 t1, $f9
154 dmtc1 t1, $f11
155 dmtc1 t1, $f13
156 dmtc1 t1, $f15
157 dmtc1 t1, $f17
158 dmtc1 t1, $f19
159 dmtc1 t1, $f21
160 dmtc1 t1, $f23
161 dmtc1 t1, $f25
162 dmtc1 t1, $f27
163 dmtc1 t1, $f29
164 dmtc1 t1, $f31
1651:
166#endif
167
168#ifdef CONFIG_CPU_MIPS32
169 mtc1 t1, $f0
170 mtc1 t1, $f1
171 mtc1 t1, $f2
172 mtc1 t1, $f3
173 mtc1 t1, $f4
174 mtc1 t1, $f5
175 mtc1 t1, $f6
176 mtc1 t1, $f7
177 mtc1 t1, $f8
178 mtc1 t1, $f9
179 mtc1 t1, $f10
180 mtc1 t1, $f11
181 mtc1 t1, $f12
182 mtc1 t1, $f13
183 mtc1 t1, $f14
184 mtc1 t1, $f15
185 mtc1 t1, $f16
186 mtc1 t1, $f17
187 mtc1 t1, $f18
188 mtc1 t1, $f19
189 mtc1 t1, $f20
190 mtc1 t1, $f21
191 mtc1 t1, $f22
192 mtc1 t1, $f23
193 mtc1 t1, $f24
194 mtc1 t1, $f25
195 mtc1 t1, $f26
196 mtc1 t1, $f27
197 mtc1 t1, $f28
198 mtc1 t1, $f29
199 mtc1 t1, $f30
200 mtc1 t1, $f31
201
202#if defined(CONFIG_CPU_MIPS32_R2) || defined(CONFIG_CPU_MIPS32_R6)
203 .set push
204 .set MIPS_ISA_LEVEL_RAW
205 .set fp=64
206 sll t0, t0, 5 # is Status.FR set?
207 bgez t0, 1f # no: skip setting upper 32b
208
209 mthc1 t1, $f0
210 mthc1 t1, $f1
211 mthc1 t1, $f2
212 mthc1 t1, $f3
213 mthc1 t1, $f4
214 mthc1 t1, $f5
215 mthc1 t1, $f6
216 mthc1 t1, $f7
217 mthc1 t1, $f8
218 mthc1 t1, $f9
219 mthc1 t1, $f10
220 mthc1 t1, $f11
221 mthc1 t1, $f12
222 mthc1 t1, $f13
223 mthc1 t1, $f14
224 mthc1 t1, $f15
225 mthc1 t1, $f16
226 mthc1 t1, $f17
227 mthc1 t1, $f18
228 mthc1 t1, $f19
229 mthc1 t1, $f20
230 mthc1 t1, $f21
231 mthc1 t1, $f22
232 mthc1 t1, $f23
233 mthc1 t1, $f24
234 mthc1 t1, $f25
235 mthc1 t1, $f26
236 mthc1 t1, $f27
237 mthc1 t1, $f28
238 mthc1 t1, $f29
239 mthc1 t1, $f30
240 mthc1 t1, $f31
2411: .set pop
242#endif /* CONFIG_CPU_MIPS32_R2 || CONFIG_CPU_MIPS32_R6 */
243#else
244 .set MIPS_ISA_ARCH_LEVEL_RAW
245 dmtc1 t1, $f0
246 dmtc1 t1, $f2
247 dmtc1 t1, $f4
248 dmtc1 t1, $f6
249 dmtc1 t1, $f8
250 dmtc1 t1, $f10
251 dmtc1 t1, $f12
252 dmtc1 t1, $f14
253 dmtc1 t1, $f16
254 dmtc1 t1, $f18
255 dmtc1 t1, $f20
256 dmtc1 t1, $f22
257 dmtc1 t1, $f24
258 dmtc1 t1, $f26
259 dmtc1 t1, $f28
260 dmtc1 t1, $f30
261#endif
262 jr ra
263 END(_init_fpu)
264
265 .set pop /* SET_HARDFLOAT */