Loading...
1/*
2 * arch/arm/mach-at91/at91sam9rl.c
3 *
4 * Copyright (C) 2005 SAN People
5 * Copyright (C) 2007 Atmel Corporation
6 *
7 * This file is subject to the terms and conditions of the GNU General Public
8 * License. See the file COPYING in the main directory of this archive for
9 * more details.
10 */
11
12#include <linux/module.h>
13
14#include <asm/proc-fns.h>
15#include <asm/irq.h>
16#include <asm/mach/arch.h>
17#include <asm/mach/map.h>
18#include <asm/system_misc.h>
19#include <mach/cpu.h>
20#include <mach/at91_dbgu.h>
21#include <mach/at91sam9rl.h>
22#include <mach/at91_pmc.h>
23#include <mach/at91_rstc.h>
24
25#include "soc.h"
26#include "generic.h"
27#include "clock.h"
28#include "sam9_smc.h"
29
30/* --------------------------------------------------------------------
31 * Clocks
32 * -------------------------------------------------------------------- */
33
34/*
35 * The peripheral clocks.
36 */
37static struct clk pioA_clk = {
38 .name = "pioA_clk",
39 .pmc_mask = 1 << AT91SAM9RL_ID_PIOA,
40 .type = CLK_TYPE_PERIPHERAL,
41};
42static struct clk pioB_clk = {
43 .name = "pioB_clk",
44 .pmc_mask = 1 << AT91SAM9RL_ID_PIOB,
45 .type = CLK_TYPE_PERIPHERAL,
46};
47static struct clk pioC_clk = {
48 .name = "pioC_clk",
49 .pmc_mask = 1 << AT91SAM9RL_ID_PIOC,
50 .type = CLK_TYPE_PERIPHERAL,
51};
52static struct clk pioD_clk = {
53 .name = "pioD_clk",
54 .pmc_mask = 1 << AT91SAM9RL_ID_PIOD,
55 .type = CLK_TYPE_PERIPHERAL,
56};
57static struct clk usart0_clk = {
58 .name = "usart0_clk",
59 .pmc_mask = 1 << AT91SAM9RL_ID_US0,
60 .type = CLK_TYPE_PERIPHERAL,
61};
62static struct clk usart1_clk = {
63 .name = "usart1_clk",
64 .pmc_mask = 1 << AT91SAM9RL_ID_US1,
65 .type = CLK_TYPE_PERIPHERAL,
66};
67static struct clk usart2_clk = {
68 .name = "usart2_clk",
69 .pmc_mask = 1 << AT91SAM9RL_ID_US2,
70 .type = CLK_TYPE_PERIPHERAL,
71};
72static struct clk usart3_clk = {
73 .name = "usart3_clk",
74 .pmc_mask = 1 << AT91SAM9RL_ID_US3,
75 .type = CLK_TYPE_PERIPHERAL,
76};
77static struct clk mmc_clk = {
78 .name = "mci_clk",
79 .pmc_mask = 1 << AT91SAM9RL_ID_MCI,
80 .type = CLK_TYPE_PERIPHERAL,
81};
82static struct clk twi0_clk = {
83 .name = "twi0_clk",
84 .pmc_mask = 1 << AT91SAM9RL_ID_TWI0,
85 .type = CLK_TYPE_PERIPHERAL,
86};
87static struct clk twi1_clk = {
88 .name = "twi1_clk",
89 .pmc_mask = 1 << AT91SAM9RL_ID_TWI1,
90 .type = CLK_TYPE_PERIPHERAL,
91};
92static struct clk spi_clk = {
93 .name = "spi_clk",
94 .pmc_mask = 1 << AT91SAM9RL_ID_SPI,
95 .type = CLK_TYPE_PERIPHERAL,
96};
97static struct clk ssc0_clk = {
98 .name = "ssc0_clk",
99 .pmc_mask = 1 << AT91SAM9RL_ID_SSC0,
100 .type = CLK_TYPE_PERIPHERAL,
101};
102static struct clk ssc1_clk = {
103 .name = "ssc1_clk",
104 .pmc_mask = 1 << AT91SAM9RL_ID_SSC1,
105 .type = CLK_TYPE_PERIPHERAL,
106};
107static struct clk tc0_clk = {
108 .name = "tc0_clk",
109 .pmc_mask = 1 << AT91SAM9RL_ID_TC0,
110 .type = CLK_TYPE_PERIPHERAL,
111};
112static struct clk tc1_clk = {
113 .name = "tc1_clk",
114 .pmc_mask = 1 << AT91SAM9RL_ID_TC1,
115 .type = CLK_TYPE_PERIPHERAL,
116};
117static struct clk tc2_clk = {
118 .name = "tc2_clk",
119 .pmc_mask = 1 << AT91SAM9RL_ID_TC2,
120 .type = CLK_TYPE_PERIPHERAL,
121};
122static struct clk pwm_clk = {
123 .name = "pwm_clk",
124 .pmc_mask = 1 << AT91SAM9RL_ID_PWMC,
125 .type = CLK_TYPE_PERIPHERAL,
126};
127static struct clk tsc_clk = {
128 .name = "tsc_clk",
129 .pmc_mask = 1 << AT91SAM9RL_ID_TSC,
130 .type = CLK_TYPE_PERIPHERAL,
131};
132static struct clk dma_clk = {
133 .name = "dma_clk",
134 .pmc_mask = 1 << AT91SAM9RL_ID_DMA,
135 .type = CLK_TYPE_PERIPHERAL,
136};
137static struct clk udphs_clk = {
138 .name = "udphs_clk",
139 .pmc_mask = 1 << AT91SAM9RL_ID_UDPHS,
140 .type = CLK_TYPE_PERIPHERAL,
141};
142static struct clk lcdc_clk = {
143 .name = "lcdc_clk",
144 .pmc_mask = 1 << AT91SAM9RL_ID_LCDC,
145 .type = CLK_TYPE_PERIPHERAL,
146};
147static struct clk ac97_clk = {
148 .name = "ac97_clk",
149 .pmc_mask = 1 << AT91SAM9RL_ID_AC97C,
150 .type = CLK_TYPE_PERIPHERAL,
151};
152
153static struct clk *periph_clocks[] __initdata = {
154 &pioA_clk,
155 &pioB_clk,
156 &pioC_clk,
157 &pioD_clk,
158 &usart0_clk,
159 &usart1_clk,
160 &usart2_clk,
161 &usart3_clk,
162 &mmc_clk,
163 &twi0_clk,
164 &twi1_clk,
165 &spi_clk,
166 &ssc0_clk,
167 &ssc1_clk,
168 &tc0_clk,
169 &tc1_clk,
170 &tc2_clk,
171 &pwm_clk,
172 &tsc_clk,
173 &dma_clk,
174 &udphs_clk,
175 &lcdc_clk,
176 &ac97_clk,
177 // irq0
178};
179
180static struct clk_lookup periph_clocks_lookups[] = {
181 CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
182 CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
183 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
184 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
185 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
186 CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
187 CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
188 CLKDEV_CON_ID("pioA", &pioA_clk),
189 CLKDEV_CON_ID("pioB", &pioB_clk),
190 CLKDEV_CON_ID("pioC", &pioC_clk),
191 CLKDEV_CON_ID("pioD", &pioD_clk),
192};
193
194static struct clk_lookup usart_clocks_lookups[] = {
195 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
196 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
197 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
198 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
199 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
200};
201
202/*
203 * The two programmable clocks.
204 * You must configure pin multiplexing to bring these signals out.
205 */
206static struct clk pck0 = {
207 .name = "pck0",
208 .pmc_mask = AT91_PMC_PCK0,
209 .type = CLK_TYPE_PROGRAMMABLE,
210 .id = 0,
211};
212static struct clk pck1 = {
213 .name = "pck1",
214 .pmc_mask = AT91_PMC_PCK1,
215 .type = CLK_TYPE_PROGRAMMABLE,
216 .id = 1,
217};
218
219static void __init at91sam9rl_register_clocks(void)
220{
221 int i;
222
223 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
224 clk_register(periph_clocks[i]);
225
226 clkdev_add_table(periph_clocks_lookups,
227 ARRAY_SIZE(periph_clocks_lookups));
228 clkdev_add_table(usart_clocks_lookups,
229 ARRAY_SIZE(usart_clocks_lookups));
230
231 clk_register(&pck0);
232 clk_register(&pck1);
233}
234
235/* --------------------------------------------------------------------
236 * GPIO
237 * -------------------------------------------------------------------- */
238
239static struct at91_gpio_bank at91sam9rl_gpio[] __initdata = {
240 {
241 .id = AT91SAM9RL_ID_PIOA,
242 .regbase = AT91SAM9RL_BASE_PIOA,
243 }, {
244 .id = AT91SAM9RL_ID_PIOB,
245 .regbase = AT91SAM9RL_BASE_PIOB,
246 }, {
247 .id = AT91SAM9RL_ID_PIOC,
248 .regbase = AT91SAM9RL_BASE_PIOC,
249 }, {
250 .id = AT91SAM9RL_ID_PIOD,
251 .regbase = AT91SAM9RL_BASE_PIOD,
252 }
253};
254
255/* --------------------------------------------------------------------
256 * AT91SAM9RL processor initialization
257 * -------------------------------------------------------------------- */
258
259static void __init at91sam9rl_map_io(void)
260{
261 unsigned long sram_size;
262
263 switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
264 case AT91_CIDR_SRAMSIZ_32K:
265 sram_size = 2 * SZ_16K;
266 break;
267 case AT91_CIDR_SRAMSIZ_16K:
268 default:
269 sram_size = SZ_16K;
270 }
271
272 /* Map SRAM */
273 at91_init_sram(0, AT91SAM9RL_SRAM_BASE, sram_size);
274}
275
276static void __init at91sam9rl_ioremap_registers(void)
277{
278 at91_ioremap_shdwc(AT91SAM9RL_BASE_SHDWC);
279 at91_ioremap_rstc(AT91SAM9RL_BASE_RSTC);
280 at91_ioremap_ramc(0, AT91SAM9RL_BASE_SDRAMC, 512);
281 at91sam926x_ioremap_pit(AT91SAM9RL_BASE_PIT);
282 at91sam9_ioremap_smc(0, AT91SAM9RL_BASE_SMC);
283 at91_ioremap_matrix(AT91SAM9RL_BASE_MATRIX);
284}
285
286static void __init at91sam9rl_initialize(void)
287{
288 arm_pm_idle = at91sam9_idle;
289 arm_pm_restart = at91sam9_alt_restart;
290 at91_extern_irq = (1 << AT91SAM9RL_ID_IRQ0);
291
292 /* Register GPIO subsystem */
293 at91_gpio_init(at91sam9rl_gpio, 4);
294}
295
296/* --------------------------------------------------------------------
297 * Interrupt initialization
298 * -------------------------------------------------------------------- */
299
300/*
301 * The default interrupt priority levels (0 = lowest, 7 = highest).
302 */
303static unsigned int at91sam9rl_default_irq_priority[NR_AIC_IRQS] __initdata = {
304 7, /* Advanced Interrupt Controller */
305 7, /* System Peripherals */
306 1, /* Parallel IO Controller A */
307 1, /* Parallel IO Controller B */
308 1, /* Parallel IO Controller C */
309 1, /* Parallel IO Controller D */
310 5, /* USART 0 */
311 5, /* USART 1 */
312 5, /* USART 2 */
313 5, /* USART 3 */
314 0, /* Multimedia Card Interface */
315 6, /* Two-Wire Interface 0 */
316 6, /* Two-Wire Interface 1 */
317 5, /* Serial Peripheral Interface */
318 4, /* Serial Synchronous Controller 0 */
319 4, /* Serial Synchronous Controller 1 */
320 0, /* Timer Counter 0 */
321 0, /* Timer Counter 1 */
322 0, /* Timer Counter 2 */
323 0,
324 0, /* Touch Screen Controller */
325 0, /* DMA Controller */
326 2, /* USB Device High speed port */
327 2, /* LCD Controller */
328 6, /* AC97 Controller */
329 0,
330 0,
331 0,
332 0,
333 0,
334 0,
335 0, /* Advanced Interrupt Controller */
336};
337
338struct at91_init_soc __initdata at91sam9rl_soc = {
339 .map_io = at91sam9rl_map_io,
340 .default_irq_priority = at91sam9rl_default_irq_priority,
341 .ioremap_registers = at91sam9rl_ioremap_registers,
342 .register_clocks = at91sam9rl_register_clocks,
343 .init = at91sam9rl_initialize,
344};
1/*
2 * arch/arm/mach-at91/at91sam9rl.c
3 *
4 * Copyright (C) 2005 SAN People
5 * Copyright (C) 2007 Atmel Corporation
6 *
7 * This file is subject to the terms and conditions of the GNU General Public
8 * License. See the file COPYING in the main directory of this archive for
9 * more details.
10 */
11
12#include <linux/module.h>
13#include <linux/pm.h>
14
15#include <asm/irq.h>
16#include <asm/mach/arch.h>
17#include <asm/mach/map.h>
18#include <mach/cpu.h>
19#include <mach/at91_dbgu.h>
20#include <mach/at91sam9rl.h>
21#include <mach/at91_pmc.h>
22#include <mach/at91_rstc.h>
23#include <mach/at91_shdwc.h>
24
25#include "soc.h"
26#include "generic.h"
27#include "clock.h"
28
29/* --------------------------------------------------------------------
30 * Clocks
31 * -------------------------------------------------------------------- */
32
33/*
34 * The peripheral clocks.
35 */
36static struct clk pioA_clk = {
37 .name = "pioA_clk",
38 .pmc_mask = 1 << AT91SAM9RL_ID_PIOA,
39 .type = CLK_TYPE_PERIPHERAL,
40};
41static struct clk pioB_clk = {
42 .name = "pioB_clk",
43 .pmc_mask = 1 << AT91SAM9RL_ID_PIOB,
44 .type = CLK_TYPE_PERIPHERAL,
45};
46static struct clk pioC_clk = {
47 .name = "pioC_clk",
48 .pmc_mask = 1 << AT91SAM9RL_ID_PIOC,
49 .type = CLK_TYPE_PERIPHERAL,
50};
51static struct clk pioD_clk = {
52 .name = "pioD_clk",
53 .pmc_mask = 1 << AT91SAM9RL_ID_PIOD,
54 .type = CLK_TYPE_PERIPHERAL,
55};
56static struct clk usart0_clk = {
57 .name = "usart0_clk",
58 .pmc_mask = 1 << AT91SAM9RL_ID_US0,
59 .type = CLK_TYPE_PERIPHERAL,
60};
61static struct clk usart1_clk = {
62 .name = "usart1_clk",
63 .pmc_mask = 1 << AT91SAM9RL_ID_US1,
64 .type = CLK_TYPE_PERIPHERAL,
65};
66static struct clk usart2_clk = {
67 .name = "usart2_clk",
68 .pmc_mask = 1 << AT91SAM9RL_ID_US2,
69 .type = CLK_TYPE_PERIPHERAL,
70};
71static struct clk usart3_clk = {
72 .name = "usart3_clk",
73 .pmc_mask = 1 << AT91SAM9RL_ID_US3,
74 .type = CLK_TYPE_PERIPHERAL,
75};
76static struct clk mmc_clk = {
77 .name = "mci_clk",
78 .pmc_mask = 1 << AT91SAM9RL_ID_MCI,
79 .type = CLK_TYPE_PERIPHERAL,
80};
81static struct clk twi0_clk = {
82 .name = "twi0_clk",
83 .pmc_mask = 1 << AT91SAM9RL_ID_TWI0,
84 .type = CLK_TYPE_PERIPHERAL,
85};
86static struct clk twi1_clk = {
87 .name = "twi1_clk",
88 .pmc_mask = 1 << AT91SAM9RL_ID_TWI1,
89 .type = CLK_TYPE_PERIPHERAL,
90};
91static struct clk spi_clk = {
92 .name = "spi_clk",
93 .pmc_mask = 1 << AT91SAM9RL_ID_SPI,
94 .type = CLK_TYPE_PERIPHERAL,
95};
96static struct clk ssc0_clk = {
97 .name = "ssc0_clk",
98 .pmc_mask = 1 << AT91SAM9RL_ID_SSC0,
99 .type = CLK_TYPE_PERIPHERAL,
100};
101static struct clk ssc1_clk = {
102 .name = "ssc1_clk",
103 .pmc_mask = 1 << AT91SAM9RL_ID_SSC1,
104 .type = CLK_TYPE_PERIPHERAL,
105};
106static struct clk tc0_clk = {
107 .name = "tc0_clk",
108 .pmc_mask = 1 << AT91SAM9RL_ID_TC0,
109 .type = CLK_TYPE_PERIPHERAL,
110};
111static struct clk tc1_clk = {
112 .name = "tc1_clk",
113 .pmc_mask = 1 << AT91SAM9RL_ID_TC1,
114 .type = CLK_TYPE_PERIPHERAL,
115};
116static struct clk tc2_clk = {
117 .name = "tc2_clk",
118 .pmc_mask = 1 << AT91SAM9RL_ID_TC2,
119 .type = CLK_TYPE_PERIPHERAL,
120};
121static struct clk pwm_clk = {
122 .name = "pwm_clk",
123 .pmc_mask = 1 << AT91SAM9RL_ID_PWMC,
124 .type = CLK_TYPE_PERIPHERAL,
125};
126static struct clk tsc_clk = {
127 .name = "tsc_clk",
128 .pmc_mask = 1 << AT91SAM9RL_ID_TSC,
129 .type = CLK_TYPE_PERIPHERAL,
130};
131static struct clk dma_clk = {
132 .name = "dma_clk",
133 .pmc_mask = 1 << AT91SAM9RL_ID_DMA,
134 .type = CLK_TYPE_PERIPHERAL,
135};
136static struct clk udphs_clk = {
137 .name = "udphs_clk",
138 .pmc_mask = 1 << AT91SAM9RL_ID_UDPHS,
139 .type = CLK_TYPE_PERIPHERAL,
140};
141static struct clk lcdc_clk = {
142 .name = "lcdc_clk",
143 .pmc_mask = 1 << AT91SAM9RL_ID_LCDC,
144 .type = CLK_TYPE_PERIPHERAL,
145};
146static struct clk ac97_clk = {
147 .name = "ac97_clk",
148 .pmc_mask = 1 << AT91SAM9RL_ID_AC97C,
149 .type = CLK_TYPE_PERIPHERAL,
150};
151
152static struct clk *periph_clocks[] __initdata = {
153 &pioA_clk,
154 &pioB_clk,
155 &pioC_clk,
156 &pioD_clk,
157 &usart0_clk,
158 &usart1_clk,
159 &usart2_clk,
160 &usart3_clk,
161 &mmc_clk,
162 &twi0_clk,
163 &twi1_clk,
164 &spi_clk,
165 &ssc0_clk,
166 &ssc1_clk,
167 &tc0_clk,
168 &tc1_clk,
169 &tc2_clk,
170 &pwm_clk,
171 &tsc_clk,
172 &dma_clk,
173 &udphs_clk,
174 &lcdc_clk,
175 &ac97_clk,
176 // irq0
177};
178
179static struct clk_lookup periph_clocks_lookups[] = {
180 CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
181 CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
182 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
183 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
184 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
185 CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
186 CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
187};
188
189static struct clk_lookup usart_clocks_lookups[] = {
190 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
191 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
192 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
193 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
194 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
195};
196
197/*
198 * The two programmable clocks.
199 * You must configure pin multiplexing to bring these signals out.
200 */
201static struct clk pck0 = {
202 .name = "pck0",
203 .pmc_mask = AT91_PMC_PCK0,
204 .type = CLK_TYPE_PROGRAMMABLE,
205 .id = 0,
206};
207static struct clk pck1 = {
208 .name = "pck1",
209 .pmc_mask = AT91_PMC_PCK1,
210 .type = CLK_TYPE_PROGRAMMABLE,
211 .id = 1,
212};
213
214static void __init at91sam9rl_register_clocks(void)
215{
216 int i;
217
218 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
219 clk_register(periph_clocks[i]);
220
221 clkdev_add_table(periph_clocks_lookups,
222 ARRAY_SIZE(periph_clocks_lookups));
223 clkdev_add_table(usart_clocks_lookups,
224 ARRAY_SIZE(usart_clocks_lookups));
225
226 clk_register(&pck0);
227 clk_register(&pck1);
228}
229
230static struct clk_lookup console_clock_lookup;
231
232void __init at91sam9rl_set_console_clock(int id)
233{
234 if (id >= ARRAY_SIZE(usart_clocks_lookups))
235 return;
236
237 console_clock_lookup.con_id = "usart";
238 console_clock_lookup.clk = usart_clocks_lookups[id].clk;
239 clkdev_add(&console_clock_lookup);
240}
241
242/* --------------------------------------------------------------------
243 * GPIO
244 * -------------------------------------------------------------------- */
245
246static struct at91_gpio_bank at91sam9rl_gpio[] = {
247 {
248 .id = AT91SAM9RL_ID_PIOA,
249 .offset = AT91_PIOA,
250 .clock = &pioA_clk,
251 }, {
252 .id = AT91SAM9RL_ID_PIOB,
253 .offset = AT91_PIOB,
254 .clock = &pioB_clk,
255 }, {
256 .id = AT91SAM9RL_ID_PIOC,
257 .offset = AT91_PIOC,
258 .clock = &pioC_clk,
259 }, {
260 .id = AT91SAM9RL_ID_PIOD,
261 .offset = AT91_PIOD,
262 .clock = &pioD_clk,
263 }
264};
265
266static void at91sam9rl_poweroff(void)
267{
268 at91_sys_write(AT91_SHDW_CR, AT91_SHDW_KEY | AT91_SHDW_SHDW);
269}
270
271
272/* --------------------------------------------------------------------
273 * AT91SAM9RL processor initialization
274 * -------------------------------------------------------------------- */
275
276static void __init at91sam9rl_map_io(void)
277{
278 unsigned long sram_size;
279
280 switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
281 case AT91_CIDR_SRAMSIZ_32K:
282 sram_size = 2 * SZ_16K;
283 break;
284 case AT91_CIDR_SRAMSIZ_16K:
285 default:
286 sram_size = SZ_16K;
287 }
288
289 /* Map SRAM */
290 at91_init_sram(0, AT91SAM9RL_SRAM_BASE, sram_size);
291}
292
293static void __init at91sam9rl_initialize(void)
294{
295 at91_arch_reset = at91sam9_alt_reset;
296 pm_power_off = at91sam9rl_poweroff;
297 at91_extern_irq = (1 << AT91SAM9RL_ID_IRQ0);
298
299 /* Register GPIO subsystem */
300 at91_gpio_init(at91sam9rl_gpio, 4);
301}
302
303/* --------------------------------------------------------------------
304 * Interrupt initialization
305 * -------------------------------------------------------------------- */
306
307/*
308 * The default interrupt priority levels (0 = lowest, 7 = highest).
309 */
310static unsigned int at91sam9rl_default_irq_priority[NR_AIC_IRQS] __initdata = {
311 7, /* Advanced Interrupt Controller */
312 7, /* System Peripherals */
313 1, /* Parallel IO Controller A */
314 1, /* Parallel IO Controller B */
315 1, /* Parallel IO Controller C */
316 1, /* Parallel IO Controller D */
317 5, /* USART 0 */
318 5, /* USART 1 */
319 5, /* USART 2 */
320 5, /* USART 3 */
321 0, /* Multimedia Card Interface */
322 6, /* Two-Wire Interface 0 */
323 6, /* Two-Wire Interface 1 */
324 5, /* Serial Peripheral Interface */
325 4, /* Serial Synchronous Controller 0 */
326 4, /* Serial Synchronous Controller 1 */
327 0, /* Timer Counter 0 */
328 0, /* Timer Counter 1 */
329 0, /* Timer Counter 2 */
330 0,
331 0, /* Touch Screen Controller */
332 0, /* DMA Controller */
333 2, /* USB Device High speed port */
334 2, /* LCD Controller */
335 6, /* AC97 Controller */
336 0,
337 0,
338 0,
339 0,
340 0,
341 0,
342 0, /* Advanced Interrupt Controller */
343};
344
345struct at91_init_soc __initdata at91sam9rl_soc = {
346 .map_io = at91sam9rl_map_io,
347 .default_irq_priority = at91sam9rl_default_irq_priority,
348 .register_clocks = at91sam9rl_register_clocks,
349 .init = at91sam9rl_initialize,
350};