Loading...
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 | /* * Copyright 2013 Red Hat Inc. * * Permission is hereby granted, free of charge, to any person obtaining a * copy of this software and associated documentation files (the "Software"), * to deal in the Software without restriction, including without limitation * the rights to use, copy, modify, merge, publish, distribute, sublicense, * and/or sell copies of the Software, and to permit persons to whom the * Software is furnished to do so, subject to the following conditions: * * The above copyright notice and this permission notice shall be included in * all copies or substantial portions of the Software. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR * OTHER DEALINGS IN THE SOFTWARE. * * Authors: Ben Skeggs <bskeggs@redhat.com> */ #include <subdev/i2c.h> struct anx9805_i2c_port { struct nouveau_i2c_port base; u32 addr; u32 ctrl; }; static int anx9805_train(struct nouveau_i2c_port *port, int link_nr, int link_bw, bool enh) { struct anx9805_i2c_port *chan = (void *)port; struct nouveau_i2c_port *mast = (void *)nv_object(chan)->parent; u8 tmp, i; nv_wri2cr(mast, chan->addr, 0xa0, link_bw); nv_wri2cr(mast, chan->addr, 0xa1, link_nr | (enh ? 0x80 : 0x00)); nv_wri2cr(mast, chan->addr, 0xa2, 0x01); nv_wri2cr(mast, chan->addr, 0xa8, 0x01); i = 0; while ((tmp = nv_rdi2cr(mast, chan->addr, 0xa8)) & 0x01) { mdelay(5); if (i++ == 100) { nv_error(port, "link training timed out\n"); return -ETIMEDOUT; } } if (tmp & 0x70) { nv_error(port, "link training failed: 0x%02x\n", tmp); return -EIO; } return 1; } static int anx9805_aux(struct nouveau_i2c_port *port, u8 type, u32 addr, u8 *data, u8 size) { struct anx9805_i2c_port *chan = (void *)port; struct nouveau_i2c_port *mast = (void *)nv_object(chan)->parent; int i, ret = -ETIMEDOUT; u8 tmp; tmp = nv_rdi2cr(mast, chan->ctrl, 0x07) & ~0x04; nv_wri2cr(mast, chan->ctrl, 0x07, tmp | 0x04); nv_wri2cr(mast, chan->ctrl, 0x07, tmp); nv_wri2cr(mast, chan->ctrl, 0xf7, 0x01); nv_wri2cr(mast, chan->addr, 0xe4, 0x80); for (i = 0; !(type & 1) && i < size; i++) nv_wri2cr(mast, chan->addr, 0xf0 + i, data[i]); nv_wri2cr(mast, chan->addr, 0xe5, ((size - 1) << 4) | type); nv_wri2cr(mast, chan->addr, 0xe6, (addr & 0x000ff) >> 0); nv_wri2cr(mast, chan->addr, 0xe7, (addr & 0x0ff00) >> 8); nv_wri2cr(mast, chan->addr, 0xe8, (addr & 0xf0000) >> 16); nv_wri2cr(mast, chan->addr, 0xe9, 0x01); i = 0; while ((tmp = nv_rdi2cr(mast, chan->addr, 0xe9)) & 0x01) { mdelay(5); if (i++ == 32) goto done; } if ((tmp = nv_rdi2cr(mast, chan->ctrl, 0xf7)) & 0x01) { ret = -EIO; goto done; } for (i = 0; (type & 1) && i < size; i++) data[i] = nv_rdi2cr(mast, chan->addr, 0xf0 + i); ret = 0; done: nv_wri2cr(mast, chan->ctrl, 0xf7, 0x01); return ret; } static const struct nouveau_i2c_func anx9805_aux_func = { .aux = anx9805_aux, .lnk_ctl = anx9805_train, }; static int anx9805_aux_chan_ctor(struct nouveau_object *parent, struct nouveau_object *engine, struct nouveau_oclass *oclass, void *data, u32 index, struct nouveau_object **pobject) { struct nouveau_i2c_port *mast = (void *)parent; struct anx9805_i2c_port *chan; int ret; ret = nouveau_i2c_port_create(parent, engine, oclass, index, &nouveau_i2c_aux_algo, &anx9805_aux_func, &chan); *pobject = nv_object(chan); if (ret) return ret; switch ((oclass->handle & 0xff00) >> 8) { case 0x0d: chan->addr = 0x38; chan->ctrl = 0x39; break; case 0x0e: chan->addr = 0x3c; chan->ctrl = 0x3b; break; default: BUG_ON(1); } if (mast->adapter.algo == &i2c_bit_algo) { struct i2c_algo_bit_data *algo = mast->adapter.algo_data; algo->udelay = max(algo->udelay, 40); } return 0; } static struct nouveau_ofuncs anx9805_aux_ofuncs = { .ctor = anx9805_aux_chan_ctor, .dtor = _nouveau_i2c_port_dtor, .init = _nouveau_i2c_port_init, .fini = _nouveau_i2c_port_fini, }; static int anx9805_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num) { struct anx9805_i2c_port *port = adap->algo_data; struct nouveau_i2c_port *mast = (void *)nv_object(port)->parent; struct i2c_msg *msg = msgs; int ret = -ETIMEDOUT; int i, j, cnt = num; u8 seg = 0x00, off = 0x00, tmp; tmp = nv_rdi2cr(mast, port->ctrl, 0x07) & ~0x10; nv_wri2cr(mast, port->ctrl, 0x07, tmp | 0x10); nv_wri2cr(mast, port->ctrl, 0x07, tmp); nv_wri2cr(mast, port->addr, 0x43, 0x05); mdelay(5); while (cnt--) { if ( (msg->flags & I2C_M_RD) && msg->addr == 0x50) { nv_wri2cr(mast, port->addr, 0x40, msg->addr << 1); nv_wri2cr(mast, port->addr, 0x41, seg); nv_wri2cr(mast, port->addr, 0x42, off); nv_wri2cr(mast, port->addr, 0x44, msg->len); nv_wri2cr(mast, port->addr, 0x45, 0x00); nv_wri2cr(mast, port->addr, 0x43, 0x01); for (i = 0; i < msg->len; i++) { j = 0; while (nv_rdi2cr(mast, port->addr, 0x46) & 0x10) { mdelay(5); if (j++ == 32) goto done; } msg->buf[i] = nv_rdi2cr(mast, port->addr, 0x47); } } else if (!(msg->flags & I2C_M_RD)) { if (msg->addr == 0x50 && msg->len == 0x01) { off = msg->buf[0]; } else if (msg->addr == 0x30 && msg->len == 0x01) { seg = msg->buf[0]; } else goto done; } else { goto done; } msg++; } ret = num; done: nv_wri2cr(mast, port->addr, 0x43, 0x00); return ret; } static u32 anx9805_func(struct i2c_adapter *adap) { return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL; } static const struct i2c_algorithm anx9805_i2c_algo = { .master_xfer = anx9805_xfer, .functionality = anx9805_func }; static const struct nouveau_i2c_func anx9805_i2c_func = { }; static int anx9805_ddc_port_ctor(struct nouveau_object *parent, struct nouveau_object *engine, struct nouveau_oclass *oclass, void *data, u32 index, struct nouveau_object **pobject) { struct nouveau_i2c_port *mast = (void *)parent; struct anx9805_i2c_port *port; int ret; ret = nouveau_i2c_port_create(parent, engine, oclass, index, &anx9805_i2c_algo, &anx9805_i2c_func, &port); *pobject = nv_object(port); if (ret) return ret; switch ((oclass->handle & 0xff00) >> 8) { case 0x0d: port->addr = 0x3d; port->ctrl = 0x39; break; case 0x0e: port->addr = 0x3f; port->ctrl = 0x3b; break; default: BUG_ON(1); } if (mast->adapter.algo == &i2c_bit_algo) { struct i2c_algo_bit_data *algo = mast->adapter.algo_data; algo->udelay = max(algo->udelay, 40); } return 0; } static struct nouveau_ofuncs anx9805_ddc_ofuncs = { .ctor = anx9805_ddc_port_ctor, .dtor = _nouveau_i2c_port_dtor, .init = _nouveau_i2c_port_init, .fini = _nouveau_i2c_port_fini, }; struct nouveau_oclass nouveau_anx9805_sclass[] = { { .handle = NV_I2C_TYPE_EXTDDC(0x0d), .ofuncs = &anx9805_ddc_ofuncs }, { .handle = NV_I2C_TYPE_EXTAUX(0x0d), .ofuncs = &anx9805_aux_ofuncs }, { .handle = NV_I2C_TYPE_EXTDDC(0x0e), .ofuncs = &anx9805_ddc_ofuncs }, { .handle = NV_I2C_TYPE_EXTAUX(0x0e), .ofuncs = &anx9805_aux_ofuncs }, {} }; |