Loading...
1/*
2 * SH3 Setup code for SH7710, SH7712
3 *
4 * Copyright (C) 2006 - 2009 Paul Mundt
5 * Copyright (C) 2007 Nobuhiro Iwamatsu
6 *
7 * This file is subject to the terms and conditions of the GNU General Public
8 * License. See the file "COPYING" in the main directory of this archive
9 * for more details.
10 */
11#include <linux/platform_device.h>
12#include <linux/init.h>
13#include <linux/irq.h>
14#include <linux/serial.h>
15#include <linux/serial_sci.h>
16#include <linux/sh_timer.h>
17#include <linux/sh_intc.h>
18#include <asm/rtc.h>
19
20enum {
21 UNUSED = 0,
22
23 /* interrupt sources */
24 IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5,
25 DMAC1, SCIF0, SCIF1, DMAC2, IPSEC,
26 EDMAC0, EDMAC1, EDMAC2,
27 SIOF0, SIOF1,
28
29 TMU0, TMU1, TMU2,
30 RTC, WDT, REF,
31};
32
33static struct intc_vect vectors[] __initdata = {
34 /* IRQ0->5 are handled in setup-sh3.c */
35 INTC_VECT(DMAC1, 0x800), INTC_VECT(DMAC1, 0x820),
36 INTC_VECT(DMAC1, 0x840), INTC_VECT(DMAC1, 0x860),
37 INTC_VECT(SCIF0, 0x880), INTC_VECT(SCIF0, 0x8a0),
38 INTC_VECT(SCIF0, 0x8c0), INTC_VECT(SCIF0, 0x8e0),
39 INTC_VECT(SCIF1, 0x900), INTC_VECT(SCIF1, 0x920),
40 INTC_VECT(SCIF1, 0x940), INTC_VECT(SCIF1, 0x960),
41 INTC_VECT(DMAC2, 0xb80), INTC_VECT(DMAC2, 0xba0),
42#ifdef CONFIG_CPU_SUBTYPE_SH7710
43 INTC_VECT(IPSEC, 0xbe0),
44#endif
45 INTC_VECT(EDMAC0, 0xc00), INTC_VECT(EDMAC1, 0xc20),
46 INTC_VECT(EDMAC2, 0xc40),
47 INTC_VECT(SIOF0, 0xe00), INTC_VECT(SIOF0, 0xe20),
48 INTC_VECT(SIOF0, 0xe40), INTC_VECT(SIOF0, 0xe60),
49 INTC_VECT(SIOF1, 0xe80), INTC_VECT(SIOF1, 0xea0),
50 INTC_VECT(SIOF1, 0xec0), INTC_VECT(SIOF1, 0xee0),
51 INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
52 INTC_VECT(TMU2, 0x440),
53 INTC_VECT(RTC, 0x480), INTC_VECT(RTC, 0x4a0),
54 INTC_VECT(RTC, 0x4c0),
55 INTC_VECT(WDT, 0x560),
56 INTC_VECT(REF, 0x580),
57};
58
59static struct intc_prio_reg prio_registers[] __initdata = {
60 { 0xfffffee2, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2, RTC } },
61 { 0xfffffee4, 0, 16, 4, /* IPRB */ { WDT, REF, 0, 0 } },
62 { 0xa4000016, 0, 16, 4, /* IPRC */ { IRQ3, IRQ2, IRQ1, IRQ0 } },
63 { 0xa4000018, 0, 16, 4, /* IPRD */ { 0, 0, IRQ5, IRQ4 } },
64 { 0xa400001a, 0, 16, 4, /* IPRE */ { DMAC1, SCIF0, SCIF1 } },
65 { 0xa4080000, 0, 16, 4, /* IPRF */ { IPSEC, DMAC2 } },
66 { 0xa4080002, 0, 16, 4, /* IPRG */ { EDMAC0, EDMAC1, EDMAC2 } },
67 { 0xa4080004, 0, 16, 4, /* IPRH */ { 0, 0, 0, SIOF0 } },
68 { 0xa4080006, 0, 16, 4, /* IPRI */ { 0, 0, SIOF1 } },
69};
70
71static DECLARE_INTC_DESC(intc_desc, "sh7710", vectors, NULL,
72 NULL, prio_registers, NULL);
73
74static struct resource rtc_resources[] = {
75 [0] = {
76 .start = 0xa413fec0,
77 .end = 0xa413fec0 + 0x1e,
78 .flags = IORESOURCE_IO,
79 },
80 [1] = {
81 .start = evt2irq(0x480),
82 .flags = IORESOURCE_IRQ,
83 },
84};
85
86static struct sh_rtc_platform_info rtc_info = {
87 .capabilities = RTC_CAP_4_DIGIT_YEAR,
88};
89
90static struct platform_device rtc_device = {
91 .name = "sh-rtc",
92 .id = -1,
93 .num_resources = ARRAY_SIZE(rtc_resources),
94 .resource = rtc_resources,
95 .dev = {
96 .platform_data = &rtc_info,
97 },
98};
99
100static struct plat_sci_port scif0_platform_data = {
101 .flags = UPF_BOOT_AUTOCONF,
102 .scscr = SCSCR_TE | SCSCR_RE | SCSCR_REIE |
103 SCSCR_CKE1 | SCSCR_CKE0,
104 .type = PORT_SCIF,
105};
106
107static struct resource scif0_resources[] = {
108 DEFINE_RES_MEM(0xa4400000, 0x100),
109 DEFINE_RES_IRQ(evt2irq(0x880)),
110};
111
112static struct platform_device scif0_device = {
113 .name = "sh-sci",
114 .id = 0,
115 .resource = scif0_resources,
116 .num_resources = ARRAY_SIZE(scif0_resources),
117 .dev = {
118 .platform_data = &scif0_platform_data,
119 },
120};
121
122static struct plat_sci_port scif1_platform_data = {
123 .flags = UPF_BOOT_AUTOCONF,
124 .scscr = SCSCR_TE | SCSCR_RE | SCSCR_REIE |
125 SCSCR_CKE1 | SCSCR_CKE0,
126 .type = PORT_SCIF,
127};
128
129static struct resource scif1_resources[] = {
130 DEFINE_RES_MEM(0xa4410000, 0x100),
131 DEFINE_RES_IRQ(evt2irq(0x900)),
132};
133
134static struct platform_device scif1_device = {
135 .name = "sh-sci",
136 .id = 1,
137 .resource = scif1_resources,
138 .num_resources = ARRAY_SIZE(scif1_resources),
139 .dev = {
140 .platform_data = &scif1_platform_data,
141 },
142};
143
144static struct sh_timer_config tmu0_platform_data = {
145 .channel_offset = 0x02,
146 .timer_bit = 0,
147 .clockevent_rating = 200,
148};
149
150static struct resource tmu0_resources[] = {
151 [0] = {
152 .start = 0xa412fe94,
153 .end = 0xa412fe9f,
154 .flags = IORESOURCE_MEM,
155 },
156 [1] = {
157 .start = evt2irq(0x400),
158 .flags = IORESOURCE_IRQ,
159 },
160};
161
162static struct platform_device tmu0_device = {
163 .name = "sh_tmu",
164 .id = 0,
165 .dev = {
166 .platform_data = &tmu0_platform_data,
167 },
168 .resource = tmu0_resources,
169 .num_resources = ARRAY_SIZE(tmu0_resources),
170};
171
172static struct sh_timer_config tmu1_platform_data = {
173 .channel_offset = 0xe,
174 .timer_bit = 1,
175 .clocksource_rating = 200,
176};
177
178static struct resource tmu1_resources[] = {
179 [0] = {
180 .start = 0xa412fea0,
181 .end = 0xa412feab,
182 .flags = IORESOURCE_MEM,
183 },
184 [1] = {
185 .start = evt2irq(0x420),
186 .flags = IORESOURCE_IRQ,
187 },
188};
189
190static struct platform_device tmu1_device = {
191 .name = "sh_tmu",
192 .id = 1,
193 .dev = {
194 .platform_data = &tmu1_platform_data,
195 },
196 .resource = tmu1_resources,
197 .num_resources = ARRAY_SIZE(tmu1_resources),
198};
199
200static struct sh_timer_config tmu2_platform_data = {
201 .channel_offset = 0x1a,
202 .timer_bit = 2,
203};
204
205static struct resource tmu2_resources[] = {
206 [0] = {
207 .start = 0xa412feac,
208 .end = 0xa412feb5,
209 .flags = IORESOURCE_MEM,
210 },
211 [1] = {
212 .start = evt2irq(0x440),
213 .flags = IORESOURCE_IRQ,
214 },
215};
216
217static struct platform_device tmu2_device = {
218 .name = "sh_tmu",
219 .id = 2,
220 .dev = {
221 .platform_data = &tmu2_platform_data,
222 },
223 .resource = tmu2_resources,
224 .num_resources = ARRAY_SIZE(tmu2_resources),
225};
226
227static struct platform_device *sh7710_devices[] __initdata = {
228 &scif0_device,
229 &scif1_device,
230 &tmu0_device,
231 &tmu1_device,
232 &tmu2_device,
233 &rtc_device,
234};
235
236static int __init sh7710_devices_setup(void)
237{
238 return platform_add_devices(sh7710_devices,
239 ARRAY_SIZE(sh7710_devices));
240}
241arch_initcall(sh7710_devices_setup);
242
243static struct platform_device *sh7710_early_devices[] __initdata = {
244 &scif0_device,
245 &scif1_device,
246 &tmu0_device,
247 &tmu1_device,
248 &tmu2_device,
249};
250
251void __init plat_early_device_setup(void)
252{
253 early_platform_add_devices(sh7710_early_devices,
254 ARRAY_SIZE(sh7710_early_devices));
255}
256
257void __init plat_irq_setup(void)
258{
259 register_intc_controller(&intc_desc);
260 plat_irq_setup_sh3();
261}
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * SH3 Setup code for SH7710, SH7712
4 *
5 * Copyright (C) 2006 - 2009 Paul Mundt
6 * Copyright (C) 2007 Nobuhiro Iwamatsu
7 */
8#include <linux/platform_device.h>
9#include <linux/init.h>
10#include <linux/irq.h>
11#include <linux/serial.h>
12#include <linux/serial_sci.h>
13#include <linux/sh_timer.h>
14#include <linux/sh_intc.h>
15#include <asm/rtc.h>
16
17enum {
18 UNUSED = 0,
19
20 /* interrupt sources */
21 IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5,
22 DMAC1, SCIF0, SCIF1, DMAC2, IPSEC,
23 EDMAC0, EDMAC1, EDMAC2,
24 SIOF0, SIOF1,
25
26 TMU0, TMU1, TMU2,
27 RTC, WDT, REF,
28};
29
30static struct intc_vect vectors[] __initdata = {
31 /* IRQ0->5 are handled in setup-sh3.c */
32 INTC_VECT(DMAC1, 0x800), INTC_VECT(DMAC1, 0x820),
33 INTC_VECT(DMAC1, 0x840), INTC_VECT(DMAC1, 0x860),
34 INTC_VECT(SCIF0, 0x880), INTC_VECT(SCIF0, 0x8a0),
35 INTC_VECT(SCIF0, 0x8c0), INTC_VECT(SCIF0, 0x8e0),
36 INTC_VECT(SCIF1, 0x900), INTC_VECT(SCIF1, 0x920),
37 INTC_VECT(SCIF1, 0x940), INTC_VECT(SCIF1, 0x960),
38 INTC_VECT(DMAC2, 0xb80), INTC_VECT(DMAC2, 0xba0),
39#ifdef CONFIG_CPU_SUBTYPE_SH7710
40 INTC_VECT(IPSEC, 0xbe0),
41#endif
42 INTC_VECT(EDMAC0, 0xc00), INTC_VECT(EDMAC1, 0xc20),
43 INTC_VECT(EDMAC2, 0xc40),
44 INTC_VECT(SIOF0, 0xe00), INTC_VECT(SIOF0, 0xe20),
45 INTC_VECT(SIOF0, 0xe40), INTC_VECT(SIOF0, 0xe60),
46 INTC_VECT(SIOF1, 0xe80), INTC_VECT(SIOF1, 0xea0),
47 INTC_VECT(SIOF1, 0xec0), INTC_VECT(SIOF1, 0xee0),
48 INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
49 INTC_VECT(TMU2, 0x440),
50 INTC_VECT(RTC, 0x480), INTC_VECT(RTC, 0x4a0),
51 INTC_VECT(RTC, 0x4c0),
52 INTC_VECT(WDT, 0x560),
53 INTC_VECT(REF, 0x580),
54};
55
56static struct intc_prio_reg prio_registers[] __initdata = {
57 { 0xfffffee2, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2, RTC } },
58 { 0xfffffee4, 0, 16, 4, /* IPRB */ { WDT, REF, 0, 0 } },
59 { 0xa4000016, 0, 16, 4, /* IPRC */ { IRQ3, IRQ2, IRQ1, IRQ0 } },
60 { 0xa4000018, 0, 16, 4, /* IPRD */ { 0, 0, IRQ5, IRQ4 } },
61 { 0xa400001a, 0, 16, 4, /* IPRE */ { DMAC1, SCIF0, SCIF1 } },
62 { 0xa4080000, 0, 16, 4, /* IPRF */ { IPSEC, DMAC2 } },
63 { 0xa4080002, 0, 16, 4, /* IPRG */ { EDMAC0, EDMAC1, EDMAC2 } },
64 { 0xa4080004, 0, 16, 4, /* IPRH */ { 0, 0, 0, SIOF0 } },
65 { 0xa4080006, 0, 16, 4, /* IPRI */ { 0, 0, SIOF1 } },
66};
67
68static DECLARE_INTC_DESC(intc_desc, "sh7710", vectors, NULL,
69 NULL, prio_registers, NULL);
70
71static struct resource rtc_resources[] = {
72 [0] = {
73 .start = 0xa413fec0,
74 .end = 0xa413fec0 + 0x1e,
75 .flags = IORESOURCE_IO,
76 },
77 [1] = {
78 .start = evt2irq(0x480),
79 .flags = IORESOURCE_IRQ,
80 },
81};
82
83static struct sh_rtc_platform_info rtc_info = {
84 .capabilities = RTC_CAP_4_DIGIT_YEAR,
85};
86
87static struct platform_device rtc_device = {
88 .name = "sh-rtc",
89 .id = -1,
90 .num_resources = ARRAY_SIZE(rtc_resources),
91 .resource = rtc_resources,
92 .dev = {
93 .platform_data = &rtc_info,
94 },
95};
96
97static struct plat_sci_port scif0_platform_data = {
98 .scscr = SCSCR_REIE | SCSCR_CKE1,
99 .type = PORT_SCIF,
100};
101
102static struct resource scif0_resources[] = {
103 DEFINE_RES_MEM(0xa4400000, 0x100),
104 DEFINE_RES_IRQ(evt2irq(0x880)),
105};
106
107static struct platform_device scif0_device = {
108 .name = "sh-sci",
109 .id = 0,
110 .resource = scif0_resources,
111 .num_resources = ARRAY_SIZE(scif0_resources),
112 .dev = {
113 .platform_data = &scif0_platform_data,
114 },
115};
116
117static struct plat_sci_port scif1_platform_data = {
118 .scscr = SCSCR_REIE | SCSCR_CKE1,
119 .type = PORT_SCIF,
120};
121
122static struct resource scif1_resources[] = {
123 DEFINE_RES_MEM(0xa4410000, 0x100),
124 DEFINE_RES_IRQ(evt2irq(0x900)),
125};
126
127static struct platform_device scif1_device = {
128 .name = "sh-sci",
129 .id = 1,
130 .resource = scif1_resources,
131 .num_resources = ARRAY_SIZE(scif1_resources),
132 .dev = {
133 .platform_data = &scif1_platform_data,
134 },
135};
136
137static struct sh_timer_config tmu0_platform_data = {
138 .channels_mask = 7,
139};
140
141static struct resource tmu0_resources[] = {
142 DEFINE_RES_MEM(0xa412fe90, 0x28),
143 DEFINE_RES_IRQ(evt2irq(0x400)),
144 DEFINE_RES_IRQ(evt2irq(0x420)),
145 DEFINE_RES_IRQ(evt2irq(0x440)),
146};
147
148static struct platform_device tmu0_device = {
149 .name = "sh-tmu-sh3",
150 .id = 0,
151 .dev = {
152 .platform_data = &tmu0_platform_data,
153 },
154 .resource = tmu0_resources,
155 .num_resources = ARRAY_SIZE(tmu0_resources),
156};
157
158static struct platform_device *sh7710_devices[] __initdata = {
159 &scif0_device,
160 &scif1_device,
161 &tmu0_device,
162 &rtc_device,
163};
164
165static int __init sh7710_devices_setup(void)
166{
167 return platform_add_devices(sh7710_devices,
168 ARRAY_SIZE(sh7710_devices));
169}
170arch_initcall(sh7710_devices_setup);
171
172static struct platform_device *sh7710_early_devices[] __initdata = {
173 &scif0_device,
174 &scif1_device,
175 &tmu0_device,
176};
177
178void __init plat_early_device_setup(void)
179{
180 early_platform_add_devices(sh7710_early_devices,
181 ARRAY_SIZE(sh7710_early_devices));
182}
183
184void __init plat_irq_setup(void)
185{
186 register_intc_controller(&intc_desc);
187 plat_irq_setup_sh3();
188}