Linux Audio

Check our new training course

Loading...
v3.15
 
  1/*
  2 * Copyright (C) 2008, 2009 Provigent Ltd.
  3 *
  4 * This program is free software; you can redistribute it and/or modify
  5 * it under the terms of the GNU General Public License version 2 as
  6 * published by the Free Software Foundation.
  7 *
  8 * Driver for the ARM PrimeCell(tm) General Purpose Input/Output (PL061)
  9 *
 10 * Data sheet: ARM DDI 0190B, September 2000
 11 */
 12#include <linux/spinlock.h>
 13#include <linux/errno.h>
 14#include <linux/module.h>
 15#include <linux/io.h>
 16#include <linux/ioport.h>
 
 17#include <linux/irq.h>
 18#include <linux/irqchip/chained_irq.h>
 19#include <linux/bitops.h>
 20#include <linux/workqueue.h>
 21#include <linux/gpio.h>
 22#include <linux/device.h>
 23#include <linux/amba/bus.h>
 24#include <linux/amba/pl061.h>
 25#include <linux/slab.h>
 26#include <linux/pinctrl/consumer.h>
 27#include <linux/pm.h>
 28
 29#define GPIODIR 0x400
 30#define GPIOIS  0x404
 31#define GPIOIBE 0x408
 32#define GPIOIEV 0x40C
 33#define GPIOIE  0x410
 34#define GPIORIS 0x414
 35#define GPIOMIS 0x418
 36#define GPIOIC  0x41C
 37
 38#define PL061_GPIO_NR	8
 39
 40#ifdef CONFIG_PM
 41struct pl061_context_save_regs {
 42	u8 gpio_data;
 43	u8 gpio_dir;
 44	u8 gpio_is;
 45	u8 gpio_ibe;
 46	u8 gpio_iev;
 47	u8 gpio_ie;
 48};
 49#endif
 50
 51struct pl061_gpio {
 52	spinlock_t		lock;
 53
 54	void __iomem		*base;
 55	struct gpio_chip	gc;
 
 
 56
 57#ifdef CONFIG_PM
 58	struct pl061_context_save_regs csave_regs;
 59#endif
 60};
 61
 62static int pl061_gpio_request(struct gpio_chip *chip, unsigned offset)
 63{
 64	/*
 65	 * Map back to global GPIO space and request muxing, the direction
 66	 * parameter does not matter for this controller.
 67	 */
 68	int gpio = chip->base + offset;
 69
 70	return pinctrl_request_gpio(gpio);
 71}
 72
 73static void pl061_gpio_free(struct gpio_chip *chip, unsigned offset)
 74{
 75	int gpio = chip->base + offset;
 76
 77	pinctrl_free_gpio(gpio);
 78}
 79
 80static int pl061_direction_input(struct gpio_chip *gc, unsigned offset)
 81{
 82	struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
 83	unsigned long flags;
 84	unsigned char gpiodir;
 85
 86	if (offset >= gc->ngpio)
 87		return -EINVAL;
 88
 89	spin_lock_irqsave(&chip->lock, flags);
 90	gpiodir = readb(chip->base + GPIODIR);
 91	gpiodir &= ~(1 << offset);
 92	writeb(gpiodir, chip->base + GPIODIR);
 93	spin_unlock_irqrestore(&chip->lock, flags);
 94
 95	return 0;
 96}
 97
 98static int pl061_direction_output(struct gpio_chip *gc, unsigned offset,
 99		int value)
100{
101	struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
102	unsigned long flags;
103	unsigned char gpiodir;
104
105	if (offset >= gc->ngpio)
106		return -EINVAL;
107
108	spin_lock_irqsave(&chip->lock, flags);
109	writeb(!!value << offset, chip->base + (1 << (offset + 2)));
110	gpiodir = readb(chip->base + GPIODIR);
111	gpiodir |= 1 << offset;
112	writeb(gpiodir, chip->base + GPIODIR);
113
114	/*
115	 * gpio value is set again, because pl061 doesn't allow to set value of
116	 * a gpio pin before configuring it in OUT mode.
117	 */
118	writeb(!!value << offset, chip->base + (1 << (offset + 2)));
119	spin_unlock_irqrestore(&chip->lock, flags);
120
121	return 0;
122}
123
124static int pl061_get_value(struct gpio_chip *gc, unsigned offset)
125{
126	struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
127
128	return !!readb(chip->base + (1 << (offset + 2)));
129}
130
131static void pl061_set_value(struct gpio_chip *gc, unsigned offset, int value)
132{
133	struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
134
135	writeb(!!value << offset, chip->base + (1 << (offset + 2)));
136}
137
138static int pl061_irq_type(struct irq_data *d, unsigned trigger)
139{
140	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
141	struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
142	int offset = irqd_to_hwirq(d);
143	unsigned long flags;
144	u8 gpiois, gpioibe, gpioiev;
145	u8 bit = BIT(offset);
146
147	if (offset < 0 || offset >= PL061_GPIO_NR)
148		return -EINVAL;
149
150	spin_lock_irqsave(&chip->lock, flags);
 
 
 
 
 
 
 
 
151
152	gpioiev = readb(chip->base + GPIOIEV);
153	gpiois = readb(chip->base + GPIOIS);
154	gpioibe = readb(chip->base + GPIOIBE);
 
 
 
155
156	if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
 
 
 
 
 
157		gpiois |= bit;
158		if (trigger & IRQ_TYPE_LEVEL_HIGH)
 
159			gpioiev |= bit;
160		else
161			gpioiev &= ~bit;
162	} else
 
 
 
 
 
163		gpiois &= ~bit;
164
165	if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH)
166		/* Setting this makes GPIOEV be ignored */
167		gpioibe |= bit;
168	else {
 
 
 
 
 
 
 
 
169		gpioibe &= ~bit;
170		if (trigger & IRQ_TYPE_EDGE_RISING)
 
171			gpioiev |= bit;
172		else if (trigger & IRQ_TYPE_EDGE_FALLING)
173			gpioiev &= ~bit;
 
 
 
 
 
 
 
 
 
 
 
 
174	}
175
176	writeb(gpiois, chip->base + GPIOIS);
177	writeb(gpioibe, chip->base + GPIOIBE);
178	writeb(gpioiev, chip->base + GPIOIEV);
179
180	spin_unlock_irqrestore(&chip->lock, flags);
181
182	return 0;
183}
184
185static void pl061_irq_handler(unsigned irq, struct irq_desc *desc)
186{
187	unsigned long pending;
188	int offset;
189	struct gpio_chip *gc = irq_desc_get_handler_data(desc);
190	struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
191	struct irq_chip *irqchip = irq_desc_get_chip(desc);
192
193	chained_irq_enter(irqchip, desc);
194
195	pending = readb(chip->base + GPIOMIS);
196	writeb(pending, chip->base + GPIOIC);
197	if (pending) {
198		for_each_set_bit(offset, &pending, PL061_GPIO_NR)
199			generic_handle_irq(irq_find_mapping(gc->irqdomain,
200							    offset));
201	}
202
203	chained_irq_exit(irqchip, desc);
204}
205
206static void pl061_irq_mask(struct irq_data *d)
207{
208	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
209	struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
210	u8 mask = 1 << (irqd_to_hwirq(d) % PL061_GPIO_NR);
211	u8 gpioie;
212
213	spin_lock(&chip->lock);
214	gpioie = readb(chip->base + GPIOIE) & ~mask;
215	writeb(gpioie, chip->base + GPIOIE);
216	spin_unlock(&chip->lock);
217}
218
219static void pl061_irq_unmask(struct irq_data *d)
220{
221	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
222	struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
223	u8 mask = 1 << (irqd_to_hwirq(d) % PL061_GPIO_NR);
224	u8 gpioie;
225
226	spin_lock(&chip->lock);
227	gpioie = readb(chip->base + GPIOIE) | mask;
228	writeb(gpioie, chip->base + GPIOIE);
229	spin_unlock(&chip->lock);
230}
231
232static struct irq_chip pl061_irqchip = {
233	.name		= "pl061",
234	.irq_mask	= pl061_irq_mask,
235	.irq_unmask	= pl061_irq_unmask,
236	.irq_set_type	= pl061_irq_type,
237};
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
238
239static int pl061_probe(struct amba_device *adev, const struct amba_id *id)
240{
241	struct device *dev = &adev->dev;
242	struct pl061_platform_data *pdata = dev_get_platdata(dev);
243	struct pl061_gpio *chip;
244	int ret, irq, i, irq_base;
245
246	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
247	if (chip == NULL)
248		return -ENOMEM;
249
250	if (pdata) {
251		chip->gc.base = pdata->gpio_base;
252		irq_base = pdata->irq_base;
253		if (irq_base <= 0) {
254			dev_err(&adev->dev, "invalid IRQ base in pdata\n");
255			return -ENODEV;
256		}
257	} else {
258		chip->gc.base = -1;
259		irq_base = 0;
260	}
261
262	chip->base = devm_ioremap_resource(dev, &adev->res);
263	if (IS_ERR(chip->base))
264		return PTR_ERR(chip->base);
265
266	spin_lock_init(&chip->lock);
267
268	chip->gc.request = pl061_gpio_request;
269	chip->gc.free = pl061_gpio_free;
270	chip->gc.direction_input = pl061_direction_input;
271	chip->gc.direction_output = pl061_direction_output;
272	chip->gc.get = pl061_get_value;
273	chip->gc.set = pl061_set_value;
274	chip->gc.ngpio = PL061_GPIO_NR;
275	chip->gc.label = dev_name(dev);
276	chip->gc.dev = dev;
277	chip->gc.owner = THIS_MODULE;
278
279	ret = gpiochip_add(&chip->gc);
280	if (ret)
281		return ret;
282
283	/*
284	 * irq_chip support
285	 */
286	writeb(0, chip->base + GPIOIE); /* disable irqs */
 
 
 
 
 
 
 
287	irq = adev->irq[0];
288	if (irq < 0) {
289		dev_err(&adev->dev, "invalid IRQ\n");
290		return -ENODEV;
291	}
 
292
293	ret = gpiochip_irqchip_add(&chip->gc, &pl061_irqchip,
294				   irq_base, handle_simple_irq,
295				   IRQ_TYPE_NONE);
296	if (ret) {
297		dev_info(&adev->dev, "could not add irqchip\n");
298		return ret;
299	}
300	gpiochip_set_chained_irqchip(&chip->gc, &pl061_irqchip,
301				     irq, pl061_irq_handler);
 
 
302
303	for (i = 0; i < PL061_GPIO_NR; i++) {
304		if (pdata) {
305			if (pdata->directions & (1 << i))
306				pl061_direction_output(&chip->gc, i,
307						pdata->values & (1 << i));
308			else
309				pl061_direction_input(&chip->gc, i);
310		}
311	}
312
313	amba_set_drvdata(adev, chip);
314	dev_info(&adev->dev, "PL061 GPIO chip @%pa registered\n",
315		 &adev->res.start);
316
317	return 0;
318}
319
320#ifdef CONFIG_PM
321static int pl061_suspend(struct device *dev)
322{
323	struct pl061_gpio *chip = dev_get_drvdata(dev);
324	int offset;
325
326	chip->csave_regs.gpio_data = 0;
327	chip->csave_regs.gpio_dir = readb(chip->base + GPIODIR);
328	chip->csave_regs.gpio_is = readb(chip->base + GPIOIS);
329	chip->csave_regs.gpio_ibe = readb(chip->base + GPIOIBE);
330	chip->csave_regs.gpio_iev = readb(chip->base + GPIOIEV);
331	chip->csave_regs.gpio_ie = readb(chip->base + GPIOIE);
332
333	for (offset = 0; offset < PL061_GPIO_NR; offset++) {
334		if (chip->csave_regs.gpio_dir & (1 << offset))
335			chip->csave_regs.gpio_data |=
336				pl061_get_value(&chip->gc, offset) << offset;
337	}
338
339	return 0;
340}
341
342static int pl061_resume(struct device *dev)
343{
344	struct pl061_gpio *chip = dev_get_drvdata(dev);
345	int offset;
346
347	for (offset = 0; offset < PL061_GPIO_NR; offset++) {
348		if (chip->csave_regs.gpio_dir & (1 << offset))
349			pl061_direction_output(&chip->gc, offset,
350					chip->csave_regs.gpio_data &
351					(1 << offset));
352		else
353			pl061_direction_input(&chip->gc, offset);
354	}
355
356	writeb(chip->csave_regs.gpio_is, chip->base + GPIOIS);
357	writeb(chip->csave_regs.gpio_ibe, chip->base + GPIOIBE);
358	writeb(chip->csave_regs.gpio_iev, chip->base + GPIOIEV);
359	writeb(chip->csave_regs.gpio_ie, chip->base + GPIOIE);
360
361	return 0;
362}
363
364static const struct dev_pm_ops pl061_dev_pm_ops = {
365	.suspend = pl061_suspend,
366	.resume = pl061_resume,
367	.freeze = pl061_suspend,
368	.restore = pl061_resume,
369};
370#endif
371
372static struct amba_id pl061_ids[] = {
373	{
374		.id	= 0x00041061,
375		.mask	= 0x000fffff,
376	},
377	{ 0, 0 },
378};
379
380MODULE_DEVICE_TABLE(amba, pl061_ids);
381
382static struct amba_driver pl061_gpio_driver = {
383	.drv = {
384		.name	= "pl061_gpio",
385#ifdef CONFIG_PM
386		.pm	= &pl061_dev_pm_ops,
387#endif
388	},
389	.id_table	= pl061_ids,
390	.probe		= pl061_probe,
391};
392
393static int __init pl061_gpio_init(void)
394{
395	return amba_driver_register(&pl061_gpio_driver);
396}
397module_init(pl061_gpio_init);
398
399MODULE_AUTHOR("Baruch Siach <baruch@tkos.co.il>");
400MODULE_DESCRIPTION("PL061 GPIO driver");
401MODULE_LICENSE("GPL");
v5.4
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * Copyright (C) 2008, 2009 Provigent Ltd.
  4 *
  5 * Author: Baruch Siach <baruch@tkos.co.il>
 
 
  6 *
  7 * Driver for the ARM PrimeCell(tm) General Purpose Input/Output (PL061)
  8 *
  9 * Data sheet: ARM DDI 0190B, September 2000
 10 */
 11#include <linux/spinlock.h>
 12#include <linux/errno.h>
 13#include <linux/init.h>
 14#include <linux/io.h>
 15#include <linux/ioport.h>
 16#include <linux/interrupt.h>
 17#include <linux/irq.h>
 18#include <linux/irqchip/chained_irq.h>
 19#include <linux/bitops.h>
 20#include <linux/gpio/driver.h>
 
 21#include <linux/device.h>
 22#include <linux/amba/bus.h>
 
 23#include <linux/slab.h>
 24#include <linux/pinctrl/consumer.h>
 25#include <linux/pm.h>
 26
 27#define GPIODIR 0x400
 28#define GPIOIS  0x404
 29#define GPIOIBE 0x408
 30#define GPIOIEV 0x40C
 31#define GPIOIE  0x410
 32#define GPIORIS 0x414
 33#define GPIOMIS 0x418
 34#define GPIOIC  0x41C
 35
 36#define PL061_GPIO_NR	8
 37
 38#ifdef CONFIG_PM
 39struct pl061_context_save_regs {
 40	u8 gpio_data;
 41	u8 gpio_dir;
 42	u8 gpio_is;
 43	u8 gpio_ibe;
 44	u8 gpio_iev;
 45	u8 gpio_ie;
 46};
 47#endif
 48
 49struct pl061 {
 50	raw_spinlock_t		lock;
 51
 52	void __iomem		*base;
 53	struct gpio_chip	gc;
 54	struct irq_chip		irq_chip;
 55	int			parent_irq;
 56
 57#ifdef CONFIG_PM
 58	struct pl061_context_save_regs csave_regs;
 59#endif
 60};
 61
 62static int pl061_get_direction(struct gpio_chip *gc, unsigned offset)
 63{
 64	struct pl061 *pl061 = gpiochip_get_data(gc);
 
 
 
 
 65
 66	return !(readb(pl061->base + GPIODIR) & BIT(offset));
 
 
 
 
 
 
 
 67}
 68
 69static int pl061_direction_input(struct gpio_chip *gc, unsigned offset)
 70{
 71	struct pl061 *pl061 = gpiochip_get_data(gc);
 72	unsigned long flags;
 73	unsigned char gpiodir;
 74
 75	raw_spin_lock_irqsave(&pl061->lock, flags);
 76	gpiodir = readb(pl061->base + GPIODIR);
 77	gpiodir &= ~(BIT(offset));
 78	writeb(gpiodir, pl061->base + GPIODIR);
 79	raw_spin_unlock_irqrestore(&pl061->lock, flags);
 
 
 
 80
 81	return 0;
 82}
 83
 84static int pl061_direction_output(struct gpio_chip *gc, unsigned offset,
 85		int value)
 86{
 87	struct pl061 *pl061 = gpiochip_get_data(gc);
 88	unsigned long flags;
 89	unsigned char gpiodir;
 90
 91	raw_spin_lock_irqsave(&pl061->lock, flags);
 92	writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
 93	gpiodir = readb(pl061->base + GPIODIR);
 94	gpiodir |= BIT(offset);
 95	writeb(gpiodir, pl061->base + GPIODIR);
 
 
 
 96
 97	/*
 98	 * gpio value is set again, because pl061 doesn't allow to set value of
 99	 * a gpio pin before configuring it in OUT mode.
100	 */
101	writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
102	raw_spin_unlock_irqrestore(&pl061->lock, flags);
103
104	return 0;
105}
106
107static int pl061_get_value(struct gpio_chip *gc, unsigned offset)
108{
109	struct pl061 *pl061 = gpiochip_get_data(gc);
110
111	return !!readb(pl061->base + (BIT(offset + 2)));
112}
113
114static void pl061_set_value(struct gpio_chip *gc, unsigned offset, int value)
115{
116	struct pl061 *pl061 = gpiochip_get_data(gc);
117
118	writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
119}
120
121static int pl061_irq_type(struct irq_data *d, unsigned trigger)
122{
123	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
124	struct pl061 *pl061 = gpiochip_get_data(gc);
125	int offset = irqd_to_hwirq(d);
126	unsigned long flags;
127	u8 gpiois, gpioibe, gpioiev;
128	u8 bit = BIT(offset);
129
130	if (offset < 0 || offset >= PL061_GPIO_NR)
131		return -EINVAL;
132
133	if ((trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) &&
134	    (trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)))
135	{
136		dev_err(gc->parent,
137			"trying to configure line %d for both level and edge "
138			"detection, choose one!\n",
139			offset);
140		return -EINVAL;
141	}
142
143
144	raw_spin_lock_irqsave(&pl061->lock, flags);
145
146	gpioiev = readb(pl061->base + GPIOIEV);
147	gpiois = readb(pl061->base + GPIOIS);
148	gpioibe = readb(pl061->base + GPIOIBE);
149
150	if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
151		bool polarity = trigger & IRQ_TYPE_LEVEL_HIGH;
152
153		/* Disable edge detection */
154		gpioibe &= ~bit;
155		/* Enable level detection */
156		gpiois |= bit;
157		/* Select polarity */
158		if (polarity)
159			gpioiev |= bit;
160		else
161			gpioiev &= ~bit;
162		irq_set_handler_locked(d, handle_level_irq);
163		dev_dbg(gc->parent, "line %d: IRQ on %s level\n",
164			offset,
165			polarity ? "HIGH" : "LOW");
166	} else if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
167		/* Disable level detection */
168		gpiois &= ~bit;
169		/* Select both edges, setting this makes GPIOEV be ignored */
 
 
170		gpioibe |= bit;
171		irq_set_handler_locked(d, handle_edge_irq);
172		dev_dbg(gc->parent, "line %d: IRQ on both edges\n", offset);
173	} else if ((trigger & IRQ_TYPE_EDGE_RISING) ||
174		   (trigger & IRQ_TYPE_EDGE_FALLING)) {
175		bool rising = trigger & IRQ_TYPE_EDGE_RISING;
176
177		/* Disable level detection */
178		gpiois &= ~bit;
179		/* Clear detection on both edges */
180		gpioibe &= ~bit;
181		/* Select edge */
182		if (rising)
183			gpioiev |= bit;
184		else
185			gpioiev &= ~bit;
186		irq_set_handler_locked(d, handle_edge_irq);
187		dev_dbg(gc->parent, "line %d: IRQ on %s edge\n",
188			offset,
189			rising ? "RISING" : "FALLING");
190	} else {
191		/* No trigger: disable everything */
192		gpiois &= ~bit;
193		gpioibe &= ~bit;
194		gpioiev &= ~bit;
195		irq_set_handler_locked(d, handle_bad_irq);
196		dev_warn(gc->parent, "no trigger selected for line %d\n",
197			 offset);
198	}
199
200	writeb(gpiois, pl061->base + GPIOIS);
201	writeb(gpioibe, pl061->base + GPIOIBE);
202	writeb(gpioiev, pl061->base + GPIOIEV);
203
204	raw_spin_unlock_irqrestore(&pl061->lock, flags);
205
206	return 0;
207}
208
209static void pl061_irq_handler(struct irq_desc *desc)
210{
211	unsigned long pending;
212	int offset;
213	struct gpio_chip *gc = irq_desc_get_handler_data(desc);
214	struct pl061 *pl061 = gpiochip_get_data(gc);
215	struct irq_chip *irqchip = irq_desc_get_chip(desc);
216
217	chained_irq_enter(irqchip, desc);
218
219	pending = readb(pl061->base + GPIOMIS);
 
220	if (pending) {
221		for_each_set_bit(offset, &pending, PL061_GPIO_NR)
222			generic_handle_irq(irq_find_mapping(gc->irq.domain,
223							    offset));
224	}
225
226	chained_irq_exit(irqchip, desc);
227}
228
229static void pl061_irq_mask(struct irq_data *d)
230{
231	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
232	struct pl061 *pl061 = gpiochip_get_data(gc);
233	u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
234	u8 gpioie;
235
236	raw_spin_lock(&pl061->lock);
237	gpioie = readb(pl061->base + GPIOIE) & ~mask;
238	writeb(gpioie, pl061->base + GPIOIE);
239	raw_spin_unlock(&pl061->lock);
240}
241
242static void pl061_irq_unmask(struct irq_data *d)
243{
244	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
245	struct pl061 *pl061 = gpiochip_get_data(gc);
246	u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
247	u8 gpioie;
248
249	raw_spin_lock(&pl061->lock);
250	gpioie = readb(pl061->base + GPIOIE) | mask;
251	writeb(gpioie, pl061->base + GPIOIE);
252	raw_spin_unlock(&pl061->lock);
253}
254
255/**
256 * pl061_irq_ack() - ACK an edge IRQ
257 * @d: IRQ data for this IRQ
258 *
259 * This gets called from the edge IRQ handler to ACK the edge IRQ
260 * in the GPIOIC (interrupt-clear) register. For level IRQs this is
261 * not needed: these go away when the level signal goes away.
262 */
263static void pl061_irq_ack(struct irq_data *d)
264{
265	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
266	struct pl061 *pl061 = gpiochip_get_data(gc);
267	u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
268
269	raw_spin_lock(&pl061->lock);
270	writeb(mask, pl061->base + GPIOIC);
271	raw_spin_unlock(&pl061->lock);
272}
273
274static int pl061_irq_set_wake(struct irq_data *d, unsigned int state)
275{
276	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
277	struct pl061 *pl061 = gpiochip_get_data(gc);
278
279	return irq_set_irq_wake(pl061->parent_irq, state);
280}
281
282static int pl061_probe(struct amba_device *adev, const struct amba_id *id)
283{
284	struct device *dev = &adev->dev;
285	struct pl061 *pl061;
286	struct gpio_irq_chip *girq;
287	int ret, irq;
288
289	pl061 = devm_kzalloc(dev, sizeof(*pl061), GFP_KERNEL);
290	if (pl061 == NULL)
291		return -ENOMEM;
292
293	pl061->base = devm_ioremap_resource(dev, &adev->res);
294	if (IS_ERR(pl061->base))
295		return PTR_ERR(pl061->base);
296
297	raw_spin_lock_init(&pl061->lock);
298	if (of_property_read_bool(dev->of_node, "gpio-ranges")) {
299		pl061->gc.request = gpiochip_generic_request;
300		pl061->gc.free = gpiochip_generic_free;
 
 
301	}
302
303	pl061->gc.base = -1;
304	pl061->gc.get_direction = pl061_get_direction;
305	pl061->gc.direction_input = pl061_direction_input;
306	pl061->gc.direction_output = pl061_direction_output;
307	pl061->gc.get = pl061_get_value;
308	pl061->gc.set = pl061_set_value;
309	pl061->gc.ngpio = PL061_GPIO_NR;
310	pl061->gc.label = dev_name(dev);
311	pl061->gc.parent = dev;
312	pl061->gc.owner = THIS_MODULE;
 
 
 
 
 
 
 
 
 
 
313
314	/*
315	 * irq_chip support
316	 */
317	pl061->irq_chip.name = dev_name(dev);
318	pl061->irq_chip.irq_ack	= pl061_irq_ack;
319	pl061->irq_chip.irq_mask = pl061_irq_mask;
320	pl061->irq_chip.irq_unmask = pl061_irq_unmask;
321	pl061->irq_chip.irq_set_type = pl061_irq_type;
322	pl061->irq_chip.irq_set_wake = pl061_irq_set_wake;
323
324	writeb(0, pl061->base + GPIOIE); /* disable irqs */
325	irq = adev->irq[0];
326	if (irq < 0) {
327		dev_err(&adev->dev, "invalid IRQ\n");
328		return -ENODEV;
329	}
330	pl061->parent_irq = irq;
331
332	girq = &pl061->gc.irq;
333	girq->chip = &pl061->irq_chip;
334	girq->parent_handler = pl061_irq_handler;
335	girq->num_parents = 1;
336	girq->parents = devm_kcalloc(dev, 1, sizeof(*girq->parents),
337				     GFP_KERNEL);
338	if (!girq->parents)
339		return -ENOMEM;
340	girq->parents[0] = irq;
341	girq->default_type = IRQ_TYPE_NONE;
342	girq->handler = handle_bad_irq;
343
344	ret = devm_gpiochip_add_data(dev, &pl061->gc, pl061);
345	if (ret)
346		return ret;
 
 
 
 
 
 
347
348	amba_set_drvdata(adev, pl061);
349	dev_info(dev, "PL061 GPIO chip registered\n");
 
350
351	return 0;
352}
353
354#ifdef CONFIG_PM
355static int pl061_suspend(struct device *dev)
356{
357	struct pl061 *pl061 = dev_get_drvdata(dev);
358	int offset;
359
360	pl061->csave_regs.gpio_data = 0;
361	pl061->csave_regs.gpio_dir = readb(pl061->base + GPIODIR);
362	pl061->csave_regs.gpio_is = readb(pl061->base + GPIOIS);
363	pl061->csave_regs.gpio_ibe = readb(pl061->base + GPIOIBE);
364	pl061->csave_regs.gpio_iev = readb(pl061->base + GPIOIEV);
365	pl061->csave_regs.gpio_ie = readb(pl061->base + GPIOIE);
366
367	for (offset = 0; offset < PL061_GPIO_NR; offset++) {
368		if (pl061->csave_regs.gpio_dir & (BIT(offset)))
369			pl061->csave_regs.gpio_data |=
370				pl061_get_value(&pl061->gc, offset) << offset;
371	}
372
373	return 0;
374}
375
376static int pl061_resume(struct device *dev)
377{
378	struct pl061 *pl061 = dev_get_drvdata(dev);
379	int offset;
380
381	for (offset = 0; offset < PL061_GPIO_NR; offset++) {
382		if (pl061->csave_regs.gpio_dir & (BIT(offset)))
383			pl061_direction_output(&pl061->gc, offset,
384					pl061->csave_regs.gpio_data &
385					(BIT(offset)));
386		else
387			pl061_direction_input(&pl061->gc, offset);
388	}
389
390	writeb(pl061->csave_regs.gpio_is, pl061->base + GPIOIS);
391	writeb(pl061->csave_regs.gpio_ibe, pl061->base + GPIOIBE);
392	writeb(pl061->csave_regs.gpio_iev, pl061->base + GPIOIEV);
393	writeb(pl061->csave_regs.gpio_ie, pl061->base + GPIOIE);
394
395	return 0;
396}
397
398static const struct dev_pm_ops pl061_dev_pm_ops = {
399	.suspend = pl061_suspend,
400	.resume = pl061_resume,
401	.freeze = pl061_suspend,
402	.restore = pl061_resume,
403};
404#endif
405
406static const struct amba_id pl061_ids[] = {
407	{
408		.id	= 0x00041061,
409		.mask	= 0x000fffff,
410	},
411	{ 0, 0 },
412};
413
 
 
414static struct amba_driver pl061_gpio_driver = {
415	.drv = {
416		.name	= "pl061_gpio",
417#ifdef CONFIG_PM
418		.pm	= &pl061_dev_pm_ops,
419#endif
420	},
421	.id_table	= pl061_ids,
422	.probe		= pl061_probe,
423};
424
425static int __init pl061_gpio_init(void)
426{
427	return amba_driver_register(&pl061_gpio_driver);
428}
429device_initcall(pl061_gpio_init);