Loading...
1/*
2 * Copyright (C) 2011 LAPIS Semiconductor Co., Ltd.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; version 2 of the License.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program; if not, write to the Free Software
15 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
16 */
17#include <linux/module.h>
18#include <linux/kernel.h>
19#include <linux/pci.h>
20#include <linux/gpio.h>
21#include <linux/interrupt.h>
22#include <linux/irq.h>
23
24#define PCH_EDGE_FALLING 0
25#define PCH_EDGE_RISING BIT(0)
26#define PCH_LEVEL_L BIT(1)
27#define PCH_LEVEL_H (BIT(0) | BIT(1))
28#define PCH_EDGE_BOTH BIT(2)
29#define PCH_IM_MASK (BIT(0) | BIT(1) | BIT(2))
30
31#define PCH_IRQ_BASE 24
32
33struct pch_regs {
34 u32 ien;
35 u32 istatus;
36 u32 idisp;
37 u32 iclr;
38 u32 imask;
39 u32 imaskclr;
40 u32 po;
41 u32 pi;
42 u32 pm;
43 u32 im0;
44 u32 im1;
45 u32 reserved[3];
46 u32 gpio_use_sel;
47 u32 reset;
48};
49
50enum pch_type_t {
51 INTEL_EG20T_PCH,
52 OKISEMI_ML7223m_IOH, /* LAPIS Semiconductor ML7223 IOH PCIe Bus-m */
53 OKISEMI_ML7223n_IOH /* LAPIS Semiconductor ML7223 IOH PCIe Bus-n */
54};
55
56/* Specifies number of GPIO PINS */
57static int gpio_pins[] = {
58 [INTEL_EG20T_PCH] = 12,
59 [OKISEMI_ML7223m_IOH] = 8,
60 [OKISEMI_ML7223n_IOH] = 8,
61};
62
63/**
64 * struct pch_gpio_reg_data - The register store data.
65 * @ien_reg: To store contents of IEN register.
66 * @imask_reg: To store contents of IMASK register.
67 * @po_reg: To store contents of PO register.
68 * @pm_reg: To store contents of PM register.
69 * @im0_reg: To store contents of IM0 register.
70 * @im1_reg: To store contents of IM1 register.
71 * @gpio_use_sel_reg : To store contents of GPIO_USE_SEL register.
72 * (Only ML7223 Bus-n)
73 */
74struct pch_gpio_reg_data {
75 u32 ien_reg;
76 u32 imask_reg;
77 u32 po_reg;
78 u32 pm_reg;
79 u32 im0_reg;
80 u32 im1_reg;
81 u32 gpio_use_sel_reg;
82};
83
84/**
85 * struct pch_gpio - GPIO private data structure.
86 * @base: PCI base address of Memory mapped I/O register.
87 * @reg: Memory mapped PCH GPIO register list.
88 * @dev: Pointer to device structure.
89 * @gpio: Data for GPIO infrastructure.
90 * @pch_gpio_reg: Memory mapped Register data is saved here
91 * when suspend.
92 * @lock: Used for register access protection
93 * @irq_base: Save base of IRQ number for interrupt
94 * @ioh: IOH ID
95 * @spinlock: Used for register access protection
96 */
97struct pch_gpio {
98 void __iomem *base;
99 struct pch_regs __iomem *reg;
100 struct device *dev;
101 struct gpio_chip gpio;
102 struct pch_gpio_reg_data pch_gpio_reg;
103 int irq_base;
104 enum pch_type_t ioh;
105 spinlock_t spinlock;
106};
107
108static void pch_gpio_set(struct gpio_chip *gpio, unsigned nr, int val)
109{
110 u32 reg_val;
111 struct pch_gpio *chip = container_of(gpio, struct pch_gpio, gpio);
112 unsigned long flags;
113
114 spin_lock_irqsave(&chip->spinlock, flags);
115 reg_val = ioread32(&chip->reg->po);
116 if (val)
117 reg_val |= (1 << nr);
118 else
119 reg_val &= ~(1 << nr);
120
121 iowrite32(reg_val, &chip->reg->po);
122 spin_unlock_irqrestore(&chip->spinlock, flags);
123}
124
125static int pch_gpio_get(struct gpio_chip *gpio, unsigned nr)
126{
127 struct pch_gpio *chip = container_of(gpio, struct pch_gpio, gpio);
128
129 return ioread32(&chip->reg->pi) & (1 << nr);
130}
131
132static int pch_gpio_direction_output(struct gpio_chip *gpio, unsigned nr,
133 int val)
134{
135 struct pch_gpio *chip = container_of(gpio, struct pch_gpio, gpio);
136 u32 pm;
137 u32 reg_val;
138 unsigned long flags;
139
140 spin_lock_irqsave(&chip->spinlock, flags);
141
142 reg_val = ioread32(&chip->reg->po);
143 if (val)
144 reg_val |= (1 << nr);
145 else
146 reg_val &= ~(1 << nr);
147 iowrite32(reg_val, &chip->reg->po);
148
149 pm = ioread32(&chip->reg->pm) & ((1 << gpio_pins[chip->ioh]) - 1);
150 pm |= (1 << nr);
151 iowrite32(pm, &chip->reg->pm);
152
153 spin_unlock_irqrestore(&chip->spinlock, flags);
154
155 return 0;
156}
157
158static int pch_gpio_direction_input(struct gpio_chip *gpio, unsigned nr)
159{
160 struct pch_gpio *chip = container_of(gpio, struct pch_gpio, gpio);
161 u32 pm;
162 unsigned long flags;
163
164 spin_lock_irqsave(&chip->spinlock, flags);
165 pm = ioread32(&chip->reg->pm) & ((1 << gpio_pins[chip->ioh]) - 1);
166 pm &= ~(1 << nr);
167 iowrite32(pm, &chip->reg->pm);
168 spin_unlock_irqrestore(&chip->spinlock, flags);
169
170 return 0;
171}
172
173/*
174 * Save register configuration and disable interrupts.
175 */
176static void pch_gpio_save_reg_conf(struct pch_gpio *chip)
177{
178 chip->pch_gpio_reg.ien_reg = ioread32(&chip->reg->ien);
179 chip->pch_gpio_reg.imask_reg = ioread32(&chip->reg->imask);
180 chip->pch_gpio_reg.po_reg = ioread32(&chip->reg->po);
181 chip->pch_gpio_reg.pm_reg = ioread32(&chip->reg->pm);
182 chip->pch_gpio_reg.im0_reg = ioread32(&chip->reg->im0);
183 if (chip->ioh == INTEL_EG20T_PCH)
184 chip->pch_gpio_reg.im1_reg = ioread32(&chip->reg->im1);
185 if (chip->ioh == OKISEMI_ML7223n_IOH)
186 chip->pch_gpio_reg.gpio_use_sel_reg =\
187 ioread32(&chip->reg->gpio_use_sel);
188}
189
190/*
191 * This function restores the register configuration of the GPIO device.
192 */
193static void pch_gpio_restore_reg_conf(struct pch_gpio *chip)
194{
195 iowrite32(chip->pch_gpio_reg.ien_reg, &chip->reg->ien);
196 iowrite32(chip->pch_gpio_reg.imask_reg, &chip->reg->imask);
197 /* to store contents of PO register */
198 iowrite32(chip->pch_gpio_reg.po_reg, &chip->reg->po);
199 /* to store contents of PM register */
200 iowrite32(chip->pch_gpio_reg.pm_reg, &chip->reg->pm);
201 iowrite32(chip->pch_gpio_reg.im0_reg, &chip->reg->im0);
202 if (chip->ioh == INTEL_EG20T_PCH)
203 iowrite32(chip->pch_gpio_reg.im1_reg, &chip->reg->im1);
204 if (chip->ioh == OKISEMI_ML7223n_IOH)
205 iowrite32(chip->pch_gpio_reg.gpio_use_sel_reg,
206 &chip->reg->gpio_use_sel);
207}
208
209static int pch_gpio_to_irq(struct gpio_chip *gpio, unsigned offset)
210{
211 struct pch_gpio *chip = container_of(gpio, struct pch_gpio, gpio);
212 return chip->irq_base + offset;
213}
214
215static void pch_gpio_setup(struct pch_gpio *chip)
216{
217 struct gpio_chip *gpio = &chip->gpio;
218
219 gpio->label = dev_name(chip->dev);
220 gpio->dev = chip->dev;
221 gpio->owner = THIS_MODULE;
222 gpio->direction_input = pch_gpio_direction_input;
223 gpio->get = pch_gpio_get;
224 gpio->direction_output = pch_gpio_direction_output;
225 gpio->set = pch_gpio_set;
226 gpio->dbg_show = NULL;
227 gpio->base = -1;
228 gpio->ngpio = gpio_pins[chip->ioh];
229 gpio->can_sleep = false;
230 gpio->to_irq = pch_gpio_to_irq;
231}
232
233static int pch_irq_type(struct irq_data *d, unsigned int type)
234{
235 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
236 struct pch_gpio *chip = gc->private;
237 u32 im, im_pos, val;
238 u32 __iomem *im_reg;
239 unsigned long flags;
240 int ch, irq = d->irq;
241
242 ch = irq - chip->irq_base;
243 if (irq <= chip->irq_base + 7) {
244 im_reg = &chip->reg->im0;
245 im_pos = ch;
246 } else {
247 im_reg = &chip->reg->im1;
248 im_pos = ch - 8;
249 }
250 dev_dbg(chip->dev, "%s:irq=%d type=%d ch=%d pos=%d\n",
251 __func__, irq, type, ch, im_pos);
252
253 spin_lock_irqsave(&chip->spinlock, flags);
254
255 switch (type) {
256 case IRQ_TYPE_EDGE_RISING:
257 val = PCH_EDGE_RISING;
258 break;
259 case IRQ_TYPE_EDGE_FALLING:
260 val = PCH_EDGE_FALLING;
261 break;
262 case IRQ_TYPE_EDGE_BOTH:
263 val = PCH_EDGE_BOTH;
264 break;
265 case IRQ_TYPE_LEVEL_HIGH:
266 val = PCH_LEVEL_H;
267 break;
268 case IRQ_TYPE_LEVEL_LOW:
269 val = PCH_LEVEL_L;
270 break;
271 default:
272 goto unlock;
273 }
274
275 /* Set interrupt mode */
276 im = ioread32(im_reg) & ~(PCH_IM_MASK << (im_pos * 4));
277 iowrite32(im | (val << (im_pos * 4)), im_reg);
278
279 /* And the handler */
280 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
281 __irq_set_handler_locked(d->irq, handle_level_irq);
282 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
283 __irq_set_handler_locked(d->irq, handle_edge_irq);
284
285unlock:
286 spin_unlock_irqrestore(&chip->spinlock, flags);
287 return 0;
288}
289
290static void pch_irq_unmask(struct irq_data *d)
291{
292 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
293 struct pch_gpio *chip = gc->private;
294
295 iowrite32(1 << (d->irq - chip->irq_base), &chip->reg->imaskclr);
296}
297
298static void pch_irq_mask(struct irq_data *d)
299{
300 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
301 struct pch_gpio *chip = gc->private;
302
303 iowrite32(1 << (d->irq - chip->irq_base), &chip->reg->imask);
304}
305
306static void pch_irq_ack(struct irq_data *d)
307{
308 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
309 struct pch_gpio *chip = gc->private;
310
311 iowrite32(1 << (d->irq - chip->irq_base), &chip->reg->iclr);
312}
313
314static irqreturn_t pch_gpio_handler(int irq, void *dev_id)
315{
316 struct pch_gpio *chip = dev_id;
317 u32 reg_val = ioread32(&chip->reg->istatus);
318 int i, ret = IRQ_NONE;
319
320 for (i = 0; i < gpio_pins[chip->ioh]; i++) {
321 if (reg_val & BIT(i)) {
322 dev_dbg(chip->dev, "%s:[%d]:irq=%d status=0x%x\n",
323 __func__, i, irq, reg_val);
324 generic_handle_irq(chip->irq_base + i);
325 ret = IRQ_HANDLED;
326 }
327 }
328 return ret;
329}
330
331static void pch_gpio_alloc_generic_chip(struct pch_gpio *chip,
332 unsigned int irq_start, unsigned int num)
333{
334 struct irq_chip_generic *gc;
335 struct irq_chip_type *ct;
336
337 gc = irq_alloc_generic_chip("pch_gpio", 1, irq_start, chip->base,
338 handle_simple_irq);
339 gc->private = chip;
340 ct = gc->chip_types;
341
342 ct->chip.irq_ack = pch_irq_ack;
343 ct->chip.irq_mask = pch_irq_mask;
344 ct->chip.irq_unmask = pch_irq_unmask;
345 ct->chip.irq_set_type = pch_irq_type;
346
347 irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
348 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
349}
350
351static int pch_gpio_probe(struct pci_dev *pdev,
352 const struct pci_device_id *id)
353{
354 s32 ret;
355 struct pch_gpio *chip;
356 int irq_base;
357 u32 msk;
358
359 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
360 if (chip == NULL)
361 return -ENOMEM;
362
363 chip->dev = &pdev->dev;
364 ret = pci_enable_device(pdev);
365 if (ret) {
366 dev_err(&pdev->dev, "%s : pci_enable_device FAILED", __func__);
367 goto err_pci_enable;
368 }
369
370 ret = pci_request_regions(pdev, KBUILD_MODNAME);
371 if (ret) {
372 dev_err(&pdev->dev, "pci_request_regions FAILED-%d", ret);
373 goto err_request_regions;
374 }
375
376 chip->base = pci_iomap(pdev, 1, 0);
377 if (!chip->base) {
378 dev_err(&pdev->dev, "%s : pci_iomap FAILED", __func__);
379 ret = -ENOMEM;
380 goto err_iomap;
381 }
382
383 if (pdev->device == 0x8803)
384 chip->ioh = INTEL_EG20T_PCH;
385 else if (pdev->device == 0x8014)
386 chip->ioh = OKISEMI_ML7223m_IOH;
387 else if (pdev->device == 0x8043)
388 chip->ioh = OKISEMI_ML7223n_IOH;
389
390 chip->reg = chip->base;
391 pci_set_drvdata(pdev, chip);
392 spin_lock_init(&chip->spinlock);
393 pch_gpio_setup(chip);
394 ret = gpiochip_add(&chip->gpio);
395 if (ret) {
396 dev_err(&pdev->dev, "PCH gpio: Failed to register GPIO\n");
397 goto err_gpiochip_add;
398 }
399
400 irq_base = irq_alloc_descs(-1, 0, gpio_pins[chip->ioh], NUMA_NO_NODE);
401 if (irq_base < 0) {
402 dev_warn(&pdev->dev, "PCH gpio: Failed to get IRQ base num\n");
403 chip->irq_base = -1;
404 goto end;
405 }
406 chip->irq_base = irq_base;
407
408 /* Mask all interrupts, but enable them */
409 msk = (1 << gpio_pins[chip->ioh]) - 1;
410 iowrite32(msk, &chip->reg->imask);
411 iowrite32(msk, &chip->reg->ien);
412
413 ret = request_irq(pdev->irq, pch_gpio_handler,
414 IRQF_SHARED, KBUILD_MODNAME, chip);
415 if (ret != 0) {
416 dev_err(&pdev->dev,
417 "%s request_irq failed\n", __func__);
418 goto err_request_irq;
419 }
420
421 pch_gpio_alloc_generic_chip(chip, irq_base, gpio_pins[chip->ioh]);
422
423end:
424 return 0;
425
426err_request_irq:
427 irq_free_descs(irq_base, gpio_pins[chip->ioh]);
428
429 if (gpiochip_remove(&chip->gpio))
430 dev_err(&pdev->dev, "%s gpiochip_remove failed\n", __func__);
431
432err_gpiochip_add:
433 pci_iounmap(pdev, chip->base);
434
435err_iomap:
436 pci_release_regions(pdev);
437
438err_request_regions:
439 pci_disable_device(pdev);
440
441err_pci_enable:
442 kfree(chip);
443 dev_err(&pdev->dev, "%s Failed returns %d\n", __func__, ret);
444 return ret;
445}
446
447static void pch_gpio_remove(struct pci_dev *pdev)
448{
449 int err;
450 struct pch_gpio *chip = pci_get_drvdata(pdev);
451
452 if (chip->irq_base != -1) {
453 free_irq(pdev->irq, chip);
454
455 irq_free_descs(chip->irq_base, gpio_pins[chip->ioh]);
456 }
457
458 err = gpiochip_remove(&chip->gpio);
459 if (err)
460 dev_err(&pdev->dev, "Failed gpiochip_remove\n");
461
462 pci_iounmap(pdev, chip->base);
463 pci_release_regions(pdev);
464 pci_disable_device(pdev);
465 kfree(chip);
466}
467
468#ifdef CONFIG_PM
469static int pch_gpio_suspend(struct pci_dev *pdev, pm_message_t state)
470{
471 s32 ret;
472 struct pch_gpio *chip = pci_get_drvdata(pdev);
473 unsigned long flags;
474
475 spin_lock_irqsave(&chip->spinlock, flags);
476 pch_gpio_save_reg_conf(chip);
477 spin_unlock_irqrestore(&chip->spinlock, flags);
478
479 ret = pci_save_state(pdev);
480 if (ret) {
481 dev_err(&pdev->dev, "pci_save_state Failed-%d\n", ret);
482 return ret;
483 }
484 pci_disable_device(pdev);
485 pci_set_power_state(pdev, PCI_D0);
486 ret = pci_enable_wake(pdev, PCI_D0, 1);
487 if (ret)
488 dev_err(&pdev->dev, "pci_enable_wake Failed -%d\n", ret);
489
490 return 0;
491}
492
493static int pch_gpio_resume(struct pci_dev *pdev)
494{
495 s32 ret;
496 struct pch_gpio *chip = pci_get_drvdata(pdev);
497 unsigned long flags;
498
499 ret = pci_enable_wake(pdev, PCI_D0, 0);
500
501 pci_set_power_state(pdev, PCI_D0);
502 ret = pci_enable_device(pdev);
503 if (ret) {
504 dev_err(&pdev->dev, "pci_enable_device Failed-%d ", ret);
505 return ret;
506 }
507 pci_restore_state(pdev);
508
509 spin_lock_irqsave(&chip->spinlock, flags);
510 iowrite32(0x01, &chip->reg->reset);
511 iowrite32(0x00, &chip->reg->reset);
512 pch_gpio_restore_reg_conf(chip);
513 spin_unlock_irqrestore(&chip->spinlock, flags);
514
515 return 0;
516}
517#else
518#define pch_gpio_suspend NULL
519#define pch_gpio_resume NULL
520#endif
521
522#define PCI_VENDOR_ID_ROHM 0x10DB
523static const struct pci_device_id pch_gpio_pcidev_id[] = {
524 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8803) },
525 { PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8014) },
526 { PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8043) },
527 { PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8803) },
528 { 0, }
529};
530MODULE_DEVICE_TABLE(pci, pch_gpio_pcidev_id);
531
532static struct pci_driver pch_gpio_driver = {
533 .name = "pch_gpio",
534 .id_table = pch_gpio_pcidev_id,
535 .probe = pch_gpio_probe,
536 .remove = pch_gpio_remove,
537 .suspend = pch_gpio_suspend,
538 .resume = pch_gpio_resume
539};
540
541module_pci_driver(pch_gpio_driver);
542
543MODULE_DESCRIPTION("PCH GPIO PCI Driver");
544MODULE_LICENSE("GPL");
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2011 LAPIS Semiconductor Co., Ltd.
4 */
5#include <linux/gpio/driver.h>
6#include <linux/interrupt.h>
7#include <linux/irq.h>
8#include <linux/kernel.h>
9#include <linux/module.h>
10#include <linux/pci.h>
11#include <linux/slab.h>
12
13#define PCH_EDGE_FALLING 0
14#define PCH_EDGE_RISING BIT(0)
15#define PCH_LEVEL_L BIT(1)
16#define PCH_LEVEL_H (BIT(0) | BIT(1))
17#define PCH_EDGE_BOTH BIT(2)
18#define PCH_IM_MASK (BIT(0) | BIT(1) | BIT(2))
19
20#define PCH_IRQ_BASE 24
21
22struct pch_regs {
23 u32 ien;
24 u32 istatus;
25 u32 idisp;
26 u32 iclr;
27 u32 imask;
28 u32 imaskclr;
29 u32 po;
30 u32 pi;
31 u32 pm;
32 u32 im0;
33 u32 im1;
34 u32 reserved[3];
35 u32 gpio_use_sel;
36 u32 reset;
37};
38
39enum pch_type_t {
40 INTEL_EG20T_PCH,
41 OKISEMI_ML7223m_IOH, /* LAPIS Semiconductor ML7223 IOH PCIe Bus-m */
42 OKISEMI_ML7223n_IOH /* LAPIS Semiconductor ML7223 IOH PCIe Bus-n */
43};
44
45/* Specifies number of GPIO PINS */
46static int gpio_pins[] = {
47 [INTEL_EG20T_PCH] = 12,
48 [OKISEMI_ML7223m_IOH] = 8,
49 [OKISEMI_ML7223n_IOH] = 8,
50};
51
52/**
53 * struct pch_gpio_reg_data - The register store data.
54 * @ien_reg: To store contents of IEN register.
55 * @imask_reg: To store contents of IMASK register.
56 * @po_reg: To store contents of PO register.
57 * @pm_reg: To store contents of PM register.
58 * @im0_reg: To store contents of IM0 register.
59 * @im1_reg: To store contents of IM1 register.
60 * @gpio_use_sel_reg : To store contents of GPIO_USE_SEL register.
61 * (Only ML7223 Bus-n)
62 */
63struct pch_gpio_reg_data {
64 u32 ien_reg;
65 u32 imask_reg;
66 u32 po_reg;
67 u32 pm_reg;
68 u32 im0_reg;
69 u32 im1_reg;
70 u32 gpio_use_sel_reg;
71};
72
73/**
74 * struct pch_gpio - GPIO private data structure.
75 * @base: PCI base address of Memory mapped I/O register.
76 * @reg: Memory mapped PCH GPIO register list.
77 * @dev: Pointer to device structure.
78 * @gpio: Data for GPIO infrastructure.
79 * @pch_gpio_reg: Memory mapped Register data is saved here
80 * when suspend.
81 * @lock: Used for register access protection
82 * @irq_base: Save base of IRQ number for interrupt
83 * @ioh: IOH ID
84 * @spinlock: Used for register access protection
85 */
86struct pch_gpio {
87 void __iomem *base;
88 struct pch_regs __iomem *reg;
89 struct device *dev;
90 struct gpio_chip gpio;
91 struct pch_gpio_reg_data pch_gpio_reg;
92 int irq_base;
93 enum pch_type_t ioh;
94 spinlock_t spinlock;
95};
96
97static void pch_gpio_set(struct gpio_chip *gpio, unsigned nr, int val)
98{
99 u32 reg_val;
100 struct pch_gpio *chip = gpiochip_get_data(gpio);
101 unsigned long flags;
102
103 spin_lock_irqsave(&chip->spinlock, flags);
104 reg_val = ioread32(&chip->reg->po);
105 if (val)
106 reg_val |= (1 << nr);
107 else
108 reg_val &= ~(1 << nr);
109
110 iowrite32(reg_val, &chip->reg->po);
111 spin_unlock_irqrestore(&chip->spinlock, flags);
112}
113
114static int pch_gpio_get(struct gpio_chip *gpio, unsigned nr)
115{
116 struct pch_gpio *chip = gpiochip_get_data(gpio);
117
118 return (ioread32(&chip->reg->pi) >> nr) & 1;
119}
120
121static int pch_gpio_direction_output(struct gpio_chip *gpio, unsigned nr,
122 int val)
123{
124 struct pch_gpio *chip = gpiochip_get_data(gpio);
125 u32 pm;
126 u32 reg_val;
127 unsigned long flags;
128
129 spin_lock_irqsave(&chip->spinlock, flags);
130
131 reg_val = ioread32(&chip->reg->po);
132 if (val)
133 reg_val |= (1 << nr);
134 else
135 reg_val &= ~(1 << nr);
136 iowrite32(reg_val, &chip->reg->po);
137
138 pm = ioread32(&chip->reg->pm) & ((1 << gpio_pins[chip->ioh]) - 1);
139 pm |= (1 << nr);
140 iowrite32(pm, &chip->reg->pm);
141
142 spin_unlock_irqrestore(&chip->spinlock, flags);
143
144 return 0;
145}
146
147static int pch_gpio_direction_input(struct gpio_chip *gpio, unsigned nr)
148{
149 struct pch_gpio *chip = gpiochip_get_data(gpio);
150 u32 pm;
151 unsigned long flags;
152
153 spin_lock_irqsave(&chip->spinlock, flags);
154 pm = ioread32(&chip->reg->pm) & ((1 << gpio_pins[chip->ioh]) - 1);
155 pm &= ~(1 << nr);
156 iowrite32(pm, &chip->reg->pm);
157 spin_unlock_irqrestore(&chip->spinlock, flags);
158
159 return 0;
160}
161
162/*
163 * Save register configuration and disable interrupts.
164 */
165static void __maybe_unused pch_gpio_save_reg_conf(struct pch_gpio *chip)
166{
167 chip->pch_gpio_reg.ien_reg = ioread32(&chip->reg->ien);
168 chip->pch_gpio_reg.imask_reg = ioread32(&chip->reg->imask);
169 chip->pch_gpio_reg.po_reg = ioread32(&chip->reg->po);
170 chip->pch_gpio_reg.pm_reg = ioread32(&chip->reg->pm);
171 chip->pch_gpio_reg.im0_reg = ioread32(&chip->reg->im0);
172 if (chip->ioh == INTEL_EG20T_PCH)
173 chip->pch_gpio_reg.im1_reg = ioread32(&chip->reg->im1);
174 if (chip->ioh == OKISEMI_ML7223n_IOH)
175 chip->pch_gpio_reg.gpio_use_sel_reg = ioread32(&chip->reg->gpio_use_sel);
176}
177
178/*
179 * This function restores the register configuration of the GPIO device.
180 */
181static void __maybe_unused pch_gpio_restore_reg_conf(struct pch_gpio *chip)
182{
183 iowrite32(chip->pch_gpio_reg.ien_reg, &chip->reg->ien);
184 iowrite32(chip->pch_gpio_reg.imask_reg, &chip->reg->imask);
185 /* to store contents of PO register */
186 iowrite32(chip->pch_gpio_reg.po_reg, &chip->reg->po);
187 /* to store contents of PM register */
188 iowrite32(chip->pch_gpio_reg.pm_reg, &chip->reg->pm);
189 iowrite32(chip->pch_gpio_reg.im0_reg, &chip->reg->im0);
190 if (chip->ioh == INTEL_EG20T_PCH)
191 iowrite32(chip->pch_gpio_reg.im1_reg, &chip->reg->im1);
192 if (chip->ioh == OKISEMI_ML7223n_IOH)
193 iowrite32(chip->pch_gpio_reg.gpio_use_sel_reg, &chip->reg->gpio_use_sel);
194}
195
196static int pch_gpio_to_irq(struct gpio_chip *gpio, unsigned offset)
197{
198 struct pch_gpio *chip = gpiochip_get_data(gpio);
199 return chip->irq_base + offset;
200}
201
202static void pch_gpio_setup(struct pch_gpio *chip)
203{
204 struct gpio_chip *gpio = &chip->gpio;
205
206 gpio->label = dev_name(chip->dev);
207 gpio->parent = chip->dev;
208 gpio->owner = THIS_MODULE;
209 gpio->direction_input = pch_gpio_direction_input;
210 gpio->get = pch_gpio_get;
211 gpio->direction_output = pch_gpio_direction_output;
212 gpio->set = pch_gpio_set;
213 gpio->base = -1;
214 gpio->ngpio = gpio_pins[chip->ioh];
215 gpio->can_sleep = false;
216 gpio->to_irq = pch_gpio_to_irq;
217}
218
219static int pch_irq_type(struct irq_data *d, unsigned int type)
220{
221 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
222 struct pch_gpio *chip = gc->private;
223 u32 im, im_pos, val;
224 u32 __iomem *im_reg;
225 unsigned long flags;
226 int ch, irq = d->irq;
227
228 ch = irq - chip->irq_base;
229 if (irq <= chip->irq_base + 7) {
230 im_reg = &chip->reg->im0;
231 im_pos = ch;
232 } else {
233 im_reg = &chip->reg->im1;
234 im_pos = ch - 8;
235 }
236 dev_dbg(chip->dev, "irq=%d type=%d ch=%d pos=%d\n", irq, type, ch, im_pos);
237
238 spin_lock_irqsave(&chip->spinlock, flags);
239
240 switch (type) {
241 case IRQ_TYPE_EDGE_RISING:
242 val = PCH_EDGE_RISING;
243 break;
244 case IRQ_TYPE_EDGE_FALLING:
245 val = PCH_EDGE_FALLING;
246 break;
247 case IRQ_TYPE_EDGE_BOTH:
248 val = PCH_EDGE_BOTH;
249 break;
250 case IRQ_TYPE_LEVEL_HIGH:
251 val = PCH_LEVEL_H;
252 break;
253 case IRQ_TYPE_LEVEL_LOW:
254 val = PCH_LEVEL_L;
255 break;
256 default:
257 goto unlock;
258 }
259
260 /* Set interrupt mode */
261 im = ioread32(im_reg) & ~(PCH_IM_MASK << (im_pos * 4));
262 iowrite32(im | (val << (im_pos * 4)), im_reg);
263
264 /* And the handler */
265 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
266 irq_set_handler_locked(d, handle_level_irq);
267 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
268 irq_set_handler_locked(d, handle_edge_irq);
269
270unlock:
271 spin_unlock_irqrestore(&chip->spinlock, flags);
272 return 0;
273}
274
275static void pch_irq_unmask(struct irq_data *d)
276{
277 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
278 struct pch_gpio *chip = gc->private;
279
280 iowrite32(1 << (d->irq - chip->irq_base), &chip->reg->imaskclr);
281}
282
283static void pch_irq_mask(struct irq_data *d)
284{
285 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
286 struct pch_gpio *chip = gc->private;
287
288 iowrite32(1 << (d->irq - chip->irq_base), &chip->reg->imask);
289}
290
291static void pch_irq_ack(struct irq_data *d)
292{
293 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
294 struct pch_gpio *chip = gc->private;
295
296 iowrite32(1 << (d->irq - chip->irq_base), &chip->reg->iclr);
297}
298
299static irqreturn_t pch_gpio_handler(int irq, void *dev_id)
300{
301 struct pch_gpio *chip = dev_id;
302 unsigned long reg_val = ioread32(&chip->reg->istatus);
303 int i, ret = IRQ_NONE;
304
305 for_each_set_bit(i, ®_val, gpio_pins[chip->ioh]) {
306 dev_dbg(chip->dev, "[%d]:irq=%d status=0x%lx\n", i, irq, reg_val);
307 generic_handle_irq(chip->irq_base + i);
308 ret = IRQ_HANDLED;
309 }
310 return ret;
311}
312
313static int pch_gpio_alloc_generic_chip(struct pch_gpio *chip,
314 unsigned int irq_start,
315 unsigned int num)
316{
317 struct irq_chip_generic *gc;
318 struct irq_chip_type *ct;
319 int rv;
320
321 gc = devm_irq_alloc_generic_chip(chip->dev, "pch_gpio", 1, irq_start,
322 chip->base, handle_simple_irq);
323 if (!gc)
324 return -ENOMEM;
325
326 gc->private = chip;
327 ct = gc->chip_types;
328
329 ct->chip.irq_ack = pch_irq_ack;
330 ct->chip.irq_mask = pch_irq_mask;
331 ct->chip.irq_unmask = pch_irq_unmask;
332 ct->chip.irq_set_type = pch_irq_type;
333
334 rv = devm_irq_setup_generic_chip(chip->dev, gc, IRQ_MSK(num),
335 IRQ_GC_INIT_MASK_CACHE,
336 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
337
338 return rv;
339}
340
341static int pch_gpio_probe(struct pci_dev *pdev,
342 const struct pci_device_id *id)
343{
344 s32 ret;
345 struct pch_gpio *chip;
346 int irq_base;
347 u32 msk;
348
349 chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL);
350 if (chip == NULL)
351 return -ENOMEM;
352
353 chip->dev = &pdev->dev;
354 ret = pcim_enable_device(pdev);
355 if (ret) {
356 dev_err(&pdev->dev, "pci_enable_device FAILED");
357 return ret;
358 }
359
360 ret = pcim_iomap_regions(pdev, 1 << 1, KBUILD_MODNAME);
361 if (ret) {
362 dev_err(&pdev->dev, "pci_request_regions FAILED-%d", ret);
363 return ret;
364 }
365
366 chip->base = pcim_iomap_table(pdev)[1];
367
368 if (pdev->device == 0x8803)
369 chip->ioh = INTEL_EG20T_PCH;
370 else if (pdev->device == 0x8014)
371 chip->ioh = OKISEMI_ML7223m_IOH;
372 else if (pdev->device == 0x8043)
373 chip->ioh = OKISEMI_ML7223n_IOH;
374
375 chip->reg = chip->base;
376 pci_set_drvdata(pdev, chip);
377 spin_lock_init(&chip->spinlock);
378 pch_gpio_setup(chip);
379
380 ret = devm_gpiochip_add_data(&pdev->dev, &chip->gpio, chip);
381 if (ret) {
382 dev_err(&pdev->dev, "PCH gpio: Failed to register GPIO\n");
383 return ret;
384 }
385
386 irq_base = devm_irq_alloc_descs(&pdev->dev, -1, 0,
387 gpio_pins[chip->ioh], NUMA_NO_NODE);
388 if (irq_base < 0) {
389 dev_warn(&pdev->dev, "PCH gpio: Failed to get IRQ base num\n");
390 chip->irq_base = -1;
391 return 0;
392 }
393 chip->irq_base = irq_base;
394
395 /* Mask all interrupts, but enable them */
396 msk = (1 << gpio_pins[chip->ioh]) - 1;
397 iowrite32(msk, &chip->reg->imask);
398 iowrite32(msk, &chip->reg->ien);
399
400 ret = devm_request_irq(&pdev->dev, pdev->irq, pch_gpio_handler,
401 IRQF_SHARED, KBUILD_MODNAME, chip);
402 if (ret) {
403 dev_err(&pdev->dev, "request_irq failed\n");
404 return ret;
405 }
406
407 return pch_gpio_alloc_generic_chip(chip, irq_base, gpio_pins[chip->ioh]);
408}
409
410static int __maybe_unused pch_gpio_suspend(struct device *dev)
411{
412 struct pch_gpio *chip = dev_get_drvdata(dev);
413 unsigned long flags;
414
415 spin_lock_irqsave(&chip->spinlock, flags);
416 pch_gpio_save_reg_conf(chip);
417 spin_unlock_irqrestore(&chip->spinlock, flags);
418
419 return 0;
420}
421
422static int __maybe_unused pch_gpio_resume(struct device *dev)
423{
424 struct pch_gpio *chip = dev_get_drvdata(dev);
425 unsigned long flags;
426
427 spin_lock_irqsave(&chip->spinlock, flags);
428 iowrite32(0x01, &chip->reg->reset);
429 iowrite32(0x00, &chip->reg->reset);
430 pch_gpio_restore_reg_conf(chip);
431 spin_unlock_irqrestore(&chip->spinlock, flags);
432
433 return 0;
434}
435
436static SIMPLE_DEV_PM_OPS(pch_gpio_pm_ops, pch_gpio_suspend, pch_gpio_resume);
437
438static const struct pci_device_id pch_gpio_pcidev_id[] = {
439 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8803) },
440 { PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8014) },
441 { PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8043) },
442 { PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8803) },
443 { 0, }
444};
445MODULE_DEVICE_TABLE(pci, pch_gpio_pcidev_id);
446
447static struct pci_driver pch_gpio_driver = {
448 .name = "pch_gpio",
449 .id_table = pch_gpio_pcidev_id,
450 .probe = pch_gpio_probe,
451 .driver = {
452 .pm = &pch_gpio_pm_ops,
453 },
454};
455
456module_pci_driver(pch_gpio_driver);
457
458MODULE_DESCRIPTION("PCH GPIO PCI Driver");
459MODULE_LICENSE("GPL v2");