Loading...
1/*
2 * linux/drivers/net/ethernet/ethoc.c
3 *
4 * Copyright (C) 2007-2008 Avionic Design Development GmbH
5 * Copyright (C) 2008-2009 Avionic Design GmbH
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * Written by Thierry Reding <thierry.reding@avionic-design.de>
12 */
13
14#include <linux/dma-mapping.h>
15#include <linux/etherdevice.h>
16#include <linux/clk.h>
17#include <linux/crc32.h>
18#include <linux/interrupt.h>
19#include <linux/io.h>
20#include <linux/mii.h>
21#include <linux/phy.h>
22#include <linux/platform_device.h>
23#include <linux/sched.h>
24#include <linux/slab.h>
25#include <linux/of.h>
26#include <linux/module.h>
27#include <net/ethoc.h>
28
29static int buffer_size = 0x8000; /* 32 KBytes */
30module_param(buffer_size, int, 0);
31MODULE_PARM_DESC(buffer_size, "DMA buffer allocation size");
32
33/* register offsets */
34#define MODER 0x00
35#define INT_SOURCE 0x04
36#define INT_MASK 0x08
37#define IPGT 0x0c
38#define IPGR1 0x10
39#define IPGR2 0x14
40#define PACKETLEN 0x18
41#define COLLCONF 0x1c
42#define TX_BD_NUM 0x20
43#define CTRLMODER 0x24
44#define MIIMODER 0x28
45#define MIICOMMAND 0x2c
46#define MIIADDRESS 0x30
47#define MIITX_DATA 0x34
48#define MIIRX_DATA 0x38
49#define MIISTATUS 0x3c
50#define MAC_ADDR0 0x40
51#define MAC_ADDR1 0x44
52#define ETH_HASH0 0x48
53#define ETH_HASH1 0x4c
54#define ETH_TXCTRL 0x50
55#define ETH_END 0x54
56
57/* mode register */
58#define MODER_RXEN (1 << 0) /* receive enable */
59#define MODER_TXEN (1 << 1) /* transmit enable */
60#define MODER_NOPRE (1 << 2) /* no preamble */
61#define MODER_BRO (1 << 3) /* broadcast address */
62#define MODER_IAM (1 << 4) /* individual address mode */
63#define MODER_PRO (1 << 5) /* promiscuous mode */
64#define MODER_IFG (1 << 6) /* interframe gap for incoming frames */
65#define MODER_LOOP (1 << 7) /* loopback */
66#define MODER_NBO (1 << 8) /* no back-off */
67#define MODER_EDE (1 << 9) /* excess defer enable */
68#define MODER_FULLD (1 << 10) /* full duplex */
69#define MODER_RESET (1 << 11) /* FIXME: reset (undocumented) */
70#define MODER_DCRC (1 << 12) /* delayed CRC enable */
71#define MODER_CRC (1 << 13) /* CRC enable */
72#define MODER_HUGE (1 << 14) /* huge packets enable */
73#define MODER_PAD (1 << 15) /* padding enabled */
74#define MODER_RSM (1 << 16) /* receive small packets */
75
76/* interrupt source and mask registers */
77#define INT_MASK_TXF (1 << 0) /* transmit frame */
78#define INT_MASK_TXE (1 << 1) /* transmit error */
79#define INT_MASK_RXF (1 << 2) /* receive frame */
80#define INT_MASK_RXE (1 << 3) /* receive error */
81#define INT_MASK_BUSY (1 << 4)
82#define INT_MASK_TXC (1 << 5) /* transmit control frame */
83#define INT_MASK_RXC (1 << 6) /* receive control frame */
84
85#define INT_MASK_TX (INT_MASK_TXF | INT_MASK_TXE)
86#define INT_MASK_RX (INT_MASK_RXF | INT_MASK_RXE)
87
88#define INT_MASK_ALL ( \
89 INT_MASK_TXF | INT_MASK_TXE | \
90 INT_MASK_RXF | INT_MASK_RXE | \
91 INT_MASK_TXC | INT_MASK_RXC | \
92 INT_MASK_BUSY \
93 )
94
95/* packet length register */
96#define PACKETLEN_MIN(min) (((min) & 0xffff) << 16)
97#define PACKETLEN_MAX(max) (((max) & 0xffff) << 0)
98#define PACKETLEN_MIN_MAX(min, max) (PACKETLEN_MIN(min) | \
99 PACKETLEN_MAX(max))
100
101/* transmit buffer number register */
102#define TX_BD_NUM_VAL(x) (((x) <= 0x80) ? (x) : 0x80)
103
104/* control module mode register */
105#define CTRLMODER_PASSALL (1 << 0) /* pass all receive frames */
106#define CTRLMODER_RXFLOW (1 << 1) /* receive control flow */
107#define CTRLMODER_TXFLOW (1 << 2) /* transmit control flow */
108
109/* MII mode register */
110#define MIIMODER_CLKDIV(x) ((x) & 0xfe) /* needs to be an even number */
111#define MIIMODER_NOPRE (1 << 8) /* no preamble */
112
113/* MII command register */
114#define MIICOMMAND_SCAN (1 << 0) /* scan status */
115#define MIICOMMAND_READ (1 << 1) /* read status */
116#define MIICOMMAND_WRITE (1 << 2) /* write control data */
117
118/* MII address register */
119#define MIIADDRESS_FIAD(x) (((x) & 0x1f) << 0)
120#define MIIADDRESS_RGAD(x) (((x) & 0x1f) << 8)
121#define MIIADDRESS_ADDR(phy, reg) (MIIADDRESS_FIAD(phy) | \
122 MIIADDRESS_RGAD(reg))
123
124/* MII transmit data register */
125#define MIITX_DATA_VAL(x) ((x) & 0xffff)
126
127/* MII receive data register */
128#define MIIRX_DATA_VAL(x) ((x) & 0xffff)
129
130/* MII status register */
131#define MIISTATUS_LINKFAIL (1 << 0)
132#define MIISTATUS_BUSY (1 << 1)
133#define MIISTATUS_INVALID (1 << 2)
134
135/* TX buffer descriptor */
136#define TX_BD_CS (1 << 0) /* carrier sense lost */
137#define TX_BD_DF (1 << 1) /* defer indication */
138#define TX_BD_LC (1 << 2) /* late collision */
139#define TX_BD_RL (1 << 3) /* retransmission limit */
140#define TX_BD_RETRY_MASK (0x00f0)
141#define TX_BD_RETRY(x) (((x) & 0x00f0) >> 4)
142#define TX_BD_UR (1 << 8) /* transmitter underrun */
143#define TX_BD_CRC (1 << 11) /* TX CRC enable */
144#define TX_BD_PAD (1 << 12) /* pad enable for short packets */
145#define TX_BD_WRAP (1 << 13)
146#define TX_BD_IRQ (1 << 14) /* interrupt request enable */
147#define TX_BD_READY (1 << 15) /* TX buffer ready */
148#define TX_BD_LEN(x) (((x) & 0xffff) << 16)
149#define TX_BD_LEN_MASK (0xffff << 16)
150
151#define TX_BD_STATS (TX_BD_CS | TX_BD_DF | TX_BD_LC | \
152 TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
153
154/* RX buffer descriptor */
155#define RX_BD_LC (1 << 0) /* late collision */
156#define RX_BD_CRC (1 << 1) /* RX CRC error */
157#define RX_BD_SF (1 << 2) /* short frame */
158#define RX_BD_TL (1 << 3) /* too long */
159#define RX_BD_DN (1 << 4) /* dribble nibble */
160#define RX_BD_IS (1 << 5) /* invalid symbol */
161#define RX_BD_OR (1 << 6) /* receiver overrun */
162#define RX_BD_MISS (1 << 7)
163#define RX_BD_CF (1 << 8) /* control frame */
164#define RX_BD_WRAP (1 << 13)
165#define RX_BD_IRQ (1 << 14) /* interrupt request enable */
166#define RX_BD_EMPTY (1 << 15)
167#define RX_BD_LEN(x) (((x) & 0xffff) << 16)
168
169#define RX_BD_STATS (RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
170 RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
171
172#define ETHOC_BUFSIZ 1536
173#define ETHOC_ZLEN 64
174#define ETHOC_BD_BASE 0x400
175#define ETHOC_TIMEOUT (HZ / 2)
176#define ETHOC_MII_TIMEOUT (1 + (HZ / 5))
177
178/**
179 * struct ethoc - driver-private device structure
180 * @iobase: pointer to I/O memory region
181 * @membase: pointer to buffer memory region
182 * @dma_alloc: dma allocated buffer size
183 * @io_region_size: I/O memory region size
184 * @num_bd: number of buffer descriptors
185 * @num_tx: number of send buffers
186 * @cur_tx: last send buffer written
187 * @dty_tx: last buffer actually sent
188 * @num_rx: number of receive buffers
189 * @cur_rx: current receive buffer
190 * @vma: pointer to array of virtual memory addresses for buffers
191 * @netdev: pointer to network device structure
192 * @napi: NAPI structure
193 * @msg_enable: device state flags
194 * @lock: device lock
195 * @phy: attached PHY
196 * @mdio: MDIO bus for PHY access
197 * @phy_id: address of attached PHY
198 */
199struct ethoc {
200 void __iomem *iobase;
201 void __iomem *membase;
202 int dma_alloc;
203 resource_size_t io_region_size;
204
205 unsigned int num_bd;
206 unsigned int num_tx;
207 unsigned int cur_tx;
208 unsigned int dty_tx;
209
210 unsigned int num_rx;
211 unsigned int cur_rx;
212
213 void **vma;
214
215 struct net_device *netdev;
216 struct napi_struct napi;
217 u32 msg_enable;
218
219 spinlock_t lock;
220
221 struct phy_device *phy;
222 struct mii_bus *mdio;
223 struct clk *clk;
224 s8 phy_id;
225};
226
227/**
228 * struct ethoc_bd - buffer descriptor
229 * @stat: buffer statistics
230 * @addr: physical memory address
231 */
232struct ethoc_bd {
233 u32 stat;
234 u32 addr;
235};
236
237static inline u32 ethoc_read(struct ethoc *dev, loff_t offset)
238{
239 return ioread32(dev->iobase + offset);
240}
241
242static inline void ethoc_write(struct ethoc *dev, loff_t offset, u32 data)
243{
244 iowrite32(data, dev->iobase + offset);
245}
246
247static inline void ethoc_read_bd(struct ethoc *dev, int index,
248 struct ethoc_bd *bd)
249{
250 loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
251 bd->stat = ethoc_read(dev, offset + 0);
252 bd->addr = ethoc_read(dev, offset + 4);
253}
254
255static inline void ethoc_write_bd(struct ethoc *dev, int index,
256 const struct ethoc_bd *bd)
257{
258 loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
259 ethoc_write(dev, offset + 0, bd->stat);
260 ethoc_write(dev, offset + 4, bd->addr);
261}
262
263static inline void ethoc_enable_irq(struct ethoc *dev, u32 mask)
264{
265 u32 imask = ethoc_read(dev, INT_MASK);
266 imask |= mask;
267 ethoc_write(dev, INT_MASK, imask);
268}
269
270static inline void ethoc_disable_irq(struct ethoc *dev, u32 mask)
271{
272 u32 imask = ethoc_read(dev, INT_MASK);
273 imask &= ~mask;
274 ethoc_write(dev, INT_MASK, imask);
275}
276
277static inline void ethoc_ack_irq(struct ethoc *dev, u32 mask)
278{
279 ethoc_write(dev, INT_SOURCE, mask);
280}
281
282static inline void ethoc_enable_rx_and_tx(struct ethoc *dev)
283{
284 u32 mode = ethoc_read(dev, MODER);
285 mode |= MODER_RXEN | MODER_TXEN;
286 ethoc_write(dev, MODER, mode);
287}
288
289static inline void ethoc_disable_rx_and_tx(struct ethoc *dev)
290{
291 u32 mode = ethoc_read(dev, MODER);
292 mode &= ~(MODER_RXEN | MODER_TXEN);
293 ethoc_write(dev, MODER, mode);
294}
295
296static int ethoc_init_ring(struct ethoc *dev, unsigned long mem_start)
297{
298 struct ethoc_bd bd;
299 int i;
300 void *vma;
301
302 dev->cur_tx = 0;
303 dev->dty_tx = 0;
304 dev->cur_rx = 0;
305
306 ethoc_write(dev, TX_BD_NUM, dev->num_tx);
307
308 /* setup transmission buffers */
309 bd.addr = mem_start;
310 bd.stat = TX_BD_IRQ | TX_BD_CRC;
311 vma = dev->membase;
312
313 for (i = 0; i < dev->num_tx; i++) {
314 if (i == dev->num_tx - 1)
315 bd.stat |= TX_BD_WRAP;
316
317 ethoc_write_bd(dev, i, &bd);
318 bd.addr += ETHOC_BUFSIZ;
319
320 dev->vma[i] = vma;
321 vma += ETHOC_BUFSIZ;
322 }
323
324 bd.stat = RX_BD_EMPTY | RX_BD_IRQ;
325
326 for (i = 0; i < dev->num_rx; i++) {
327 if (i == dev->num_rx - 1)
328 bd.stat |= RX_BD_WRAP;
329
330 ethoc_write_bd(dev, dev->num_tx + i, &bd);
331 bd.addr += ETHOC_BUFSIZ;
332
333 dev->vma[dev->num_tx + i] = vma;
334 vma += ETHOC_BUFSIZ;
335 }
336
337 return 0;
338}
339
340static int ethoc_reset(struct ethoc *dev)
341{
342 u32 mode;
343
344 /* TODO: reset controller? */
345
346 ethoc_disable_rx_and_tx(dev);
347
348 /* TODO: setup registers */
349
350 /* enable FCS generation and automatic padding */
351 mode = ethoc_read(dev, MODER);
352 mode |= MODER_CRC | MODER_PAD;
353 ethoc_write(dev, MODER, mode);
354
355 /* set full-duplex mode */
356 mode = ethoc_read(dev, MODER);
357 mode |= MODER_FULLD;
358 ethoc_write(dev, MODER, mode);
359 ethoc_write(dev, IPGT, 0x15);
360
361 ethoc_ack_irq(dev, INT_MASK_ALL);
362 ethoc_enable_irq(dev, INT_MASK_ALL);
363 ethoc_enable_rx_and_tx(dev);
364 return 0;
365}
366
367static unsigned int ethoc_update_rx_stats(struct ethoc *dev,
368 struct ethoc_bd *bd)
369{
370 struct net_device *netdev = dev->netdev;
371 unsigned int ret = 0;
372
373 if (bd->stat & RX_BD_TL) {
374 dev_err(&netdev->dev, "RX: frame too long\n");
375 netdev->stats.rx_length_errors++;
376 ret++;
377 }
378
379 if (bd->stat & RX_BD_SF) {
380 dev_err(&netdev->dev, "RX: frame too short\n");
381 netdev->stats.rx_length_errors++;
382 ret++;
383 }
384
385 if (bd->stat & RX_BD_DN) {
386 dev_err(&netdev->dev, "RX: dribble nibble\n");
387 netdev->stats.rx_frame_errors++;
388 }
389
390 if (bd->stat & RX_BD_CRC) {
391 dev_err(&netdev->dev, "RX: wrong CRC\n");
392 netdev->stats.rx_crc_errors++;
393 ret++;
394 }
395
396 if (bd->stat & RX_BD_OR) {
397 dev_err(&netdev->dev, "RX: overrun\n");
398 netdev->stats.rx_over_errors++;
399 ret++;
400 }
401
402 if (bd->stat & RX_BD_MISS)
403 netdev->stats.rx_missed_errors++;
404
405 if (bd->stat & RX_BD_LC) {
406 dev_err(&netdev->dev, "RX: late collision\n");
407 netdev->stats.collisions++;
408 ret++;
409 }
410
411 return ret;
412}
413
414static int ethoc_rx(struct net_device *dev, int limit)
415{
416 struct ethoc *priv = netdev_priv(dev);
417 int count;
418
419 for (count = 0; count < limit; ++count) {
420 unsigned int entry;
421 struct ethoc_bd bd;
422
423 entry = priv->num_tx + priv->cur_rx;
424 ethoc_read_bd(priv, entry, &bd);
425 if (bd.stat & RX_BD_EMPTY) {
426 ethoc_ack_irq(priv, INT_MASK_RX);
427 /* If packet (interrupt) came in between checking
428 * BD_EMTPY and clearing the interrupt source, then we
429 * risk missing the packet as the RX interrupt won't
430 * trigger right away when we reenable it; hence, check
431 * BD_EMTPY here again to make sure there isn't such a
432 * packet waiting for us...
433 */
434 ethoc_read_bd(priv, entry, &bd);
435 if (bd.stat & RX_BD_EMPTY)
436 break;
437 }
438
439 if (ethoc_update_rx_stats(priv, &bd) == 0) {
440 int size = bd.stat >> 16;
441 struct sk_buff *skb;
442
443 size -= 4; /* strip the CRC */
444 skb = netdev_alloc_skb_ip_align(dev, size);
445
446 if (likely(skb)) {
447 void *src = priv->vma[entry];
448 memcpy_fromio(skb_put(skb, size), src, size);
449 skb->protocol = eth_type_trans(skb, dev);
450 dev->stats.rx_packets++;
451 dev->stats.rx_bytes += size;
452 netif_receive_skb(skb);
453 } else {
454 if (net_ratelimit())
455 dev_warn(&dev->dev,
456 "low on memory - packet dropped\n");
457
458 dev->stats.rx_dropped++;
459 break;
460 }
461 }
462
463 /* clear the buffer descriptor so it can be reused */
464 bd.stat &= ~RX_BD_STATS;
465 bd.stat |= RX_BD_EMPTY;
466 ethoc_write_bd(priv, entry, &bd);
467 if (++priv->cur_rx == priv->num_rx)
468 priv->cur_rx = 0;
469 }
470
471 return count;
472}
473
474static void ethoc_update_tx_stats(struct ethoc *dev, struct ethoc_bd *bd)
475{
476 struct net_device *netdev = dev->netdev;
477
478 if (bd->stat & TX_BD_LC) {
479 dev_err(&netdev->dev, "TX: late collision\n");
480 netdev->stats.tx_window_errors++;
481 }
482
483 if (bd->stat & TX_BD_RL) {
484 dev_err(&netdev->dev, "TX: retransmit limit\n");
485 netdev->stats.tx_aborted_errors++;
486 }
487
488 if (bd->stat & TX_BD_UR) {
489 dev_err(&netdev->dev, "TX: underrun\n");
490 netdev->stats.tx_fifo_errors++;
491 }
492
493 if (bd->stat & TX_BD_CS) {
494 dev_err(&netdev->dev, "TX: carrier sense lost\n");
495 netdev->stats.tx_carrier_errors++;
496 }
497
498 if (bd->stat & TX_BD_STATS)
499 netdev->stats.tx_errors++;
500
501 netdev->stats.collisions += (bd->stat >> 4) & 0xf;
502 netdev->stats.tx_bytes += bd->stat >> 16;
503 netdev->stats.tx_packets++;
504}
505
506static int ethoc_tx(struct net_device *dev, int limit)
507{
508 struct ethoc *priv = netdev_priv(dev);
509 int count;
510 struct ethoc_bd bd;
511
512 for (count = 0; count < limit; ++count) {
513 unsigned int entry;
514
515 entry = priv->dty_tx & (priv->num_tx-1);
516
517 ethoc_read_bd(priv, entry, &bd);
518
519 if (bd.stat & TX_BD_READY || (priv->dty_tx == priv->cur_tx)) {
520 ethoc_ack_irq(priv, INT_MASK_TX);
521 /* If interrupt came in between reading in the BD
522 * and clearing the interrupt source, then we risk
523 * missing the event as the TX interrupt won't trigger
524 * right away when we reenable it; hence, check
525 * BD_EMPTY here again to make sure there isn't such an
526 * event pending...
527 */
528 ethoc_read_bd(priv, entry, &bd);
529 if (bd.stat & TX_BD_READY ||
530 (priv->dty_tx == priv->cur_tx))
531 break;
532 }
533
534 ethoc_update_tx_stats(priv, &bd);
535 priv->dty_tx++;
536 }
537
538 if ((priv->cur_tx - priv->dty_tx) <= (priv->num_tx / 2))
539 netif_wake_queue(dev);
540
541 return count;
542}
543
544static irqreturn_t ethoc_interrupt(int irq, void *dev_id)
545{
546 struct net_device *dev = dev_id;
547 struct ethoc *priv = netdev_priv(dev);
548 u32 pending;
549 u32 mask;
550
551 /* Figure out what triggered the interrupt...
552 * The tricky bit here is that the interrupt source bits get
553 * set in INT_SOURCE for an event regardless of whether that
554 * event is masked or not. Thus, in order to figure out what
555 * triggered the interrupt, we need to remove the sources
556 * for all events that are currently masked. This behaviour
557 * is not particularly well documented but reasonable...
558 */
559 mask = ethoc_read(priv, INT_MASK);
560 pending = ethoc_read(priv, INT_SOURCE);
561 pending &= mask;
562
563 if (unlikely(pending == 0))
564 return IRQ_NONE;
565
566 ethoc_ack_irq(priv, pending);
567
568 /* We always handle the dropped packet interrupt */
569 if (pending & INT_MASK_BUSY) {
570 dev_err(&dev->dev, "packet dropped\n");
571 dev->stats.rx_dropped++;
572 }
573
574 /* Handle receive/transmit event by switching to polling */
575 if (pending & (INT_MASK_TX | INT_MASK_RX)) {
576 ethoc_disable_irq(priv, INT_MASK_TX | INT_MASK_RX);
577 napi_schedule(&priv->napi);
578 }
579
580 return IRQ_HANDLED;
581}
582
583static int ethoc_get_mac_address(struct net_device *dev, void *addr)
584{
585 struct ethoc *priv = netdev_priv(dev);
586 u8 *mac = (u8 *)addr;
587 u32 reg;
588
589 reg = ethoc_read(priv, MAC_ADDR0);
590 mac[2] = (reg >> 24) & 0xff;
591 mac[3] = (reg >> 16) & 0xff;
592 mac[4] = (reg >> 8) & 0xff;
593 mac[5] = (reg >> 0) & 0xff;
594
595 reg = ethoc_read(priv, MAC_ADDR1);
596 mac[0] = (reg >> 8) & 0xff;
597 mac[1] = (reg >> 0) & 0xff;
598
599 return 0;
600}
601
602static int ethoc_poll(struct napi_struct *napi, int budget)
603{
604 struct ethoc *priv = container_of(napi, struct ethoc, napi);
605 int rx_work_done = 0;
606 int tx_work_done = 0;
607
608 rx_work_done = ethoc_rx(priv->netdev, budget);
609 tx_work_done = ethoc_tx(priv->netdev, budget);
610
611 if (rx_work_done < budget && tx_work_done < budget) {
612 napi_complete(napi);
613 ethoc_enable_irq(priv, INT_MASK_TX | INT_MASK_RX);
614 }
615
616 return rx_work_done;
617}
618
619static int ethoc_mdio_read(struct mii_bus *bus, int phy, int reg)
620{
621 struct ethoc *priv = bus->priv;
622 int i;
623
624 ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
625 ethoc_write(priv, MIICOMMAND, MIICOMMAND_READ);
626
627 for (i = 0; i < 5; i++) {
628 u32 status = ethoc_read(priv, MIISTATUS);
629 if (!(status & MIISTATUS_BUSY)) {
630 u32 data = ethoc_read(priv, MIIRX_DATA);
631 /* reset MII command register */
632 ethoc_write(priv, MIICOMMAND, 0);
633 return data;
634 }
635 usleep_range(100, 200);
636 }
637
638 return -EBUSY;
639}
640
641static int ethoc_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
642{
643 struct ethoc *priv = bus->priv;
644 int i;
645
646 ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
647 ethoc_write(priv, MIITX_DATA, val);
648 ethoc_write(priv, MIICOMMAND, MIICOMMAND_WRITE);
649
650 for (i = 0; i < 5; i++) {
651 u32 stat = ethoc_read(priv, MIISTATUS);
652 if (!(stat & MIISTATUS_BUSY)) {
653 /* reset MII command register */
654 ethoc_write(priv, MIICOMMAND, 0);
655 return 0;
656 }
657 usleep_range(100, 200);
658 }
659
660 return -EBUSY;
661}
662
663static void ethoc_mdio_poll(struct net_device *dev)
664{
665}
666
667static int ethoc_mdio_probe(struct net_device *dev)
668{
669 struct ethoc *priv = netdev_priv(dev);
670 struct phy_device *phy;
671 int err;
672
673 if (priv->phy_id != -1)
674 phy = priv->mdio->phy_map[priv->phy_id];
675 else
676 phy = phy_find_first(priv->mdio);
677
678 if (!phy) {
679 dev_err(&dev->dev, "no PHY found\n");
680 return -ENXIO;
681 }
682
683 err = phy_connect_direct(dev, phy, ethoc_mdio_poll,
684 PHY_INTERFACE_MODE_GMII);
685 if (err) {
686 dev_err(&dev->dev, "could not attach to PHY\n");
687 return err;
688 }
689
690 priv->phy = phy;
691 phy->advertising &= ~(ADVERTISED_1000baseT_Full |
692 ADVERTISED_1000baseT_Half);
693 phy->supported &= ~(SUPPORTED_1000baseT_Full |
694 SUPPORTED_1000baseT_Half);
695
696 return 0;
697}
698
699static int ethoc_open(struct net_device *dev)
700{
701 struct ethoc *priv = netdev_priv(dev);
702 int ret;
703
704 ret = request_irq(dev->irq, ethoc_interrupt, IRQF_SHARED,
705 dev->name, dev);
706 if (ret)
707 return ret;
708
709 ethoc_init_ring(priv, dev->mem_start);
710 ethoc_reset(priv);
711
712 if (netif_queue_stopped(dev)) {
713 dev_dbg(&dev->dev, " resuming queue\n");
714 netif_wake_queue(dev);
715 } else {
716 dev_dbg(&dev->dev, " starting queue\n");
717 netif_start_queue(dev);
718 }
719
720 phy_start(priv->phy);
721 napi_enable(&priv->napi);
722
723 if (netif_msg_ifup(priv)) {
724 dev_info(&dev->dev, "I/O: %08lx Memory: %08lx-%08lx\n",
725 dev->base_addr, dev->mem_start, dev->mem_end);
726 }
727
728 return 0;
729}
730
731static int ethoc_stop(struct net_device *dev)
732{
733 struct ethoc *priv = netdev_priv(dev);
734
735 napi_disable(&priv->napi);
736
737 if (priv->phy)
738 phy_stop(priv->phy);
739
740 ethoc_disable_rx_and_tx(priv);
741 free_irq(dev->irq, dev);
742
743 if (!netif_queue_stopped(dev))
744 netif_stop_queue(dev);
745
746 return 0;
747}
748
749static int ethoc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
750{
751 struct ethoc *priv = netdev_priv(dev);
752 struct mii_ioctl_data *mdio = if_mii(ifr);
753 struct phy_device *phy = NULL;
754
755 if (!netif_running(dev))
756 return -EINVAL;
757
758 if (cmd != SIOCGMIIPHY) {
759 if (mdio->phy_id >= PHY_MAX_ADDR)
760 return -ERANGE;
761
762 phy = priv->mdio->phy_map[mdio->phy_id];
763 if (!phy)
764 return -ENODEV;
765 } else {
766 phy = priv->phy;
767 }
768
769 return phy_mii_ioctl(phy, ifr, cmd);
770}
771
772static int ethoc_config(struct net_device *dev, struct ifmap *map)
773{
774 return -ENOSYS;
775}
776
777static void ethoc_do_set_mac_address(struct net_device *dev)
778{
779 struct ethoc *priv = netdev_priv(dev);
780 unsigned char *mac = dev->dev_addr;
781
782 ethoc_write(priv, MAC_ADDR0, (mac[2] << 24) | (mac[3] << 16) |
783 (mac[4] << 8) | (mac[5] << 0));
784 ethoc_write(priv, MAC_ADDR1, (mac[0] << 8) | (mac[1] << 0));
785}
786
787static int ethoc_set_mac_address(struct net_device *dev, void *p)
788{
789 const struct sockaddr *addr = p;
790
791 if (!is_valid_ether_addr(addr->sa_data))
792 return -EADDRNOTAVAIL;
793 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
794 ethoc_do_set_mac_address(dev);
795 return 0;
796}
797
798static void ethoc_set_multicast_list(struct net_device *dev)
799{
800 struct ethoc *priv = netdev_priv(dev);
801 u32 mode = ethoc_read(priv, MODER);
802 struct netdev_hw_addr *ha;
803 u32 hash[2] = { 0, 0 };
804
805 /* set loopback mode if requested */
806 if (dev->flags & IFF_LOOPBACK)
807 mode |= MODER_LOOP;
808 else
809 mode &= ~MODER_LOOP;
810
811 /* receive broadcast frames if requested */
812 if (dev->flags & IFF_BROADCAST)
813 mode &= ~MODER_BRO;
814 else
815 mode |= MODER_BRO;
816
817 /* enable promiscuous mode if requested */
818 if (dev->flags & IFF_PROMISC)
819 mode |= MODER_PRO;
820 else
821 mode &= ~MODER_PRO;
822
823 ethoc_write(priv, MODER, mode);
824
825 /* receive multicast frames */
826 if (dev->flags & IFF_ALLMULTI) {
827 hash[0] = 0xffffffff;
828 hash[1] = 0xffffffff;
829 } else {
830 netdev_for_each_mc_addr(ha, dev) {
831 u32 crc = ether_crc(ETH_ALEN, ha->addr);
832 int bit = (crc >> 26) & 0x3f;
833 hash[bit >> 5] |= 1 << (bit & 0x1f);
834 }
835 }
836
837 ethoc_write(priv, ETH_HASH0, hash[0]);
838 ethoc_write(priv, ETH_HASH1, hash[1]);
839}
840
841static int ethoc_change_mtu(struct net_device *dev, int new_mtu)
842{
843 return -ENOSYS;
844}
845
846static void ethoc_tx_timeout(struct net_device *dev)
847{
848 struct ethoc *priv = netdev_priv(dev);
849 u32 pending = ethoc_read(priv, INT_SOURCE);
850 if (likely(pending))
851 ethoc_interrupt(dev->irq, dev);
852}
853
854static netdev_tx_t ethoc_start_xmit(struct sk_buff *skb, struct net_device *dev)
855{
856 struct ethoc *priv = netdev_priv(dev);
857 struct ethoc_bd bd;
858 unsigned int entry;
859 void *dest;
860
861 if (unlikely(skb->len > ETHOC_BUFSIZ)) {
862 dev->stats.tx_errors++;
863 goto out;
864 }
865
866 entry = priv->cur_tx % priv->num_tx;
867 spin_lock_irq(&priv->lock);
868 priv->cur_tx++;
869
870 ethoc_read_bd(priv, entry, &bd);
871 if (unlikely(skb->len < ETHOC_ZLEN))
872 bd.stat |= TX_BD_PAD;
873 else
874 bd.stat &= ~TX_BD_PAD;
875
876 dest = priv->vma[entry];
877 memcpy_toio(dest, skb->data, skb->len);
878
879 bd.stat &= ~(TX_BD_STATS | TX_BD_LEN_MASK);
880 bd.stat |= TX_BD_LEN(skb->len);
881 ethoc_write_bd(priv, entry, &bd);
882
883 bd.stat |= TX_BD_READY;
884 ethoc_write_bd(priv, entry, &bd);
885
886 if (priv->cur_tx == (priv->dty_tx + priv->num_tx)) {
887 dev_dbg(&dev->dev, "stopping queue\n");
888 netif_stop_queue(dev);
889 }
890
891 spin_unlock_irq(&priv->lock);
892 skb_tx_timestamp(skb);
893out:
894 dev_kfree_skb(skb);
895 return NETDEV_TX_OK;
896}
897
898static int ethoc_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
899{
900 struct ethoc *priv = netdev_priv(dev);
901 struct phy_device *phydev = priv->phy;
902
903 if (!phydev)
904 return -EOPNOTSUPP;
905
906 return phy_ethtool_gset(phydev, cmd);
907}
908
909static int ethoc_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
910{
911 struct ethoc *priv = netdev_priv(dev);
912 struct phy_device *phydev = priv->phy;
913
914 if (!phydev)
915 return -EOPNOTSUPP;
916
917 return phy_ethtool_sset(phydev, cmd);
918}
919
920static int ethoc_get_regs_len(struct net_device *netdev)
921{
922 return ETH_END;
923}
924
925static void ethoc_get_regs(struct net_device *dev, struct ethtool_regs *regs,
926 void *p)
927{
928 struct ethoc *priv = netdev_priv(dev);
929 u32 *regs_buff = p;
930 unsigned i;
931
932 regs->version = 0;
933 for (i = 0; i < ETH_END / sizeof(u32); ++i)
934 regs_buff[i] = ethoc_read(priv, i * sizeof(u32));
935}
936
937static void ethoc_get_ringparam(struct net_device *dev,
938 struct ethtool_ringparam *ring)
939{
940 struct ethoc *priv = netdev_priv(dev);
941
942 ring->rx_max_pending = priv->num_bd - 1;
943 ring->rx_mini_max_pending = 0;
944 ring->rx_jumbo_max_pending = 0;
945 ring->tx_max_pending = priv->num_bd - 1;
946
947 ring->rx_pending = priv->num_rx;
948 ring->rx_mini_pending = 0;
949 ring->rx_jumbo_pending = 0;
950 ring->tx_pending = priv->num_tx;
951}
952
953static int ethoc_set_ringparam(struct net_device *dev,
954 struct ethtool_ringparam *ring)
955{
956 struct ethoc *priv = netdev_priv(dev);
957
958 if (ring->tx_pending < 1 || ring->rx_pending < 1 ||
959 ring->tx_pending + ring->rx_pending > priv->num_bd)
960 return -EINVAL;
961 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
962 return -EINVAL;
963
964 if (netif_running(dev)) {
965 netif_tx_disable(dev);
966 ethoc_disable_rx_and_tx(priv);
967 ethoc_disable_irq(priv, INT_MASK_TX | INT_MASK_RX);
968 synchronize_irq(dev->irq);
969 }
970
971 priv->num_tx = rounddown_pow_of_two(ring->tx_pending);
972 priv->num_rx = ring->rx_pending;
973 ethoc_init_ring(priv, dev->mem_start);
974
975 if (netif_running(dev)) {
976 ethoc_enable_irq(priv, INT_MASK_TX | INT_MASK_RX);
977 ethoc_enable_rx_and_tx(priv);
978 netif_wake_queue(dev);
979 }
980 return 0;
981}
982
983const struct ethtool_ops ethoc_ethtool_ops = {
984 .get_settings = ethoc_get_settings,
985 .set_settings = ethoc_set_settings,
986 .get_regs_len = ethoc_get_regs_len,
987 .get_regs = ethoc_get_regs,
988 .get_link = ethtool_op_get_link,
989 .get_ringparam = ethoc_get_ringparam,
990 .set_ringparam = ethoc_set_ringparam,
991 .get_ts_info = ethtool_op_get_ts_info,
992};
993
994static const struct net_device_ops ethoc_netdev_ops = {
995 .ndo_open = ethoc_open,
996 .ndo_stop = ethoc_stop,
997 .ndo_do_ioctl = ethoc_ioctl,
998 .ndo_set_config = ethoc_config,
999 .ndo_set_mac_address = ethoc_set_mac_address,
1000 .ndo_set_rx_mode = ethoc_set_multicast_list,
1001 .ndo_change_mtu = ethoc_change_mtu,
1002 .ndo_tx_timeout = ethoc_tx_timeout,
1003 .ndo_start_xmit = ethoc_start_xmit,
1004};
1005
1006/**
1007 * ethoc_probe - initialize OpenCores ethernet MAC
1008 * pdev: platform device
1009 */
1010static int ethoc_probe(struct platform_device *pdev)
1011{
1012 struct net_device *netdev = NULL;
1013 struct resource *res = NULL;
1014 struct resource *mmio = NULL;
1015 struct resource *mem = NULL;
1016 struct ethoc *priv = NULL;
1017 unsigned int phy;
1018 int num_bd;
1019 int ret = 0;
1020 bool random_mac = false;
1021 struct ethoc_platform_data *pdata = dev_get_platdata(&pdev->dev);
1022 u32 eth_clkfreq = pdata ? pdata->eth_clkfreq : 0;
1023
1024 /* allocate networking device */
1025 netdev = alloc_etherdev(sizeof(struct ethoc));
1026 if (!netdev) {
1027 ret = -ENOMEM;
1028 goto out;
1029 }
1030
1031 SET_NETDEV_DEV(netdev, &pdev->dev);
1032 platform_set_drvdata(pdev, netdev);
1033
1034 /* obtain I/O memory space */
1035 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1036 if (!res) {
1037 dev_err(&pdev->dev, "cannot obtain I/O memory space\n");
1038 ret = -ENXIO;
1039 goto free;
1040 }
1041
1042 mmio = devm_request_mem_region(&pdev->dev, res->start,
1043 resource_size(res), res->name);
1044 if (!mmio) {
1045 dev_err(&pdev->dev, "cannot request I/O memory space\n");
1046 ret = -ENXIO;
1047 goto free;
1048 }
1049
1050 netdev->base_addr = mmio->start;
1051
1052 /* obtain buffer memory space */
1053 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1054 if (res) {
1055 mem = devm_request_mem_region(&pdev->dev, res->start,
1056 resource_size(res), res->name);
1057 if (!mem) {
1058 dev_err(&pdev->dev, "cannot request memory space\n");
1059 ret = -ENXIO;
1060 goto free;
1061 }
1062
1063 netdev->mem_start = mem->start;
1064 netdev->mem_end = mem->end;
1065 }
1066
1067
1068 /* obtain device IRQ number */
1069 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1070 if (!res) {
1071 dev_err(&pdev->dev, "cannot obtain IRQ\n");
1072 ret = -ENXIO;
1073 goto free;
1074 }
1075
1076 netdev->irq = res->start;
1077
1078 /* setup driver-private data */
1079 priv = netdev_priv(netdev);
1080 priv->netdev = netdev;
1081 priv->dma_alloc = 0;
1082 priv->io_region_size = resource_size(mmio);
1083
1084 priv->iobase = devm_ioremap_nocache(&pdev->dev, netdev->base_addr,
1085 resource_size(mmio));
1086 if (!priv->iobase) {
1087 dev_err(&pdev->dev, "cannot remap I/O memory space\n");
1088 ret = -ENXIO;
1089 goto error;
1090 }
1091
1092 if (netdev->mem_end) {
1093 priv->membase = devm_ioremap_nocache(&pdev->dev,
1094 netdev->mem_start, resource_size(mem));
1095 if (!priv->membase) {
1096 dev_err(&pdev->dev, "cannot remap memory space\n");
1097 ret = -ENXIO;
1098 goto error;
1099 }
1100 } else {
1101 /* Allocate buffer memory */
1102 priv->membase = dmam_alloc_coherent(&pdev->dev,
1103 buffer_size, (void *)&netdev->mem_start,
1104 GFP_KERNEL);
1105 if (!priv->membase) {
1106 dev_err(&pdev->dev, "cannot allocate %dB buffer\n",
1107 buffer_size);
1108 ret = -ENOMEM;
1109 goto error;
1110 }
1111 netdev->mem_end = netdev->mem_start + buffer_size;
1112 priv->dma_alloc = buffer_size;
1113 }
1114
1115 /* calculate the number of TX/RX buffers, maximum 128 supported */
1116 num_bd = min_t(unsigned int,
1117 128, (netdev->mem_end - netdev->mem_start + 1) / ETHOC_BUFSIZ);
1118 if (num_bd < 4) {
1119 ret = -ENODEV;
1120 goto error;
1121 }
1122 priv->num_bd = num_bd;
1123 /* num_tx must be a power of two */
1124 priv->num_tx = rounddown_pow_of_two(num_bd >> 1);
1125 priv->num_rx = num_bd - priv->num_tx;
1126
1127 dev_dbg(&pdev->dev, "ethoc: num_tx: %d num_rx: %d\n",
1128 priv->num_tx, priv->num_rx);
1129
1130 priv->vma = devm_kzalloc(&pdev->dev, num_bd*sizeof(void *), GFP_KERNEL);
1131 if (!priv->vma) {
1132 ret = -ENOMEM;
1133 goto error;
1134 }
1135
1136 /* Allow the platform setup code to pass in a MAC address. */
1137 if (pdata) {
1138 memcpy(netdev->dev_addr, pdata->hwaddr, IFHWADDRLEN);
1139 priv->phy_id = pdata->phy_id;
1140 } else {
1141 priv->phy_id = -1;
1142
1143#ifdef CONFIG_OF
1144 {
1145 const uint8_t *mac;
1146
1147 mac = of_get_property(pdev->dev.of_node,
1148 "local-mac-address",
1149 NULL);
1150 if (mac)
1151 memcpy(netdev->dev_addr, mac, IFHWADDRLEN);
1152 }
1153#endif
1154 }
1155
1156 /* Check that the given MAC address is valid. If it isn't, read the
1157 * current MAC from the controller.
1158 */
1159 if (!is_valid_ether_addr(netdev->dev_addr))
1160 ethoc_get_mac_address(netdev, netdev->dev_addr);
1161
1162 /* Check the MAC again for validity, if it still isn't choose and
1163 * program a random one.
1164 */
1165 if (!is_valid_ether_addr(netdev->dev_addr)) {
1166 eth_random_addr(netdev->dev_addr);
1167 random_mac = true;
1168 }
1169
1170 ethoc_do_set_mac_address(netdev);
1171
1172 if (random_mac)
1173 netdev->addr_assign_type = NET_ADDR_RANDOM;
1174
1175 /* Allow the platform setup code to adjust MII management bus clock. */
1176 if (!eth_clkfreq) {
1177 struct clk *clk = devm_clk_get(&pdev->dev, NULL);
1178
1179 if (!IS_ERR(clk)) {
1180 priv->clk = clk;
1181 clk_prepare_enable(clk);
1182 eth_clkfreq = clk_get_rate(clk);
1183 }
1184 }
1185 if (eth_clkfreq) {
1186 u32 clkdiv = MIIMODER_CLKDIV(eth_clkfreq / 2500000 + 1);
1187
1188 if (!clkdiv)
1189 clkdiv = 2;
1190 dev_dbg(&pdev->dev, "setting MII clkdiv to %u\n", clkdiv);
1191 ethoc_write(priv, MIIMODER,
1192 (ethoc_read(priv, MIIMODER) & MIIMODER_NOPRE) |
1193 clkdiv);
1194 }
1195
1196 /* register MII bus */
1197 priv->mdio = mdiobus_alloc();
1198 if (!priv->mdio) {
1199 ret = -ENOMEM;
1200 goto free;
1201 }
1202
1203 priv->mdio->name = "ethoc-mdio";
1204 snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "%s-%d",
1205 priv->mdio->name, pdev->id);
1206 priv->mdio->read = ethoc_mdio_read;
1207 priv->mdio->write = ethoc_mdio_write;
1208 priv->mdio->priv = priv;
1209
1210 priv->mdio->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
1211 if (!priv->mdio->irq) {
1212 ret = -ENOMEM;
1213 goto free_mdio;
1214 }
1215
1216 for (phy = 0; phy < PHY_MAX_ADDR; phy++)
1217 priv->mdio->irq[phy] = PHY_POLL;
1218
1219 ret = mdiobus_register(priv->mdio);
1220 if (ret) {
1221 dev_err(&netdev->dev, "failed to register MDIO bus\n");
1222 goto free_mdio;
1223 }
1224
1225 ret = ethoc_mdio_probe(netdev);
1226 if (ret) {
1227 dev_err(&netdev->dev, "failed to probe MDIO bus\n");
1228 goto error;
1229 }
1230
1231 ether_setup(netdev);
1232
1233 /* setup the net_device structure */
1234 netdev->netdev_ops = ðoc_netdev_ops;
1235 netdev->watchdog_timeo = ETHOC_TIMEOUT;
1236 netdev->features |= 0;
1237 netdev->ethtool_ops = ðoc_ethtool_ops;
1238
1239 /* setup NAPI */
1240 netif_napi_add(netdev, &priv->napi, ethoc_poll, 64);
1241
1242 spin_lock_init(&priv->lock);
1243
1244 ret = register_netdev(netdev);
1245 if (ret < 0) {
1246 dev_err(&netdev->dev, "failed to register interface\n");
1247 goto error2;
1248 }
1249
1250 goto out;
1251
1252error2:
1253 netif_napi_del(&priv->napi);
1254error:
1255 mdiobus_unregister(priv->mdio);
1256free_mdio:
1257 kfree(priv->mdio->irq);
1258 mdiobus_free(priv->mdio);
1259free:
1260 if (priv->clk)
1261 clk_disable_unprepare(priv->clk);
1262 free_netdev(netdev);
1263out:
1264 return ret;
1265}
1266
1267/**
1268 * ethoc_remove - shutdown OpenCores ethernet MAC
1269 * @pdev: platform device
1270 */
1271static int ethoc_remove(struct platform_device *pdev)
1272{
1273 struct net_device *netdev = platform_get_drvdata(pdev);
1274 struct ethoc *priv = netdev_priv(netdev);
1275
1276 if (netdev) {
1277 netif_napi_del(&priv->napi);
1278 phy_disconnect(priv->phy);
1279 priv->phy = NULL;
1280
1281 if (priv->mdio) {
1282 mdiobus_unregister(priv->mdio);
1283 kfree(priv->mdio->irq);
1284 mdiobus_free(priv->mdio);
1285 }
1286 if (priv->clk)
1287 clk_disable_unprepare(priv->clk);
1288 unregister_netdev(netdev);
1289 free_netdev(netdev);
1290 }
1291
1292 return 0;
1293}
1294
1295#ifdef CONFIG_PM
1296static int ethoc_suspend(struct platform_device *pdev, pm_message_t state)
1297{
1298 return -ENOSYS;
1299}
1300
1301static int ethoc_resume(struct platform_device *pdev)
1302{
1303 return -ENOSYS;
1304}
1305#else
1306# define ethoc_suspend NULL
1307# define ethoc_resume NULL
1308#endif
1309
1310static struct of_device_id ethoc_match[] = {
1311 { .compatible = "opencores,ethoc", },
1312 {},
1313};
1314MODULE_DEVICE_TABLE(of, ethoc_match);
1315
1316static struct platform_driver ethoc_driver = {
1317 .probe = ethoc_probe,
1318 .remove = ethoc_remove,
1319 .suspend = ethoc_suspend,
1320 .resume = ethoc_resume,
1321 .driver = {
1322 .name = "ethoc",
1323 .owner = THIS_MODULE,
1324 .of_match_table = ethoc_match,
1325 },
1326};
1327
1328module_platform_driver(ethoc_driver);
1329
1330MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
1331MODULE_DESCRIPTION("OpenCores Ethernet MAC driver");
1332MODULE_LICENSE("GPL v2");
1333
1/*
2 * linux/drivers/net/ethernet/ethoc.c
3 *
4 * Copyright (C) 2007-2008 Avionic Design Development GmbH
5 * Copyright (C) 2008-2009 Avionic Design GmbH
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * Written by Thierry Reding <thierry.reding@avionic-design.de>
12 */
13
14#include <linux/dma-mapping.h>
15#include <linux/etherdevice.h>
16#include <linux/clk.h>
17#include <linux/crc32.h>
18#include <linux/interrupt.h>
19#include <linux/io.h>
20#include <linux/mii.h>
21#include <linux/phy.h>
22#include <linux/platform_device.h>
23#include <linux/sched.h>
24#include <linux/slab.h>
25#include <linux/of.h>
26#include <linux/module.h>
27#include <net/ethoc.h>
28
29static int buffer_size = 0x8000; /* 32 KBytes */
30module_param(buffer_size, int, 0);
31MODULE_PARM_DESC(buffer_size, "DMA buffer allocation size");
32
33/* register offsets */
34#define MODER 0x00
35#define INT_SOURCE 0x04
36#define INT_MASK 0x08
37#define IPGT 0x0c
38#define IPGR1 0x10
39#define IPGR2 0x14
40#define PACKETLEN 0x18
41#define COLLCONF 0x1c
42#define TX_BD_NUM 0x20
43#define CTRLMODER 0x24
44#define MIIMODER 0x28
45#define MIICOMMAND 0x2c
46#define MIIADDRESS 0x30
47#define MIITX_DATA 0x34
48#define MIIRX_DATA 0x38
49#define MIISTATUS 0x3c
50#define MAC_ADDR0 0x40
51#define MAC_ADDR1 0x44
52#define ETH_HASH0 0x48
53#define ETH_HASH1 0x4c
54#define ETH_TXCTRL 0x50
55#define ETH_END 0x54
56
57/* mode register */
58#define MODER_RXEN (1 << 0) /* receive enable */
59#define MODER_TXEN (1 << 1) /* transmit enable */
60#define MODER_NOPRE (1 << 2) /* no preamble */
61#define MODER_BRO (1 << 3) /* broadcast address */
62#define MODER_IAM (1 << 4) /* individual address mode */
63#define MODER_PRO (1 << 5) /* promiscuous mode */
64#define MODER_IFG (1 << 6) /* interframe gap for incoming frames */
65#define MODER_LOOP (1 << 7) /* loopback */
66#define MODER_NBO (1 << 8) /* no back-off */
67#define MODER_EDE (1 << 9) /* excess defer enable */
68#define MODER_FULLD (1 << 10) /* full duplex */
69#define MODER_RESET (1 << 11) /* FIXME: reset (undocumented) */
70#define MODER_DCRC (1 << 12) /* delayed CRC enable */
71#define MODER_CRC (1 << 13) /* CRC enable */
72#define MODER_HUGE (1 << 14) /* huge packets enable */
73#define MODER_PAD (1 << 15) /* padding enabled */
74#define MODER_RSM (1 << 16) /* receive small packets */
75
76/* interrupt source and mask registers */
77#define INT_MASK_TXF (1 << 0) /* transmit frame */
78#define INT_MASK_TXE (1 << 1) /* transmit error */
79#define INT_MASK_RXF (1 << 2) /* receive frame */
80#define INT_MASK_RXE (1 << 3) /* receive error */
81#define INT_MASK_BUSY (1 << 4)
82#define INT_MASK_TXC (1 << 5) /* transmit control frame */
83#define INT_MASK_RXC (1 << 6) /* receive control frame */
84
85#define INT_MASK_TX (INT_MASK_TXF | INT_MASK_TXE)
86#define INT_MASK_RX (INT_MASK_RXF | INT_MASK_RXE)
87
88#define INT_MASK_ALL ( \
89 INT_MASK_TXF | INT_MASK_TXE | \
90 INT_MASK_RXF | INT_MASK_RXE | \
91 INT_MASK_TXC | INT_MASK_RXC | \
92 INT_MASK_BUSY \
93 )
94
95/* packet length register */
96#define PACKETLEN_MIN(min) (((min) & 0xffff) << 16)
97#define PACKETLEN_MAX(max) (((max) & 0xffff) << 0)
98#define PACKETLEN_MIN_MAX(min, max) (PACKETLEN_MIN(min) | \
99 PACKETLEN_MAX(max))
100
101/* transmit buffer number register */
102#define TX_BD_NUM_VAL(x) (((x) <= 0x80) ? (x) : 0x80)
103
104/* control module mode register */
105#define CTRLMODER_PASSALL (1 << 0) /* pass all receive frames */
106#define CTRLMODER_RXFLOW (1 << 1) /* receive control flow */
107#define CTRLMODER_TXFLOW (1 << 2) /* transmit control flow */
108
109/* MII mode register */
110#define MIIMODER_CLKDIV(x) ((x) & 0xfe) /* needs to be an even number */
111#define MIIMODER_NOPRE (1 << 8) /* no preamble */
112
113/* MII command register */
114#define MIICOMMAND_SCAN (1 << 0) /* scan status */
115#define MIICOMMAND_READ (1 << 1) /* read status */
116#define MIICOMMAND_WRITE (1 << 2) /* write control data */
117
118/* MII address register */
119#define MIIADDRESS_FIAD(x) (((x) & 0x1f) << 0)
120#define MIIADDRESS_RGAD(x) (((x) & 0x1f) << 8)
121#define MIIADDRESS_ADDR(phy, reg) (MIIADDRESS_FIAD(phy) | \
122 MIIADDRESS_RGAD(reg))
123
124/* MII transmit data register */
125#define MIITX_DATA_VAL(x) ((x) & 0xffff)
126
127/* MII receive data register */
128#define MIIRX_DATA_VAL(x) ((x) & 0xffff)
129
130/* MII status register */
131#define MIISTATUS_LINKFAIL (1 << 0)
132#define MIISTATUS_BUSY (1 << 1)
133#define MIISTATUS_INVALID (1 << 2)
134
135/* TX buffer descriptor */
136#define TX_BD_CS (1 << 0) /* carrier sense lost */
137#define TX_BD_DF (1 << 1) /* defer indication */
138#define TX_BD_LC (1 << 2) /* late collision */
139#define TX_BD_RL (1 << 3) /* retransmission limit */
140#define TX_BD_RETRY_MASK (0x00f0)
141#define TX_BD_RETRY(x) (((x) & 0x00f0) >> 4)
142#define TX_BD_UR (1 << 8) /* transmitter underrun */
143#define TX_BD_CRC (1 << 11) /* TX CRC enable */
144#define TX_BD_PAD (1 << 12) /* pad enable for short packets */
145#define TX_BD_WRAP (1 << 13)
146#define TX_BD_IRQ (1 << 14) /* interrupt request enable */
147#define TX_BD_READY (1 << 15) /* TX buffer ready */
148#define TX_BD_LEN(x) (((x) & 0xffff) << 16)
149#define TX_BD_LEN_MASK (0xffff << 16)
150
151#define TX_BD_STATS (TX_BD_CS | TX_BD_DF | TX_BD_LC | \
152 TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
153
154/* RX buffer descriptor */
155#define RX_BD_LC (1 << 0) /* late collision */
156#define RX_BD_CRC (1 << 1) /* RX CRC error */
157#define RX_BD_SF (1 << 2) /* short frame */
158#define RX_BD_TL (1 << 3) /* too long */
159#define RX_BD_DN (1 << 4) /* dribble nibble */
160#define RX_BD_IS (1 << 5) /* invalid symbol */
161#define RX_BD_OR (1 << 6) /* receiver overrun */
162#define RX_BD_MISS (1 << 7)
163#define RX_BD_CF (1 << 8) /* control frame */
164#define RX_BD_WRAP (1 << 13)
165#define RX_BD_IRQ (1 << 14) /* interrupt request enable */
166#define RX_BD_EMPTY (1 << 15)
167#define RX_BD_LEN(x) (((x) & 0xffff) << 16)
168
169#define RX_BD_STATS (RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
170 RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
171
172#define ETHOC_BUFSIZ 1536
173#define ETHOC_ZLEN 64
174#define ETHOC_BD_BASE 0x400
175#define ETHOC_TIMEOUT (HZ / 2)
176#define ETHOC_MII_TIMEOUT (1 + (HZ / 5))
177
178/**
179 * struct ethoc - driver-private device structure
180 * @iobase: pointer to I/O memory region
181 * @membase: pointer to buffer memory region
182 * @dma_alloc: dma allocated buffer size
183 * @io_region_size: I/O memory region size
184 * @num_bd: number of buffer descriptors
185 * @num_tx: number of send buffers
186 * @cur_tx: last send buffer written
187 * @dty_tx: last buffer actually sent
188 * @num_rx: number of receive buffers
189 * @cur_rx: current receive buffer
190 * @vma: pointer to array of virtual memory addresses for buffers
191 * @netdev: pointer to network device structure
192 * @napi: NAPI structure
193 * @msg_enable: device state flags
194 * @lock: device lock
195 * @phy: attached PHY
196 * @mdio: MDIO bus for PHY access
197 * @phy_id: address of attached PHY
198 */
199struct ethoc {
200 void __iomem *iobase;
201 void __iomem *membase;
202 int dma_alloc;
203 resource_size_t io_region_size;
204 bool big_endian;
205
206 unsigned int num_bd;
207 unsigned int num_tx;
208 unsigned int cur_tx;
209 unsigned int dty_tx;
210
211 unsigned int num_rx;
212 unsigned int cur_rx;
213
214 void **vma;
215
216 struct net_device *netdev;
217 struct napi_struct napi;
218 u32 msg_enable;
219
220 spinlock_t lock;
221
222 struct phy_device *phy;
223 struct mii_bus *mdio;
224 struct clk *clk;
225 s8 phy_id;
226};
227
228/**
229 * struct ethoc_bd - buffer descriptor
230 * @stat: buffer statistics
231 * @addr: physical memory address
232 */
233struct ethoc_bd {
234 u32 stat;
235 u32 addr;
236};
237
238static inline u32 ethoc_read(struct ethoc *dev, loff_t offset)
239{
240 if (dev->big_endian)
241 return ioread32be(dev->iobase + offset);
242 else
243 return ioread32(dev->iobase + offset);
244}
245
246static inline void ethoc_write(struct ethoc *dev, loff_t offset, u32 data)
247{
248 if (dev->big_endian)
249 iowrite32be(data, dev->iobase + offset);
250 else
251 iowrite32(data, dev->iobase + offset);
252}
253
254static inline void ethoc_read_bd(struct ethoc *dev, int index,
255 struct ethoc_bd *bd)
256{
257 loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
258 bd->stat = ethoc_read(dev, offset + 0);
259 bd->addr = ethoc_read(dev, offset + 4);
260}
261
262static inline void ethoc_write_bd(struct ethoc *dev, int index,
263 const struct ethoc_bd *bd)
264{
265 loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
266 ethoc_write(dev, offset + 0, bd->stat);
267 ethoc_write(dev, offset + 4, bd->addr);
268}
269
270static inline void ethoc_enable_irq(struct ethoc *dev, u32 mask)
271{
272 u32 imask = ethoc_read(dev, INT_MASK);
273 imask |= mask;
274 ethoc_write(dev, INT_MASK, imask);
275}
276
277static inline void ethoc_disable_irq(struct ethoc *dev, u32 mask)
278{
279 u32 imask = ethoc_read(dev, INT_MASK);
280 imask &= ~mask;
281 ethoc_write(dev, INT_MASK, imask);
282}
283
284static inline void ethoc_ack_irq(struct ethoc *dev, u32 mask)
285{
286 ethoc_write(dev, INT_SOURCE, mask);
287}
288
289static inline void ethoc_enable_rx_and_tx(struct ethoc *dev)
290{
291 u32 mode = ethoc_read(dev, MODER);
292 mode |= MODER_RXEN | MODER_TXEN;
293 ethoc_write(dev, MODER, mode);
294}
295
296static inline void ethoc_disable_rx_and_tx(struct ethoc *dev)
297{
298 u32 mode = ethoc_read(dev, MODER);
299 mode &= ~(MODER_RXEN | MODER_TXEN);
300 ethoc_write(dev, MODER, mode);
301}
302
303static int ethoc_init_ring(struct ethoc *dev, unsigned long mem_start)
304{
305 struct ethoc_bd bd;
306 int i;
307 void *vma;
308
309 dev->cur_tx = 0;
310 dev->dty_tx = 0;
311 dev->cur_rx = 0;
312
313 ethoc_write(dev, TX_BD_NUM, dev->num_tx);
314
315 /* setup transmission buffers */
316 bd.addr = mem_start;
317 bd.stat = TX_BD_IRQ | TX_BD_CRC;
318 vma = dev->membase;
319
320 for (i = 0; i < dev->num_tx; i++) {
321 if (i == dev->num_tx - 1)
322 bd.stat |= TX_BD_WRAP;
323
324 ethoc_write_bd(dev, i, &bd);
325 bd.addr += ETHOC_BUFSIZ;
326
327 dev->vma[i] = vma;
328 vma += ETHOC_BUFSIZ;
329 }
330
331 bd.stat = RX_BD_EMPTY | RX_BD_IRQ;
332
333 for (i = 0; i < dev->num_rx; i++) {
334 if (i == dev->num_rx - 1)
335 bd.stat |= RX_BD_WRAP;
336
337 ethoc_write_bd(dev, dev->num_tx + i, &bd);
338 bd.addr += ETHOC_BUFSIZ;
339
340 dev->vma[dev->num_tx + i] = vma;
341 vma += ETHOC_BUFSIZ;
342 }
343
344 return 0;
345}
346
347static int ethoc_reset(struct ethoc *dev)
348{
349 u32 mode;
350
351 /* TODO: reset controller? */
352
353 ethoc_disable_rx_and_tx(dev);
354
355 /* TODO: setup registers */
356
357 /* enable FCS generation and automatic padding */
358 mode = ethoc_read(dev, MODER);
359 mode |= MODER_CRC | MODER_PAD;
360 ethoc_write(dev, MODER, mode);
361
362 /* set full-duplex mode */
363 mode = ethoc_read(dev, MODER);
364 mode |= MODER_FULLD;
365 ethoc_write(dev, MODER, mode);
366 ethoc_write(dev, IPGT, 0x15);
367
368 ethoc_ack_irq(dev, INT_MASK_ALL);
369 ethoc_enable_irq(dev, INT_MASK_ALL);
370 ethoc_enable_rx_and_tx(dev);
371 return 0;
372}
373
374static unsigned int ethoc_update_rx_stats(struct ethoc *dev,
375 struct ethoc_bd *bd)
376{
377 struct net_device *netdev = dev->netdev;
378 unsigned int ret = 0;
379
380 if (bd->stat & RX_BD_TL) {
381 dev_err(&netdev->dev, "RX: frame too long\n");
382 netdev->stats.rx_length_errors++;
383 ret++;
384 }
385
386 if (bd->stat & RX_BD_SF) {
387 dev_err(&netdev->dev, "RX: frame too short\n");
388 netdev->stats.rx_length_errors++;
389 ret++;
390 }
391
392 if (bd->stat & RX_BD_DN) {
393 dev_err(&netdev->dev, "RX: dribble nibble\n");
394 netdev->stats.rx_frame_errors++;
395 }
396
397 if (bd->stat & RX_BD_CRC) {
398 dev_err(&netdev->dev, "RX: wrong CRC\n");
399 netdev->stats.rx_crc_errors++;
400 ret++;
401 }
402
403 if (bd->stat & RX_BD_OR) {
404 dev_err(&netdev->dev, "RX: overrun\n");
405 netdev->stats.rx_over_errors++;
406 ret++;
407 }
408
409 if (bd->stat & RX_BD_MISS)
410 netdev->stats.rx_missed_errors++;
411
412 if (bd->stat & RX_BD_LC) {
413 dev_err(&netdev->dev, "RX: late collision\n");
414 netdev->stats.collisions++;
415 ret++;
416 }
417
418 return ret;
419}
420
421static int ethoc_rx(struct net_device *dev, int limit)
422{
423 struct ethoc *priv = netdev_priv(dev);
424 int count;
425
426 for (count = 0; count < limit; ++count) {
427 unsigned int entry;
428 struct ethoc_bd bd;
429
430 entry = priv->num_tx + priv->cur_rx;
431 ethoc_read_bd(priv, entry, &bd);
432 if (bd.stat & RX_BD_EMPTY) {
433 ethoc_ack_irq(priv, INT_MASK_RX);
434 /* If packet (interrupt) came in between checking
435 * BD_EMTPY and clearing the interrupt source, then we
436 * risk missing the packet as the RX interrupt won't
437 * trigger right away when we reenable it; hence, check
438 * BD_EMTPY here again to make sure there isn't such a
439 * packet waiting for us...
440 */
441 ethoc_read_bd(priv, entry, &bd);
442 if (bd.stat & RX_BD_EMPTY)
443 break;
444 }
445
446 if (ethoc_update_rx_stats(priv, &bd) == 0) {
447 int size = bd.stat >> 16;
448 struct sk_buff *skb;
449
450 size -= 4; /* strip the CRC */
451 skb = netdev_alloc_skb_ip_align(dev, size);
452
453 if (likely(skb)) {
454 void *src = priv->vma[entry];
455 memcpy_fromio(skb_put(skb, size), src, size);
456 skb->protocol = eth_type_trans(skb, dev);
457 dev->stats.rx_packets++;
458 dev->stats.rx_bytes += size;
459 netif_receive_skb(skb);
460 } else {
461 if (net_ratelimit())
462 dev_warn(&dev->dev,
463 "low on memory - packet dropped\n");
464
465 dev->stats.rx_dropped++;
466 break;
467 }
468 }
469
470 /* clear the buffer descriptor so it can be reused */
471 bd.stat &= ~RX_BD_STATS;
472 bd.stat |= RX_BD_EMPTY;
473 ethoc_write_bd(priv, entry, &bd);
474 if (++priv->cur_rx == priv->num_rx)
475 priv->cur_rx = 0;
476 }
477
478 return count;
479}
480
481static void ethoc_update_tx_stats(struct ethoc *dev, struct ethoc_bd *bd)
482{
483 struct net_device *netdev = dev->netdev;
484
485 if (bd->stat & TX_BD_LC) {
486 dev_err(&netdev->dev, "TX: late collision\n");
487 netdev->stats.tx_window_errors++;
488 }
489
490 if (bd->stat & TX_BD_RL) {
491 dev_err(&netdev->dev, "TX: retransmit limit\n");
492 netdev->stats.tx_aborted_errors++;
493 }
494
495 if (bd->stat & TX_BD_UR) {
496 dev_err(&netdev->dev, "TX: underrun\n");
497 netdev->stats.tx_fifo_errors++;
498 }
499
500 if (bd->stat & TX_BD_CS) {
501 dev_err(&netdev->dev, "TX: carrier sense lost\n");
502 netdev->stats.tx_carrier_errors++;
503 }
504
505 if (bd->stat & TX_BD_STATS)
506 netdev->stats.tx_errors++;
507
508 netdev->stats.collisions += (bd->stat >> 4) & 0xf;
509 netdev->stats.tx_bytes += bd->stat >> 16;
510 netdev->stats.tx_packets++;
511}
512
513static int ethoc_tx(struct net_device *dev, int limit)
514{
515 struct ethoc *priv = netdev_priv(dev);
516 int count;
517 struct ethoc_bd bd;
518
519 for (count = 0; count < limit; ++count) {
520 unsigned int entry;
521
522 entry = priv->dty_tx & (priv->num_tx-1);
523
524 ethoc_read_bd(priv, entry, &bd);
525
526 if (bd.stat & TX_BD_READY || (priv->dty_tx == priv->cur_tx)) {
527 ethoc_ack_irq(priv, INT_MASK_TX);
528 /* If interrupt came in between reading in the BD
529 * and clearing the interrupt source, then we risk
530 * missing the event as the TX interrupt won't trigger
531 * right away when we reenable it; hence, check
532 * BD_EMPTY here again to make sure there isn't such an
533 * event pending...
534 */
535 ethoc_read_bd(priv, entry, &bd);
536 if (bd.stat & TX_BD_READY ||
537 (priv->dty_tx == priv->cur_tx))
538 break;
539 }
540
541 ethoc_update_tx_stats(priv, &bd);
542 priv->dty_tx++;
543 }
544
545 if ((priv->cur_tx - priv->dty_tx) <= (priv->num_tx / 2))
546 netif_wake_queue(dev);
547
548 return count;
549}
550
551static irqreturn_t ethoc_interrupt(int irq, void *dev_id)
552{
553 struct net_device *dev = dev_id;
554 struct ethoc *priv = netdev_priv(dev);
555 u32 pending;
556 u32 mask;
557
558 /* Figure out what triggered the interrupt...
559 * The tricky bit here is that the interrupt source bits get
560 * set in INT_SOURCE for an event regardless of whether that
561 * event is masked or not. Thus, in order to figure out what
562 * triggered the interrupt, we need to remove the sources
563 * for all events that are currently masked. This behaviour
564 * is not particularly well documented but reasonable...
565 */
566 mask = ethoc_read(priv, INT_MASK);
567 pending = ethoc_read(priv, INT_SOURCE);
568 pending &= mask;
569
570 if (unlikely(pending == 0))
571 return IRQ_NONE;
572
573 ethoc_ack_irq(priv, pending);
574
575 /* We always handle the dropped packet interrupt */
576 if (pending & INT_MASK_BUSY) {
577 dev_err(&dev->dev, "packet dropped\n");
578 dev->stats.rx_dropped++;
579 }
580
581 /* Handle receive/transmit event by switching to polling */
582 if (pending & (INT_MASK_TX | INT_MASK_RX)) {
583 ethoc_disable_irq(priv, INT_MASK_TX | INT_MASK_RX);
584 napi_schedule(&priv->napi);
585 }
586
587 return IRQ_HANDLED;
588}
589
590static int ethoc_get_mac_address(struct net_device *dev, void *addr)
591{
592 struct ethoc *priv = netdev_priv(dev);
593 u8 *mac = (u8 *)addr;
594 u32 reg;
595
596 reg = ethoc_read(priv, MAC_ADDR0);
597 mac[2] = (reg >> 24) & 0xff;
598 mac[3] = (reg >> 16) & 0xff;
599 mac[4] = (reg >> 8) & 0xff;
600 mac[5] = (reg >> 0) & 0xff;
601
602 reg = ethoc_read(priv, MAC_ADDR1);
603 mac[0] = (reg >> 8) & 0xff;
604 mac[1] = (reg >> 0) & 0xff;
605
606 return 0;
607}
608
609static int ethoc_poll(struct napi_struct *napi, int budget)
610{
611 struct ethoc *priv = container_of(napi, struct ethoc, napi);
612 int rx_work_done = 0;
613 int tx_work_done = 0;
614
615 rx_work_done = ethoc_rx(priv->netdev, budget);
616 tx_work_done = ethoc_tx(priv->netdev, budget);
617
618 if (rx_work_done < budget && tx_work_done < budget) {
619 napi_complete(napi);
620 ethoc_enable_irq(priv, INT_MASK_TX | INT_MASK_RX);
621 }
622
623 return rx_work_done;
624}
625
626static int ethoc_mdio_read(struct mii_bus *bus, int phy, int reg)
627{
628 struct ethoc *priv = bus->priv;
629 int i;
630
631 ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
632 ethoc_write(priv, MIICOMMAND, MIICOMMAND_READ);
633
634 for (i = 0; i < 5; i++) {
635 u32 status = ethoc_read(priv, MIISTATUS);
636 if (!(status & MIISTATUS_BUSY)) {
637 u32 data = ethoc_read(priv, MIIRX_DATA);
638 /* reset MII command register */
639 ethoc_write(priv, MIICOMMAND, 0);
640 return data;
641 }
642 usleep_range(100, 200);
643 }
644
645 return -EBUSY;
646}
647
648static int ethoc_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
649{
650 struct ethoc *priv = bus->priv;
651 int i;
652
653 ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
654 ethoc_write(priv, MIITX_DATA, val);
655 ethoc_write(priv, MIICOMMAND, MIICOMMAND_WRITE);
656
657 for (i = 0; i < 5; i++) {
658 u32 stat = ethoc_read(priv, MIISTATUS);
659 if (!(stat & MIISTATUS_BUSY)) {
660 /* reset MII command register */
661 ethoc_write(priv, MIICOMMAND, 0);
662 return 0;
663 }
664 usleep_range(100, 200);
665 }
666
667 return -EBUSY;
668}
669
670static void ethoc_mdio_poll(struct net_device *dev)
671{
672}
673
674static int ethoc_mdio_probe(struct net_device *dev)
675{
676 struct ethoc *priv = netdev_priv(dev);
677 struct phy_device *phy;
678 int err;
679
680 if (priv->phy_id != -1)
681 phy = mdiobus_get_phy(priv->mdio, priv->phy_id);
682 else
683 phy = phy_find_first(priv->mdio);
684
685 if (!phy) {
686 dev_err(&dev->dev, "no PHY found\n");
687 return -ENXIO;
688 }
689
690 err = phy_connect_direct(dev, phy, ethoc_mdio_poll,
691 PHY_INTERFACE_MODE_GMII);
692 if (err) {
693 dev_err(&dev->dev, "could not attach to PHY\n");
694 return err;
695 }
696
697 priv->phy = phy;
698 phy->advertising &= ~(ADVERTISED_1000baseT_Full |
699 ADVERTISED_1000baseT_Half);
700 phy->supported &= ~(SUPPORTED_1000baseT_Full |
701 SUPPORTED_1000baseT_Half);
702
703 return 0;
704}
705
706static int ethoc_open(struct net_device *dev)
707{
708 struct ethoc *priv = netdev_priv(dev);
709 int ret;
710
711 ret = request_irq(dev->irq, ethoc_interrupt, IRQF_SHARED,
712 dev->name, dev);
713 if (ret)
714 return ret;
715
716 ethoc_init_ring(priv, dev->mem_start);
717 ethoc_reset(priv);
718
719 if (netif_queue_stopped(dev)) {
720 dev_dbg(&dev->dev, " resuming queue\n");
721 netif_wake_queue(dev);
722 } else {
723 dev_dbg(&dev->dev, " starting queue\n");
724 netif_start_queue(dev);
725 }
726
727 phy_start(priv->phy);
728 napi_enable(&priv->napi);
729
730 if (netif_msg_ifup(priv)) {
731 dev_info(&dev->dev, "I/O: %08lx Memory: %08lx-%08lx\n",
732 dev->base_addr, dev->mem_start, dev->mem_end);
733 }
734
735 return 0;
736}
737
738static int ethoc_stop(struct net_device *dev)
739{
740 struct ethoc *priv = netdev_priv(dev);
741
742 napi_disable(&priv->napi);
743
744 if (priv->phy)
745 phy_stop(priv->phy);
746
747 ethoc_disable_rx_and_tx(priv);
748 free_irq(dev->irq, dev);
749
750 if (!netif_queue_stopped(dev))
751 netif_stop_queue(dev);
752
753 return 0;
754}
755
756static int ethoc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
757{
758 struct ethoc *priv = netdev_priv(dev);
759 struct mii_ioctl_data *mdio = if_mii(ifr);
760 struct phy_device *phy = NULL;
761
762 if (!netif_running(dev))
763 return -EINVAL;
764
765 if (cmd != SIOCGMIIPHY) {
766 if (mdio->phy_id >= PHY_MAX_ADDR)
767 return -ERANGE;
768
769 phy = mdiobus_get_phy(priv->mdio, mdio->phy_id);
770 if (!phy)
771 return -ENODEV;
772 } else {
773 phy = priv->phy;
774 }
775
776 return phy_mii_ioctl(phy, ifr, cmd);
777}
778
779static void ethoc_do_set_mac_address(struct net_device *dev)
780{
781 struct ethoc *priv = netdev_priv(dev);
782 unsigned char *mac = dev->dev_addr;
783
784 ethoc_write(priv, MAC_ADDR0, (mac[2] << 24) | (mac[3] << 16) |
785 (mac[4] << 8) | (mac[5] << 0));
786 ethoc_write(priv, MAC_ADDR1, (mac[0] << 8) | (mac[1] << 0));
787}
788
789static int ethoc_set_mac_address(struct net_device *dev, void *p)
790{
791 const struct sockaddr *addr = p;
792
793 if (!is_valid_ether_addr(addr->sa_data))
794 return -EADDRNOTAVAIL;
795 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
796 ethoc_do_set_mac_address(dev);
797 return 0;
798}
799
800static void ethoc_set_multicast_list(struct net_device *dev)
801{
802 struct ethoc *priv = netdev_priv(dev);
803 u32 mode = ethoc_read(priv, MODER);
804 struct netdev_hw_addr *ha;
805 u32 hash[2] = { 0, 0 };
806
807 /* set loopback mode if requested */
808 if (dev->flags & IFF_LOOPBACK)
809 mode |= MODER_LOOP;
810 else
811 mode &= ~MODER_LOOP;
812
813 /* receive broadcast frames if requested */
814 if (dev->flags & IFF_BROADCAST)
815 mode &= ~MODER_BRO;
816 else
817 mode |= MODER_BRO;
818
819 /* enable promiscuous mode if requested */
820 if (dev->flags & IFF_PROMISC)
821 mode |= MODER_PRO;
822 else
823 mode &= ~MODER_PRO;
824
825 ethoc_write(priv, MODER, mode);
826
827 /* receive multicast frames */
828 if (dev->flags & IFF_ALLMULTI) {
829 hash[0] = 0xffffffff;
830 hash[1] = 0xffffffff;
831 } else {
832 netdev_for_each_mc_addr(ha, dev) {
833 u32 crc = ether_crc(ETH_ALEN, ha->addr);
834 int bit = (crc >> 26) & 0x3f;
835 hash[bit >> 5] |= 1 << (bit & 0x1f);
836 }
837 }
838
839 ethoc_write(priv, ETH_HASH0, hash[0]);
840 ethoc_write(priv, ETH_HASH1, hash[1]);
841}
842
843static int ethoc_change_mtu(struct net_device *dev, int new_mtu)
844{
845 return -ENOSYS;
846}
847
848static void ethoc_tx_timeout(struct net_device *dev)
849{
850 struct ethoc *priv = netdev_priv(dev);
851 u32 pending = ethoc_read(priv, INT_SOURCE);
852 if (likely(pending))
853 ethoc_interrupt(dev->irq, dev);
854}
855
856static netdev_tx_t ethoc_start_xmit(struct sk_buff *skb, struct net_device *dev)
857{
858 struct ethoc *priv = netdev_priv(dev);
859 struct ethoc_bd bd;
860 unsigned int entry;
861 void *dest;
862
863 if (unlikely(skb->len > ETHOC_BUFSIZ)) {
864 dev->stats.tx_errors++;
865 goto out;
866 }
867
868 entry = priv->cur_tx % priv->num_tx;
869 spin_lock_irq(&priv->lock);
870 priv->cur_tx++;
871
872 ethoc_read_bd(priv, entry, &bd);
873 if (unlikely(skb->len < ETHOC_ZLEN))
874 bd.stat |= TX_BD_PAD;
875 else
876 bd.stat &= ~TX_BD_PAD;
877
878 dest = priv->vma[entry];
879 memcpy_toio(dest, skb->data, skb->len);
880
881 bd.stat &= ~(TX_BD_STATS | TX_BD_LEN_MASK);
882 bd.stat |= TX_BD_LEN(skb->len);
883 ethoc_write_bd(priv, entry, &bd);
884
885 bd.stat |= TX_BD_READY;
886 ethoc_write_bd(priv, entry, &bd);
887
888 if (priv->cur_tx == (priv->dty_tx + priv->num_tx)) {
889 dev_dbg(&dev->dev, "stopping queue\n");
890 netif_stop_queue(dev);
891 }
892
893 spin_unlock_irq(&priv->lock);
894 skb_tx_timestamp(skb);
895out:
896 dev_kfree_skb(skb);
897 return NETDEV_TX_OK;
898}
899
900static int ethoc_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
901{
902 struct ethoc *priv = netdev_priv(dev);
903 struct phy_device *phydev = priv->phy;
904
905 if (!phydev)
906 return -EOPNOTSUPP;
907
908 return phy_ethtool_gset(phydev, cmd);
909}
910
911static int ethoc_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
912{
913 struct ethoc *priv = netdev_priv(dev);
914 struct phy_device *phydev = priv->phy;
915
916 if (!phydev)
917 return -EOPNOTSUPP;
918
919 return phy_ethtool_sset(phydev, cmd);
920}
921
922static int ethoc_get_regs_len(struct net_device *netdev)
923{
924 return ETH_END;
925}
926
927static void ethoc_get_regs(struct net_device *dev, struct ethtool_regs *regs,
928 void *p)
929{
930 struct ethoc *priv = netdev_priv(dev);
931 u32 *regs_buff = p;
932 unsigned i;
933
934 regs->version = 0;
935 for (i = 0; i < ETH_END / sizeof(u32); ++i)
936 regs_buff[i] = ethoc_read(priv, i * sizeof(u32));
937}
938
939static void ethoc_get_ringparam(struct net_device *dev,
940 struct ethtool_ringparam *ring)
941{
942 struct ethoc *priv = netdev_priv(dev);
943
944 ring->rx_max_pending = priv->num_bd - 1;
945 ring->rx_mini_max_pending = 0;
946 ring->rx_jumbo_max_pending = 0;
947 ring->tx_max_pending = priv->num_bd - 1;
948
949 ring->rx_pending = priv->num_rx;
950 ring->rx_mini_pending = 0;
951 ring->rx_jumbo_pending = 0;
952 ring->tx_pending = priv->num_tx;
953}
954
955static int ethoc_set_ringparam(struct net_device *dev,
956 struct ethtool_ringparam *ring)
957{
958 struct ethoc *priv = netdev_priv(dev);
959
960 if (ring->tx_pending < 1 || ring->rx_pending < 1 ||
961 ring->tx_pending + ring->rx_pending > priv->num_bd)
962 return -EINVAL;
963 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
964 return -EINVAL;
965
966 if (netif_running(dev)) {
967 netif_tx_disable(dev);
968 ethoc_disable_rx_and_tx(priv);
969 ethoc_disable_irq(priv, INT_MASK_TX | INT_MASK_RX);
970 synchronize_irq(dev->irq);
971 }
972
973 priv->num_tx = rounddown_pow_of_two(ring->tx_pending);
974 priv->num_rx = ring->rx_pending;
975 ethoc_init_ring(priv, dev->mem_start);
976
977 if (netif_running(dev)) {
978 ethoc_enable_irq(priv, INT_MASK_TX | INT_MASK_RX);
979 ethoc_enable_rx_and_tx(priv);
980 netif_wake_queue(dev);
981 }
982 return 0;
983}
984
985const struct ethtool_ops ethoc_ethtool_ops = {
986 .get_settings = ethoc_get_settings,
987 .set_settings = ethoc_set_settings,
988 .get_regs_len = ethoc_get_regs_len,
989 .get_regs = ethoc_get_regs,
990 .get_link = ethtool_op_get_link,
991 .get_ringparam = ethoc_get_ringparam,
992 .set_ringparam = ethoc_set_ringparam,
993 .get_ts_info = ethtool_op_get_ts_info,
994};
995
996static const struct net_device_ops ethoc_netdev_ops = {
997 .ndo_open = ethoc_open,
998 .ndo_stop = ethoc_stop,
999 .ndo_do_ioctl = ethoc_ioctl,
1000 .ndo_set_mac_address = ethoc_set_mac_address,
1001 .ndo_set_rx_mode = ethoc_set_multicast_list,
1002 .ndo_change_mtu = ethoc_change_mtu,
1003 .ndo_tx_timeout = ethoc_tx_timeout,
1004 .ndo_start_xmit = ethoc_start_xmit,
1005};
1006
1007/**
1008 * ethoc_probe - initialize OpenCores ethernet MAC
1009 * pdev: platform device
1010 */
1011static int ethoc_probe(struct platform_device *pdev)
1012{
1013 struct net_device *netdev = NULL;
1014 struct resource *res = NULL;
1015 struct resource *mmio = NULL;
1016 struct resource *mem = NULL;
1017 struct ethoc *priv = NULL;
1018 int num_bd;
1019 int ret = 0;
1020 bool random_mac = false;
1021 struct ethoc_platform_data *pdata = dev_get_platdata(&pdev->dev);
1022 u32 eth_clkfreq = pdata ? pdata->eth_clkfreq : 0;
1023
1024 /* allocate networking device */
1025 netdev = alloc_etherdev(sizeof(struct ethoc));
1026 if (!netdev) {
1027 ret = -ENOMEM;
1028 goto out;
1029 }
1030
1031 SET_NETDEV_DEV(netdev, &pdev->dev);
1032 platform_set_drvdata(pdev, netdev);
1033
1034 /* obtain I/O memory space */
1035 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1036 if (!res) {
1037 dev_err(&pdev->dev, "cannot obtain I/O memory space\n");
1038 ret = -ENXIO;
1039 goto free;
1040 }
1041
1042 mmio = devm_request_mem_region(&pdev->dev, res->start,
1043 resource_size(res), res->name);
1044 if (!mmio) {
1045 dev_err(&pdev->dev, "cannot request I/O memory space\n");
1046 ret = -ENXIO;
1047 goto free;
1048 }
1049
1050 netdev->base_addr = mmio->start;
1051
1052 /* obtain buffer memory space */
1053 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1054 if (res) {
1055 mem = devm_request_mem_region(&pdev->dev, res->start,
1056 resource_size(res), res->name);
1057 if (!mem) {
1058 dev_err(&pdev->dev, "cannot request memory space\n");
1059 ret = -ENXIO;
1060 goto free;
1061 }
1062
1063 netdev->mem_start = mem->start;
1064 netdev->mem_end = mem->end;
1065 }
1066
1067
1068 /* obtain device IRQ number */
1069 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1070 if (!res) {
1071 dev_err(&pdev->dev, "cannot obtain IRQ\n");
1072 ret = -ENXIO;
1073 goto free;
1074 }
1075
1076 netdev->irq = res->start;
1077
1078 /* setup driver-private data */
1079 priv = netdev_priv(netdev);
1080 priv->netdev = netdev;
1081 priv->dma_alloc = 0;
1082 priv->io_region_size = resource_size(mmio);
1083
1084 priv->iobase = devm_ioremap_nocache(&pdev->dev, netdev->base_addr,
1085 resource_size(mmio));
1086 if (!priv->iobase) {
1087 dev_err(&pdev->dev, "cannot remap I/O memory space\n");
1088 ret = -ENXIO;
1089 goto error;
1090 }
1091
1092 if (netdev->mem_end) {
1093 priv->membase = devm_ioremap_nocache(&pdev->dev,
1094 netdev->mem_start, resource_size(mem));
1095 if (!priv->membase) {
1096 dev_err(&pdev->dev, "cannot remap memory space\n");
1097 ret = -ENXIO;
1098 goto error;
1099 }
1100 } else {
1101 /* Allocate buffer memory */
1102 priv->membase = dmam_alloc_coherent(&pdev->dev,
1103 buffer_size, (void *)&netdev->mem_start,
1104 GFP_KERNEL);
1105 if (!priv->membase) {
1106 dev_err(&pdev->dev, "cannot allocate %dB buffer\n",
1107 buffer_size);
1108 ret = -ENOMEM;
1109 goto error;
1110 }
1111 netdev->mem_end = netdev->mem_start + buffer_size;
1112 priv->dma_alloc = buffer_size;
1113 }
1114
1115 priv->big_endian = pdata ? pdata->big_endian :
1116 of_device_is_big_endian(pdev->dev.of_node);
1117
1118 /* calculate the number of TX/RX buffers, maximum 128 supported */
1119 num_bd = min_t(unsigned int,
1120 128, (netdev->mem_end - netdev->mem_start + 1) / ETHOC_BUFSIZ);
1121 if (num_bd < 4) {
1122 ret = -ENODEV;
1123 goto error;
1124 }
1125 priv->num_bd = num_bd;
1126 /* num_tx must be a power of two */
1127 priv->num_tx = rounddown_pow_of_two(num_bd >> 1);
1128 priv->num_rx = num_bd - priv->num_tx;
1129
1130 dev_dbg(&pdev->dev, "ethoc: num_tx: %d num_rx: %d\n",
1131 priv->num_tx, priv->num_rx);
1132
1133 priv->vma = devm_kzalloc(&pdev->dev, num_bd*sizeof(void *), GFP_KERNEL);
1134 if (!priv->vma) {
1135 ret = -ENOMEM;
1136 goto error;
1137 }
1138
1139 /* Allow the platform setup code to pass in a MAC address. */
1140 if (pdata) {
1141 memcpy(netdev->dev_addr, pdata->hwaddr, IFHWADDRLEN);
1142 priv->phy_id = pdata->phy_id;
1143 } else {
1144 const uint8_t *mac;
1145
1146 mac = of_get_property(pdev->dev.of_node,
1147 "local-mac-address",
1148 NULL);
1149 if (mac)
1150 memcpy(netdev->dev_addr, mac, IFHWADDRLEN);
1151 priv->phy_id = -1;
1152 }
1153
1154 /* Check that the given MAC address is valid. If it isn't, read the
1155 * current MAC from the controller.
1156 */
1157 if (!is_valid_ether_addr(netdev->dev_addr))
1158 ethoc_get_mac_address(netdev, netdev->dev_addr);
1159
1160 /* Check the MAC again for validity, if it still isn't choose and
1161 * program a random one.
1162 */
1163 if (!is_valid_ether_addr(netdev->dev_addr)) {
1164 eth_random_addr(netdev->dev_addr);
1165 random_mac = true;
1166 }
1167
1168 ethoc_do_set_mac_address(netdev);
1169
1170 if (random_mac)
1171 netdev->addr_assign_type = NET_ADDR_RANDOM;
1172
1173 /* Allow the platform setup code to adjust MII management bus clock. */
1174 if (!eth_clkfreq) {
1175 struct clk *clk = devm_clk_get(&pdev->dev, NULL);
1176
1177 if (!IS_ERR(clk)) {
1178 priv->clk = clk;
1179 clk_prepare_enable(clk);
1180 eth_clkfreq = clk_get_rate(clk);
1181 }
1182 }
1183 if (eth_clkfreq) {
1184 u32 clkdiv = MIIMODER_CLKDIV(eth_clkfreq / 2500000 + 1);
1185
1186 if (!clkdiv)
1187 clkdiv = 2;
1188 dev_dbg(&pdev->dev, "setting MII clkdiv to %u\n", clkdiv);
1189 ethoc_write(priv, MIIMODER,
1190 (ethoc_read(priv, MIIMODER) & MIIMODER_NOPRE) |
1191 clkdiv);
1192 }
1193
1194 /* register MII bus */
1195 priv->mdio = mdiobus_alloc();
1196 if (!priv->mdio) {
1197 ret = -ENOMEM;
1198 goto free;
1199 }
1200
1201 priv->mdio->name = "ethoc-mdio";
1202 snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "%s-%d",
1203 priv->mdio->name, pdev->id);
1204 priv->mdio->read = ethoc_mdio_read;
1205 priv->mdio->write = ethoc_mdio_write;
1206 priv->mdio->priv = priv;
1207
1208 ret = mdiobus_register(priv->mdio);
1209 if (ret) {
1210 dev_err(&netdev->dev, "failed to register MDIO bus\n");
1211 goto free;
1212 }
1213
1214 ret = ethoc_mdio_probe(netdev);
1215 if (ret) {
1216 dev_err(&netdev->dev, "failed to probe MDIO bus\n");
1217 goto error;
1218 }
1219
1220 /* setup the net_device structure */
1221 netdev->netdev_ops = ðoc_netdev_ops;
1222 netdev->watchdog_timeo = ETHOC_TIMEOUT;
1223 netdev->features |= 0;
1224 netdev->ethtool_ops = ðoc_ethtool_ops;
1225
1226 /* setup NAPI */
1227 netif_napi_add(netdev, &priv->napi, ethoc_poll, 64);
1228
1229 spin_lock_init(&priv->lock);
1230
1231 ret = register_netdev(netdev);
1232 if (ret < 0) {
1233 dev_err(&netdev->dev, "failed to register interface\n");
1234 goto error2;
1235 }
1236
1237 goto out;
1238
1239error2:
1240 netif_napi_del(&priv->napi);
1241error:
1242 mdiobus_unregister(priv->mdio);
1243 mdiobus_free(priv->mdio);
1244free:
1245 if (priv->clk)
1246 clk_disable_unprepare(priv->clk);
1247 free_netdev(netdev);
1248out:
1249 return ret;
1250}
1251
1252/**
1253 * ethoc_remove - shutdown OpenCores ethernet MAC
1254 * @pdev: platform device
1255 */
1256static int ethoc_remove(struct platform_device *pdev)
1257{
1258 struct net_device *netdev = platform_get_drvdata(pdev);
1259 struct ethoc *priv = netdev_priv(netdev);
1260
1261 if (netdev) {
1262 netif_napi_del(&priv->napi);
1263 phy_disconnect(priv->phy);
1264 priv->phy = NULL;
1265
1266 if (priv->mdio) {
1267 mdiobus_unregister(priv->mdio);
1268 mdiobus_free(priv->mdio);
1269 }
1270 if (priv->clk)
1271 clk_disable_unprepare(priv->clk);
1272 unregister_netdev(netdev);
1273 free_netdev(netdev);
1274 }
1275
1276 return 0;
1277}
1278
1279#ifdef CONFIG_PM
1280static int ethoc_suspend(struct platform_device *pdev, pm_message_t state)
1281{
1282 return -ENOSYS;
1283}
1284
1285static int ethoc_resume(struct platform_device *pdev)
1286{
1287 return -ENOSYS;
1288}
1289#else
1290# define ethoc_suspend NULL
1291# define ethoc_resume NULL
1292#endif
1293
1294static const struct of_device_id ethoc_match[] = {
1295 { .compatible = "opencores,ethoc", },
1296 {},
1297};
1298MODULE_DEVICE_TABLE(of, ethoc_match);
1299
1300static struct platform_driver ethoc_driver = {
1301 .probe = ethoc_probe,
1302 .remove = ethoc_remove,
1303 .suspend = ethoc_suspend,
1304 .resume = ethoc_resume,
1305 .driver = {
1306 .name = "ethoc",
1307 .of_match_table = ethoc_match,
1308 },
1309};
1310
1311module_platform_driver(ethoc_driver);
1312
1313MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
1314MODULE_DESCRIPTION("OpenCores Ethernet MAC driver");
1315MODULE_LICENSE("GPL v2");
1316