Linux Audio

Check our new training course

Loading...
Note: File does not exist in v3.15.
  1/*
  2 * Copyright (C) 2015 Microchip Technology
  3 *
  4 * This program is free software; you can redistribute it and/or
  5 * modify it under the terms of the GNU General Public License
  6 * as published by the Free Software Foundation; either version 2
  7 * of the License, or (at your option) any later version.
  8 *
  9 * This program is distributed in the hope that it will be useful,
 10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 12 * GNU General Public License for more details.
 13 *
 14 * You should have received a copy of the GNU General Public License
 15 * along with this program; if not, see <http://www.gnu.org/licenses/>.
 16 */
 17#ifndef _LAN78XX_H
 18#define _LAN78XX_H
 19
 20/* USB Vendor Requests */
 21#define USB_VENDOR_REQUEST_WRITE_REGISTER	0xA0
 22#define USB_VENDOR_REQUEST_READ_REGISTER	0xA1
 23#define USB_VENDOR_REQUEST_GET_STATS		0xA2
 24
 25/* Interrupt Endpoint status word bitfields */
 26#define INT_ENP_EEE_START_TX_LPI_INT		BIT(26)
 27#define INT_ENP_EEE_STOP_TX_LPI_INT		BIT(25)
 28#define INT_ENP_EEE_RX_LPI_INT			BIT(24)
 29#define INT_ENP_RDFO_INT			BIT(22)
 30#define INT_ENP_TXE_INT				BIT(21)
 31#define INT_ENP_TX_DIS_INT			BIT(19)
 32#define INT_ENP_RX_DIS_INT			BIT(18)
 33#define INT_ENP_PHY_INT				BIT(17)
 34#define INT_ENP_DP_INT				BIT(16)
 35#define INT_ENP_MAC_ERR_INT			BIT(15)
 36#define INT_ENP_TDFU_INT			BIT(14)
 37#define INT_ENP_TDFO_INT			BIT(13)
 38#define INT_ENP_UTX_FP_INT			BIT(12)
 39
 40#define TX_PKT_ALIGNMENT			4
 41#define RX_PKT_ALIGNMENT			4
 42
 43/* Tx Command A */
 44#define TX_CMD_A_IGE_			(0x20000000)
 45#define TX_CMD_A_ICE_			(0x10000000)
 46#define TX_CMD_A_LSO_			(0x08000000)
 47#define TX_CMD_A_IPE_			(0x04000000)
 48#define TX_CMD_A_TPE_			(0x02000000)
 49#define TX_CMD_A_IVTG_			(0x01000000)
 50#define TX_CMD_A_RVTG_			(0x00800000)
 51#define TX_CMD_A_FCS_			(0x00400000)
 52#define TX_CMD_A_LEN_MASK_		(0x000FFFFF)
 53
 54/* Tx Command B */
 55#define TX_CMD_B_MSS_SHIFT_		(16)
 56#define TX_CMD_B_MSS_MASK_		(0x3FFF0000)
 57#define TX_CMD_B_MSS_MIN_		((unsigned short)8)
 58#define TX_CMD_B_VTAG_MASK_		(0x0000FFFF)
 59#define TX_CMD_B_VTAG_PRI_MASK_		(0x0000E000)
 60#define TX_CMD_B_VTAG_CFI_MASK_		(0x00001000)
 61#define TX_CMD_B_VTAG_VID_MASK_		(0x00000FFF)
 62
 63/* Rx Command A */
 64#define RX_CMD_A_ICE_			(0x80000000)
 65#define RX_CMD_A_TCE_			(0x40000000)
 66#define RX_CMD_A_CSE_MASK_		(0xC0000000)
 67#define RX_CMD_A_IPV_			(0x20000000)
 68#define RX_CMD_A_PID_MASK_		(0x18000000)
 69#define RX_CMD_A_PID_NONE_IP_		(0x00000000)
 70#define RX_CMD_A_PID_TCP_IP_		(0x08000000)
 71#define RX_CMD_A_PID_UDP_IP_		(0x10000000)
 72#define RX_CMD_A_PID_IP_		(0x18000000)
 73#define RX_CMD_A_PFF_			(0x04000000)
 74#define RX_CMD_A_BAM_			(0x02000000)
 75#define RX_CMD_A_MAM_			(0x01000000)
 76#define RX_CMD_A_FVTG_			(0x00800000)
 77#define RX_CMD_A_RED_			(0x00400000)
 78#define RX_CMD_A_RX_ERRS_MASK_		(0xC03F0000)
 79#define RX_CMD_A_RWT_			(0x00200000)
 80#define RX_CMD_A_RUNT_			(0x00100000)
 81#define RX_CMD_A_LONG_			(0x00080000)
 82#define RX_CMD_A_RXE_			(0x00040000)
 83#define RX_CMD_A_DRB_			(0x00020000)
 84#define RX_CMD_A_FCS_			(0x00010000)
 85#define RX_CMD_A_UAM_			(0x00008000)
 86#define RX_CMD_A_ICSM_			(0x00004000)
 87#define RX_CMD_A_LEN_MASK_		(0x00003FFF)
 88
 89/* Rx Command B */
 90#define RX_CMD_B_CSUM_SHIFT_		(16)
 91#define RX_CMD_B_CSUM_MASK_		(0xFFFF0000)
 92#define RX_CMD_B_VTAG_MASK_		(0x0000FFFF)
 93#define RX_CMD_B_VTAG_PRI_MASK_		(0x0000E000)
 94#define RX_CMD_B_VTAG_CFI_MASK_		(0x00001000)
 95#define RX_CMD_B_VTAG_VID_MASK_		(0x00000FFF)
 96
 97/* Rx Command C */
 98#define RX_CMD_C_WAKE_SHIFT_		(15)
 99#define RX_CMD_C_WAKE_			(0x8000)
100#define RX_CMD_C_REF_FAIL_SHIFT_	(14)
101#define RX_CMD_C_REF_FAIL_		(0x4000)
102
103/* SCSRs */
104#define NUMBER_OF_REGS			(193)
105
106#define ID_REV				(0x00)
107#define ID_REV_CHIP_ID_MASK_		(0xFFFF0000)
108#define ID_REV_CHIP_REV_MASK_		(0x0000FFFF)
109#define ID_REV_CHIP_ID_7800_		(0x7800)
110#define ID_REV_CHIP_ID_7850_		(0x7850)
111
112#define FPGA_REV			(0x04)
113#define FPGA_REV_MINOR_MASK_		(0x0000FF00)
114#define FPGA_REV_MAJOR_MASK_		(0x000000FF)
115
116#define INT_STS				(0x0C)
117#define INT_STS_CLEAR_ALL_		(0xFFFFFFFF)
118#define INT_STS_EEE_TX_LPI_STRT_	(0x04000000)
119#define INT_STS_EEE_TX_LPI_STOP_	(0x02000000)
120#define INT_STS_EEE_RX_LPI_		(0x01000000)
121#define INT_STS_RDFO_			(0x00400000)
122#define INT_STS_TXE_			(0x00200000)
123#define INT_STS_TX_DIS_			(0x00080000)
124#define INT_STS_RX_DIS_			(0x00040000)
125#define INT_STS_PHY_INT_		(0x00020000)
126#define INT_STS_DP_INT_			(0x00010000)
127#define INT_STS_MAC_ERR_		(0x00008000)
128#define INT_STS_TDFU_			(0x00004000)
129#define INT_STS_TDFO_			(0x00002000)
130#define INT_STS_UFX_FP_			(0x00001000)
131#define INT_STS_GPIO_MASK_		(0x00000FFF)
132#define INT_STS_GPIO11_			(0x00000800)
133#define INT_STS_GPIO10_			(0x00000400)
134#define INT_STS_GPIO9_			(0x00000200)
135#define INT_STS_GPIO8_			(0x00000100)
136#define INT_STS_GPIO7_			(0x00000080)
137#define INT_STS_GPIO6_			(0x00000040)
138#define INT_STS_GPIO5_			(0x00000020)
139#define INT_STS_GPIO4_			(0x00000010)
140#define INT_STS_GPIO3_			(0x00000008)
141#define INT_STS_GPIO2_			(0x00000004)
142#define INT_STS_GPIO1_			(0x00000002)
143#define INT_STS_GPIO0_			(0x00000001)
144
145#define HW_CFG				(0x010)
146#define HW_CFG_CLK125_EN_		(0x02000000)
147#define HW_CFG_REFCLK25_EN_		(0x01000000)
148#define HW_CFG_LED3_EN_			(0x00800000)
149#define HW_CFG_LED2_EN_			(0x00400000)
150#define HW_CFG_LED1_EN_			(0x00200000)
151#define HW_CFG_LED0_EN_			(0x00100000)
152#define HW_CFG_EEE_PHY_LUSU_		(0x00020000)
153#define HW_CFG_EEE_TSU_			(0x00010000)
154#define HW_CFG_NETDET_STS_		(0x00008000)
155#define HW_CFG_NETDET_EN_		(0x00004000)
156#define HW_CFG_EEM_			(0x00002000)
157#define HW_CFG_RST_PROTECT_		(0x00001000)
158#define HW_CFG_CONNECT_BUF_		(0x00000400)
159#define HW_CFG_CONNECT_EN_		(0x00000200)
160#define HW_CFG_CONNECT_POL_		(0x00000100)
161#define HW_CFG_SUSPEND_N_SEL_MASK_	(0x000000C0)
162#define HW_CFG_SUSPEND_N_SEL_2		(0x00000000)
163#define HW_CFG_SUSPEND_N_SEL_12N	(0x00000040)
164#define HW_CFG_SUSPEND_N_SEL_012N	(0x00000080)
165#define HW_CFG_SUSPEND_N_SEL_0123N	(0x000000C0)
166#define HW_CFG_SUSPEND_N_POL_		(0x00000020)
167#define HW_CFG_MEF_			(0x00000010)
168#define HW_CFG_ETC_			(0x00000008)
169#define HW_CFG_LRST_			(0x00000002)
170#define HW_CFG_SRST_			(0x00000001)
171
172#define PMT_CTL				(0x014)
173#define PMT_CTL_EEE_WAKEUP_EN_		(0x00002000)
174#define PMT_CTL_EEE_WUPS_		(0x00001000)
175#define PMT_CTL_MAC_SRST_		(0x00000800)
176#define PMT_CTL_PHY_PWRUP_		(0x00000400)
177#define PMT_CTL_RES_CLR_WKP_MASK_	(0x00000300)
178#define PMT_CTL_RES_CLR_WKP_STS_	(0x00000200)
179#define PMT_CTL_RES_CLR_WKP_EN_		(0x00000100)
180#define PMT_CTL_READY_			(0x00000080)
181#define PMT_CTL_SUS_MODE_MASK_		(0x00000060)
182#define PMT_CTL_SUS_MODE_0_		(0x00000000)
183#define PMT_CTL_SUS_MODE_1_		(0x00000020)
184#define PMT_CTL_SUS_MODE_2_		(0x00000040)
185#define PMT_CTL_SUS_MODE_3_		(0x00000060)
186#define PMT_CTL_PHY_RST_		(0x00000010)
187#define PMT_CTL_WOL_EN_			(0x00000008)
188#define PMT_CTL_PHY_WAKE_EN_		(0x00000004)
189#define PMT_CTL_WUPS_MASK_		(0x00000003)
190#define PMT_CTL_WUPS_MLT_		(0x00000003)
191#define PMT_CTL_WUPS_MAC_		(0x00000002)
192#define PMT_CTL_WUPS_PHY_		(0x00000001)
193
194#define GPIO_CFG0			(0x018)
195#define GPIO_CFG0_GPIOEN_MASK_		(0x0000F000)
196#define GPIO_CFG0_GPIOEN3_		(0x00008000)
197#define GPIO_CFG0_GPIOEN2_		(0x00004000)
198#define GPIO_CFG0_GPIOEN1_		(0x00002000)
199#define GPIO_CFG0_GPIOEN0_		(0x00001000)
200#define GPIO_CFG0_GPIOBUF_MASK_		(0x00000F00)
201#define GPIO_CFG0_GPIOBUF3_		(0x00000800)
202#define GPIO_CFG0_GPIOBUF2_		(0x00000400)
203#define GPIO_CFG0_GPIOBUF1_		(0x00000200)
204#define GPIO_CFG0_GPIOBUF0_		(0x00000100)
205#define GPIO_CFG0_GPIODIR_MASK_		(0x000000F0)
206#define GPIO_CFG0_GPIODIR3_		(0x00000080)
207#define GPIO_CFG0_GPIODIR2_		(0x00000040)
208#define GPIO_CFG0_GPIODIR1_		(0x00000020)
209#define GPIO_CFG0_GPIODIR0_		(0x00000010)
210#define GPIO_CFG0_GPIOD_MASK_		(0x0000000F)
211#define GPIO_CFG0_GPIOD3_		(0x00000008)
212#define GPIO_CFG0_GPIOD2_		(0x00000004)
213#define GPIO_CFG0_GPIOD1_		(0x00000002)
214#define GPIO_CFG0_GPIOD0_		(0x00000001)
215
216#define GPIO_CFG1			(0x01C)
217#define GPIO_CFG1_GPIOEN_MASK_		(0xFF000000)
218#define GPIO_CFG1_GPIOEN11_		(0x80000000)
219#define GPIO_CFG1_GPIOEN10_		(0x40000000)
220#define GPIO_CFG1_GPIOEN9_		(0x20000000)
221#define GPIO_CFG1_GPIOEN8_		(0x10000000)
222#define GPIO_CFG1_GPIOEN7_		(0x08000000)
223#define GPIO_CFG1_GPIOEN6_		(0x04000000)
224#define GPIO_CFG1_GPIOEN5_		(0x02000000)
225#define GPIO_CFG1_GPIOEN4_		(0x01000000)
226#define GPIO_CFG1_GPIOBUF_MASK_		(0x00FF0000)
227#define GPIO_CFG1_GPIOBUF11_		(0x00800000)
228#define GPIO_CFG1_GPIOBUF10_		(0x00400000)
229#define GPIO_CFG1_GPIOBUF9_		(0x00200000)
230#define GPIO_CFG1_GPIOBUF8_		(0x00100000)
231#define GPIO_CFG1_GPIOBUF7_		(0x00080000)
232#define GPIO_CFG1_GPIOBUF6_		(0x00040000)
233#define GPIO_CFG1_GPIOBUF5_		(0x00020000)
234#define GPIO_CFG1_GPIOBUF4_		(0x00010000)
235#define GPIO_CFG1_GPIODIR_MASK_		(0x0000FF00)
236#define GPIO_CFG1_GPIODIR11_		(0x00008000)
237#define GPIO_CFG1_GPIODIR10_		(0x00004000)
238#define GPIO_CFG1_GPIODIR9_		(0x00002000)
239#define GPIO_CFG1_GPIODIR8_		(0x00001000)
240#define GPIO_CFG1_GPIODIR7_		(0x00000800)
241#define GPIO_CFG1_GPIODIR6_		(0x00000400)
242#define GPIO_CFG1_GPIODIR5_		(0x00000200)
243#define GPIO_CFG1_GPIODIR4_		(0x00000100)
244#define GPIO_CFG1_GPIOD_MASK_		(0x000000FF)
245#define GPIO_CFG1_GPIOD11_		(0x00000080)
246#define GPIO_CFG1_GPIOD10_		(0x00000040)
247#define GPIO_CFG1_GPIOD9_		(0x00000020)
248#define GPIO_CFG1_GPIOD8_		(0x00000010)
249#define GPIO_CFG1_GPIOD7_		(0x00000008)
250#define GPIO_CFG1_GPIOD6_		(0x00000004)
251#define GPIO_CFG1_GPIOD6_		(0x00000004)
252#define GPIO_CFG1_GPIOD5_		(0x00000002)
253#define GPIO_CFG1_GPIOD4_		(0x00000001)
254
255#define GPIO_WAKE			(0x020)
256#define GPIO_WAKE_GPIOPOL_MASK_		(0x0FFF0000)
257#define GPIO_WAKE_GPIOPOL11_		(0x08000000)
258#define GPIO_WAKE_GPIOPOL10_		(0x04000000)
259#define GPIO_WAKE_GPIOPOL9_		(0x02000000)
260#define GPIO_WAKE_GPIOPOL8_		(0x01000000)
261#define GPIO_WAKE_GPIOPOL7_		(0x00800000)
262#define GPIO_WAKE_GPIOPOL6_		(0x00400000)
263#define GPIO_WAKE_GPIOPOL5_		(0x00200000)
264#define GPIO_WAKE_GPIOPOL4_		(0x00100000)
265#define GPIO_WAKE_GPIOPOL3_		(0x00080000)
266#define GPIO_WAKE_GPIOPOL2_		(0x00040000)
267#define GPIO_WAKE_GPIOPOL1_		(0x00020000)
268#define GPIO_WAKE_GPIOPOL0_		(0x00010000)
269#define GPIO_WAKE_GPIOWK_MASK_		(0x00000FFF)
270#define GPIO_WAKE_GPIOWK11_		(0x00000800)
271#define GPIO_WAKE_GPIOWK10_		(0x00000400)
272#define GPIO_WAKE_GPIOWK9_		(0x00000200)
273#define GPIO_WAKE_GPIOWK8_		(0x00000100)
274#define GPIO_WAKE_GPIOWK7_		(0x00000080)
275#define GPIO_WAKE_GPIOWK6_		(0x00000040)
276#define GPIO_WAKE_GPIOWK5_		(0x00000020)
277#define GPIO_WAKE_GPIOWK4_		(0x00000010)
278#define GPIO_WAKE_GPIOWK3_		(0x00000008)
279#define GPIO_WAKE_GPIOWK2_		(0x00000004)
280#define GPIO_WAKE_GPIOWK1_		(0x00000002)
281#define GPIO_WAKE_GPIOWK0_		(0x00000001)
282
283#define DP_SEL				(0x024)
284#define DP_SEL_DPRDY_			(0x80000000)
285#define DP_SEL_RSEL_MASK_		(0x0000000F)
286#define DP_SEL_RSEL_USB_PHY_CSRS_	(0x0000000F)
287#define DP_SEL_RSEL_OTP_64BIT_		(0x00000009)
288#define DP_SEL_RSEL_OTP_8BIT_		(0x00000008)
289#define DP_SEL_RSEL_UTX_BUF_RAM_	(0x00000007)
290#define DP_SEL_RSEL_DESC_RAM_		(0x00000005)
291#define DP_SEL_RSEL_TXFIFO_		(0x00000004)
292#define DP_SEL_RSEL_RXFIFO_		(0x00000003)
293#define DP_SEL_RSEL_LSO_		(0x00000002)
294#define DP_SEL_RSEL_VLAN_DA_		(0x00000001)
295#define DP_SEL_RSEL_URXBUF_		(0x00000000)
296#define DP_SEL_VHF_HASH_LEN		(16)
297#define DP_SEL_VHF_VLAN_LEN		(128)
298
299#define DP_CMD				(0x028)
300#define DP_CMD_WRITE_			(0x00000001)
301#define DP_CMD_READ_			(0x00000000)
302
303#define DP_ADDR				(0x02C)
304#define DP_ADDR_MASK_			(0x00003FFF)
305
306#define DP_DATA				(0x030)
307
308#define E2P_CMD				(0x040)
309#define E2P_CMD_EPC_BUSY_		(0x80000000)
310#define E2P_CMD_EPC_CMD_MASK_		(0x70000000)
311#define E2P_CMD_EPC_CMD_RELOAD_		(0x70000000)
312#define E2P_CMD_EPC_CMD_ERAL_		(0x60000000)
313#define E2P_CMD_EPC_CMD_ERASE_		(0x50000000)
314#define E2P_CMD_EPC_CMD_WRAL_		(0x40000000)
315#define E2P_CMD_EPC_CMD_WRITE_		(0x30000000)
316#define E2P_CMD_EPC_CMD_EWEN_		(0x20000000)
317#define E2P_CMD_EPC_CMD_EWDS_		(0x10000000)
318#define E2P_CMD_EPC_CMD_READ_		(0x00000000)
319#define E2P_CMD_EPC_TIMEOUT_		(0x00000400)
320#define E2P_CMD_EPC_DL_			(0x00000200)
321#define E2P_CMD_EPC_ADDR_MASK_		(0x000001FF)
322
323#define E2P_DATA			(0x044)
324#define E2P_DATA_EEPROM_DATA_MASK_	(0x000000FF)
325
326#define BOS_ATTR			(0x050)
327#define BOS_ATTR_BLOCK_SIZE_MASK_	(0x000000FF)
328
329#define SS_ATTR				(0x054)
330#define SS_ATTR_POLL_INT_MASK_		(0x00FF0000)
331#define SS_ATTR_DEV_DESC_SIZE_MASK_	(0x0000FF00)
332#define SS_ATTR_CFG_BLK_SIZE_MASK_	(0x000000FF)
333
334#define HS_ATTR				(0x058)
335#define HS_ATTR_POLL_INT_MASK_		(0x00FF0000)
336#define HS_ATTR_DEV_DESC_SIZE_MASK_	(0x0000FF00)
337#define HS_ATTR_CFG_BLK_SIZE_MASK_	(0x000000FF)
338
339#define FS_ATTR				(0x05C)
340#define FS_ATTR_POLL_INT_MASK_		(0x00FF0000)
341#define FS_ATTR_DEV_DESC_SIZE_MASK_	(0x0000FF00)
342#define FS_ATTR_CFG_BLK_SIZE_MASK_	(0x000000FF)
343
344#define STR_ATTR0			    (0x060)
345#define STR_ATTR0_CFGSTR_DESC_SIZE_MASK_    (0xFF000000)
346#define STR_ATTR0_SERSTR_DESC_SIZE_MASK_    (0x00FF0000)
347#define STR_ATTR0_PRODSTR_DESC_SIZE_MASK_   (0x0000FF00)
348#define STR_ATTR0_MANUF_DESC_SIZE_MASK_     (0x000000FF)
349
350#define STR_ATTR1			    (0x064)
351#define STR_ATTR1_INTSTR_DESC_SIZE_MASK_    (0x000000FF)
352
353#define STR_FLAG_ATTR			    (0x068)
354#define STR_FLAG_ATTR_PME_FLAGS_MASK_	    (0x000000FF)
355
356#define USB_CFG0			(0x080)
357#define USB_CFG_LPM_RESPONSE_		(0x80000000)
358#define USB_CFG_LPM_CAPABILITY_		(0x40000000)
359#define USB_CFG_LPM_ENBL_SLPM_		(0x20000000)
360#define USB_CFG_HIRD_THR_MASK_		(0x1F000000)
361#define USB_CFG_HIRD_THR_960_		(0x1C000000)
362#define USB_CFG_HIRD_THR_885_		(0x1B000000)
363#define USB_CFG_HIRD_THR_810_		(0x1A000000)
364#define USB_CFG_HIRD_THR_735_		(0x19000000)
365#define USB_CFG_HIRD_THR_660_		(0x18000000)
366#define USB_CFG_HIRD_THR_585_		(0x17000000)
367#define USB_CFG_HIRD_THR_510_		(0x16000000)
368#define USB_CFG_HIRD_THR_435_		(0x15000000)
369#define USB_CFG_HIRD_THR_360_		(0x14000000)
370#define USB_CFG_HIRD_THR_285_		(0x13000000)
371#define USB_CFG_HIRD_THR_210_		(0x12000000)
372#define USB_CFG_HIRD_THR_135_		(0x11000000)
373#define USB_CFG_HIRD_THR_60_		(0x10000000)
374#define USB_CFG_MAX_BURST_BI_MASK_	(0x00F00000)
375#define USB_CFG_MAX_BURST_BO_MASK_	(0x000F0000)
376#define USB_CFG_MAX_DEV_SPEED_MASK_	(0x0000E000)
377#define USB_CFG_MAX_DEV_SPEED_SS_	(0x00008000)
378#define USB_CFG_MAX_DEV_SPEED_HS_	(0x00000000)
379#define USB_CFG_MAX_DEV_SPEED_FS_	(0x00002000)
380#define USB_CFG_PHY_BOOST_MASK_		(0x00000180)
381#define USB_CFG_PHY_BOOST_PLUS_12_	(0x00000180)
382#define USB_CFG_PHY_BOOST_PLUS_8_	(0x00000100)
383#define USB_CFG_PHY_BOOST_PLUS_4_	(0x00000080)
384#define USB_CFG_PHY_BOOST_NORMAL_	(0x00000000)
385#define USB_CFG_BIR_			(0x00000040)
386#define USB_CFG_BCE_			(0x00000020)
387#define USB_CFG_PORT_SWAP_		(0x00000010)
388#define USB_CFG_LPM_EN_			(0x00000008)
389#define USB_CFG_RMT_WKP_		(0x00000004)
390#define USB_CFG_PWR_SEL_		(0x00000002)
391#define USB_CFG_STALL_BO_DIS_		(0x00000001)
392
393#define USB_CFG1			(0x084)
394#define USB_CFG1_U1_TIMEOUT_MASK_	(0xFF000000)
395#define USB_CFG1_U2_TIMEOUT_MASK_	(0x00FF0000)
396#define USB_CFG1_HS_TOUT_CAL_MASK_	(0x0000E000)
397#define USB_CFG1_DEV_U2_INIT_EN_	(0x00001000)
398#define USB_CFG1_DEV_U2_EN_		(0x00000800)
399#define USB_CFG1_DEV_U1_INIT_EN_	(0x00000400)
400#define USB_CFG1_DEV_U1_EN_		(0x00000200)
401#define USB_CFG1_LTM_ENABLE_		(0x00000100)
402#define USB_CFG1_FS_TOUT_CAL_MASK_	(0x00000070)
403#define USB_CFG1_SCALE_DOWN_MASK_	(0x00000003)
404#define USB_CFG1_SCALE_DOWN_MODE3_	(0x00000003)
405#define USB_CFG1_SCALE_DOWN_MODE2_	(0x00000002)
406#define USB_CFG1_SCALE_DOWN_MODE1_	(0x00000001)
407#define USB_CFG1_SCALE_DOWN_MODE0_	(0x00000000)
408
409#define USB_CFG2			    (0x088)
410#define USB_CFG2_SS_DETACH_TIME_MASK_	    (0xFFFF0000)
411#define USB_CFG2_HS_DETACH_TIME_MASK_	    (0x0000FFFF)
412
413#define BURST_CAP			(0x090)
414#define BURST_CAP_SIZE_MASK_		(0x000000FF)
415
416#define BULK_IN_DLY			(0x094)
417#define BULK_IN_DLY_MASK_		(0x0000FFFF)
418
419#define INT_EP_CTL			(0x098)
420#define INT_EP_INTEP_ON_		(0x80000000)
421#define INT_STS_EEE_TX_LPI_STRT_EN_	(0x04000000)
422#define INT_STS_EEE_TX_LPI_STOP_EN_	(0x02000000)
423#define INT_STS_EEE_RX_LPI_EN_		(0x01000000)
424#define INT_EP_RDFO_EN_			(0x00400000)
425#define INT_EP_TXE_EN_			(0x00200000)
426#define INT_EP_TX_DIS_EN_		(0x00080000)
427#define INT_EP_RX_DIS_EN_		(0x00040000)
428#define INT_EP_PHY_INT_EN_		(0x00020000)
429#define INT_EP_DP_INT_EN_		(0x00010000)
430#define INT_EP_MAC_ERR_EN_		(0x00008000)
431#define INT_EP_TDFU_EN_			(0x00004000)
432#define INT_EP_TDFO_EN_			(0x00002000)
433#define INT_EP_UTX_FP_EN_		(0x00001000)
434#define INT_EP_GPIO_EN_MASK_		(0x00000FFF)
435
436#define PIPE_CTL			(0x09C)
437#define PIPE_CTL_TXSWING_		(0x00000040)
438#define PIPE_CTL_TXMARGIN_MASK_		(0x00000038)
439#define PIPE_CTL_TXDEEMPHASIS_MASK_	(0x00000006)
440#define PIPE_CTL_ELASTICITYBUFFERMODE_	(0x00000001)
441
442#define U1_LATENCY			(0xA0)
443#define U2_LATENCY			(0xA4)
444
445#define USB_STATUS			(0x0A8)
446#define USB_STATUS_REMOTE_WK_		(0x00100000)
447#define USB_STATUS_FUNC_REMOTE_WK_	(0x00080000)
448#define USB_STATUS_LTM_ENABLE_		(0x00040000)
449#define USB_STATUS_U2_ENABLE_		(0x00020000)
450#define USB_STATUS_U1_ENABLE_		(0x00010000)
451#define USB_STATUS_SET_SEL_		(0x00000020)
452#define USB_STATUS_REMOTE_WK_STS_	(0x00000010)
453#define USB_STATUS_FUNC_REMOTE_WK_STS_	(0x00000008)
454#define USB_STATUS_LTM_ENABLE_STS_	(0x00000004)
455#define USB_STATUS_U2_ENABLE_STS_	(0x00000002)
456#define USB_STATUS_U1_ENABLE_STS_	(0x00000001)
457
458#define USB_CFG3			(0x0AC)
459#define USB_CFG3_EN_U2_LTM_		(0x40000000)
460#define USB_CFG3_BULK_OUT_NUMP_OVR_	(0x20000000)
461#define USB_CFG3_DIS_FAST_U1_EXIT_	(0x10000000)
462#define USB_CFG3_LPM_NYET_THR_		(0x0F000000)
463#define USB_CFG3_RX_DET_2_POL_LFPS_	(0x00800000)
464#define USB_CFG3_LFPS_FILT_		(0x00400000)
465#define USB_CFG3_SKIP_RX_DET_		(0x00200000)
466#define USB_CFG3_DELAY_P1P2P3_		(0x001C0000)
467#define USB_CFG3_DELAY_PHY_PWR_CHG_	(0x00020000)
468#define USB_CFG3_U1U2_EXIT_FR_		(0x00010000)
469#define USB_CFG3_REQ_P1P2P3		(0x00008000)
470#define USB_CFG3_HST_PRT_CMPL_		(0x00004000)
471#define USB_CFG3_DIS_SCRAMB_		(0x00002000)
472#define USB_CFG3_PWR_DN_SCALE_		(0x00001FFF)
473
474#define RFE_CTL				(0x0B0)
475#define RFE_CTL_IGMP_COE_		(0x00004000)
476#define RFE_CTL_ICMP_COE_		(0x00002000)
477#define RFE_CTL_TCPUDP_COE_		(0x00001000)
478#define RFE_CTL_IP_COE_			(0x00000800)
479#define RFE_CTL_BCAST_EN_		(0x00000400)
480#define RFE_CTL_MCAST_EN_		(0x00000200)
481#define RFE_CTL_UCAST_EN_		(0x00000100)
482#define RFE_CTL_VLAN_STRIP_		(0x00000080)
483#define RFE_CTL_DISCARD_UNTAGGED_	(0x00000040)
484#define RFE_CTL_VLAN_FILTER_		(0x00000020)
485#define RFE_CTL_SA_FILTER_		(0x00000010)
486#define RFE_CTL_MCAST_HASH_		(0x00000008)
487#define RFE_CTL_DA_HASH_		(0x00000004)
488#define RFE_CTL_DA_PERFECT_		(0x00000002)
489#define RFE_CTL_RST_			(0x00000001)
490
491#define VLAN_TYPE			(0x0B4)
492#define VLAN_TYPE_MASK_			(0x0000FFFF)
493
494#define FCT_RX_CTL			(0x0C0)
495#define FCT_RX_CTL_EN_			(0x80000000)
496#define FCT_RX_CTL_RST_			(0x40000000)
497#define FCT_RX_CTL_SBF_			(0x02000000)
498#define FCT_RX_CTL_OVFL_		(0x01000000)
499#define FCT_RX_CTL_DROP_		(0x00800000)
500#define FCT_RX_CTL_NOT_EMPTY_		(0x00400000)
501#define FCT_RX_CTL_EMPTY_		(0x00200000)
502#define FCT_RX_CTL_DIS_			(0x00100000)
503#define FCT_RX_CTL_USED_MASK_		(0x0000FFFF)
504
505#define FCT_TX_CTL			(0x0C4)
506#define FCT_TX_CTL_EN_			(0x80000000)
507#define FCT_TX_CTL_RST_			(0x40000000)
508#define FCT_TX_CTL_NOT_EMPTY_		(0x00400000)
509#define FCT_TX_CTL_EMPTY_		(0x00200000)
510#define FCT_TX_CTL_DIS_			(0x00100000)
511#define FCT_TX_CTL_USED_MASK_		(0x0000FFFF)
512
513#define FCT_RX_FIFO_END			(0x0C8)
514#define FCT_RX_FIFO_END_MASK_		(0x0000007F)
515
516#define FCT_TX_FIFO_END			(0x0CC)
517#define FCT_TX_FIFO_END_MASK_		(0x0000003F)
518
519#define FCT_FLOW			(0x0D0)
520#define FCT_FLOW_OFF_MASK_		(0x00007F00)
521#define FCT_FLOW_ON_MASK_		(0x0000007F)
522
523#define RX_DP_STOR			(0x0D4)
524#define RX_DP_STORE_TOT_RXUSED_MASK_	(0xFFFF0000)
525#define RX_DP_STORE_UTX_RXUSED_MASK_	(0x0000FFFF)
526
527#define TX_DP_STOR			(0x0D8)
528#define TX_DP_STORE_TOT_TXUSED_MASK_	(0xFFFF0000)
529#define TX_DP_STORE_URX_TXUSED_MASK_	(0x0000FFFF)
530
531#define LTM_BELT_IDLE0			(0x0E0)
532#define LTM_BELT_IDLE0_IDLE1000_	(0x0FFF0000)
533#define LTM_BELT_IDLE0_IDLE100_		(0x00000FFF)
534
535#define LTM_BELT_IDLE1			(0x0E4)
536#define LTM_BELT_IDLE1_IDLE10_		(0x00000FFF)
537
538#define LTM_BELT_ACT0			(0x0E8)
539#define LTM_BELT_ACT0_ACT1000_		(0x0FFF0000)
540#define LTM_BELT_ACT0_ACT100_		(0x00000FFF)
541
542#define LTM_BELT_ACT1			(0x0EC)
543#define LTM_BELT_ACT1_ACT10_		(0x00000FFF)
544
545#define LTM_INACTIVE0			(0x0F0)
546#define LTM_INACTIVE0_TIMER1000_	(0xFFFF0000)
547#define LTM_INACTIVE0_TIMER100_		(0x0000FFFF)
548
549#define LTM_INACTIVE1			(0x0F4)
550#define LTM_INACTIVE1_TIMER10_		(0x0000FFFF)
551
552#define MAC_CR				(0x100)
553#define MAC_CR_EEE_TX_CLK_STOP_EN_	(0x00040000)
554#define MAC_CR_EEE_EN_			(0x00020000)
555#define MAC_CR_EEE_TLAR_EN_		(0x00010000)
556#define MAC_CR_ADP_			(0x00002000)
557#define MAC_CR_AUTO_DUPLEX_		(0x00001000)
558#define MAC_CR_AUTO_SPEED_		(0x00000800)
559#define MAC_CR_LOOPBACK_		(0x00000400)
560#define MAC_CR_BOLMT_MASK_		(0x000000C0)
561#define MAC_CR_FULL_DUPLEX_		(0x00000008)
562#define MAC_CR_SPEED_MASK_		(0x00000006)
563#define MAC_CR_SPEED_1000_		(0x00000004)
564#define MAC_CR_SPEED_100_		(0x00000002)
565#define MAC_CR_SPEED_10_		(0x00000000)
566#define MAC_CR_RST_			(0x00000001)
567
568#define MAC_RX				(0x104)
569#define MAC_RX_MAX_SIZE_SHIFT_		(16)
570#define MAC_RX_MAX_SIZE_MASK_		(0x3FFF0000)
571#define MAC_RX_FCS_STRIP_		(0x00000010)
572#define MAC_RX_VLAN_FSE_		(0x00000004)
573#define MAC_RX_RXD_			(0x00000002)
574#define MAC_RX_RXEN_			(0x00000001)
575
576#define MAC_TX				(0x108)
577#define MAC_TX_BAD_FCS_			(0x00000004)
578#define MAC_TX_TXD_			(0x00000002)
579#define MAC_TX_TXEN_			(0x00000001)
580
581#define FLOW				(0x10C)
582#define FLOW_CR_FORCE_FC_		(0x80000000)
583#define FLOW_CR_TX_FCEN_		(0x40000000)
584#define FLOW_CR_RX_FCEN_		(0x20000000)
585#define FLOW_CR_FPF_			(0x10000000)
586#define FLOW_CR_FCPT_MASK_		(0x0000FFFF)
587
588#define RAND_SEED			(0x110)
589#define RAND_SEED_MASK_			(0x0000FFFF)
590
591#define ERR_STS				(0x114)
592#define ERR_STS_FERR_			(0x00000100)
593#define ERR_STS_LERR_			(0x00000080)
594#define ERR_STS_RFERR_			(0x00000040)
595#define ERR_STS_ECERR_			(0x00000010)
596#define ERR_STS_ALERR_			(0x00000008)
597#define ERR_STS_URERR_			(0x00000004)
598
599#define RX_ADDRH			(0x118)
600#define RX_ADDRH_MASK_			(0x0000FFFF)
601
602#define RX_ADDRL			(0x11C)
603#define RX_ADDRL_MASK_			(0xFFFFFFFF)
604
605#define MII_ACC				(0x120)
606#define MII_ACC_PHY_ADDR_SHIFT_		(11)
607#define MII_ACC_PHY_ADDR_MASK_		(0x0000F800)
608#define MII_ACC_MIIRINDA_SHIFT_		(6)
609#define MII_ACC_MIIRINDA_MASK_		(0x000007C0)
610#define MII_ACC_MII_READ_		(0x00000000)
611#define MII_ACC_MII_WRITE_		(0x00000002)
612#define MII_ACC_MII_BUSY_		(0x00000001)
613
614#define MII_DATA			(0x124)
615#define MII_DATA_MASK_			(0x0000FFFF)
616
617#define MAC_RGMII_ID			(0x128)
618#define MAC_RGMII_ID_TXC_DELAY_EN_	(0x00000002)
619#define MAC_RGMII_ID_RXC_DELAY_EN_	(0x00000001)
620
621#define EEE_TX_LPI_REQ_DLY		(0x130)
622#define EEE_TX_LPI_REQ_DLY_CNT_MASK_	(0xFFFFFFFF)
623
624#define EEE_TW_TX_SYS			(0x134)
625#define EEE_TW_TX_SYS_CNT1G_MASK_	(0xFFFF0000)
626#define EEE_TW_TX_SYS_CNT100M_MASK_	(0x0000FFFF)
627
628#define EEE_TX_LPI_REM_DLY		(0x138)
629#define EEE_TX_LPI_REM_DLY_CNT_		(0x00FFFFFF)
630
631#define WUCSR				(0x140)
632#define WUCSR_TESTMODE_			(0x80000000)
633#define WUCSR_RFE_WAKE_EN_		(0x00004000)
634#define WUCSR_EEE_TX_WAKE_		(0x00002000)
635#define WUCSR_EEE_TX_WAKE_EN_		(0x00001000)
636#define WUCSR_EEE_RX_WAKE_		(0x00000800)
637#define WUCSR_EEE_RX_WAKE_EN_		(0x00000400)
638#define WUCSR_RFE_WAKE_FR_		(0x00000200)
639#define WUCSR_STORE_WAKE_		(0x00000100)
640#define WUCSR_PFDA_FR_			(0x00000080)
641#define WUCSR_WUFR_			(0x00000040)
642#define WUCSR_MPR_			(0x00000020)
643#define WUCSR_BCST_FR_			(0x00000010)
644#define WUCSR_PFDA_EN_			(0x00000008)
645#define WUCSR_WAKE_EN_			(0x00000004)
646#define WUCSR_MPEN_			(0x00000002)
647#define WUCSR_BCST_EN_			(0x00000001)
648
649#define WK_SRC				(0x144)
650#define WK_SRC_GPIOX_INT_WK_SHIFT_	(20)
651#define WK_SRC_GPIOX_INT_WK_MASK_	(0xFFF00000)
652#define WK_SRC_IPV6_TCPSYN_RCD_WK_	(0x00010000)
653#define WK_SRC_IPV4_TCPSYN_RCD_WK_	(0x00008000)
654#define WK_SRC_EEE_TX_WK_		(0x00004000)
655#define WK_SRC_EEE_RX_WK_		(0x00002000)
656#define WK_SRC_GOOD_FR_WK_		(0x00001000)
657#define WK_SRC_PFDA_FR_WK_		(0x00000800)
658#define WK_SRC_MP_FR_WK_		(0x00000400)
659#define WK_SRC_BCAST_FR_WK_		(0x00000200)
660#define WK_SRC_WU_FR_WK_		(0x00000100)
661#define WK_SRC_WUFF_MATCH_MASK_		(0x0000001F)
662
663#define WUF_CFG0			(0x150)
664#define NUM_OF_WUF_CFG			(32)
665#define WUF_CFG_BEGIN			(WUF_CFG0)
666#define WUF_CFG(index)			(WUF_CFG_BEGIN + (4 * (index)))
667#define WUF_CFGX_EN_			(0x80000000)
668#define WUF_CFGX_TYPE_MASK_		(0x03000000)
669#define WUF_CFGX_TYPE_MCAST_		(0x02000000)
670#define WUF_CFGX_TYPE_ALL_		(0x01000000)
671#define WUF_CFGX_TYPE_UCAST_		(0x00000000)
672#define WUF_CFGX_OFFSET_SHIFT_		(16)
673#define WUF_CFGX_OFFSET_MASK_		(0x00FF0000)
674#define WUF_CFGX_CRC16_MASK_		(0x0000FFFF)
675
676#define WUF_MASK0_0			(0x200)
677#define WUF_MASK0_1			(0x204)
678#define WUF_MASK0_2			(0x208)
679#define WUF_MASK0_3			(0x20C)
680#define NUM_OF_WUF_MASK			(32)
681#define WUF_MASK0_BEGIN			(WUF_MASK0_0)
682#define WUF_MASK1_BEGIN			(WUF_MASK0_1)
683#define WUF_MASK2_BEGIN			(WUF_MASK0_2)
684#define WUF_MASK3_BEGIN			(WUF_MASK0_3)
685#define WUF_MASK0(index)		(WUF_MASK0_BEGIN + (0x10 * (index)))
686#define WUF_MASK1(index)		(WUF_MASK1_BEGIN + (0x10 * (index)))
687#define WUF_MASK2(index)		(WUF_MASK2_BEGIN + (0x10 * (index)))
688#define WUF_MASK3(index)		(WUF_MASK3_BEGIN + (0x10 * (index)))
689
690#define MAF_BASE			(0x400)
691#define MAF_HIX				(0x00)
692#define MAF_LOX				(0x04)
693#define NUM_OF_MAF			(33)
694#define MAF_HI_BEGIN			(MAF_BASE + MAF_HIX)
695#define MAF_LO_BEGIN			(MAF_BASE + MAF_LOX)
696#define MAF_HI(index)			(MAF_BASE + (8 * (index)) + (MAF_HIX))
697#define MAF_LO(index)			(MAF_BASE + (8 * (index)) + (MAF_LOX))
698#define MAF_HI_VALID_			(0x80000000)
699#define MAF_HI_TYPE_MASK_		(0x40000000)
700#define MAF_HI_TYPE_SRC_		(0x40000000)
701#define MAF_HI_TYPE_DST_		(0x00000000)
702#define MAF_HI_ADDR_MASK		(0x0000FFFF)
703#define MAF_LO_ADDR_MASK		(0xFFFFFFFF)
704
705#define WUCSR2				(0x600)
706#define WUCSR2_CSUM_DISABLE_		(0x80000000)
707#define WUCSR2_NA_SA_SEL_		(0x00000100)
708#define WUCSR2_NS_RCD_			(0x00000080)
709#define WUCSR2_ARP_RCD_			(0x00000040)
710#define WUCSR2_IPV6_TCPSYN_RCD_		(0x00000020)
711#define WUCSR2_IPV4_TCPSYN_RCD_		(0x00000010)
712#define WUCSR2_NS_OFFLOAD_EN_		(0x00000008)
713#define WUCSR2_ARP_OFFLOAD_EN_		(0x00000004)
714#define WUCSR2_IPV6_TCPSYN_WAKE_EN_	(0x00000002)
715#define WUCSR2_IPV4_TCPSYN_WAKE_EN_	(0x00000001)
716
717#define NS1_IPV6_ADDR_DEST0		(0x610)
718#define NS1_IPV6_ADDR_DEST1		(0x614)
719#define NS1_IPV6_ADDR_DEST2		(0x618)
720#define NS1_IPV6_ADDR_DEST3		(0x61C)
721
722#define NS1_IPV6_ADDR_SRC0		(0x620)
723#define NS1_IPV6_ADDR_SRC1		(0x624)
724#define NS1_IPV6_ADDR_SRC2		(0x628)
725#define NS1_IPV6_ADDR_SRC3		(0x62C)
726
727#define NS1_ICMPV6_ADDR0_0		(0x630)
728#define NS1_ICMPV6_ADDR0_1		(0x634)
729#define NS1_ICMPV6_ADDR0_2		(0x638)
730#define NS1_ICMPV6_ADDR0_3		(0x63C)
731
732#define NS1_ICMPV6_ADDR1_0		(0x640)
733#define NS1_ICMPV6_ADDR1_1		(0x644)
734#define NS1_ICMPV6_ADDR1_2		(0x648)
735#define NS1_ICMPV6_ADDR1_3		(0x64C)
736
737#define NS2_IPV6_ADDR_DEST0		(0x650)
738#define NS2_IPV6_ADDR_DEST1		(0x654)
739#define NS2_IPV6_ADDR_DEST2		(0x658)
740#define NS2_IPV6_ADDR_DEST3		(0x65C)
741
742#define NS2_IPV6_ADDR_SRC0		(0x660)
743#define NS2_IPV6_ADDR_SRC1		(0x664)
744#define NS2_IPV6_ADDR_SRC2		(0x668)
745#define NS2_IPV6_ADDR_SRC3		(0x66C)
746
747#define NS2_ICMPV6_ADDR0_0		(0x670)
748#define NS2_ICMPV6_ADDR0_1		(0x674)
749#define NS2_ICMPV6_ADDR0_2		(0x678)
750#define NS2_ICMPV6_ADDR0_3		(0x67C)
751
752#define NS2_ICMPV6_ADDR1_0		(0x680)
753#define NS2_ICMPV6_ADDR1_1		(0x684)
754#define NS2_ICMPV6_ADDR1_2		(0x688)
755#define NS2_ICMPV6_ADDR1_3		(0x68C)
756
757#define SYN_IPV4_ADDR_SRC		(0x690)
758#define SYN_IPV4_ADDR_DEST		(0x694)
759#define SYN_IPV4_TCP_PORTS		(0x698)
760#define SYN_IPV4_TCP_PORTS_IPV4_DEST_PORT_SHIFT_    (16)
761#define SYN_IPV4_TCP_PORTS_IPV4_DEST_PORT_MASK_     (0xFFFF0000)
762#define SYN_IPV4_TCP_PORTS_IPV4_SRC_PORT_MASK_	    (0x0000FFFF)
763
764#define SYN_IPV6_ADDR_SRC0		(0x69C)
765#define SYN_IPV6_ADDR_SRC1		(0x6A0)
766#define SYN_IPV6_ADDR_SRC2		(0x6A4)
767#define SYN_IPV6_ADDR_SRC3		(0x6A8)
768
769#define SYN_IPV6_ADDR_DEST0		(0x6AC)
770#define SYN_IPV6_ADDR_DEST1		(0x6B0)
771#define SYN_IPV6_ADDR_DEST2		(0x6B4)
772#define SYN_IPV6_ADDR_DEST3		(0x6B8)
773
774#define SYN_IPV6_TCP_PORTS		(0x6BC)
775#define SYN_IPV6_TCP_PORTS_IPV6_DEST_PORT_SHIFT_    (16)
776#define SYN_IPV6_TCP_PORTS_IPV6_DEST_PORT_MASK_     (0xFFFF0000)
777#define SYN_IPV6_TCP_PORTS_IPV6_SRC_PORT_MASK_	    (0x0000FFFF)
778
779#define ARP_SPA				(0x6C0)
780#define ARP_TPA				(0x6C4)
781
782#define PHY_DEV_ID			(0x700)
783#define PHY_DEV_ID_REV_SHIFT_		(28)
784#define PHY_DEV_ID_REV_SHIFT_		(28)
785#define PHY_DEV_ID_REV_MASK_		(0xF0000000)
786#define PHY_DEV_ID_MODEL_SHIFT_		(22)
787#define PHY_DEV_ID_MODEL_MASK_		(0x0FC00000)
788#define PHY_DEV_ID_OUI_MASK_		(0x003FFFFF)
789
790#define OTP_BASE_ADDR			(0x00001000)
791#define OTP_ADDR_RANGE_			(0x1FF)
792
793#define OTP_PWR_DN			(OTP_BASE_ADDR + 4 * 0x00)
794#define OTP_PWR_DN_PWRDN_N_		(0x01)
795
796#define OTP_ADDR1			(OTP_BASE_ADDR + 4 * 0x01)
797#define OTP_ADDR1_15_11			(0x1F)
798
799#define OTP_ADDR2			(OTP_BASE_ADDR + 4 * 0x02)
800#define OTP_ADDR2_10_3			(0xFF)
801
802#define OTP_ADDR3			(OTP_BASE_ADDR + 4 * 0x03)
803#define OTP_ADDR3_2_0			(0x03)
804
805#define OTP_PRGM_DATA			(OTP_BASE_ADDR + 4 * 0x04)
806
807#define OTP_PRGM_MODE			(OTP_BASE_ADDR + 4 * 0x05)
808#define OTP_PRGM_MODE_BYTE_		(0x01)
809
810#define OTP_RD_DATA			(OTP_BASE_ADDR + 4 * 0x06)
811
812#define OTP_FUNC_CMD			(OTP_BASE_ADDR + 4 * 0x08)
813#define OTP_FUNC_CMD_RESET_		(0x04)
814#define OTP_FUNC_CMD_PROGRAM_		(0x02)
815#define OTP_FUNC_CMD_READ_		(0x01)
816
817#define OTP_TST_CMD			(OTP_BASE_ADDR + 4 * 0x09)
818#define OTP_TST_CMD_TEST_DEC_SEL_	(0x10)
819#define OTP_TST_CMD_PRGVRFY_		(0x08)
820#define OTP_TST_CMD_WRTEST_		(0x04)
821#define OTP_TST_CMD_TESTDEC_		(0x02)
822#define OTP_TST_CMD_BLANKCHECK_		(0x01)
823
824#define OTP_CMD_GO			(OTP_BASE_ADDR + 4 * 0x0A)
825#define OTP_CMD_GO_GO_			(0x01)
826
827#define OTP_PASS_FAIL			(OTP_BASE_ADDR + 4 * 0x0B)
828#define OTP_PASS_FAIL_PASS_		(0x02)
829#define OTP_PASS_FAIL_FAIL_		(0x01)
830
831#define OTP_STATUS			(OTP_BASE_ADDR + 4 * 0x0C)
832#define OTP_STATUS_OTP_LOCK_		(0x10)
833#define OTP_STATUS_WEB_			(0x08)
834#define OTP_STATUS_PGMEN		(0x04)
835#define OTP_STATUS_CPUMPEN_		(0x02)
836#define OTP_STATUS_BUSY_		(0x01)
837
838#define OTP_MAX_PRG			(OTP_BASE_ADDR + 4 * 0x0D)
839#define OTP_MAX_PRG_MAX_PROG		(0x1F)
840
841#define OTP_INTR_STATUS			(OTP_BASE_ADDR + 4 * 0x10)
842#define OTP_INTR_STATUS_READY_		(0x01)
843
844#define OTP_INTR_MASK			(OTP_BASE_ADDR + 4 * 0x11)
845#define OTP_INTR_MASK_READY_		(0x01)
846
847#define OTP_RSTB_PW1			(OTP_BASE_ADDR + 4 * 0x14)
848#define OTP_RSTB_PW2			(OTP_BASE_ADDR + 4 * 0x15)
849#define OTP_PGM_PW1			(OTP_BASE_ADDR + 4 * 0x18)
850#define OTP_PGM_PW2			(OTP_BASE_ADDR + 4 * 0x19)
851#define OTP_READ_PW1			(OTP_BASE_ADDR + 4 * 0x1C)
852#define OTP_READ_PW2			(OTP_BASE_ADDR + 4 * 0x1D)
853#define OTP_TCRST			(OTP_BASE_ADDR + 4 * 0x20)
854#define OTP_RSRD			(OTP_BASE_ADDR + 4 * 0x21)
855#define OTP_TREADEN_VAL			(OTP_BASE_ADDR + 4 * 0x22)
856#define OTP_TDLES_VAL			(OTP_BASE_ADDR + 4 * 0x23)
857#define OTP_TWWL_VAL			(OTP_BASE_ADDR + 4 * 0x24)
858#define OTP_TDLEH_VAL			(OTP_BASE_ADDR + 4 * 0x25)
859#define OTP_TWPED_VAL			(OTP_BASE_ADDR + 4 * 0x26)
860#define OTP_TPES_VAL			(OTP_BASE_ADDR + 4 * 0x27)
861#define OTP_TCPS_VAL			(OTP_BASE_ADDR + 4 * 0x28)
862#define OTP_TCPH_VAL			(OTP_BASE_ADDR + 4 * 0x29)
863#define OTP_TPGMVFY_VAL			(OTP_BASE_ADDR + 4 * 0x2A)
864#define OTP_TPEH_VAL			(OTP_BASE_ADDR + 4 * 0x2B)
865#define OTP_TPGRST_VAL			(OTP_BASE_ADDR + 4 * 0x2C)
866#define OTP_TCLES_VAL			(OTP_BASE_ADDR + 4 * 0x2D)
867#define OTP_TCLEH_VAL			(OTP_BASE_ADDR + 4 * 0x2E)
868#define OTP_TRDES_VAL			(OTP_BASE_ADDR + 4 * 0x2F)
869#define OTP_TBCACC_VAL			(OTP_BASE_ADDR + 4 * 0x30)
870#define OTP_TAAC_VAL			(OTP_BASE_ADDR + 4 * 0x31)
871#define OTP_TACCT_VAL			(OTP_BASE_ADDR + 4 * 0x32)
872#define OTP_TRDEP_VAL			(OTP_BASE_ADDR + 4 * 0x38)
873#define OTP_TPGSV_VAL			(OTP_BASE_ADDR + 4 * 0x39)
874#define OTP_TPVSR_VAL			(OTP_BASE_ADDR + 4 * 0x3A)
875#define OTP_TPVHR_VAL			(OTP_BASE_ADDR + 4 * 0x3B)
876#define OTP_TPVSA_VAL			(OTP_BASE_ADDR + 4 * 0x3C)
877#endif /* _LAN78XX_H */