Loading...
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#ifndef __LINUX_XHCI_HCD_H
24#define __LINUX_XHCI_HCD_H
25
26#include <linux/usb.h>
27#include <linux/timer.h>
28#include <linux/kernel.h>
29#include <linux/usb/hcd.h>
30
31/* Code sharing between pci-quirks and xhci hcd */
32#include "xhci-ext-caps.h"
33#include "pci-quirks.h"
34
35/* xHCI PCI Configuration Registers */
36#define XHCI_SBRN_OFFSET (0x60)
37
38/* Max number of USB devices for any host controller - limit in section 6.1 */
39#define MAX_HC_SLOTS 256
40/* Section 5.3.3 - MaxPorts */
41#define MAX_HC_PORTS 127
42
43/*
44 * xHCI register interface.
45 * This corresponds to the eXtensible Host Controller Interface (xHCI)
46 * Revision 0.95 specification
47 */
48
49/**
50 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
51 * @hc_capbase: length of the capabilities register and HC version number
52 * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
53 * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
54 * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
55 * @hcc_params: HCCPARAMS - Capability Parameters
56 * @db_off: DBOFF - Doorbell array offset
57 * @run_regs_off: RTSOFF - Runtime register space offset
58 */
59struct xhci_cap_regs {
60 __le32 hc_capbase;
61 __le32 hcs_params1;
62 __le32 hcs_params2;
63 __le32 hcs_params3;
64 __le32 hcc_params;
65 __le32 db_off;
66 __le32 run_regs_off;
67 /* Reserved up to (CAPLENGTH - 0x1C) */
68};
69
70/* hc_capbase bitmasks */
71/* bits 7:0 - how long is the Capabilities register */
72#define HC_LENGTH(p) XHCI_HC_LENGTH(p)
73/* bits 31:16 */
74#define HC_VERSION(p) (((p) >> 16) & 0xffff)
75
76/* HCSPARAMS1 - hcs_params1 - bitmasks */
77/* bits 0:7, Max Device Slots */
78#define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
79#define HCS_SLOTS_MASK 0xff
80/* bits 8:18, Max Interrupters */
81#define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
82/* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
83#define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
84
85/* HCSPARAMS2 - hcs_params2 - bitmasks */
86/* bits 0:3, frames or uframes that SW needs to queue transactions
87 * ahead of the HW to meet periodic deadlines */
88#define HCS_IST(p) (((p) >> 0) & 0xf)
89/* bits 4:7, max number of Event Ring segments */
90#define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
91/* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
92/* bits 27:31 number of Scratchpad buffers SW must allocate for the HW */
93#define HCS_MAX_SCRATCHPAD(p) (((p) >> 27) & 0x1f)
94
95/* HCSPARAMS3 - hcs_params3 - bitmasks */
96/* bits 0:7, Max U1 to U0 latency for the roothub ports */
97#define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
98/* bits 16:31, Max U2 to U0 latency for the roothub ports */
99#define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
100
101/* HCCPARAMS - hcc_params - bitmasks */
102/* true: HC can use 64-bit address pointers */
103#define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
104/* true: HC can do bandwidth negotiation */
105#define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
106/* true: HC uses 64-byte Device Context structures
107 * FIXME 64-byte context structures aren't supported yet.
108 */
109#define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
110/* true: HC has port power switches */
111#define HCC_PPC(p) ((p) & (1 << 3))
112/* true: HC has port indicators */
113#define HCS_INDICATOR(p) ((p) & (1 << 4))
114/* true: HC has Light HC Reset Capability */
115#define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
116/* true: HC supports latency tolerance messaging */
117#define HCC_LTC(p) ((p) & (1 << 6))
118/* true: no secondary Stream ID Support */
119#define HCC_NSS(p) ((p) & (1 << 7))
120/* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
121#define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
122/* Extended Capabilities pointer from PCI base - section 5.3.6 */
123#define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
124
125/* db_off bitmask - bits 0:1 reserved */
126#define DBOFF_MASK (~0x3)
127
128/* run_regs_off bitmask - bits 0:4 reserved */
129#define RTSOFF_MASK (~0x1f)
130
131
132/* Number of registers per port */
133#define NUM_PORT_REGS 4
134
135#define PORTSC 0
136#define PORTPMSC 1
137#define PORTLI 2
138#define PORTHLPMC 3
139
140/**
141 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
142 * @command: USBCMD - xHC command register
143 * @status: USBSTS - xHC status register
144 * @page_size: This indicates the page size that the host controller
145 * supports. If bit n is set, the HC supports a page size
146 * of 2^(n+12), up to a 128MB page size.
147 * 4K is the minimum page size.
148 * @cmd_ring: CRP - 64-bit Command Ring Pointer
149 * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
150 * @config_reg: CONFIG - Configure Register
151 * @port_status_base: PORTSCn - base address for Port Status and Control
152 * Each port has a Port Status and Control register,
153 * followed by a Port Power Management Status and Control
154 * register, a Port Link Info register, and a reserved
155 * register.
156 * @port_power_base: PORTPMSCn - base address for
157 * Port Power Management Status and Control
158 * @port_link_base: PORTLIn - base address for Port Link Info (current
159 * Link PM state and control) for USB 2.1 and USB 3.0
160 * devices.
161 */
162struct xhci_op_regs {
163 __le32 command;
164 __le32 status;
165 __le32 page_size;
166 __le32 reserved1;
167 __le32 reserved2;
168 __le32 dev_notification;
169 __le64 cmd_ring;
170 /* rsvd: offset 0x20-2F */
171 __le32 reserved3[4];
172 __le64 dcbaa_ptr;
173 __le32 config_reg;
174 /* rsvd: offset 0x3C-3FF */
175 __le32 reserved4[241];
176 /* port 1 registers, which serve as a base address for other ports */
177 __le32 port_status_base;
178 __le32 port_power_base;
179 __le32 port_link_base;
180 __le32 reserved5;
181 /* registers for ports 2-255 */
182 __le32 reserved6[NUM_PORT_REGS*254];
183};
184
185/* USBCMD - USB command - command bitmasks */
186/* start/stop HC execution - do not write unless HC is halted*/
187#define CMD_RUN XHCI_CMD_RUN
188/* Reset HC - resets internal HC state machine and all registers (except
189 * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
190 * The xHCI driver must reinitialize the xHC after setting this bit.
191 */
192#define CMD_RESET (1 << 1)
193/* Event Interrupt Enable - a '1' allows interrupts from the host controller */
194#define CMD_EIE XHCI_CMD_EIE
195/* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
196#define CMD_HSEIE XHCI_CMD_HSEIE
197/* bits 4:6 are reserved (and should be preserved on writes). */
198/* light reset (port status stays unchanged) - reset completed when this is 0 */
199#define CMD_LRESET (1 << 7)
200/* host controller save/restore state. */
201#define CMD_CSS (1 << 8)
202#define CMD_CRS (1 << 9)
203/* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
204#define CMD_EWE XHCI_CMD_EWE
205/* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
206 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
207 * '0' means the xHC can power it off if all ports are in the disconnect,
208 * disabled, or powered-off state.
209 */
210#define CMD_PM_INDEX (1 << 11)
211/* bits 12:31 are reserved (and should be preserved on writes). */
212
213/* IMAN - Interrupt Management Register */
214#define IMAN_IE (1 << 1)
215#define IMAN_IP (1 << 0)
216
217/* USBSTS - USB status - status bitmasks */
218/* HC not running - set to 1 when run/stop bit is cleared. */
219#define STS_HALT XHCI_STS_HALT
220/* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
221#define STS_FATAL (1 << 2)
222/* event interrupt - clear this prior to clearing any IP flags in IR set*/
223#define STS_EINT (1 << 3)
224/* port change detect */
225#define STS_PORT (1 << 4)
226/* bits 5:7 reserved and zeroed */
227/* save state status - '1' means xHC is saving state */
228#define STS_SAVE (1 << 8)
229/* restore state status - '1' means xHC is restoring state */
230#define STS_RESTORE (1 << 9)
231/* true: save or restore error */
232#define STS_SRE (1 << 10)
233/* true: Controller Not Ready to accept doorbell or op reg writes after reset */
234#define STS_CNR XHCI_STS_CNR
235/* true: internal Host Controller Error - SW needs to reset and reinitialize */
236#define STS_HCE (1 << 12)
237/* bits 13:31 reserved and should be preserved */
238
239/*
240 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
241 * Generate a device notification event when the HC sees a transaction with a
242 * notification type that matches a bit set in this bit field.
243 */
244#define DEV_NOTE_MASK (0xffff)
245#define ENABLE_DEV_NOTE(x) (1 << (x))
246/* Most of the device notification types should only be used for debug.
247 * SW does need to pay attention to function wake notifications.
248 */
249#define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
250
251/* CRCR - Command Ring Control Register - cmd_ring bitmasks */
252/* bit 0 is the command ring cycle state */
253/* stop ring operation after completion of the currently executing command */
254#define CMD_RING_PAUSE (1 << 1)
255/* stop ring immediately - abort the currently executing command */
256#define CMD_RING_ABORT (1 << 2)
257/* true: command ring is running */
258#define CMD_RING_RUNNING (1 << 3)
259/* bits 4:5 reserved and should be preserved */
260/* Command Ring pointer - bit mask for the lower 32 bits. */
261#define CMD_RING_RSVD_BITS (0x3f)
262
263/* CONFIG - Configure Register - config_reg bitmasks */
264/* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
265#define MAX_DEVS(p) ((p) & 0xff)
266/* bits 8:31 - reserved and should be preserved */
267
268/* PORTSC - Port Status and Control Register - port_status_base bitmasks */
269/* true: device connected */
270#define PORT_CONNECT (1 << 0)
271/* true: port enabled */
272#define PORT_PE (1 << 1)
273/* bit 2 reserved and zeroed */
274/* true: port has an over-current condition */
275#define PORT_OC (1 << 3)
276/* true: port reset signaling asserted */
277#define PORT_RESET (1 << 4)
278/* Port Link State - bits 5:8
279 * A read gives the current link PM state of the port,
280 * a write with Link State Write Strobe set sets the link state.
281 */
282#define PORT_PLS_MASK (0xf << 5)
283#define XDEV_U0 (0x0 << 5)
284#define XDEV_U2 (0x2 << 5)
285#define XDEV_U3 (0x3 << 5)
286#define XDEV_RESUME (0xf << 5)
287/* true: port has power (see HCC_PPC) */
288#define PORT_POWER (1 << 9)
289/* bits 10:13 indicate device speed:
290 * 0 - undefined speed - port hasn't be initialized by a reset yet
291 * 1 - full speed
292 * 2 - low speed
293 * 3 - high speed
294 * 4 - super speed
295 * 5-15 reserved
296 */
297#define DEV_SPEED_MASK (0xf << 10)
298#define XDEV_FS (0x1 << 10)
299#define XDEV_LS (0x2 << 10)
300#define XDEV_HS (0x3 << 10)
301#define XDEV_SS (0x4 << 10)
302#define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
303#define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
304#define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
305#define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
306#define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
307/* Bits 20:23 in the Slot Context are the speed for the device */
308#define SLOT_SPEED_FS (XDEV_FS << 10)
309#define SLOT_SPEED_LS (XDEV_LS << 10)
310#define SLOT_SPEED_HS (XDEV_HS << 10)
311#define SLOT_SPEED_SS (XDEV_SS << 10)
312/* Port Indicator Control */
313#define PORT_LED_OFF (0 << 14)
314#define PORT_LED_AMBER (1 << 14)
315#define PORT_LED_GREEN (2 << 14)
316#define PORT_LED_MASK (3 << 14)
317/* Port Link State Write Strobe - set this when changing link state */
318#define PORT_LINK_STROBE (1 << 16)
319/* true: connect status change */
320#define PORT_CSC (1 << 17)
321/* true: port enable change */
322#define PORT_PEC (1 << 18)
323/* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
324 * into an enabled state, and the device into the default state. A "warm" reset
325 * also resets the link, forcing the device through the link training sequence.
326 * SW can also look at the Port Reset register to see when warm reset is done.
327 */
328#define PORT_WRC (1 << 19)
329/* true: over-current change */
330#define PORT_OCC (1 << 20)
331/* true: reset change - 1 to 0 transition of PORT_RESET */
332#define PORT_RC (1 << 21)
333/* port link status change - set on some port link state transitions:
334 * Transition Reason
335 * ------------------------------------------------------------------------------
336 * - U3 to Resume Wakeup signaling from a device
337 * - Resume to Recovery to U0 USB 3.0 device resume
338 * - Resume to U0 USB 2.0 device resume
339 * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
340 * - U3 to U0 Software resume of USB 2.0 device complete
341 * - U2 to U0 L1 resume of USB 2.1 device complete
342 * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
343 * - U0 to disabled L1 entry error with USB 2.1 device
344 * - Any state to inactive Error on USB 3.0 port
345 */
346#define PORT_PLC (1 << 22)
347/* port configure error change - port failed to configure its link partner */
348#define PORT_CEC (1 << 23)
349/* Cold Attach Status - xHC can set this bit to report device attached during
350 * Sx state. Warm port reset should be perfomed to clear this bit and move port
351 * to connected state.
352 */
353#define PORT_CAS (1 << 24)
354/* wake on connect (enable) */
355#define PORT_WKCONN_E (1 << 25)
356/* wake on disconnect (enable) */
357#define PORT_WKDISC_E (1 << 26)
358/* wake on over-current (enable) */
359#define PORT_WKOC_E (1 << 27)
360/* bits 28:29 reserved */
361/* true: device is removable - for USB 3.0 roothub emulation */
362#define PORT_DEV_REMOVE (1 << 30)
363/* Initiate a warm port reset - complete when PORT_WRC is '1' */
364#define PORT_WR (1 << 31)
365
366/* We mark duplicate entries with -1 */
367#define DUPLICATE_ENTRY ((u8)(-1))
368
369/* Port Power Management Status and Control - port_power_base bitmasks */
370/* Inactivity timer value for transitions into U1, in microseconds.
371 * Timeout can be up to 127us. 0xFF means an infinite timeout.
372 */
373#define PORT_U1_TIMEOUT(p) ((p) & 0xff)
374#define PORT_U1_TIMEOUT_MASK 0xff
375/* Inactivity timer value for transitions into U2 */
376#define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
377#define PORT_U2_TIMEOUT_MASK (0xff << 8)
378/* Bits 24:31 for port testing */
379
380/* USB2 Protocol PORTSPMSC */
381#define PORT_L1S_MASK 7
382#define PORT_L1S_SUCCESS 1
383#define PORT_RWE (1 << 3)
384#define PORT_HIRD(p) (((p) & 0xf) << 4)
385#define PORT_HIRD_MASK (0xf << 4)
386#define PORT_L1DS_MASK (0xff << 8)
387#define PORT_L1DS(p) (((p) & 0xff) << 8)
388#define PORT_HLE (1 << 16)
389
390
391/* USB2 Protocol PORTHLPMC */
392#define PORT_HIRDM(p)((p) & 3)
393#define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
394#define PORT_BESLD(p)(((p) & 0xf) << 10)
395
396/* use 512 microseconds as USB2 LPM L1 default timeout. */
397#define XHCI_L1_TIMEOUT 512
398
399/* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
400 * Safe to use with mixed HIRD and BESL systems (host and device) and is used
401 * by other operating systems.
402 *
403 * XHCI 1.0 errata 8/14/12 Table 13 notes:
404 * "Software should choose xHC BESL/BESLD field values that do not violate a
405 * device's resume latency requirements,
406 * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
407 * or not program values < '4' if BLC = '0' and a BESL device is attached.
408 */
409#define XHCI_DEFAULT_BESL 4
410
411/**
412 * struct xhci_intr_reg - Interrupt Register Set
413 * @irq_pending: IMAN - Interrupt Management Register. Used to enable
414 * interrupts and check for pending interrupts.
415 * @irq_control: IMOD - Interrupt Moderation Register.
416 * Used to throttle interrupts.
417 * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
418 * @erst_base: ERST base address.
419 * @erst_dequeue: Event ring dequeue pointer.
420 *
421 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
422 * Ring Segment Table (ERST) associated with it. The event ring is comprised of
423 * multiple segments of the same size. The HC places events on the ring and
424 * "updates the Cycle bit in the TRBs to indicate to software the current
425 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
426 * updates the dequeue pointer.
427 */
428struct xhci_intr_reg {
429 __le32 irq_pending;
430 __le32 irq_control;
431 __le32 erst_size;
432 __le32 rsvd;
433 __le64 erst_base;
434 __le64 erst_dequeue;
435};
436
437/* irq_pending bitmasks */
438#define ER_IRQ_PENDING(p) ((p) & 0x1)
439/* bits 2:31 need to be preserved */
440/* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
441#define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
442#define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
443#define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
444
445/* irq_control bitmasks */
446/* Minimum interval between interrupts (in 250ns intervals). The interval
447 * between interrupts will be longer if there are no events on the event ring.
448 * Default is 4000 (1 ms).
449 */
450#define ER_IRQ_INTERVAL_MASK (0xffff)
451/* Counter used to count down the time to the next interrupt - HW use only */
452#define ER_IRQ_COUNTER_MASK (0xffff << 16)
453
454/* erst_size bitmasks */
455/* Preserve bits 16:31 of erst_size */
456#define ERST_SIZE_MASK (0xffff << 16)
457
458/* erst_dequeue bitmasks */
459/* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
460 * where the current dequeue pointer lies. This is an optional HW hint.
461 */
462#define ERST_DESI_MASK (0x7)
463/* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
464 * a work queue (or delayed service routine)?
465 */
466#define ERST_EHB (1 << 3)
467#define ERST_PTR_MASK (0xf)
468
469/**
470 * struct xhci_run_regs
471 * @microframe_index:
472 * MFINDEX - current microframe number
473 *
474 * Section 5.5 Host Controller Runtime Registers:
475 * "Software should read and write these registers using only Dword (32 bit)
476 * or larger accesses"
477 */
478struct xhci_run_regs {
479 __le32 microframe_index;
480 __le32 rsvd[7];
481 struct xhci_intr_reg ir_set[128];
482};
483
484/**
485 * struct doorbell_array
486 *
487 * Bits 0 - 7: Endpoint target
488 * Bits 8 - 15: RsvdZ
489 * Bits 16 - 31: Stream ID
490 *
491 * Section 5.6
492 */
493struct xhci_doorbell_array {
494 __le32 doorbell[256];
495};
496
497#define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
498#define DB_VALUE_HOST 0x00000000
499
500/**
501 * struct xhci_protocol_caps
502 * @revision: major revision, minor revision, capability ID,
503 * and next capability pointer.
504 * @name_string: Four ASCII characters to say which spec this xHC
505 * follows, typically "USB ".
506 * @port_info: Port offset, count, and protocol-defined information.
507 */
508struct xhci_protocol_caps {
509 u32 revision;
510 u32 name_string;
511 u32 port_info;
512};
513
514#define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
515#define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
516#define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
517
518/**
519 * struct xhci_container_ctx
520 * @type: Type of context. Used to calculated offsets to contained contexts.
521 * @size: Size of the context data
522 * @bytes: The raw context data given to HW
523 * @dma: dma address of the bytes
524 *
525 * Represents either a Device or Input context. Holds a pointer to the raw
526 * memory used for the context (bytes) and dma address of it (dma).
527 */
528struct xhci_container_ctx {
529 unsigned type;
530#define XHCI_CTX_TYPE_DEVICE 0x1
531#define XHCI_CTX_TYPE_INPUT 0x2
532
533 int size;
534
535 u8 *bytes;
536 dma_addr_t dma;
537};
538
539/**
540 * struct xhci_slot_ctx
541 * @dev_info: Route string, device speed, hub info, and last valid endpoint
542 * @dev_info2: Max exit latency for device number, root hub port number
543 * @tt_info: tt_info is used to construct split transaction tokens
544 * @dev_state: slot state and device address
545 *
546 * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
547 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
548 * reserved at the end of the slot context for HC internal use.
549 */
550struct xhci_slot_ctx {
551 __le32 dev_info;
552 __le32 dev_info2;
553 __le32 tt_info;
554 __le32 dev_state;
555 /* offset 0x10 to 0x1f reserved for HC internal use */
556 __le32 reserved[4];
557};
558
559/* dev_info bitmasks */
560/* Route String - 0:19 */
561#define ROUTE_STRING_MASK (0xfffff)
562/* Device speed - values defined by PORTSC Device Speed field - 20:23 */
563#define DEV_SPEED (0xf << 20)
564/* bit 24 reserved */
565/* Is this LS/FS device connected through a HS hub? - bit 25 */
566#define DEV_MTT (0x1 << 25)
567/* Set if the device is a hub - bit 26 */
568#define DEV_HUB (0x1 << 26)
569/* Index of the last valid endpoint context in this device context - 27:31 */
570#define LAST_CTX_MASK (0x1f << 27)
571#define LAST_CTX(p) ((p) << 27)
572#define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
573#define SLOT_FLAG (1 << 0)
574#define EP0_FLAG (1 << 1)
575
576/* dev_info2 bitmasks */
577/* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
578#define MAX_EXIT (0xffff)
579/* Root hub port number that is needed to access the USB device */
580#define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
581#define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
582/* Maximum number of ports under a hub device */
583#define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
584
585/* tt_info bitmasks */
586/*
587 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
588 * The Slot ID of the hub that isolates the high speed signaling from
589 * this low or full-speed device. '0' if attached to root hub port.
590 */
591#define TT_SLOT (0xff)
592/*
593 * The number of the downstream facing port of the high-speed hub
594 * '0' if the device is not low or full speed.
595 */
596#define TT_PORT (0xff << 8)
597#define TT_THINK_TIME(p) (((p) & 0x3) << 16)
598
599/* dev_state bitmasks */
600/* USB device address - assigned by the HC */
601#define DEV_ADDR_MASK (0xff)
602/* bits 8:26 reserved */
603/* Slot state */
604#define SLOT_STATE (0x1f << 27)
605#define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
606
607#define SLOT_STATE_DISABLED 0
608#define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
609#define SLOT_STATE_DEFAULT 1
610#define SLOT_STATE_ADDRESSED 2
611#define SLOT_STATE_CONFIGURED 3
612
613/**
614 * struct xhci_ep_ctx
615 * @ep_info: endpoint state, streams, mult, and interval information.
616 * @ep_info2: information on endpoint type, max packet size, max burst size,
617 * error count, and whether the HC will force an event for all
618 * transactions.
619 * @deq: 64-bit ring dequeue pointer address. If the endpoint only
620 * defines one stream, this points to the endpoint transfer ring.
621 * Otherwise, it points to a stream context array, which has a
622 * ring pointer for each flow.
623 * @tx_info:
624 * Average TRB lengths for the endpoint ring and
625 * max payload within an Endpoint Service Interval Time (ESIT).
626 *
627 * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
628 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
629 * reserved at the end of the endpoint context for HC internal use.
630 */
631struct xhci_ep_ctx {
632 __le32 ep_info;
633 __le32 ep_info2;
634 __le64 deq;
635 __le32 tx_info;
636 /* offset 0x14 - 0x1f reserved for HC internal use */
637 __le32 reserved[3];
638};
639
640/* ep_info bitmasks */
641/*
642 * Endpoint State - bits 0:2
643 * 0 - disabled
644 * 1 - running
645 * 2 - halted due to halt condition - ok to manipulate endpoint ring
646 * 3 - stopped
647 * 4 - TRB error
648 * 5-7 - reserved
649 */
650#define EP_STATE_MASK (0xf)
651#define EP_STATE_DISABLED 0
652#define EP_STATE_RUNNING 1
653#define EP_STATE_HALTED 2
654#define EP_STATE_STOPPED 3
655#define EP_STATE_ERROR 4
656/* Mult - Max number of burtst within an interval, in EP companion desc. */
657#define EP_MULT(p) (((p) & 0x3) << 8)
658#define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
659/* bits 10:14 are Max Primary Streams */
660/* bit 15 is Linear Stream Array */
661/* Interval - period between requests to an endpoint - 125u increments. */
662#define EP_INTERVAL(p) (((p) & 0xff) << 16)
663#define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
664#define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
665#define EP_MAXPSTREAMS_MASK (0x1f << 10)
666#define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
667/* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
668#define EP_HAS_LSA (1 << 15)
669
670/* ep_info2 bitmasks */
671/*
672 * Force Event - generate transfer events for all TRBs for this endpoint
673 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
674 */
675#define FORCE_EVENT (0x1)
676#define ERROR_COUNT(p) (((p) & 0x3) << 1)
677#define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
678#define EP_TYPE(p) ((p) << 3)
679#define ISOC_OUT_EP 1
680#define BULK_OUT_EP 2
681#define INT_OUT_EP 3
682#define CTRL_EP 4
683#define ISOC_IN_EP 5
684#define BULK_IN_EP 6
685#define INT_IN_EP 7
686/* bit 6 reserved */
687/* bit 7 is Host Initiate Disable - for disabling stream selection */
688#define MAX_BURST(p) (((p)&0xff) << 8)
689#define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
690#define MAX_PACKET(p) (((p)&0xffff) << 16)
691#define MAX_PACKET_MASK (0xffff << 16)
692#define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
693
694/* Get max packet size from ep desc. Bit 10..0 specify the max packet size.
695 * USB2.0 spec 9.6.6.
696 */
697#define GET_MAX_PACKET(p) ((p) & 0x7ff)
698
699/* tx_info bitmasks */
700#define AVG_TRB_LENGTH_FOR_EP(p) ((p) & 0xffff)
701#define MAX_ESIT_PAYLOAD_FOR_EP(p) (((p) & 0xffff) << 16)
702#define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
703
704/* deq bitmasks */
705#define EP_CTX_CYCLE_MASK (1 << 0)
706#define SCTX_DEQ_MASK (~0xfL)
707
708
709/**
710 * struct xhci_input_control_context
711 * Input control context; see section 6.2.5.
712 *
713 * @drop_context: set the bit of the endpoint context you want to disable
714 * @add_context: set the bit of the endpoint context you want to enable
715 */
716struct xhci_input_control_ctx {
717 __le32 drop_flags;
718 __le32 add_flags;
719 __le32 rsvd2[6];
720};
721
722#define EP_IS_ADDED(ctrl_ctx, i) \
723 (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
724#define EP_IS_DROPPED(ctrl_ctx, i) \
725 (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
726
727/* Represents everything that is needed to issue a command on the command ring.
728 * It's useful to pre-allocate these for commands that cannot fail due to
729 * out-of-memory errors, like freeing streams.
730 */
731struct xhci_command {
732 /* Input context for changing device state */
733 struct xhci_container_ctx *in_ctx;
734 u32 status;
735 /* If completion is null, no one is waiting on this command
736 * and the structure can be freed after the command completes.
737 */
738 struct completion *completion;
739 union xhci_trb *command_trb;
740 struct list_head cmd_list;
741};
742
743/* drop context bitmasks */
744#define DROP_EP(x) (0x1 << x)
745/* add context bitmasks */
746#define ADD_EP(x) (0x1 << x)
747
748struct xhci_stream_ctx {
749 /* 64-bit stream ring address, cycle state, and stream type */
750 __le64 stream_ring;
751 /* offset 0x14 - 0x1f reserved for HC internal use */
752 __le32 reserved[2];
753};
754
755/* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
756#define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
757/* Secondary stream array type, dequeue pointer is to a transfer ring */
758#define SCT_SEC_TR 0
759/* Primary stream array type, dequeue pointer is to a transfer ring */
760#define SCT_PRI_TR 1
761/* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
762#define SCT_SSA_8 2
763#define SCT_SSA_16 3
764#define SCT_SSA_32 4
765#define SCT_SSA_64 5
766#define SCT_SSA_128 6
767#define SCT_SSA_256 7
768
769/* Assume no secondary streams for now */
770struct xhci_stream_info {
771 struct xhci_ring **stream_rings;
772 /* Number of streams, including stream 0 (which drivers can't use) */
773 unsigned int num_streams;
774 /* The stream context array may be bigger than
775 * the number of streams the driver asked for
776 */
777 struct xhci_stream_ctx *stream_ctx_array;
778 unsigned int num_stream_ctxs;
779 dma_addr_t ctx_array_dma;
780 /* For mapping physical TRB addresses to segments in stream rings */
781 struct radix_tree_root trb_address_map;
782 struct xhci_command *free_streams_command;
783};
784
785#define SMALL_STREAM_ARRAY_SIZE 256
786#define MEDIUM_STREAM_ARRAY_SIZE 1024
787
788/* Some Intel xHCI host controllers need software to keep track of the bus
789 * bandwidth. Keep track of endpoint info here. Each root port is allocated
790 * the full bus bandwidth. We must also treat TTs (including each port under a
791 * multi-TT hub) as a separate bandwidth domain. The direct memory interface
792 * (DMI) also limits the total bandwidth (across all domains) that can be used.
793 */
794struct xhci_bw_info {
795 /* ep_interval is zero-based */
796 unsigned int ep_interval;
797 /* mult and num_packets are one-based */
798 unsigned int mult;
799 unsigned int num_packets;
800 unsigned int max_packet_size;
801 unsigned int max_esit_payload;
802 unsigned int type;
803};
804
805/* "Block" sizes in bytes the hardware uses for different device speeds.
806 * The logic in this part of the hardware limits the number of bits the hardware
807 * can use, so must represent bandwidth in a less precise manner to mimic what
808 * the scheduler hardware computes.
809 */
810#define FS_BLOCK 1
811#define HS_BLOCK 4
812#define SS_BLOCK 16
813#define DMI_BLOCK 32
814
815/* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
816 * with each byte transferred. SuperSpeed devices have an initial overhead to
817 * set up bursts. These are in blocks, see above. LS overhead has already been
818 * translated into FS blocks.
819 */
820#define DMI_OVERHEAD 8
821#define DMI_OVERHEAD_BURST 4
822#define SS_OVERHEAD 8
823#define SS_OVERHEAD_BURST 32
824#define HS_OVERHEAD 26
825#define FS_OVERHEAD 20
826#define LS_OVERHEAD 128
827/* The TTs need to claim roughly twice as much bandwidth (94 bytes per
828 * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
829 * of overhead associated with split transfers crossing microframe boundaries.
830 * 31 blocks is pure protocol overhead.
831 */
832#define TT_HS_OVERHEAD (31 + 94)
833#define TT_DMI_OVERHEAD (25 + 12)
834
835/* Bandwidth limits in blocks */
836#define FS_BW_LIMIT 1285
837#define TT_BW_LIMIT 1320
838#define HS_BW_LIMIT 1607
839#define SS_BW_LIMIT_IN 3906
840#define DMI_BW_LIMIT_IN 3906
841#define SS_BW_LIMIT_OUT 3906
842#define DMI_BW_LIMIT_OUT 3906
843
844/* Percentage of bus bandwidth reserved for non-periodic transfers */
845#define FS_BW_RESERVED 10
846#define HS_BW_RESERVED 20
847#define SS_BW_RESERVED 10
848
849struct xhci_virt_ep {
850 struct xhci_ring *ring;
851 /* Related to endpoints that are configured to use stream IDs only */
852 struct xhci_stream_info *stream_info;
853 /* Temporary storage in case the configure endpoint command fails and we
854 * have to restore the device state to the previous state
855 */
856 struct xhci_ring *new_ring;
857 unsigned int ep_state;
858#define SET_DEQ_PENDING (1 << 0)
859#define EP_HALTED (1 << 1) /* For stall handling */
860#define EP_HALT_PENDING (1 << 2) /* For URB cancellation */
861/* Transitioning the endpoint to using streams, don't enqueue URBs */
862#define EP_GETTING_STREAMS (1 << 3)
863#define EP_HAS_STREAMS (1 << 4)
864/* Transitioning the endpoint to not using streams, don't enqueue URBs */
865#define EP_GETTING_NO_STREAMS (1 << 5)
866 /* ---- Related to URB cancellation ---- */
867 struct list_head cancelled_td_list;
868 struct xhci_td *stopped_td;
869 unsigned int stopped_stream;
870 /* Watchdog timer for stop endpoint command to cancel URBs */
871 struct timer_list stop_cmd_timer;
872 int stop_cmds_pending;
873 struct xhci_hcd *xhci;
874 /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
875 * command. We'll need to update the ring's dequeue segment and dequeue
876 * pointer after the command completes.
877 */
878 struct xhci_segment *queued_deq_seg;
879 union xhci_trb *queued_deq_ptr;
880 /*
881 * Sometimes the xHC can not process isochronous endpoint ring quickly
882 * enough, and it will miss some isoc tds on the ring and generate
883 * a Missed Service Error Event.
884 * Set skip flag when receive a Missed Service Error Event and
885 * process the missed tds on the endpoint ring.
886 */
887 bool skip;
888 /* Bandwidth checking storage */
889 struct xhci_bw_info bw_info;
890 struct list_head bw_endpoint_list;
891};
892
893enum xhci_overhead_type {
894 LS_OVERHEAD_TYPE = 0,
895 FS_OVERHEAD_TYPE,
896 HS_OVERHEAD_TYPE,
897};
898
899struct xhci_interval_bw {
900 unsigned int num_packets;
901 /* Sorted by max packet size.
902 * Head of the list is the greatest max packet size.
903 */
904 struct list_head endpoints;
905 /* How many endpoints of each speed are present. */
906 unsigned int overhead[3];
907};
908
909#define XHCI_MAX_INTERVAL 16
910
911struct xhci_interval_bw_table {
912 unsigned int interval0_esit_payload;
913 struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
914 /* Includes reserved bandwidth for async endpoints */
915 unsigned int bw_used;
916 unsigned int ss_bw_in;
917 unsigned int ss_bw_out;
918};
919
920
921struct xhci_virt_device {
922 struct usb_device *udev;
923 /*
924 * Commands to the hardware are passed an "input context" that
925 * tells the hardware what to change in its data structures.
926 * The hardware will return changes in an "output context" that
927 * software must allocate for the hardware. We need to keep
928 * track of input and output contexts separately because
929 * these commands might fail and we don't trust the hardware.
930 */
931 struct xhci_container_ctx *out_ctx;
932 /* Used for addressing devices and configuration changes */
933 struct xhci_container_ctx *in_ctx;
934 /* Rings saved to ensure old alt settings can be re-instated */
935 struct xhci_ring **ring_cache;
936 int num_rings_cached;
937#define XHCI_MAX_RINGS_CACHED 31
938 struct xhci_virt_ep eps[31];
939 struct completion cmd_completion;
940 /* Status of the last command issued for this device */
941 u32 cmd_status;
942 struct list_head cmd_list;
943 u8 fake_port;
944 u8 real_port;
945 struct xhci_interval_bw_table *bw_table;
946 struct xhci_tt_bw_info *tt_info;
947 /* The current max exit latency for the enabled USB3 link states. */
948 u16 current_mel;
949};
950
951/*
952 * For each roothub, keep track of the bandwidth information for each periodic
953 * interval.
954 *
955 * If a high speed hub is attached to the roothub, each TT associated with that
956 * hub is a separate bandwidth domain. The interval information for the
957 * endpoints on the devices under that TT will appear in the TT structure.
958 */
959struct xhci_root_port_bw_info {
960 struct list_head tts;
961 unsigned int num_active_tts;
962 struct xhci_interval_bw_table bw_table;
963};
964
965struct xhci_tt_bw_info {
966 struct list_head tt_list;
967 int slot_id;
968 int ttport;
969 struct xhci_interval_bw_table bw_table;
970 int active_eps;
971};
972
973
974/**
975 * struct xhci_device_context_array
976 * @dev_context_ptr array of 64-bit DMA addresses for device contexts
977 */
978struct xhci_device_context_array {
979 /* 64-bit device addresses; we only write 32-bit addresses */
980 __le64 dev_context_ptrs[MAX_HC_SLOTS];
981 /* private xHCD pointers */
982 dma_addr_t dma;
983};
984/* TODO: write function to set the 64-bit device DMA address */
985/*
986 * TODO: change this to be dynamically sized at HC mem init time since the HC
987 * might not be able to handle the maximum number of devices possible.
988 */
989
990
991struct xhci_transfer_event {
992 /* 64-bit buffer address, or immediate data */
993 __le64 buffer;
994 __le32 transfer_len;
995 /* This field is interpreted differently based on the type of TRB */
996 __le32 flags;
997};
998
999/* Transfer event TRB length bit mask */
1000/* bits 0:23 */
1001#define EVENT_TRB_LEN(p) ((p) & 0xffffff)
1002
1003/** Transfer Event bit fields **/
1004#define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
1005
1006/* Completion Code - only applicable for some types of TRBs */
1007#define COMP_CODE_MASK (0xff << 24)
1008#define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
1009#define COMP_SUCCESS 1
1010/* Data Buffer Error */
1011#define COMP_DB_ERR 2
1012/* Babble Detected Error */
1013#define COMP_BABBLE 3
1014/* USB Transaction Error */
1015#define COMP_TX_ERR 4
1016/* TRB Error - some TRB field is invalid */
1017#define COMP_TRB_ERR 5
1018/* Stall Error - USB device is stalled */
1019#define COMP_STALL 6
1020/* Resource Error - HC doesn't have memory for that device configuration */
1021#define COMP_ENOMEM 7
1022/* Bandwidth Error - not enough room in schedule for this dev config */
1023#define COMP_BW_ERR 8
1024/* No Slots Available Error - HC ran out of device slots */
1025#define COMP_ENOSLOTS 9
1026/* Invalid Stream Type Error */
1027#define COMP_STREAM_ERR 10
1028/* Slot Not Enabled Error - doorbell rung for disabled device slot */
1029#define COMP_EBADSLT 11
1030/* Endpoint Not Enabled Error */
1031#define COMP_EBADEP 12
1032/* Short Packet */
1033#define COMP_SHORT_TX 13
1034/* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */
1035#define COMP_UNDERRUN 14
1036/* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */
1037#define COMP_OVERRUN 15
1038/* Virtual Function Event Ring Full Error */
1039#define COMP_VF_FULL 16
1040/* Parameter Error - Context parameter is invalid */
1041#define COMP_EINVAL 17
1042/* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */
1043#define COMP_BW_OVER 18
1044/* Context State Error - illegal context state transition requested */
1045#define COMP_CTX_STATE 19
1046/* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */
1047#define COMP_PING_ERR 20
1048/* Event Ring is full */
1049#define COMP_ER_FULL 21
1050/* Incompatible Device Error */
1051#define COMP_DEV_ERR 22
1052/* Missed Service Error - HC couldn't service an isoc ep within interval */
1053#define COMP_MISSED_INT 23
1054/* Successfully stopped command ring */
1055#define COMP_CMD_STOP 24
1056/* Successfully aborted current command and stopped command ring */
1057#define COMP_CMD_ABORT 25
1058/* Stopped - transfer was terminated by a stop endpoint command */
1059#define COMP_STOP 26
1060/* Same as COMP_EP_STOPPED, but the transferred length in the event is invalid */
1061#define COMP_STOP_INVAL 27
1062/* Control Abort Error - Debug Capability - control pipe aborted */
1063#define COMP_DBG_ABORT 28
1064/* Max Exit Latency Too Large Error */
1065#define COMP_MEL_ERR 29
1066/* TRB type 30 reserved */
1067/* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */
1068#define COMP_BUFF_OVER 31
1069/* Event Lost Error - xHC has an "internal event overrun condition" */
1070#define COMP_ISSUES 32
1071/* Undefined Error - reported when other error codes don't apply */
1072#define COMP_UNKNOWN 33
1073/* Invalid Stream ID Error */
1074#define COMP_STRID_ERR 34
1075/* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */
1076#define COMP_2ND_BW_ERR 35
1077/* Split Transaction Error */
1078#define COMP_SPLIT_ERR 36
1079
1080struct xhci_link_trb {
1081 /* 64-bit segment pointer*/
1082 __le64 segment_ptr;
1083 __le32 intr_target;
1084 __le32 control;
1085};
1086
1087/* control bitfields */
1088#define LINK_TOGGLE (0x1<<1)
1089
1090/* Command completion event TRB */
1091struct xhci_event_cmd {
1092 /* Pointer to command TRB, or the value passed by the event data trb */
1093 __le64 cmd_trb;
1094 __le32 status;
1095 __le32 flags;
1096};
1097
1098/* flags bitmasks */
1099
1100/* Address device - disable SetAddress */
1101#define TRB_BSR (1<<9)
1102enum xhci_setup_dev {
1103 SETUP_CONTEXT_ONLY,
1104 SETUP_CONTEXT_ADDRESS,
1105};
1106
1107/* bits 16:23 are the virtual function ID */
1108/* bits 24:31 are the slot ID */
1109#define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
1110#define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
1111
1112/* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1113#define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
1114#define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
1115
1116#define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
1117#define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
1118#define LAST_EP_INDEX 30
1119
1120/* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
1121#define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
1122#define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
1123#define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
1124
1125
1126/* Port Status Change Event TRB fields */
1127/* Port ID - bits 31:24 */
1128#define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
1129
1130/* Normal TRB fields */
1131/* transfer_len bitmasks - bits 0:16 */
1132#define TRB_LEN(p) ((p) & 0x1ffff)
1133/* Interrupter Target - which MSI-X vector to target the completion event at */
1134#define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
1135#define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
1136#define TRB_TBC(p) (((p) & 0x3) << 7)
1137#define TRB_TLBPC(p) (((p) & 0xf) << 16)
1138
1139/* Cycle bit - indicates TRB ownership by HC or HCD */
1140#define TRB_CYCLE (1<<0)
1141/*
1142 * Force next event data TRB to be evaluated before task switch.
1143 * Used to pass OS data back after a TD completes.
1144 */
1145#define TRB_ENT (1<<1)
1146/* Interrupt on short packet */
1147#define TRB_ISP (1<<2)
1148/* Set PCIe no snoop attribute */
1149#define TRB_NO_SNOOP (1<<3)
1150/* Chain multiple TRBs into a TD */
1151#define TRB_CHAIN (1<<4)
1152/* Interrupt on completion */
1153#define TRB_IOC (1<<5)
1154/* The buffer pointer contains immediate data */
1155#define TRB_IDT (1<<6)
1156
1157/* Block Event Interrupt */
1158#define TRB_BEI (1<<9)
1159
1160/* Control transfer TRB specific fields */
1161#define TRB_DIR_IN (1<<16)
1162#define TRB_TX_TYPE(p) ((p) << 16)
1163#define TRB_DATA_OUT 2
1164#define TRB_DATA_IN 3
1165
1166/* Isochronous TRB specific fields */
1167#define TRB_SIA (1<<31)
1168
1169struct xhci_generic_trb {
1170 __le32 field[4];
1171};
1172
1173union xhci_trb {
1174 struct xhci_link_trb link;
1175 struct xhci_transfer_event trans_event;
1176 struct xhci_event_cmd event_cmd;
1177 struct xhci_generic_trb generic;
1178};
1179
1180/* TRB bit mask */
1181#define TRB_TYPE_BITMASK (0xfc00)
1182#define TRB_TYPE(p) ((p) << 10)
1183#define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
1184/* TRB type IDs */
1185/* bulk, interrupt, isoc scatter/gather, and control data stage */
1186#define TRB_NORMAL 1
1187/* setup stage for control transfers */
1188#define TRB_SETUP 2
1189/* data stage for control transfers */
1190#define TRB_DATA 3
1191/* status stage for control transfers */
1192#define TRB_STATUS 4
1193/* isoc transfers */
1194#define TRB_ISOC 5
1195/* TRB for linking ring segments */
1196#define TRB_LINK 6
1197#define TRB_EVENT_DATA 7
1198/* Transfer Ring No-op (not for the command ring) */
1199#define TRB_TR_NOOP 8
1200/* Command TRBs */
1201/* Enable Slot Command */
1202#define TRB_ENABLE_SLOT 9
1203/* Disable Slot Command */
1204#define TRB_DISABLE_SLOT 10
1205/* Address Device Command */
1206#define TRB_ADDR_DEV 11
1207/* Configure Endpoint Command */
1208#define TRB_CONFIG_EP 12
1209/* Evaluate Context Command */
1210#define TRB_EVAL_CONTEXT 13
1211/* Reset Endpoint Command */
1212#define TRB_RESET_EP 14
1213/* Stop Transfer Ring Command */
1214#define TRB_STOP_RING 15
1215/* Set Transfer Ring Dequeue Pointer Command */
1216#define TRB_SET_DEQ 16
1217/* Reset Device Command */
1218#define TRB_RESET_DEV 17
1219/* Force Event Command (opt) */
1220#define TRB_FORCE_EVENT 18
1221/* Negotiate Bandwidth Command (opt) */
1222#define TRB_NEG_BANDWIDTH 19
1223/* Set Latency Tolerance Value Command (opt) */
1224#define TRB_SET_LT 20
1225/* Get port bandwidth Command */
1226#define TRB_GET_BW 21
1227/* Force Header Command - generate a transaction or link management packet */
1228#define TRB_FORCE_HEADER 22
1229/* No-op Command - not for transfer rings */
1230#define TRB_CMD_NOOP 23
1231/* TRB IDs 24-31 reserved */
1232/* Event TRBS */
1233/* Transfer Event */
1234#define TRB_TRANSFER 32
1235/* Command Completion Event */
1236#define TRB_COMPLETION 33
1237/* Port Status Change Event */
1238#define TRB_PORT_STATUS 34
1239/* Bandwidth Request Event (opt) */
1240#define TRB_BANDWIDTH_EVENT 35
1241/* Doorbell Event (opt) */
1242#define TRB_DOORBELL 36
1243/* Host Controller Event */
1244#define TRB_HC_EVENT 37
1245/* Device Notification Event - device sent function wake notification */
1246#define TRB_DEV_NOTE 38
1247/* MFINDEX Wrap Event - microframe counter wrapped */
1248#define TRB_MFINDEX_WRAP 39
1249/* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1250
1251/* Nec vendor-specific command completion event. */
1252#define TRB_NEC_CMD_COMP 48
1253/* Get NEC firmware revision. */
1254#define TRB_NEC_GET_FW 49
1255
1256#define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1257/* Above, but for __le32 types -- can avoid work by swapping constants: */
1258#define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1259 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1260#define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1261 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1262
1263#define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
1264#define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
1265
1266/*
1267 * TRBS_PER_SEGMENT must be a multiple of 4,
1268 * since the command ring is 64-byte aligned.
1269 * It must also be greater than 16.
1270 */
1271#define TRBS_PER_SEGMENT 64
1272/* Allow two commands + a link TRB, along with any reserved command TRBs */
1273#define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
1274#define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
1275#define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
1276/* TRB buffer pointers can't cross 64KB boundaries */
1277#define TRB_MAX_BUFF_SHIFT 16
1278#define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
1279
1280struct xhci_segment {
1281 union xhci_trb *trbs;
1282 /* private to HCD */
1283 struct xhci_segment *next;
1284 dma_addr_t dma;
1285};
1286
1287struct xhci_td {
1288 struct list_head td_list;
1289 struct list_head cancelled_td_list;
1290 struct urb *urb;
1291 struct xhci_segment *start_seg;
1292 union xhci_trb *first_trb;
1293 union xhci_trb *last_trb;
1294};
1295
1296/* xHCI command default timeout value */
1297#define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
1298
1299/* command descriptor */
1300struct xhci_cd {
1301 struct list_head cancel_cmd_list;
1302 struct xhci_command *command;
1303 union xhci_trb *cmd_trb;
1304};
1305
1306struct xhci_dequeue_state {
1307 struct xhci_segment *new_deq_seg;
1308 union xhci_trb *new_deq_ptr;
1309 int new_cycle_state;
1310};
1311
1312enum xhci_ring_type {
1313 TYPE_CTRL = 0,
1314 TYPE_ISOC,
1315 TYPE_BULK,
1316 TYPE_INTR,
1317 TYPE_STREAM,
1318 TYPE_COMMAND,
1319 TYPE_EVENT,
1320};
1321
1322struct xhci_ring {
1323 struct xhci_segment *first_seg;
1324 struct xhci_segment *last_seg;
1325 union xhci_trb *enqueue;
1326 struct xhci_segment *enq_seg;
1327 unsigned int enq_updates;
1328 union xhci_trb *dequeue;
1329 struct xhci_segment *deq_seg;
1330 unsigned int deq_updates;
1331 struct list_head td_list;
1332 /*
1333 * Write the cycle state into the TRB cycle field to give ownership of
1334 * the TRB to the host controller (if we are the producer), or to check
1335 * if we own the TRB (if we are the consumer). See section 4.9.1.
1336 */
1337 u32 cycle_state;
1338 unsigned int stream_id;
1339 unsigned int num_segs;
1340 unsigned int num_trbs_free;
1341 unsigned int num_trbs_free_temp;
1342 enum xhci_ring_type type;
1343 bool last_td_was_short;
1344 struct radix_tree_root *trb_address_map;
1345};
1346
1347struct xhci_erst_entry {
1348 /* 64-bit event ring segment address */
1349 __le64 seg_addr;
1350 __le32 seg_size;
1351 /* Set to zero */
1352 __le32 rsvd;
1353};
1354
1355struct xhci_erst {
1356 struct xhci_erst_entry *entries;
1357 unsigned int num_entries;
1358 /* xhci->event_ring keeps track of segment dma addresses */
1359 dma_addr_t erst_dma_addr;
1360 /* Num entries the ERST can contain */
1361 unsigned int erst_size;
1362};
1363
1364struct xhci_scratchpad {
1365 u64 *sp_array;
1366 dma_addr_t sp_dma;
1367 void **sp_buffers;
1368 dma_addr_t *sp_dma_buffers;
1369};
1370
1371struct urb_priv {
1372 int length;
1373 int td_cnt;
1374 struct xhci_td *td[0];
1375};
1376
1377/*
1378 * Each segment table entry is 4*32bits long. 1K seems like an ok size:
1379 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1380 * meaning 64 ring segments.
1381 * Initial allocated size of the ERST, in number of entries */
1382#define ERST_NUM_SEGS 1
1383/* Initial allocated size of the ERST, in number of entries */
1384#define ERST_SIZE 64
1385/* Initial number of event segment rings allocated */
1386#define ERST_ENTRIES 1
1387/* Poll every 60 seconds */
1388#define POLL_TIMEOUT 60
1389/* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1390#define XHCI_STOP_EP_CMD_TIMEOUT 5
1391/* XXX: Make these module parameters */
1392
1393struct s3_save {
1394 u32 command;
1395 u32 dev_nt;
1396 u64 dcbaa_ptr;
1397 u32 config_reg;
1398 u32 irq_pending;
1399 u32 irq_control;
1400 u32 erst_size;
1401 u64 erst_base;
1402 u64 erst_dequeue;
1403};
1404
1405/* Use for lpm */
1406struct dev_info {
1407 u32 dev_id;
1408 struct list_head list;
1409};
1410
1411struct xhci_bus_state {
1412 unsigned long bus_suspended;
1413 unsigned long next_statechange;
1414
1415 /* Port suspend arrays are indexed by the portnum of the fake roothub */
1416 /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1417 u32 port_c_suspend;
1418 u32 suspended_ports;
1419 u32 port_remote_wakeup;
1420 unsigned long resume_done[USB_MAXCHILDREN];
1421 /* which ports have started to resume */
1422 unsigned long resuming_ports;
1423 /* Which ports are waiting on RExit to U0 transition. */
1424 unsigned long rexit_ports;
1425 struct completion rexit_done[USB_MAXCHILDREN];
1426};
1427
1428
1429/*
1430 * It can take up to 20 ms to transition from RExit to U0 on the
1431 * Intel Lynx Point LP xHCI host.
1432 */
1433#define XHCI_MAX_REXIT_TIMEOUT (20 * 1000)
1434
1435static inline unsigned int hcd_index(struct usb_hcd *hcd)
1436{
1437 if (hcd->speed == HCD_USB3)
1438 return 0;
1439 else
1440 return 1;
1441}
1442
1443/* There is one xhci_hcd structure per controller */
1444struct xhci_hcd {
1445 struct usb_hcd *main_hcd;
1446 struct usb_hcd *shared_hcd;
1447 /* glue to PCI and HCD framework */
1448 struct xhci_cap_regs __iomem *cap_regs;
1449 struct xhci_op_regs __iomem *op_regs;
1450 struct xhci_run_regs __iomem *run_regs;
1451 struct xhci_doorbell_array __iomem *dba;
1452 /* Our HCD's current interrupter register set */
1453 struct xhci_intr_reg __iomem *ir_set;
1454
1455 /* Cached register copies of read-only HC data */
1456 __u32 hcs_params1;
1457 __u32 hcs_params2;
1458 __u32 hcs_params3;
1459 __u32 hcc_params;
1460
1461 spinlock_t lock;
1462
1463 /* packed release number */
1464 u8 sbrn;
1465 u16 hci_version;
1466 u8 max_slots;
1467 u8 max_interrupters;
1468 u8 max_ports;
1469 u8 isoc_threshold;
1470 int event_ring_max;
1471 int addr_64;
1472 /* 4KB min, 128MB max */
1473 int page_size;
1474 /* Valid values are 12 to 20, inclusive */
1475 int page_shift;
1476 /* msi-x vectors */
1477 int msix_count;
1478 struct msix_entry *msix_entries;
1479 /* data structures */
1480 struct xhci_device_context_array *dcbaa;
1481 struct xhci_ring *cmd_ring;
1482 unsigned int cmd_ring_state;
1483#define CMD_RING_STATE_RUNNING (1 << 0)
1484#define CMD_RING_STATE_ABORTED (1 << 1)
1485#define CMD_RING_STATE_STOPPED (1 << 2)
1486 struct list_head cancel_cmd_list;
1487 unsigned int cmd_ring_reserved_trbs;
1488 struct xhci_ring *event_ring;
1489 struct xhci_erst erst;
1490 /* Scratchpad */
1491 struct xhci_scratchpad *scratchpad;
1492 /* Store LPM test failed devices' information */
1493 struct list_head lpm_failed_devs;
1494
1495 /* slot enabling and address device helpers */
1496 struct completion addr_dev;
1497 int slot_id;
1498 /* For USB 3.0 LPM enable/disable. */
1499 struct xhci_command *lpm_command;
1500 /* Internal mirror of the HW's dcbaa */
1501 struct xhci_virt_device *devs[MAX_HC_SLOTS];
1502 /* For keeping track of bandwidth domains per roothub. */
1503 struct xhci_root_port_bw_info *rh_bw;
1504
1505 /* DMA pools */
1506 struct dma_pool *device_pool;
1507 struct dma_pool *segment_pool;
1508 struct dma_pool *small_streams_pool;
1509 struct dma_pool *medium_streams_pool;
1510
1511 /* Host controller watchdog timer structures */
1512 unsigned int xhc_state;
1513
1514 u32 command;
1515 struct s3_save s3;
1516/* Host controller is dying - not responding to commands. "I'm not dead yet!"
1517 *
1518 * xHC interrupts have been disabled and a watchdog timer will (or has already)
1519 * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
1520 * that sees this status (other than the timer that set it) should stop touching
1521 * hardware immediately. Interrupt handlers should return immediately when
1522 * they see this status (any time they drop and re-acquire xhci->lock).
1523 * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1524 * putting the TD on the canceled list, etc.
1525 *
1526 * There are no reports of xHCI host controllers that display this issue.
1527 */
1528#define XHCI_STATE_DYING (1 << 0)
1529#define XHCI_STATE_HALTED (1 << 1)
1530 /* Statistics */
1531 int error_bitmask;
1532 unsigned int quirks;
1533#define XHCI_LINK_TRB_QUIRK (1 << 0)
1534#define XHCI_RESET_EP_QUIRK (1 << 1)
1535#define XHCI_NEC_HOST (1 << 2)
1536#define XHCI_AMD_PLL_FIX (1 << 3)
1537#define XHCI_SPURIOUS_SUCCESS (1 << 4)
1538/*
1539 * Certain Intel host controllers have a limit to the number of endpoint
1540 * contexts they can handle. Ideally, they would signal that they can't handle
1541 * anymore endpoint contexts by returning a Resource Error for the Configure
1542 * Endpoint command, but they don't. Instead they expect software to keep track
1543 * of the number of active endpoints for them, across configure endpoint
1544 * commands, reset device commands, disable slot commands, and address device
1545 * commands.
1546 */
1547#define XHCI_EP_LIMIT_QUIRK (1 << 5)
1548#define XHCI_BROKEN_MSI (1 << 6)
1549#define XHCI_RESET_ON_RESUME (1 << 7)
1550#define XHCI_SW_BW_CHECKING (1 << 8)
1551#define XHCI_AMD_0x96_HOST (1 << 9)
1552#define XHCI_TRUST_TX_LENGTH (1 << 10)
1553#define XHCI_LPM_SUPPORT (1 << 11)
1554#define XHCI_INTEL_HOST (1 << 12)
1555#define XHCI_SPURIOUS_REBOOT (1 << 13)
1556#define XHCI_COMP_MODE_QUIRK (1 << 14)
1557#define XHCI_AVOID_BEI (1 << 15)
1558#define XHCI_PLAT (1 << 16)
1559#define XHCI_SLOW_SUSPEND (1 << 17)
1560#define XHCI_SPURIOUS_WAKEUP (1 << 18)
1561 unsigned int num_active_eps;
1562 unsigned int limit_active_eps;
1563 /* There are two roothubs to keep track of bus suspend info for */
1564 struct xhci_bus_state bus_state[2];
1565 /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
1566 u8 *port_array;
1567 /* Array of pointers to USB 3.0 PORTSC registers */
1568 __le32 __iomem **usb3_ports;
1569 unsigned int num_usb3_ports;
1570 /* Array of pointers to USB 2.0 PORTSC registers */
1571 __le32 __iomem **usb2_ports;
1572 unsigned int num_usb2_ports;
1573 /* support xHCI 0.96 spec USB2 software LPM */
1574 unsigned sw_lpm_support:1;
1575 /* support xHCI 1.0 spec USB2 hardware LPM */
1576 unsigned hw_lpm_support:1;
1577 /* cached usb2 extened protocol capabilites */
1578 u32 *ext_caps;
1579 unsigned int num_ext_caps;
1580 /* Compliance Mode Recovery Data */
1581 struct timer_list comp_mode_recovery_timer;
1582 u32 port_status_u0;
1583/* Compliance Mode Timer Triggered every 2 seconds */
1584#define COMP_MODE_RCVRY_MSECS 2000
1585};
1586
1587/* convert between an HCD pointer and the corresponding EHCI_HCD */
1588static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1589{
1590 return *((struct xhci_hcd **) (hcd->hcd_priv));
1591}
1592
1593static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1594{
1595 return xhci->main_hcd;
1596}
1597
1598#define xhci_dbg(xhci, fmt, args...) \
1599 dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1600#define xhci_err(xhci, fmt, args...) \
1601 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1602#define xhci_warn(xhci, fmt, args...) \
1603 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1604#define xhci_warn_ratelimited(xhci, fmt, args...) \
1605 dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1606
1607/*
1608 * Registers should always be accessed with double word or quad word accesses.
1609 *
1610 * Some xHCI implementations may support 64-bit address pointers. Registers
1611 * with 64-bit address pointers should be written to with dword accesses by
1612 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
1613 * xHCI implementations that do not support 64-bit address pointers will ignore
1614 * the high dword, and write order is irrelevant.
1615 */
1616static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
1617 __le64 __iomem *regs)
1618{
1619 __u32 __iomem *ptr = (__u32 __iomem *) regs;
1620 u64 val_lo = readl(ptr);
1621 u64 val_hi = readl(ptr + 1);
1622 return val_lo + (val_hi << 32);
1623}
1624static inline void xhci_write_64(struct xhci_hcd *xhci,
1625 const u64 val, __le64 __iomem *regs)
1626{
1627 __u32 __iomem *ptr = (__u32 __iomem *) regs;
1628 u32 val_lo = lower_32_bits(val);
1629 u32 val_hi = upper_32_bits(val);
1630
1631 writel(val_lo, ptr);
1632 writel(val_hi, ptr + 1);
1633}
1634
1635static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
1636{
1637 return xhci->quirks & XHCI_LINK_TRB_QUIRK;
1638}
1639
1640/* xHCI debugging */
1641void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
1642void xhci_print_registers(struct xhci_hcd *xhci);
1643void xhci_dbg_regs(struct xhci_hcd *xhci);
1644void xhci_print_run_regs(struct xhci_hcd *xhci);
1645void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
1646void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
1647void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
1648void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
1649void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
1650void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
1651void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
1652void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int last_ep);
1653char *xhci_get_slot_state(struct xhci_hcd *xhci,
1654 struct xhci_container_ctx *ctx);
1655void xhci_dbg_ep_rings(struct xhci_hcd *xhci,
1656 unsigned int slot_id, unsigned int ep_index,
1657 struct xhci_virt_ep *ep);
1658void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
1659 const char *fmt, ...);
1660
1661/* xHCI memory management */
1662void xhci_mem_cleanup(struct xhci_hcd *xhci);
1663int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
1664void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1665int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1666int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
1667void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1668 struct usb_device *udev);
1669unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
1670unsigned int xhci_get_endpoint_address(unsigned int ep_index);
1671unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc);
1672unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index);
1673unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
1674void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
1675void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
1676 struct xhci_bw_info *ep_bw,
1677 struct xhci_interval_bw_table *bw_table,
1678 struct usb_device *udev,
1679 struct xhci_virt_ep *virt_ep,
1680 struct xhci_tt_bw_info *tt_info);
1681void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
1682 struct xhci_virt_device *virt_dev,
1683 int old_active_eps);
1684void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
1685void xhci_update_bw_info(struct xhci_hcd *xhci,
1686 struct xhci_container_ctx *in_ctx,
1687 struct xhci_input_control_ctx *ctrl_ctx,
1688 struct xhci_virt_device *virt_dev);
1689void xhci_endpoint_copy(struct xhci_hcd *xhci,
1690 struct xhci_container_ctx *in_ctx,
1691 struct xhci_container_ctx *out_ctx,
1692 unsigned int ep_index);
1693void xhci_slot_copy(struct xhci_hcd *xhci,
1694 struct xhci_container_ctx *in_ctx,
1695 struct xhci_container_ctx *out_ctx);
1696int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
1697 struct usb_device *udev, struct usb_host_endpoint *ep,
1698 gfp_t mem_flags);
1699void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
1700int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
1701 unsigned int num_trbs, gfp_t flags);
1702void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
1703 struct xhci_virt_device *virt_dev,
1704 unsigned int ep_index);
1705struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
1706 unsigned int num_stream_ctxs,
1707 unsigned int num_streams, gfp_t flags);
1708void xhci_free_stream_info(struct xhci_hcd *xhci,
1709 struct xhci_stream_info *stream_info);
1710void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
1711 struct xhci_ep_ctx *ep_ctx,
1712 struct xhci_stream_info *stream_info);
1713void xhci_setup_no_streams_ep_input_ctx(struct xhci_hcd *xhci,
1714 struct xhci_ep_ctx *ep_ctx,
1715 struct xhci_virt_ep *ep);
1716void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
1717 struct xhci_virt_device *virt_dev, bool drop_control_ep);
1718struct xhci_ring *xhci_dma_to_transfer_ring(
1719 struct xhci_virt_ep *ep,
1720 u64 address);
1721struct xhci_ring *xhci_stream_id_to_ring(
1722 struct xhci_virt_device *dev,
1723 unsigned int ep_index,
1724 unsigned int stream_id);
1725struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
1726 bool allocate_in_ctx, bool allocate_completion,
1727 gfp_t mem_flags);
1728void xhci_urb_free_priv(struct xhci_hcd *xhci, struct urb_priv *urb_priv);
1729void xhci_free_command(struct xhci_hcd *xhci,
1730 struct xhci_command *command);
1731
1732#ifdef CONFIG_PCI
1733/* xHCI PCI glue */
1734int xhci_register_pci(void);
1735void xhci_unregister_pci(void);
1736#else
1737static inline int xhci_register_pci(void) { return 0; }
1738static inline void xhci_unregister_pci(void) {}
1739#endif
1740
1741#if defined(CONFIG_USB_XHCI_PLATFORM) \
1742 || defined(CONFIG_USB_XHCI_PLATFORM_MODULE)
1743int xhci_register_plat(void);
1744void xhci_unregister_plat(void);
1745#else
1746static inline int xhci_register_plat(void)
1747{ return 0; }
1748static inline void xhci_unregister_plat(void)
1749{ }
1750#endif
1751
1752/* xHCI host controller glue */
1753typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
1754int xhci_handshake(struct xhci_hcd *xhci, void __iomem *ptr,
1755 u32 mask, u32 done, int usec);
1756void xhci_quiesce(struct xhci_hcd *xhci);
1757int xhci_halt(struct xhci_hcd *xhci);
1758int xhci_reset(struct xhci_hcd *xhci);
1759int xhci_init(struct usb_hcd *hcd);
1760int xhci_run(struct usb_hcd *hcd);
1761void xhci_stop(struct usb_hcd *hcd);
1762void xhci_shutdown(struct usb_hcd *hcd);
1763int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
1764
1765#ifdef CONFIG_PM
1766int xhci_suspend(struct xhci_hcd *xhci);
1767int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
1768#else
1769#define xhci_suspend NULL
1770#define xhci_resume NULL
1771#endif
1772
1773int xhci_get_frame(struct usb_hcd *hcd);
1774irqreturn_t xhci_irq(struct usb_hcd *hcd);
1775irqreturn_t xhci_msi_irq(int irq, void *hcd);
1776int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
1777void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
1778int xhci_alloc_tt_info(struct xhci_hcd *xhci,
1779 struct xhci_virt_device *virt_dev,
1780 struct usb_device *hdev,
1781 struct usb_tt *tt, gfp_t mem_flags);
1782int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
1783 struct usb_host_endpoint **eps, unsigned int num_eps,
1784 unsigned int num_streams, gfp_t mem_flags);
1785int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
1786 struct usb_host_endpoint **eps, unsigned int num_eps,
1787 gfp_t mem_flags);
1788int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
1789int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev);
1790int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev);
1791int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
1792 struct usb_device *udev, int enable);
1793int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
1794 struct usb_tt *tt, gfp_t mem_flags);
1795int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
1796int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
1797int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
1798int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
1799void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep);
1800int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev);
1801int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
1802void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
1803
1804/* xHCI ring, segment, TRB, and TD functions */
1805dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
1806struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
1807 union xhci_trb *start_trb, union xhci_trb *end_trb,
1808 dma_addr_t suspect_dma);
1809int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
1810void xhci_ring_cmd_db(struct xhci_hcd *xhci);
1811int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id);
1812int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
1813 u32 slot_id, enum xhci_setup_dev);
1814int xhci_queue_vendor_command(struct xhci_hcd *xhci,
1815 u32 field1, u32 field2, u32 field3, u32 field4);
1816int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
1817 unsigned int ep_index, int suspend);
1818int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1819 int slot_id, unsigned int ep_index);
1820int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1821 int slot_id, unsigned int ep_index);
1822int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1823 int slot_id, unsigned int ep_index);
1824int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
1825 struct urb *urb, int slot_id, unsigned int ep_index);
1826int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
1827 u32 slot_id, bool command_must_succeed);
1828int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
1829 u32 slot_id, bool command_must_succeed);
1830int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
1831 unsigned int ep_index);
1832int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id);
1833void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
1834 unsigned int slot_id, unsigned int ep_index,
1835 unsigned int stream_id, struct xhci_td *cur_td,
1836 struct xhci_dequeue_state *state);
1837void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
1838 unsigned int slot_id, unsigned int ep_index,
1839 unsigned int stream_id,
1840 struct xhci_dequeue_state *deq_state);
1841void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
1842 struct usb_device *udev, unsigned int ep_index);
1843void xhci_queue_config_ep_quirk(struct xhci_hcd *xhci,
1844 unsigned int slot_id, unsigned int ep_index,
1845 struct xhci_dequeue_state *deq_state);
1846void xhci_stop_endpoint_command_watchdog(unsigned long arg);
1847int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
1848 union xhci_trb *cmd_trb);
1849void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
1850 unsigned int ep_index, unsigned int stream_id);
1851union xhci_trb *xhci_find_next_enqueue(struct xhci_ring *ring);
1852
1853/* xHCI roothub code */
1854void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
1855 int port_id, u32 link_state);
1856int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
1857 struct usb_device *udev, enum usb3_link_state state);
1858int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
1859 struct usb_device *udev, enum usb3_link_state state);
1860void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
1861 int port_id, u32 port_bit);
1862int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
1863 char *buf, u16 wLength);
1864int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
1865int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
1866
1867#ifdef CONFIG_PM
1868int xhci_bus_suspend(struct usb_hcd *hcd);
1869int xhci_bus_resume(struct usb_hcd *hcd);
1870#else
1871#define xhci_bus_suspend NULL
1872#define xhci_bus_resume NULL
1873#endif /* CONFIG_PM */
1874
1875u32 xhci_port_state_to_neutral(u32 state);
1876int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
1877 u16 port);
1878void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
1879
1880/* xHCI contexts */
1881struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
1882struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
1883struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
1884
1885/* xHCI quirks */
1886bool xhci_compliance_mode_recovery_timer_quirk_check(void);
1887
1888#endif /* __LINUX_XHCI_HCD_H */
1
2/*
3 * xHCI host controller driver
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
16 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
17 * for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software Foundation,
21 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22 */
23
24#ifndef __LINUX_XHCI_HCD_H
25#define __LINUX_XHCI_HCD_H
26
27#include <linux/usb.h>
28#include <linux/timer.h>
29#include <linux/kernel.h>
30#include <linux/usb/hcd.h>
31#include <linux/io-64-nonatomic-lo-hi.h>
32
33/* Code sharing between pci-quirks and xhci hcd */
34#include "xhci-ext-caps.h"
35#include "pci-quirks.h"
36
37/* xHCI PCI Configuration Registers */
38#define XHCI_SBRN_OFFSET (0x60)
39
40/* Max number of USB devices for any host controller - limit in section 6.1 */
41#define MAX_HC_SLOTS 256
42/* Section 5.3.3 - MaxPorts */
43#define MAX_HC_PORTS 127
44
45/*
46 * xHCI register interface.
47 * This corresponds to the eXtensible Host Controller Interface (xHCI)
48 * Revision 0.95 specification
49 */
50
51/**
52 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
53 * @hc_capbase: length of the capabilities register and HC version number
54 * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
55 * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
56 * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
57 * @hcc_params: HCCPARAMS - Capability Parameters
58 * @db_off: DBOFF - Doorbell array offset
59 * @run_regs_off: RTSOFF - Runtime register space offset
60 * @hcc_params2: HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
61 */
62struct xhci_cap_regs {
63 __le32 hc_capbase;
64 __le32 hcs_params1;
65 __le32 hcs_params2;
66 __le32 hcs_params3;
67 __le32 hcc_params;
68 __le32 db_off;
69 __le32 run_regs_off;
70 __le32 hcc_params2; /* xhci 1.1 */
71 /* Reserved up to (CAPLENGTH - 0x1C) */
72};
73
74/* hc_capbase bitmasks */
75/* bits 7:0 - how long is the Capabilities register */
76#define HC_LENGTH(p) XHCI_HC_LENGTH(p)
77/* bits 31:16 */
78#define HC_VERSION(p) (((p) >> 16) & 0xffff)
79
80/* HCSPARAMS1 - hcs_params1 - bitmasks */
81/* bits 0:7, Max Device Slots */
82#define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
83#define HCS_SLOTS_MASK 0xff
84/* bits 8:18, Max Interrupters */
85#define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
86/* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
87#define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
88
89/* HCSPARAMS2 - hcs_params2 - bitmasks */
90/* bits 0:3, frames or uframes that SW needs to queue transactions
91 * ahead of the HW to meet periodic deadlines */
92#define HCS_IST(p) (((p) >> 0) & 0xf)
93/* bits 4:7, max number of Event Ring segments */
94#define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
95/* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
96/* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
97/* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
98#define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
99
100/* HCSPARAMS3 - hcs_params3 - bitmasks */
101/* bits 0:7, Max U1 to U0 latency for the roothub ports */
102#define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
103/* bits 16:31, Max U2 to U0 latency for the roothub ports */
104#define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
105
106/* HCCPARAMS - hcc_params - bitmasks */
107/* true: HC can use 64-bit address pointers */
108#define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
109/* true: HC can do bandwidth negotiation */
110#define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
111/* true: HC uses 64-byte Device Context structures
112 * FIXME 64-byte context structures aren't supported yet.
113 */
114#define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
115/* true: HC has port power switches */
116#define HCC_PPC(p) ((p) & (1 << 3))
117/* true: HC has port indicators */
118#define HCS_INDICATOR(p) ((p) & (1 << 4))
119/* true: HC has Light HC Reset Capability */
120#define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
121/* true: HC supports latency tolerance messaging */
122#define HCC_LTC(p) ((p) & (1 << 6))
123/* true: no secondary Stream ID Support */
124#define HCC_NSS(p) ((p) & (1 << 7))
125/* true: HC supports Stopped - Short Packet */
126#define HCC_SPC(p) ((p) & (1 << 9))
127/* true: HC has Contiguous Frame ID Capability */
128#define HCC_CFC(p) ((p) & (1 << 11))
129/* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
130#define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
131/* Extended Capabilities pointer from PCI base - section 5.3.6 */
132#define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
133
134/* db_off bitmask - bits 0:1 reserved */
135#define DBOFF_MASK (~0x3)
136
137/* run_regs_off bitmask - bits 0:4 reserved */
138#define RTSOFF_MASK (~0x1f)
139
140/* HCCPARAMS2 - hcc_params2 - bitmasks */
141/* true: HC supports U3 entry Capability */
142#define HCC2_U3C(p) ((p) & (1 << 0))
143/* true: HC supports Configure endpoint command Max exit latency too large */
144#define HCC2_CMC(p) ((p) & (1 << 1))
145/* true: HC supports Force Save context Capability */
146#define HCC2_FSC(p) ((p) & (1 << 2))
147/* true: HC supports Compliance Transition Capability */
148#define HCC2_CTC(p) ((p) & (1 << 3))
149/* true: HC support Large ESIT payload Capability > 48k */
150#define HCC2_LEC(p) ((p) & (1 << 4))
151/* true: HC support Configuration Information Capability */
152#define HCC2_CIC(p) ((p) & (1 << 5))
153/* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
154#define HCC2_ETC(p) ((p) & (1 << 6))
155
156/* Number of registers per port */
157#define NUM_PORT_REGS 4
158
159#define PORTSC 0
160#define PORTPMSC 1
161#define PORTLI 2
162#define PORTHLPMC 3
163
164/**
165 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
166 * @command: USBCMD - xHC command register
167 * @status: USBSTS - xHC status register
168 * @page_size: This indicates the page size that the host controller
169 * supports. If bit n is set, the HC supports a page size
170 * of 2^(n+12), up to a 128MB page size.
171 * 4K is the minimum page size.
172 * @cmd_ring: CRP - 64-bit Command Ring Pointer
173 * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
174 * @config_reg: CONFIG - Configure Register
175 * @port_status_base: PORTSCn - base address for Port Status and Control
176 * Each port has a Port Status and Control register,
177 * followed by a Port Power Management Status and Control
178 * register, a Port Link Info register, and a reserved
179 * register.
180 * @port_power_base: PORTPMSCn - base address for
181 * Port Power Management Status and Control
182 * @port_link_base: PORTLIn - base address for Port Link Info (current
183 * Link PM state and control) for USB 2.1 and USB 3.0
184 * devices.
185 */
186struct xhci_op_regs {
187 __le32 command;
188 __le32 status;
189 __le32 page_size;
190 __le32 reserved1;
191 __le32 reserved2;
192 __le32 dev_notification;
193 __le64 cmd_ring;
194 /* rsvd: offset 0x20-2F */
195 __le32 reserved3[4];
196 __le64 dcbaa_ptr;
197 __le32 config_reg;
198 /* rsvd: offset 0x3C-3FF */
199 __le32 reserved4[241];
200 /* port 1 registers, which serve as a base address for other ports */
201 __le32 port_status_base;
202 __le32 port_power_base;
203 __le32 port_link_base;
204 __le32 reserved5;
205 /* registers for ports 2-255 */
206 __le32 reserved6[NUM_PORT_REGS*254];
207};
208
209/* USBCMD - USB command - command bitmasks */
210/* start/stop HC execution - do not write unless HC is halted*/
211#define CMD_RUN XHCI_CMD_RUN
212/* Reset HC - resets internal HC state machine and all registers (except
213 * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
214 * The xHCI driver must reinitialize the xHC after setting this bit.
215 */
216#define CMD_RESET (1 << 1)
217/* Event Interrupt Enable - a '1' allows interrupts from the host controller */
218#define CMD_EIE XHCI_CMD_EIE
219/* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
220#define CMD_HSEIE XHCI_CMD_HSEIE
221/* bits 4:6 are reserved (and should be preserved on writes). */
222/* light reset (port status stays unchanged) - reset completed when this is 0 */
223#define CMD_LRESET (1 << 7)
224/* host controller save/restore state. */
225#define CMD_CSS (1 << 8)
226#define CMD_CRS (1 << 9)
227/* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
228#define CMD_EWE XHCI_CMD_EWE
229/* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
230 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
231 * '0' means the xHC can power it off if all ports are in the disconnect,
232 * disabled, or powered-off state.
233 */
234#define CMD_PM_INDEX (1 << 11)
235/* bit 14 Extended TBC Enable, changes Isoc TRB fields to support larger TBC */
236#define CMD_ETE (1 << 14)
237/* bits 15:31 are reserved (and should be preserved on writes). */
238
239/* IMAN - Interrupt Management Register */
240#define IMAN_IE (1 << 1)
241#define IMAN_IP (1 << 0)
242
243/* USBSTS - USB status - status bitmasks */
244/* HC not running - set to 1 when run/stop bit is cleared. */
245#define STS_HALT XHCI_STS_HALT
246/* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
247#define STS_FATAL (1 << 2)
248/* event interrupt - clear this prior to clearing any IP flags in IR set*/
249#define STS_EINT (1 << 3)
250/* port change detect */
251#define STS_PORT (1 << 4)
252/* bits 5:7 reserved and zeroed */
253/* save state status - '1' means xHC is saving state */
254#define STS_SAVE (1 << 8)
255/* restore state status - '1' means xHC is restoring state */
256#define STS_RESTORE (1 << 9)
257/* true: save or restore error */
258#define STS_SRE (1 << 10)
259/* true: Controller Not Ready to accept doorbell or op reg writes after reset */
260#define STS_CNR XHCI_STS_CNR
261/* true: internal Host Controller Error - SW needs to reset and reinitialize */
262#define STS_HCE (1 << 12)
263/* bits 13:31 reserved and should be preserved */
264
265/*
266 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
267 * Generate a device notification event when the HC sees a transaction with a
268 * notification type that matches a bit set in this bit field.
269 */
270#define DEV_NOTE_MASK (0xffff)
271#define ENABLE_DEV_NOTE(x) (1 << (x))
272/* Most of the device notification types should only be used for debug.
273 * SW does need to pay attention to function wake notifications.
274 */
275#define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
276
277/* CRCR - Command Ring Control Register - cmd_ring bitmasks */
278/* bit 0 is the command ring cycle state */
279/* stop ring operation after completion of the currently executing command */
280#define CMD_RING_PAUSE (1 << 1)
281/* stop ring immediately - abort the currently executing command */
282#define CMD_RING_ABORT (1 << 2)
283/* true: command ring is running */
284#define CMD_RING_RUNNING (1 << 3)
285/* bits 4:5 reserved and should be preserved */
286/* Command Ring pointer - bit mask for the lower 32 bits. */
287#define CMD_RING_RSVD_BITS (0x3f)
288
289/* CONFIG - Configure Register - config_reg bitmasks */
290/* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
291#define MAX_DEVS(p) ((p) & 0xff)
292/* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
293#define CONFIG_U3E (1 << 8)
294/* bit 9: Configuration Information Enable, xhci 1.1 */
295#define CONFIG_CIE (1 << 9)
296/* bits 10:31 - reserved and should be preserved */
297
298/* PORTSC - Port Status and Control Register - port_status_base bitmasks */
299/* true: device connected */
300#define PORT_CONNECT (1 << 0)
301/* true: port enabled */
302#define PORT_PE (1 << 1)
303/* bit 2 reserved and zeroed */
304/* true: port has an over-current condition */
305#define PORT_OC (1 << 3)
306/* true: port reset signaling asserted */
307#define PORT_RESET (1 << 4)
308/* Port Link State - bits 5:8
309 * A read gives the current link PM state of the port,
310 * a write with Link State Write Strobe set sets the link state.
311 */
312#define PORT_PLS_MASK (0xf << 5)
313#define XDEV_U0 (0x0 << 5)
314#define XDEV_U2 (0x2 << 5)
315#define XDEV_U3 (0x3 << 5)
316#define XDEV_INACTIVE (0x6 << 5)
317#define XDEV_POLLING (0x7 << 5)
318#define XDEV_COMP_MODE (0xa << 5)
319#define XDEV_RESUME (0xf << 5)
320/* true: port has power (see HCC_PPC) */
321#define PORT_POWER (1 << 9)
322/* bits 10:13 indicate device speed:
323 * 0 - undefined speed - port hasn't be initialized by a reset yet
324 * 1 - full speed
325 * 2 - low speed
326 * 3 - high speed
327 * 4 - super speed
328 * 5-15 reserved
329 */
330#define DEV_SPEED_MASK (0xf << 10)
331#define XDEV_FS (0x1 << 10)
332#define XDEV_LS (0x2 << 10)
333#define XDEV_HS (0x3 << 10)
334#define XDEV_SS (0x4 << 10)
335#define XDEV_SSP (0x5 << 10)
336#define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
337#define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
338#define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
339#define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
340#define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
341#define DEV_SUPERSPEEDPLUS(p) (((p) & DEV_SPEED_MASK) == XDEV_SSP)
342#define DEV_SUPERSPEED_ANY(p) (((p) & DEV_SPEED_MASK) >= XDEV_SS)
343#define DEV_PORT_SPEED(p) (((p) >> 10) & 0x0f)
344
345/* Bits 20:23 in the Slot Context are the speed for the device */
346#define SLOT_SPEED_FS (XDEV_FS << 10)
347#define SLOT_SPEED_LS (XDEV_LS << 10)
348#define SLOT_SPEED_HS (XDEV_HS << 10)
349#define SLOT_SPEED_SS (XDEV_SS << 10)
350#define SLOT_SPEED_SSP (XDEV_SSP << 10)
351/* Port Indicator Control */
352#define PORT_LED_OFF (0 << 14)
353#define PORT_LED_AMBER (1 << 14)
354#define PORT_LED_GREEN (2 << 14)
355#define PORT_LED_MASK (3 << 14)
356/* Port Link State Write Strobe - set this when changing link state */
357#define PORT_LINK_STROBE (1 << 16)
358/* true: connect status change */
359#define PORT_CSC (1 << 17)
360/* true: port enable change */
361#define PORT_PEC (1 << 18)
362/* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
363 * into an enabled state, and the device into the default state. A "warm" reset
364 * also resets the link, forcing the device through the link training sequence.
365 * SW can also look at the Port Reset register to see when warm reset is done.
366 */
367#define PORT_WRC (1 << 19)
368/* true: over-current change */
369#define PORT_OCC (1 << 20)
370/* true: reset change - 1 to 0 transition of PORT_RESET */
371#define PORT_RC (1 << 21)
372/* port link status change - set on some port link state transitions:
373 * Transition Reason
374 * ------------------------------------------------------------------------------
375 * - U3 to Resume Wakeup signaling from a device
376 * - Resume to Recovery to U0 USB 3.0 device resume
377 * - Resume to U0 USB 2.0 device resume
378 * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
379 * - U3 to U0 Software resume of USB 2.0 device complete
380 * - U2 to U0 L1 resume of USB 2.1 device complete
381 * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
382 * - U0 to disabled L1 entry error with USB 2.1 device
383 * - Any state to inactive Error on USB 3.0 port
384 */
385#define PORT_PLC (1 << 22)
386/* port configure error change - port failed to configure its link partner */
387#define PORT_CEC (1 << 23)
388/* Cold Attach Status - xHC can set this bit to report device attached during
389 * Sx state. Warm port reset should be perfomed to clear this bit and move port
390 * to connected state.
391 */
392#define PORT_CAS (1 << 24)
393/* wake on connect (enable) */
394#define PORT_WKCONN_E (1 << 25)
395/* wake on disconnect (enable) */
396#define PORT_WKDISC_E (1 << 26)
397/* wake on over-current (enable) */
398#define PORT_WKOC_E (1 << 27)
399/* bits 28:29 reserved */
400/* true: device is non-removable - for USB 3.0 roothub emulation */
401#define PORT_DEV_REMOVE (1 << 30)
402/* Initiate a warm port reset - complete when PORT_WRC is '1' */
403#define PORT_WR (1 << 31)
404
405/* We mark duplicate entries with -1 */
406#define DUPLICATE_ENTRY ((u8)(-1))
407
408/* Port Power Management Status and Control - port_power_base bitmasks */
409/* Inactivity timer value for transitions into U1, in microseconds.
410 * Timeout can be up to 127us. 0xFF means an infinite timeout.
411 */
412#define PORT_U1_TIMEOUT(p) ((p) & 0xff)
413#define PORT_U1_TIMEOUT_MASK 0xff
414/* Inactivity timer value for transitions into U2 */
415#define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
416#define PORT_U2_TIMEOUT_MASK (0xff << 8)
417/* Bits 24:31 for port testing */
418
419/* USB2 Protocol PORTSPMSC */
420#define PORT_L1S_MASK 7
421#define PORT_L1S_SUCCESS 1
422#define PORT_RWE (1 << 3)
423#define PORT_HIRD(p) (((p) & 0xf) << 4)
424#define PORT_HIRD_MASK (0xf << 4)
425#define PORT_L1DS_MASK (0xff << 8)
426#define PORT_L1DS(p) (((p) & 0xff) << 8)
427#define PORT_HLE (1 << 16)
428
429/* USB3 Protocol PORTLI Port Link Information */
430#define PORT_RX_LANES(p) (((p) >> 16) & 0xf)
431#define PORT_TX_LANES(p) (((p) >> 20) & 0xf)
432
433/* USB2 Protocol PORTHLPMC */
434#define PORT_HIRDM(p)((p) & 3)
435#define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
436#define PORT_BESLD(p)(((p) & 0xf) << 10)
437
438/* use 512 microseconds as USB2 LPM L1 default timeout. */
439#define XHCI_L1_TIMEOUT 512
440
441/* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
442 * Safe to use with mixed HIRD and BESL systems (host and device) and is used
443 * by other operating systems.
444 *
445 * XHCI 1.0 errata 8/14/12 Table 13 notes:
446 * "Software should choose xHC BESL/BESLD field values that do not violate a
447 * device's resume latency requirements,
448 * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
449 * or not program values < '4' if BLC = '0' and a BESL device is attached.
450 */
451#define XHCI_DEFAULT_BESL 4
452
453/**
454 * struct xhci_intr_reg - Interrupt Register Set
455 * @irq_pending: IMAN - Interrupt Management Register. Used to enable
456 * interrupts and check for pending interrupts.
457 * @irq_control: IMOD - Interrupt Moderation Register.
458 * Used to throttle interrupts.
459 * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
460 * @erst_base: ERST base address.
461 * @erst_dequeue: Event ring dequeue pointer.
462 *
463 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
464 * Ring Segment Table (ERST) associated with it. The event ring is comprised of
465 * multiple segments of the same size. The HC places events on the ring and
466 * "updates the Cycle bit in the TRBs to indicate to software the current
467 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
468 * updates the dequeue pointer.
469 */
470struct xhci_intr_reg {
471 __le32 irq_pending;
472 __le32 irq_control;
473 __le32 erst_size;
474 __le32 rsvd;
475 __le64 erst_base;
476 __le64 erst_dequeue;
477};
478
479/* irq_pending bitmasks */
480#define ER_IRQ_PENDING(p) ((p) & 0x1)
481/* bits 2:31 need to be preserved */
482/* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
483#define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
484#define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
485#define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
486
487/* irq_control bitmasks */
488/* Minimum interval between interrupts (in 250ns intervals). The interval
489 * between interrupts will be longer if there are no events on the event ring.
490 * Default is 4000 (1 ms).
491 */
492#define ER_IRQ_INTERVAL_MASK (0xffff)
493/* Counter used to count down the time to the next interrupt - HW use only */
494#define ER_IRQ_COUNTER_MASK (0xffff << 16)
495
496/* erst_size bitmasks */
497/* Preserve bits 16:31 of erst_size */
498#define ERST_SIZE_MASK (0xffff << 16)
499
500/* erst_dequeue bitmasks */
501/* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
502 * where the current dequeue pointer lies. This is an optional HW hint.
503 */
504#define ERST_DESI_MASK (0x7)
505/* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
506 * a work queue (or delayed service routine)?
507 */
508#define ERST_EHB (1 << 3)
509#define ERST_PTR_MASK (0xf)
510
511/**
512 * struct xhci_run_regs
513 * @microframe_index:
514 * MFINDEX - current microframe number
515 *
516 * Section 5.5 Host Controller Runtime Registers:
517 * "Software should read and write these registers using only Dword (32 bit)
518 * or larger accesses"
519 */
520struct xhci_run_regs {
521 __le32 microframe_index;
522 __le32 rsvd[7];
523 struct xhci_intr_reg ir_set[128];
524};
525
526/**
527 * struct doorbell_array
528 *
529 * Bits 0 - 7: Endpoint target
530 * Bits 8 - 15: RsvdZ
531 * Bits 16 - 31: Stream ID
532 *
533 * Section 5.6
534 */
535struct xhci_doorbell_array {
536 __le32 doorbell[256];
537};
538
539#define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
540#define DB_VALUE_HOST 0x00000000
541
542/**
543 * struct xhci_protocol_caps
544 * @revision: major revision, minor revision, capability ID,
545 * and next capability pointer.
546 * @name_string: Four ASCII characters to say which spec this xHC
547 * follows, typically "USB ".
548 * @port_info: Port offset, count, and protocol-defined information.
549 */
550struct xhci_protocol_caps {
551 u32 revision;
552 u32 name_string;
553 u32 port_info;
554};
555
556#define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
557#define XHCI_EXT_PORT_MINOR(x) (((x) >> 16) & 0xff)
558#define XHCI_EXT_PORT_PSIC(x) (((x) >> 28) & 0x0f)
559#define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
560#define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
561
562#define XHCI_EXT_PORT_PSIV(x) (((x) >> 0) & 0x0f)
563#define XHCI_EXT_PORT_PSIE(x) (((x) >> 4) & 0x03)
564#define XHCI_EXT_PORT_PLT(x) (((x) >> 6) & 0x03)
565#define XHCI_EXT_PORT_PFD(x) (((x) >> 8) & 0x01)
566#define XHCI_EXT_PORT_LP(x) (((x) >> 14) & 0x03)
567#define XHCI_EXT_PORT_PSIM(x) (((x) >> 16) & 0xffff)
568
569#define PLT_MASK (0x03 << 6)
570#define PLT_SYM (0x00 << 6)
571#define PLT_ASYM_RX (0x02 << 6)
572#define PLT_ASYM_TX (0x03 << 6)
573
574/**
575 * struct xhci_container_ctx
576 * @type: Type of context. Used to calculated offsets to contained contexts.
577 * @size: Size of the context data
578 * @bytes: The raw context data given to HW
579 * @dma: dma address of the bytes
580 *
581 * Represents either a Device or Input context. Holds a pointer to the raw
582 * memory used for the context (bytes) and dma address of it (dma).
583 */
584struct xhci_container_ctx {
585 unsigned type;
586#define XHCI_CTX_TYPE_DEVICE 0x1
587#define XHCI_CTX_TYPE_INPUT 0x2
588
589 int size;
590
591 u8 *bytes;
592 dma_addr_t dma;
593};
594
595/**
596 * struct xhci_slot_ctx
597 * @dev_info: Route string, device speed, hub info, and last valid endpoint
598 * @dev_info2: Max exit latency for device number, root hub port number
599 * @tt_info: tt_info is used to construct split transaction tokens
600 * @dev_state: slot state and device address
601 *
602 * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
603 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
604 * reserved at the end of the slot context for HC internal use.
605 */
606struct xhci_slot_ctx {
607 __le32 dev_info;
608 __le32 dev_info2;
609 __le32 tt_info;
610 __le32 dev_state;
611 /* offset 0x10 to 0x1f reserved for HC internal use */
612 __le32 reserved[4];
613};
614
615/* dev_info bitmasks */
616/* Route String - 0:19 */
617#define ROUTE_STRING_MASK (0xfffff)
618/* Device speed - values defined by PORTSC Device Speed field - 20:23 */
619#define DEV_SPEED (0xf << 20)
620/* bit 24 reserved */
621/* Is this LS/FS device connected through a HS hub? - bit 25 */
622#define DEV_MTT (0x1 << 25)
623/* Set if the device is a hub - bit 26 */
624#define DEV_HUB (0x1 << 26)
625/* Index of the last valid endpoint context in this device context - 27:31 */
626#define LAST_CTX_MASK (0x1f << 27)
627#define LAST_CTX(p) ((p) << 27)
628#define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
629#define SLOT_FLAG (1 << 0)
630#define EP0_FLAG (1 << 1)
631
632/* dev_info2 bitmasks */
633/* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
634#define MAX_EXIT (0xffff)
635/* Root hub port number that is needed to access the USB device */
636#define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
637#define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
638/* Maximum number of ports under a hub device */
639#define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
640
641/* tt_info bitmasks */
642/*
643 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
644 * The Slot ID of the hub that isolates the high speed signaling from
645 * this low or full-speed device. '0' if attached to root hub port.
646 */
647#define TT_SLOT (0xff)
648/*
649 * The number of the downstream facing port of the high-speed hub
650 * '0' if the device is not low or full speed.
651 */
652#define TT_PORT (0xff << 8)
653#define TT_THINK_TIME(p) (((p) & 0x3) << 16)
654
655/* dev_state bitmasks */
656/* USB device address - assigned by the HC */
657#define DEV_ADDR_MASK (0xff)
658/* bits 8:26 reserved */
659/* Slot state */
660#define SLOT_STATE (0x1f << 27)
661#define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
662
663#define SLOT_STATE_DISABLED 0
664#define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
665#define SLOT_STATE_DEFAULT 1
666#define SLOT_STATE_ADDRESSED 2
667#define SLOT_STATE_CONFIGURED 3
668
669/**
670 * struct xhci_ep_ctx
671 * @ep_info: endpoint state, streams, mult, and interval information.
672 * @ep_info2: information on endpoint type, max packet size, max burst size,
673 * error count, and whether the HC will force an event for all
674 * transactions.
675 * @deq: 64-bit ring dequeue pointer address. If the endpoint only
676 * defines one stream, this points to the endpoint transfer ring.
677 * Otherwise, it points to a stream context array, which has a
678 * ring pointer for each flow.
679 * @tx_info:
680 * Average TRB lengths for the endpoint ring and
681 * max payload within an Endpoint Service Interval Time (ESIT).
682 *
683 * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
684 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
685 * reserved at the end of the endpoint context for HC internal use.
686 */
687struct xhci_ep_ctx {
688 __le32 ep_info;
689 __le32 ep_info2;
690 __le64 deq;
691 __le32 tx_info;
692 /* offset 0x14 - 0x1f reserved for HC internal use */
693 __le32 reserved[3];
694};
695
696/* ep_info bitmasks */
697/*
698 * Endpoint State - bits 0:2
699 * 0 - disabled
700 * 1 - running
701 * 2 - halted due to halt condition - ok to manipulate endpoint ring
702 * 3 - stopped
703 * 4 - TRB error
704 * 5-7 - reserved
705 */
706#define EP_STATE_MASK (0xf)
707#define EP_STATE_DISABLED 0
708#define EP_STATE_RUNNING 1
709#define EP_STATE_HALTED 2
710#define EP_STATE_STOPPED 3
711#define EP_STATE_ERROR 4
712#define GET_EP_CTX_STATE(ctx) (le32_to_cpu((ctx)->ep_info) & EP_STATE_MASK)
713
714/* Mult - Max number of burtst within an interval, in EP companion desc. */
715#define EP_MULT(p) (((p) & 0x3) << 8)
716#define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
717/* bits 10:14 are Max Primary Streams */
718/* bit 15 is Linear Stream Array */
719/* Interval - period between requests to an endpoint - 125u increments. */
720#define EP_INTERVAL(p) (((p) & 0xff) << 16)
721#define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
722#define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
723#define EP_MAXPSTREAMS_MASK (0x1f << 10)
724#define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
725/* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
726#define EP_HAS_LSA (1 << 15)
727
728/* ep_info2 bitmasks */
729/*
730 * Force Event - generate transfer events for all TRBs for this endpoint
731 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
732 */
733#define FORCE_EVENT (0x1)
734#define ERROR_COUNT(p) (((p) & 0x3) << 1)
735#define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
736#define EP_TYPE(p) ((p) << 3)
737#define ISOC_OUT_EP 1
738#define BULK_OUT_EP 2
739#define INT_OUT_EP 3
740#define CTRL_EP 4
741#define ISOC_IN_EP 5
742#define BULK_IN_EP 6
743#define INT_IN_EP 7
744/* bit 6 reserved */
745/* bit 7 is Host Initiate Disable - for disabling stream selection */
746#define MAX_BURST(p) (((p)&0xff) << 8)
747#define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
748#define MAX_PACKET(p) (((p)&0xffff) << 16)
749#define MAX_PACKET_MASK (0xffff << 16)
750#define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
751
752/* tx_info bitmasks */
753#define EP_AVG_TRB_LENGTH(p) ((p) & 0xffff)
754#define EP_MAX_ESIT_PAYLOAD_LO(p) (((p) & 0xffff) << 16)
755#define EP_MAX_ESIT_PAYLOAD_HI(p) ((((p) >> 16) & 0xff) << 24)
756#define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
757
758/* deq bitmasks */
759#define EP_CTX_CYCLE_MASK (1 << 0)
760#define SCTX_DEQ_MASK (~0xfL)
761
762
763/**
764 * struct xhci_input_control_context
765 * Input control context; see section 6.2.5.
766 *
767 * @drop_context: set the bit of the endpoint context you want to disable
768 * @add_context: set the bit of the endpoint context you want to enable
769 */
770struct xhci_input_control_ctx {
771 __le32 drop_flags;
772 __le32 add_flags;
773 __le32 rsvd2[6];
774};
775
776#define EP_IS_ADDED(ctrl_ctx, i) \
777 (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
778#define EP_IS_DROPPED(ctrl_ctx, i) \
779 (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
780
781/* Represents everything that is needed to issue a command on the command ring.
782 * It's useful to pre-allocate these for commands that cannot fail due to
783 * out-of-memory errors, like freeing streams.
784 */
785struct xhci_command {
786 /* Input context for changing device state */
787 struct xhci_container_ctx *in_ctx;
788 u32 status;
789 int slot_id;
790 /* If completion is null, no one is waiting on this command
791 * and the structure can be freed after the command completes.
792 */
793 struct completion *completion;
794 union xhci_trb *command_trb;
795 struct list_head cmd_list;
796};
797
798/* drop context bitmasks */
799#define DROP_EP(x) (0x1 << x)
800/* add context bitmasks */
801#define ADD_EP(x) (0x1 << x)
802
803struct xhci_stream_ctx {
804 /* 64-bit stream ring address, cycle state, and stream type */
805 __le64 stream_ring;
806 /* offset 0x14 - 0x1f reserved for HC internal use */
807 __le32 reserved[2];
808};
809
810/* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
811#define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
812/* Secondary stream array type, dequeue pointer is to a transfer ring */
813#define SCT_SEC_TR 0
814/* Primary stream array type, dequeue pointer is to a transfer ring */
815#define SCT_PRI_TR 1
816/* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
817#define SCT_SSA_8 2
818#define SCT_SSA_16 3
819#define SCT_SSA_32 4
820#define SCT_SSA_64 5
821#define SCT_SSA_128 6
822#define SCT_SSA_256 7
823
824/* Assume no secondary streams for now */
825struct xhci_stream_info {
826 struct xhci_ring **stream_rings;
827 /* Number of streams, including stream 0 (which drivers can't use) */
828 unsigned int num_streams;
829 /* The stream context array may be bigger than
830 * the number of streams the driver asked for
831 */
832 struct xhci_stream_ctx *stream_ctx_array;
833 unsigned int num_stream_ctxs;
834 dma_addr_t ctx_array_dma;
835 /* For mapping physical TRB addresses to segments in stream rings */
836 struct radix_tree_root trb_address_map;
837 struct xhci_command *free_streams_command;
838};
839
840#define SMALL_STREAM_ARRAY_SIZE 256
841#define MEDIUM_STREAM_ARRAY_SIZE 1024
842
843/* Some Intel xHCI host controllers need software to keep track of the bus
844 * bandwidth. Keep track of endpoint info here. Each root port is allocated
845 * the full bus bandwidth. We must also treat TTs (including each port under a
846 * multi-TT hub) as a separate bandwidth domain. The direct memory interface
847 * (DMI) also limits the total bandwidth (across all domains) that can be used.
848 */
849struct xhci_bw_info {
850 /* ep_interval is zero-based */
851 unsigned int ep_interval;
852 /* mult and num_packets are one-based */
853 unsigned int mult;
854 unsigned int num_packets;
855 unsigned int max_packet_size;
856 unsigned int max_esit_payload;
857 unsigned int type;
858};
859
860/* "Block" sizes in bytes the hardware uses for different device speeds.
861 * The logic in this part of the hardware limits the number of bits the hardware
862 * can use, so must represent bandwidth in a less precise manner to mimic what
863 * the scheduler hardware computes.
864 */
865#define FS_BLOCK 1
866#define HS_BLOCK 4
867#define SS_BLOCK 16
868#define DMI_BLOCK 32
869
870/* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
871 * with each byte transferred. SuperSpeed devices have an initial overhead to
872 * set up bursts. These are in blocks, see above. LS overhead has already been
873 * translated into FS blocks.
874 */
875#define DMI_OVERHEAD 8
876#define DMI_OVERHEAD_BURST 4
877#define SS_OVERHEAD 8
878#define SS_OVERHEAD_BURST 32
879#define HS_OVERHEAD 26
880#define FS_OVERHEAD 20
881#define LS_OVERHEAD 128
882/* The TTs need to claim roughly twice as much bandwidth (94 bytes per
883 * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
884 * of overhead associated with split transfers crossing microframe boundaries.
885 * 31 blocks is pure protocol overhead.
886 */
887#define TT_HS_OVERHEAD (31 + 94)
888#define TT_DMI_OVERHEAD (25 + 12)
889
890/* Bandwidth limits in blocks */
891#define FS_BW_LIMIT 1285
892#define TT_BW_LIMIT 1320
893#define HS_BW_LIMIT 1607
894#define SS_BW_LIMIT_IN 3906
895#define DMI_BW_LIMIT_IN 3906
896#define SS_BW_LIMIT_OUT 3906
897#define DMI_BW_LIMIT_OUT 3906
898
899/* Percentage of bus bandwidth reserved for non-periodic transfers */
900#define FS_BW_RESERVED 10
901#define HS_BW_RESERVED 20
902#define SS_BW_RESERVED 10
903
904struct xhci_virt_ep {
905 struct xhci_ring *ring;
906 /* Related to endpoints that are configured to use stream IDs only */
907 struct xhci_stream_info *stream_info;
908 /* Temporary storage in case the configure endpoint command fails and we
909 * have to restore the device state to the previous state
910 */
911 struct xhci_ring *new_ring;
912 unsigned int ep_state;
913#define SET_DEQ_PENDING (1 << 0)
914#define EP_HALTED (1 << 1) /* For stall handling */
915#define EP_HALT_PENDING (1 << 2) /* For URB cancellation */
916/* Transitioning the endpoint to using streams, don't enqueue URBs */
917#define EP_GETTING_STREAMS (1 << 3)
918#define EP_HAS_STREAMS (1 << 4)
919/* Transitioning the endpoint to not using streams, don't enqueue URBs */
920#define EP_GETTING_NO_STREAMS (1 << 5)
921 /* ---- Related to URB cancellation ---- */
922 struct list_head cancelled_td_list;
923 struct xhci_td *stopped_td;
924 unsigned int stopped_stream;
925 /* Watchdog timer for stop endpoint command to cancel URBs */
926 struct timer_list stop_cmd_timer;
927 int stop_cmds_pending;
928 struct xhci_hcd *xhci;
929 /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
930 * command. We'll need to update the ring's dequeue segment and dequeue
931 * pointer after the command completes.
932 */
933 struct xhci_segment *queued_deq_seg;
934 union xhci_trb *queued_deq_ptr;
935 /*
936 * Sometimes the xHC can not process isochronous endpoint ring quickly
937 * enough, and it will miss some isoc tds on the ring and generate
938 * a Missed Service Error Event.
939 * Set skip flag when receive a Missed Service Error Event and
940 * process the missed tds on the endpoint ring.
941 */
942 bool skip;
943 /* Bandwidth checking storage */
944 struct xhci_bw_info bw_info;
945 struct list_head bw_endpoint_list;
946 /* Isoch Frame ID checking storage */
947 int next_frame_id;
948 /* Use new Isoch TRB layout needed for extended TBC support */
949 bool use_extended_tbc;
950};
951
952enum xhci_overhead_type {
953 LS_OVERHEAD_TYPE = 0,
954 FS_OVERHEAD_TYPE,
955 HS_OVERHEAD_TYPE,
956};
957
958struct xhci_interval_bw {
959 unsigned int num_packets;
960 /* Sorted by max packet size.
961 * Head of the list is the greatest max packet size.
962 */
963 struct list_head endpoints;
964 /* How many endpoints of each speed are present. */
965 unsigned int overhead[3];
966};
967
968#define XHCI_MAX_INTERVAL 16
969
970struct xhci_interval_bw_table {
971 unsigned int interval0_esit_payload;
972 struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
973 /* Includes reserved bandwidth for async endpoints */
974 unsigned int bw_used;
975 unsigned int ss_bw_in;
976 unsigned int ss_bw_out;
977};
978
979
980struct xhci_virt_device {
981 struct usb_device *udev;
982 /*
983 * Commands to the hardware are passed an "input context" that
984 * tells the hardware what to change in its data structures.
985 * The hardware will return changes in an "output context" that
986 * software must allocate for the hardware. We need to keep
987 * track of input and output contexts separately because
988 * these commands might fail and we don't trust the hardware.
989 */
990 struct xhci_container_ctx *out_ctx;
991 /* Used for addressing devices and configuration changes */
992 struct xhci_container_ctx *in_ctx;
993 /* Rings saved to ensure old alt settings can be re-instated */
994 struct xhci_ring **ring_cache;
995 int num_rings_cached;
996#define XHCI_MAX_RINGS_CACHED 31
997 struct xhci_virt_ep eps[31];
998 u8 fake_port;
999 u8 real_port;
1000 struct xhci_interval_bw_table *bw_table;
1001 struct xhci_tt_bw_info *tt_info;
1002 /* The current max exit latency for the enabled USB3 link states. */
1003 u16 current_mel;
1004};
1005
1006/*
1007 * For each roothub, keep track of the bandwidth information for each periodic
1008 * interval.
1009 *
1010 * If a high speed hub is attached to the roothub, each TT associated with that
1011 * hub is a separate bandwidth domain. The interval information for the
1012 * endpoints on the devices under that TT will appear in the TT structure.
1013 */
1014struct xhci_root_port_bw_info {
1015 struct list_head tts;
1016 unsigned int num_active_tts;
1017 struct xhci_interval_bw_table bw_table;
1018};
1019
1020struct xhci_tt_bw_info {
1021 struct list_head tt_list;
1022 int slot_id;
1023 int ttport;
1024 struct xhci_interval_bw_table bw_table;
1025 int active_eps;
1026};
1027
1028
1029/**
1030 * struct xhci_device_context_array
1031 * @dev_context_ptr array of 64-bit DMA addresses for device contexts
1032 */
1033struct xhci_device_context_array {
1034 /* 64-bit device addresses; we only write 32-bit addresses */
1035 __le64 dev_context_ptrs[MAX_HC_SLOTS];
1036 /* private xHCD pointers */
1037 dma_addr_t dma;
1038};
1039/* TODO: write function to set the 64-bit device DMA address */
1040/*
1041 * TODO: change this to be dynamically sized at HC mem init time since the HC
1042 * might not be able to handle the maximum number of devices possible.
1043 */
1044
1045
1046struct xhci_transfer_event {
1047 /* 64-bit buffer address, or immediate data */
1048 __le64 buffer;
1049 __le32 transfer_len;
1050 /* This field is interpreted differently based on the type of TRB */
1051 __le32 flags;
1052};
1053
1054/* Transfer event TRB length bit mask */
1055/* bits 0:23 */
1056#define EVENT_TRB_LEN(p) ((p) & 0xffffff)
1057
1058/** Transfer Event bit fields **/
1059#define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
1060
1061/* Completion Code - only applicable for some types of TRBs */
1062#define COMP_CODE_MASK (0xff << 24)
1063#define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
1064#define COMP_SUCCESS 1
1065/* Data Buffer Error */
1066#define COMP_DB_ERR 2
1067/* Babble Detected Error */
1068#define COMP_BABBLE 3
1069/* USB Transaction Error */
1070#define COMP_TX_ERR 4
1071/* TRB Error - some TRB field is invalid */
1072#define COMP_TRB_ERR 5
1073/* Stall Error - USB device is stalled */
1074#define COMP_STALL 6
1075/* Resource Error - HC doesn't have memory for that device configuration */
1076#define COMP_ENOMEM 7
1077/* Bandwidth Error - not enough room in schedule for this dev config */
1078#define COMP_BW_ERR 8
1079/* No Slots Available Error - HC ran out of device slots */
1080#define COMP_ENOSLOTS 9
1081/* Invalid Stream Type Error */
1082#define COMP_STREAM_ERR 10
1083/* Slot Not Enabled Error - doorbell rung for disabled device slot */
1084#define COMP_EBADSLT 11
1085/* Endpoint Not Enabled Error */
1086#define COMP_EBADEP 12
1087/* Short Packet */
1088#define COMP_SHORT_TX 13
1089/* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */
1090#define COMP_UNDERRUN 14
1091/* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */
1092#define COMP_OVERRUN 15
1093/* Virtual Function Event Ring Full Error */
1094#define COMP_VF_FULL 16
1095/* Parameter Error - Context parameter is invalid */
1096#define COMP_EINVAL 17
1097/* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */
1098#define COMP_BW_OVER 18
1099/* Context State Error - illegal context state transition requested */
1100#define COMP_CTX_STATE 19
1101/* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */
1102#define COMP_PING_ERR 20
1103/* Event Ring is full */
1104#define COMP_ER_FULL 21
1105/* Incompatible Device Error */
1106#define COMP_DEV_ERR 22
1107/* Missed Service Error - HC couldn't service an isoc ep within interval */
1108#define COMP_MISSED_INT 23
1109/* Successfully stopped command ring */
1110#define COMP_CMD_STOP 24
1111/* Successfully aborted current command and stopped command ring */
1112#define COMP_CMD_ABORT 25
1113/* Stopped - transfer was terminated by a stop endpoint command */
1114#define COMP_STOP 26
1115/* Same as COMP_EP_STOPPED, but the transferred length in the event is invalid */
1116#define COMP_STOP_INVAL 27
1117/* Same as COMP_EP_STOPPED, but a short packet detected */
1118#define COMP_STOP_SHORT 28
1119/* Max Exit Latency Too Large Error */
1120#define COMP_MEL_ERR 29
1121/* TRB type 30 reserved */
1122/* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */
1123#define COMP_BUFF_OVER 31
1124/* Event Lost Error - xHC has an "internal event overrun condition" */
1125#define COMP_ISSUES 32
1126/* Undefined Error - reported when other error codes don't apply */
1127#define COMP_UNKNOWN 33
1128/* Invalid Stream ID Error */
1129#define COMP_STRID_ERR 34
1130/* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */
1131#define COMP_2ND_BW_ERR 35
1132/* Split Transaction Error */
1133#define COMP_SPLIT_ERR 36
1134
1135struct xhci_link_trb {
1136 /* 64-bit segment pointer*/
1137 __le64 segment_ptr;
1138 __le32 intr_target;
1139 __le32 control;
1140};
1141
1142/* control bitfields */
1143#define LINK_TOGGLE (0x1<<1)
1144
1145/* Command completion event TRB */
1146struct xhci_event_cmd {
1147 /* Pointer to command TRB, or the value passed by the event data trb */
1148 __le64 cmd_trb;
1149 __le32 status;
1150 __le32 flags;
1151};
1152
1153/* flags bitmasks */
1154
1155/* Address device - disable SetAddress */
1156#define TRB_BSR (1<<9)
1157enum xhci_setup_dev {
1158 SETUP_CONTEXT_ONLY,
1159 SETUP_CONTEXT_ADDRESS,
1160};
1161
1162/* bits 16:23 are the virtual function ID */
1163/* bits 24:31 are the slot ID */
1164#define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
1165#define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
1166
1167/* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1168#define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
1169#define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
1170
1171#define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
1172#define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
1173#define LAST_EP_INDEX 30
1174
1175/* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
1176#define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
1177#define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
1178#define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
1179
1180
1181/* Port Status Change Event TRB fields */
1182/* Port ID - bits 31:24 */
1183#define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
1184
1185/* Normal TRB fields */
1186/* transfer_len bitmasks - bits 0:16 */
1187#define TRB_LEN(p) ((p) & 0x1ffff)
1188/* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */
1189#define TRB_TD_SIZE(p) (min((p), (u32)31) << 17)
1190/* xhci 1.1 uses the TD_SIZE field for TBC if Extended TBC is enabled (ETE) */
1191#define TRB_TD_SIZE_TBC(p) (min((p), (u32)31) << 17)
1192/* Interrupter Target - which MSI-X vector to target the completion event at */
1193#define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
1194#define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
1195/* Total burst count field, Rsvdz on xhci 1.1 with Extended TBC enabled (ETE) */
1196#define TRB_TBC(p) (((p) & 0x3) << 7)
1197#define TRB_TLBPC(p) (((p) & 0xf) << 16)
1198
1199/* Cycle bit - indicates TRB ownership by HC or HCD */
1200#define TRB_CYCLE (1<<0)
1201/*
1202 * Force next event data TRB to be evaluated before task switch.
1203 * Used to pass OS data back after a TD completes.
1204 */
1205#define TRB_ENT (1<<1)
1206/* Interrupt on short packet */
1207#define TRB_ISP (1<<2)
1208/* Set PCIe no snoop attribute */
1209#define TRB_NO_SNOOP (1<<3)
1210/* Chain multiple TRBs into a TD */
1211#define TRB_CHAIN (1<<4)
1212/* Interrupt on completion */
1213#define TRB_IOC (1<<5)
1214/* The buffer pointer contains immediate data */
1215#define TRB_IDT (1<<6)
1216
1217/* Block Event Interrupt */
1218#define TRB_BEI (1<<9)
1219
1220/* Control transfer TRB specific fields */
1221#define TRB_DIR_IN (1<<16)
1222#define TRB_TX_TYPE(p) ((p) << 16)
1223#define TRB_DATA_OUT 2
1224#define TRB_DATA_IN 3
1225
1226/* Isochronous TRB specific fields */
1227#define TRB_SIA (1<<31)
1228#define TRB_FRAME_ID(p) (((p) & 0x7ff) << 20)
1229
1230struct xhci_generic_trb {
1231 __le32 field[4];
1232};
1233
1234union xhci_trb {
1235 struct xhci_link_trb link;
1236 struct xhci_transfer_event trans_event;
1237 struct xhci_event_cmd event_cmd;
1238 struct xhci_generic_trb generic;
1239};
1240
1241/* TRB bit mask */
1242#define TRB_TYPE_BITMASK (0xfc00)
1243#define TRB_TYPE(p) ((p) << 10)
1244#define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
1245/* TRB type IDs */
1246/* bulk, interrupt, isoc scatter/gather, and control data stage */
1247#define TRB_NORMAL 1
1248/* setup stage for control transfers */
1249#define TRB_SETUP 2
1250/* data stage for control transfers */
1251#define TRB_DATA 3
1252/* status stage for control transfers */
1253#define TRB_STATUS 4
1254/* isoc transfers */
1255#define TRB_ISOC 5
1256/* TRB for linking ring segments */
1257#define TRB_LINK 6
1258#define TRB_EVENT_DATA 7
1259/* Transfer Ring No-op (not for the command ring) */
1260#define TRB_TR_NOOP 8
1261/* Command TRBs */
1262/* Enable Slot Command */
1263#define TRB_ENABLE_SLOT 9
1264/* Disable Slot Command */
1265#define TRB_DISABLE_SLOT 10
1266/* Address Device Command */
1267#define TRB_ADDR_DEV 11
1268/* Configure Endpoint Command */
1269#define TRB_CONFIG_EP 12
1270/* Evaluate Context Command */
1271#define TRB_EVAL_CONTEXT 13
1272/* Reset Endpoint Command */
1273#define TRB_RESET_EP 14
1274/* Stop Transfer Ring Command */
1275#define TRB_STOP_RING 15
1276/* Set Transfer Ring Dequeue Pointer Command */
1277#define TRB_SET_DEQ 16
1278/* Reset Device Command */
1279#define TRB_RESET_DEV 17
1280/* Force Event Command (opt) */
1281#define TRB_FORCE_EVENT 18
1282/* Negotiate Bandwidth Command (opt) */
1283#define TRB_NEG_BANDWIDTH 19
1284/* Set Latency Tolerance Value Command (opt) */
1285#define TRB_SET_LT 20
1286/* Get port bandwidth Command */
1287#define TRB_GET_BW 21
1288/* Force Header Command - generate a transaction or link management packet */
1289#define TRB_FORCE_HEADER 22
1290/* No-op Command - not for transfer rings */
1291#define TRB_CMD_NOOP 23
1292/* TRB IDs 24-31 reserved */
1293/* Event TRBS */
1294/* Transfer Event */
1295#define TRB_TRANSFER 32
1296/* Command Completion Event */
1297#define TRB_COMPLETION 33
1298/* Port Status Change Event */
1299#define TRB_PORT_STATUS 34
1300/* Bandwidth Request Event (opt) */
1301#define TRB_BANDWIDTH_EVENT 35
1302/* Doorbell Event (opt) */
1303#define TRB_DOORBELL 36
1304/* Host Controller Event */
1305#define TRB_HC_EVENT 37
1306/* Device Notification Event - device sent function wake notification */
1307#define TRB_DEV_NOTE 38
1308/* MFINDEX Wrap Event - microframe counter wrapped */
1309#define TRB_MFINDEX_WRAP 39
1310/* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1311
1312/* Nec vendor-specific command completion event. */
1313#define TRB_NEC_CMD_COMP 48
1314/* Get NEC firmware revision. */
1315#define TRB_NEC_GET_FW 49
1316
1317#define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1318/* Above, but for __le32 types -- can avoid work by swapping constants: */
1319#define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1320 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1321#define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1322 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1323
1324#define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
1325#define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
1326
1327/*
1328 * TRBS_PER_SEGMENT must be a multiple of 4,
1329 * since the command ring is 64-byte aligned.
1330 * It must also be greater than 16.
1331 */
1332#define TRBS_PER_SEGMENT 256
1333/* Allow two commands + a link TRB, along with any reserved command TRBs */
1334#define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
1335#define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
1336#define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
1337/* TRB buffer pointers can't cross 64KB boundaries */
1338#define TRB_MAX_BUFF_SHIFT 16
1339#define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
1340/* How much data is left before the 64KB boundary? */
1341#define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr) (TRB_MAX_BUFF_SIZE - \
1342 (addr & (TRB_MAX_BUFF_SIZE - 1)))
1343
1344struct xhci_segment {
1345 union xhci_trb *trbs;
1346 /* private to HCD */
1347 struct xhci_segment *next;
1348 dma_addr_t dma;
1349 /* Max packet sized bounce buffer for td-fragmant alignment */
1350 dma_addr_t bounce_dma;
1351 void *bounce_buf;
1352 unsigned int bounce_offs;
1353 unsigned int bounce_len;
1354};
1355
1356struct xhci_td {
1357 struct list_head td_list;
1358 struct list_head cancelled_td_list;
1359 struct urb *urb;
1360 struct xhci_segment *start_seg;
1361 union xhci_trb *first_trb;
1362 union xhci_trb *last_trb;
1363 struct xhci_segment *bounce_seg;
1364 /* actual_length of the URB has already been set */
1365 bool urb_length_set;
1366};
1367
1368/* xHCI command default timeout value */
1369#define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
1370
1371/* command descriptor */
1372struct xhci_cd {
1373 struct xhci_command *command;
1374 union xhci_trb *cmd_trb;
1375};
1376
1377struct xhci_dequeue_state {
1378 struct xhci_segment *new_deq_seg;
1379 union xhci_trb *new_deq_ptr;
1380 int new_cycle_state;
1381};
1382
1383enum xhci_ring_type {
1384 TYPE_CTRL = 0,
1385 TYPE_ISOC,
1386 TYPE_BULK,
1387 TYPE_INTR,
1388 TYPE_STREAM,
1389 TYPE_COMMAND,
1390 TYPE_EVENT,
1391};
1392
1393struct xhci_ring {
1394 struct xhci_segment *first_seg;
1395 struct xhci_segment *last_seg;
1396 union xhci_trb *enqueue;
1397 struct xhci_segment *enq_seg;
1398 unsigned int enq_updates;
1399 union xhci_trb *dequeue;
1400 struct xhci_segment *deq_seg;
1401 unsigned int deq_updates;
1402 struct list_head td_list;
1403 /*
1404 * Write the cycle state into the TRB cycle field to give ownership of
1405 * the TRB to the host controller (if we are the producer), or to check
1406 * if we own the TRB (if we are the consumer). See section 4.9.1.
1407 */
1408 u32 cycle_state;
1409 unsigned int stream_id;
1410 unsigned int num_segs;
1411 unsigned int num_trbs_free;
1412 unsigned int num_trbs_free_temp;
1413 unsigned int bounce_buf_len;
1414 enum xhci_ring_type type;
1415 bool last_td_was_short;
1416 struct radix_tree_root *trb_address_map;
1417};
1418
1419struct xhci_erst_entry {
1420 /* 64-bit event ring segment address */
1421 __le64 seg_addr;
1422 __le32 seg_size;
1423 /* Set to zero */
1424 __le32 rsvd;
1425};
1426
1427struct xhci_erst {
1428 struct xhci_erst_entry *entries;
1429 unsigned int num_entries;
1430 /* xhci->event_ring keeps track of segment dma addresses */
1431 dma_addr_t erst_dma_addr;
1432 /* Num entries the ERST can contain */
1433 unsigned int erst_size;
1434};
1435
1436struct xhci_scratchpad {
1437 u64 *sp_array;
1438 dma_addr_t sp_dma;
1439 void **sp_buffers;
1440 dma_addr_t *sp_dma_buffers;
1441};
1442
1443struct urb_priv {
1444 int length;
1445 int td_cnt;
1446 struct xhci_td *td[0];
1447};
1448
1449/*
1450 * Each segment table entry is 4*32bits long. 1K seems like an ok size:
1451 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1452 * meaning 64 ring segments.
1453 * Initial allocated size of the ERST, in number of entries */
1454#define ERST_NUM_SEGS 1
1455/* Initial allocated size of the ERST, in number of entries */
1456#define ERST_SIZE 64
1457/* Initial number of event segment rings allocated */
1458#define ERST_ENTRIES 1
1459/* Poll every 60 seconds */
1460#define POLL_TIMEOUT 60
1461/* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1462#define XHCI_STOP_EP_CMD_TIMEOUT 5
1463/* XXX: Make these module parameters */
1464
1465struct s3_save {
1466 u32 command;
1467 u32 dev_nt;
1468 u64 dcbaa_ptr;
1469 u32 config_reg;
1470 u32 irq_pending;
1471 u32 irq_control;
1472 u32 erst_size;
1473 u64 erst_base;
1474 u64 erst_dequeue;
1475};
1476
1477/* Use for lpm */
1478struct dev_info {
1479 u32 dev_id;
1480 struct list_head list;
1481};
1482
1483struct xhci_bus_state {
1484 unsigned long bus_suspended;
1485 unsigned long next_statechange;
1486
1487 /* Port suspend arrays are indexed by the portnum of the fake roothub */
1488 /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1489 u32 port_c_suspend;
1490 u32 suspended_ports;
1491 u32 port_remote_wakeup;
1492 unsigned long resume_done[USB_MAXCHILDREN];
1493 /* which ports have started to resume */
1494 unsigned long resuming_ports;
1495 /* Which ports are waiting on RExit to U0 transition. */
1496 unsigned long rexit_ports;
1497 struct completion rexit_done[USB_MAXCHILDREN];
1498};
1499
1500
1501/*
1502 * It can take up to 20 ms to transition from RExit to U0 on the
1503 * Intel Lynx Point LP xHCI host.
1504 */
1505#define XHCI_MAX_REXIT_TIMEOUT (20 * 1000)
1506
1507static inline unsigned int hcd_index(struct usb_hcd *hcd)
1508{
1509 if (hcd->speed == HCD_USB3)
1510 return 0;
1511 else
1512 return 1;
1513}
1514
1515struct xhci_hub {
1516 u8 maj_rev;
1517 u8 min_rev;
1518 u32 *psi; /* array of protocol speed ID entries */
1519 u8 psi_count;
1520 u8 psi_uid_count;
1521};
1522
1523/* There is one xhci_hcd structure per controller */
1524struct xhci_hcd {
1525 struct usb_hcd *main_hcd;
1526 struct usb_hcd *shared_hcd;
1527 /* glue to PCI and HCD framework */
1528 struct xhci_cap_regs __iomem *cap_regs;
1529 struct xhci_op_regs __iomem *op_regs;
1530 struct xhci_run_regs __iomem *run_regs;
1531 struct xhci_doorbell_array __iomem *dba;
1532 /* Our HCD's current interrupter register set */
1533 struct xhci_intr_reg __iomem *ir_set;
1534
1535 /* Cached register copies of read-only HC data */
1536 __u32 hcs_params1;
1537 __u32 hcs_params2;
1538 __u32 hcs_params3;
1539 __u32 hcc_params;
1540 __u32 hcc_params2;
1541
1542 spinlock_t lock;
1543
1544 /* packed release number */
1545 u8 sbrn;
1546 u16 hci_version;
1547 u8 max_slots;
1548 u8 max_interrupters;
1549 u8 max_ports;
1550 u8 isoc_threshold;
1551 int event_ring_max;
1552 int addr_64;
1553 /* 4KB min, 128MB max */
1554 int page_size;
1555 /* Valid values are 12 to 20, inclusive */
1556 int page_shift;
1557 /* msi-x vectors */
1558 int msix_count;
1559 struct msix_entry *msix_entries;
1560 /* optional clock */
1561 struct clk *clk;
1562 /* data structures */
1563 struct xhci_device_context_array *dcbaa;
1564 struct xhci_ring *cmd_ring;
1565 unsigned int cmd_ring_state;
1566#define CMD_RING_STATE_RUNNING (1 << 0)
1567#define CMD_RING_STATE_ABORTED (1 << 1)
1568#define CMD_RING_STATE_STOPPED (1 << 2)
1569 struct list_head cmd_list;
1570 unsigned int cmd_ring_reserved_trbs;
1571 struct delayed_work cmd_timer;
1572 struct completion cmd_ring_stop_completion;
1573 struct xhci_command *current_cmd;
1574 struct xhci_ring *event_ring;
1575 struct xhci_erst erst;
1576 /* Scratchpad */
1577 struct xhci_scratchpad *scratchpad;
1578 /* Store LPM test failed devices' information */
1579 struct list_head lpm_failed_devs;
1580
1581 /* slot enabling and address device helpers */
1582 /* these are not thread safe so use mutex */
1583 struct mutex mutex;
1584 /* For USB 3.0 LPM enable/disable. */
1585 struct xhci_command *lpm_command;
1586 /* Internal mirror of the HW's dcbaa */
1587 struct xhci_virt_device *devs[MAX_HC_SLOTS];
1588 /* For keeping track of bandwidth domains per roothub. */
1589 struct xhci_root_port_bw_info *rh_bw;
1590
1591 /* DMA pools */
1592 struct dma_pool *device_pool;
1593 struct dma_pool *segment_pool;
1594 struct dma_pool *small_streams_pool;
1595 struct dma_pool *medium_streams_pool;
1596
1597 /* Host controller watchdog timer structures */
1598 unsigned int xhc_state;
1599
1600 u32 command;
1601 struct s3_save s3;
1602/* Host controller is dying - not responding to commands. "I'm not dead yet!"
1603 *
1604 * xHC interrupts have been disabled and a watchdog timer will (or has already)
1605 * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
1606 * that sees this status (other than the timer that set it) should stop touching
1607 * hardware immediately. Interrupt handlers should return immediately when
1608 * they see this status (any time they drop and re-acquire xhci->lock).
1609 * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1610 * putting the TD on the canceled list, etc.
1611 *
1612 * There are no reports of xHCI host controllers that display this issue.
1613 */
1614#define XHCI_STATE_DYING (1 << 0)
1615#define XHCI_STATE_HALTED (1 << 1)
1616#define XHCI_STATE_REMOVING (1 << 2)
1617 unsigned int quirks;
1618#define XHCI_LINK_TRB_QUIRK (1 << 0)
1619#define XHCI_RESET_EP_QUIRK (1 << 1)
1620#define XHCI_NEC_HOST (1 << 2)
1621#define XHCI_AMD_PLL_FIX (1 << 3)
1622#define XHCI_SPURIOUS_SUCCESS (1 << 4)
1623/*
1624 * Certain Intel host controllers have a limit to the number of endpoint
1625 * contexts they can handle. Ideally, they would signal that they can't handle
1626 * anymore endpoint contexts by returning a Resource Error for the Configure
1627 * Endpoint command, but they don't. Instead they expect software to keep track
1628 * of the number of active endpoints for them, across configure endpoint
1629 * commands, reset device commands, disable slot commands, and address device
1630 * commands.
1631 */
1632#define XHCI_EP_LIMIT_QUIRK (1 << 5)
1633#define XHCI_BROKEN_MSI (1 << 6)
1634#define XHCI_RESET_ON_RESUME (1 << 7)
1635#define XHCI_SW_BW_CHECKING (1 << 8)
1636#define XHCI_AMD_0x96_HOST (1 << 9)
1637#define XHCI_TRUST_TX_LENGTH (1 << 10)
1638#define XHCI_LPM_SUPPORT (1 << 11)
1639#define XHCI_INTEL_HOST (1 << 12)
1640#define XHCI_SPURIOUS_REBOOT (1 << 13)
1641#define XHCI_COMP_MODE_QUIRK (1 << 14)
1642#define XHCI_AVOID_BEI (1 << 15)
1643#define XHCI_PLAT (1 << 16)
1644#define XHCI_SLOW_SUSPEND (1 << 17)
1645#define XHCI_SPURIOUS_WAKEUP (1 << 18)
1646/* For controllers with a broken beyond repair streams implementation */
1647#define XHCI_BROKEN_STREAMS (1 << 19)
1648#define XHCI_PME_STUCK_QUIRK (1 << 20)
1649#define XHCI_MTK_HOST (1 << 21)
1650#define XHCI_SSIC_PORT_UNUSED (1 << 22)
1651#define XHCI_NO_64BIT_SUPPORT (1 << 23)
1652#define XHCI_MISSING_CAS (1 << 24)
1653/* For controller with a broken Port Disable implementation */
1654#define XHCI_BROKEN_PORT_PED (1 << 25)
1655
1656 unsigned int num_active_eps;
1657 unsigned int limit_active_eps;
1658 /* There are two roothubs to keep track of bus suspend info for */
1659 struct xhci_bus_state bus_state[2];
1660 /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
1661 u8 *port_array;
1662 /* Array of pointers to USB 3.0 PORTSC registers */
1663 __le32 __iomem **usb3_ports;
1664 unsigned int num_usb3_ports;
1665 /* Array of pointers to USB 2.0 PORTSC registers */
1666 __le32 __iomem **usb2_ports;
1667 struct xhci_hub usb2_rhub;
1668 struct xhci_hub usb3_rhub;
1669 unsigned int num_usb2_ports;
1670 /* support xHCI 0.96 spec USB2 software LPM */
1671 unsigned sw_lpm_support:1;
1672 /* support xHCI 1.0 spec USB2 hardware LPM */
1673 unsigned hw_lpm_support:1;
1674 /* cached usb2 extened protocol capabilites */
1675 u32 *ext_caps;
1676 unsigned int num_ext_caps;
1677 /* Compliance Mode Recovery Data */
1678 struct timer_list comp_mode_recovery_timer;
1679 u32 port_status_u0;
1680/* Compliance Mode Timer Triggered every 2 seconds */
1681#define COMP_MODE_RCVRY_MSECS 2000
1682
1683 /* platform-specific data -- must come last */
1684 unsigned long priv[0] __aligned(sizeof(s64));
1685};
1686
1687/* Platform specific overrides to generic XHCI hc_driver ops */
1688struct xhci_driver_overrides {
1689 size_t extra_priv_size;
1690 int (*reset)(struct usb_hcd *hcd);
1691 int (*start)(struct usb_hcd *hcd);
1692};
1693
1694#define XHCI_CFC_DELAY 10
1695
1696/* convert between an HCD pointer and the corresponding EHCI_HCD */
1697static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1698{
1699 struct usb_hcd *primary_hcd;
1700
1701 if (usb_hcd_is_primary_hcd(hcd))
1702 primary_hcd = hcd;
1703 else
1704 primary_hcd = hcd->primary_hcd;
1705
1706 return (struct xhci_hcd *) (primary_hcd->hcd_priv);
1707}
1708
1709static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1710{
1711 return xhci->main_hcd;
1712}
1713
1714#define xhci_dbg(xhci, fmt, args...) \
1715 dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1716#define xhci_err(xhci, fmt, args...) \
1717 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1718#define xhci_warn(xhci, fmt, args...) \
1719 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1720#define xhci_warn_ratelimited(xhci, fmt, args...) \
1721 dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1722#define xhci_info(xhci, fmt, args...) \
1723 dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1724
1725/*
1726 * Registers should always be accessed with double word or quad word accesses.
1727 *
1728 * Some xHCI implementations may support 64-bit address pointers. Registers
1729 * with 64-bit address pointers should be written to with dword accesses by
1730 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
1731 * xHCI implementations that do not support 64-bit address pointers will ignore
1732 * the high dword, and write order is irrelevant.
1733 */
1734static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
1735 __le64 __iomem *regs)
1736{
1737 return lo_hi_readq(regs);
1738}
1739static inline void xhci_write_64(struct xhci_hcd *xhci,
1740 const u64 val, __le64 __iomem *regs)
1741{
1742 lo_hi_writeq(val, regs);
1743}
1744
1745static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
1746{
1747 return xhci->quirks & XHCI_LINK_TRB_QUIRK;
1748}
1749
1750/* xHCI debugging */
1751void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
1752void xhci_print_registers(struct xhci_hcd *xhci);
1753void xhci_dbg_regs(struct xhci_hcd *xhci);
1754void xhci_print_run_regs(struct xhci_hcd *xhci);
1755void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
1756void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
1757void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
1758void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
1759void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
1760void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
1761void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
1762void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int last_ep);
1763char *xhci_get_slot_state(struct xhci_hcd *xhci,
1764 struct xhci_container_ctx *ctx);
1765void xhci_dbg_ep_rings(struct xhci_hcd *xhci,
1766 unsigned int slot_id, unsigned int ep_index,
1767 struct xhci_virt_ep *ep);
1768void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
1769 const char *fmt, ...);
1770
1771/* xHCI memory management */
1772void xhci_mem_cleanup(struct xhci_hcd *xhci);
1773int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
1774void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1775int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1776int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
1777void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1778 struct usb_device *udev);
1779unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
1780unsigned int xhci_get_endpoint_address(unsigned int ep_index);
1781unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc);
1782unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index);
1783unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
1784void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
1785void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
1786 struct xhci_bw_info *ep_bw,
1787 struct xhci_interval_bw_table *bw_table,
1788 struct usb_device *udev,
1789 struct xhci_virt_ep *virt_ep,
1790 struct xhci_tt_bw_info *tt_info);
1791void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
1792 struct xhci_virt_device *virt_dev,
1793 int old_active_eps);
1794void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
1795void xhci_update_bw_info(struct xhci_hcd *xhci,
1796 struct xhci_container_ctx *in_ctx,
1797 struct xhci_input_control_ctx *ctrl_ctx,
1798 struct xhci_virt_device *virt_dev);
1799void xhci_endpoint_copy(struct xhci_hcd *xhci,
1800 struct xhci_container_ctx *in_ctx,
1801 struct xhci_container_ctx *out_ctx,
1802 unsigned int ep_index);
1803void xhci_slot_copy(struct xhci_hcd *xhci,
1804 struct xhci_container_ctx *in_ctx,
1805 struct xhci_container_ctx *out_ctx);
1806int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
1807 struct usb_device *udev, struct usb_host_endpoint *ep,
1808 gfp_t mem_flags);
1809void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
1810int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
1811 unsigned int num_trbs, gfp_t flags);
1812void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
1813 struct xhci_virt_device *virt_dev,
1814 unsigned int ep_index);
1815struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
1816 unsigned int num_stream_ctxs,
1817 unsigned int num_streams,
1818 unsigned int max_packet, gfp_t flags);
1819void xhci_free_stream_info(struct xhci_hcd *xhci,
1820 struct xhci_stream_info *stream_info);
1821void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
1822 struct xhci_ep_ctx *ep_ctx,
1823 struct xhci_stream_info *stream_info);
1824void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
1825 struct xhci_virt_ep *ep);
1826void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
1827 struct xhci_virt_device *virt_dev, bool drop_control_ep);
1828struct xhci_ring *xhci_dma_to_transfer_ring(
1829 struct xhci_virt_ep *ep,
1830 u64 address);
1831struct xhci_ring *xhci_stream_id_to_ring(
1832 struct xhci_virt_device *dev,
1833 unsigned int ep_index,
1834 unsigned int stream_id);
1835struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
1836 bool allocate_in_ctx, bool allocate_completion,
1837 gfp_t mem_flags);
1838void xhci_urb_free_priv(struct urb_priv *urb_priv);
1839void xhci_free_command(struct xhci_hcd *xhci,
1840 struct xhci_command *command);
1841
1842/* xHCI host controller glue */
1843typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
1844int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec);
1845void xhci_quiesce(struct xhci_hcd *xhci);
1846int xhci_halt(struct xhci_hcd *xhci);
1847int xhci_reset(struct xhci_hcd *xhci);
1848int xhci_init(struct usb_hcd *hcd);
1849int xhci_run(struct usb_hcd *hcd);
1850void xhci_stop(struct usb_hcd *hcd);
1851void xhci_shutdown(struct usb_hcd *hcd);
1852int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
1853void xhci_init_driver(struct hc_driver *drv,
1854 const struct xhci_driver_overrides *over);
1855
1856#ifdef CONFIG_PM
1857int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
1858int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
1859#else
1860#define xhci_suspend NULL
1861#define xhci_resume NULL
1862#endif
1863
1864int xhci_get_frame(struct usb_hcd *hcd);
1865irqreturn_t xhci_irq(struct usb_hcd *hcd);
1866irqreturn_t xhci_msi_irq(int irq, void *hcd);
1867int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
1868void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
1869int xhci_alloc_tt_info(struct xhci_hcd *xhci,
1870 struct xhci_virt_device *virt_dev,
1871 struct usb_device *hdev,
1872 struct usb_tt *tt, gfp_t mem_flags);
1873int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
1874 struct usb_host_endpoint **eps, unsigned int num_eps,
1875 unsigned int num_streams, gfp_t mem_flags);
1876int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
1877 struct usb_host_endpoint **eps, unsigned int num_eps,
1878 gfp_t mem_flags);
1879int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
1880int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev);
1881int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev);
1882int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
1883 struct usb_device *udev, int enable);
1884int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
1885 struct usb_tt *tt, gfp_t mem_flags);
1886int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
1887int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
1888int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
1889int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
1890void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep);
1891int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev);
1892int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
1893void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
1894
1895/* xHCI ring, segment, TRB, and TD functions */
1896dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
1897struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1898 struct xhci_segment *start_seg, union xhci_trb *start_trb,
1899 union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
1900int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
1901void xhci_ring_cmd_db(struct xhci_hcd *xhci);
1902int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
1903 u32 trb_type, u32 slot_id);
1904int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
1905 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
1906int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
1907 u32 field1, u32 field2, u32 field3, u32 field4);
1908int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
1909 int slot_id, unsigned int ep_index, int suspend);
1910int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1911 int slot_id, unsigned int ep_index);
1912int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1913 int slot_id, unsigned int ep_index);
1914int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1915 int slot_id, unsigned int ep_index);
1916int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
1917 struct urb *urb, int slot_id, unsigned int ep_index);
1918int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
1919 struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
1920 bool command_must_succeed);
1921int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
1922 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
1923int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
1924 int slot_id, unsigned int ep_index);
1925int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
1926 u32 slot_id);
1927void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
1928 unsigned int slot_id, unsigned int ep_index,
1929 unsigned int stream_id, struct xhci_td *cur_td,
1930 struct xhci_dequeue_state *state);
1931void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
1932 unsigned int slot_id, unsigned int ep_index,
1933 unsigned int stream_id,
1934 struct xhci_dequeue_state *deq_state);
1935void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
1936 unsigned int ep_index, struct xhci_td *td);
1937void xhci_queue_config_ep_quirk(struct xhci_hcd *xhci,
1938 unsigned int slot_id, unsigned int ep_index,
1939 struct xhci_dequeue_state *deq_state);
1940void xhci_stop_endpoint_command_watchdog(unsigned long arg);
1941void xhci_handle_command_timeout(struct work_struct *work);
1942
1943void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
1944 unsigned int ep_index, unsigned int stream_id);
1945void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
1946
1947/* xHCI roothub code */
1948void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
1949 int port_id, u32 link_state);
1950int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
1951 struct usb_device *udev, enum usb3_link_state state);
1952int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
1953 struct usb_device *udev, enum usb3_link_state state);
1954void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
1955 int port_id, u32 port_bit);
1956int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
1957 char *buf, u16 wLength);
1958int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
1959int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
1960
1961#ifdef CONFIG_PM
1962int xhci_bus_suspend(struct usb_hcd *hcd);
1963int xhci_bus_resume(struct usb_hcd *hcd);
1964#else
1965#define xhci_bus_suspend NULL
1966#define xhci_bus_resume NULL
1967#endif /* CONFIG_PM */
1968
1969u32 xhci_port_state_to_neutral(u32 state);
1970int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
1971 u16 port);
1972void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
1973
1974/* xHCI contexts */
1975struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
1976struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
1977struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
1978
1979struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
1980 unsigned int slot_id, unsigned int ep_index,
1981 unsigned int stream_id);
1982static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
1983 struct urb *urb)
1984{
1985 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
1986 xhci_get_endpoint_index(&urb->ep->desc),
1987 urb->stream_id);
1988}
1989
1990#endif /* __LINUX_XHCI_HCD_H */