Loading...
1/*
2 * A driver for the Integrated Circuits ICS932S401
3 * Copyright (C) 2008 IBM
4 *
5 * Author: Darrick J. Wong <djwong@us.ibm.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
21
22#include <linux/module.h>
23#include <linux/jiffies.h>
24#include <linux/i2c.h>
25#include <linux/err.h>
26#include <linux/mutex.h>
27#include <linux/delay.h>
28#include <linux/log2.h>
29#include <linux/slab.h>
30
31/* Addresses to scan */
32static const unsigned short normal_i2c[] = { 0x69, I2C_CLIENT_END };
33
34/* ICS932S401 registers */
35#define ICS932S401_REG_CFG2 0x01
36#define ICS932S401_CFG1_SPREAD 0x01
37#define ICS932S401_REG_CFG7 0x06
38#define ICS932S401_FS_MASK 0x07
39#define ICS932S401_REG_VENDOR_REV 0x07
40#define ICS932S401_VENDOR 1
41#define ICS932S401_VENDOR_MASK 0x0F
42#define ICS932S401_REV 4
43#define ICS932S401_REV_SHIFT 4
44#define ICS932S401_REG_DEVICE 0x09
45#define ICS932S401_DEVICE 11
46#define ICS932S401_REG_CTRL 0x0A
47#define ICS932S401_MN_ENABLED 0x80
48#define ICS932S401_CPU_ALT 0x04
49#define ICS932S401_SRC_ALT 0x08
50#define ICS932S401_REG_CPU_M_CTRL 0x0B
51#define ICS932S401_M_MASK 0x3F
52#define ICS932S401_REG_CPU_N_CTRL 0x0C
53#define ICS932S401_REG_CPU_SPREAD1 0x0D
54#define ICS932S401_REG_CPU_SPREAD2 0x0E
55#define ICS932S401_SPREAD_MASK 0x7FFF
56#define ICS932S401_REG_SRC_M_CTRL 0x0F
57#define ICS932S401_REG_SRC_N_CTRL 0x10
58#define ICS932S401_REG_SRC_SPREAD1 0x11
59#define ICS932S401_REG_SRC_SPREAD2 0x12
60#define ICS932S401_REG_CPU_DIVISOR 0x13
61#define ICS932S401_CPU_DIVISOR_SHIFT 4
62#define ICS932S401_REG_PCISRC_DIVISOR 0x14
63#define ICS932S401_SRC_DIVISOR_MASK 0x0F
64#define ICS932S401_PCI_DIVISOR_SHIFT 4
65
66/* Base clock is 14.318MHz */
67#define BASE_CLOCK 14318
68
69#define NUM_REGS 21
70#define NUM_MIRRORED_REGS 15
71
72static int regs_to_copy[NUM_MIRRORED_REGS] = {
73 ICS932S401_REG_CFG2,
74 ICS932S401_REG_CFG7,
75 ICS932S401_REG_VENDOR_REV,
76 ICS932S401_REG_DEVICE,
77 ICS932S401_REG_CTRL,
78 ICS932S401_REG_CPU_M_CTRL,
79 ICS932S401_REG_CPU_N_CTRL,
80 ICS932S401_REG_CPU_SPREAD1,
81 ICS932S401_REG_CPU_SPREAD2,
82 ICS932S401_REG_SRC_M_CTRL,
83 ICS932S401_REG_SRC_N_CTRL,
84 ICS932S401_REG_SRC_SPREAD1,
85 ICS932S401_REG_SRC_SPREAD2,
86 ICS932S401_REG_CPU_DIVISOR,
87 ICS932S401_REG_PCISRC_DIVISOR,
88};
89
90/* How often do we reread sensors values? (In jiffies) */
91#define SENSOR_REFRESH_INTERVAL (2 * HZ)
92
93/* How often do we reread sensor limit values? (In jiffies) */
94#define LIMIT_REFRESH_INTERVAL (60 * HZ)
95
96struct ics932s401_data {
97 struct attribute_group attrs;
98 struct mutex lock;
99 char sensors_valid;
100 unsigned long sensors_last_updated; /* In jiffies */
101
102 u8 regs[NUM_REGS];
103};
104
105static int ics932s401_probe(struct i2c_client *client,
106 const struct i2c_device_id *id);
107static int ics932s401_detect(struct i2c_client *client,
108 struct i2c_board_info *info);
109static int ics932s401_remove(struct i2c_client *client);
110
111static const struct i2c_device_id ics932s401_id[] = {
112 { "ics932s401", 0 },
113 { }
114};
115MODULE_DEVICE_TABLE(i2c, ics932s401_id);
116
117static struct i2c_driver ics932s401_driver = {
118 .class = I2C_CLASS_HWMON,
119 .driver = {
120 .name = "ics932s401",
121 },
122 .probe = ics932s401_probe,
123 .remove = ics932s401_remove,
124 .id_table = ics932s401_id,
125 .detect = ics932s401_detect,
126 .address_list = normal_i2c,
127};
128
129static struct ics932s401_data *ics932s401_update_device(struct device *dev)
130{
131 struct i2c_client *client = to_i2c_client(dev);
132 struct ics932s401_data *data = i2c_get_clientdata(client);
133 unsigned long local_jiffies = jiffies;
134 int i, temp;
135
136 mutex_lock(&data->lock);
137 if (time_before(local_jiffies, data->sensors_last_updated +
138 SENSOR_REFRESH_INTERVAL)
139 && data->sensors_valid)
140 goto out;
141
142 /*
143 * Each register must be read as a word and then right shifted 8 bits.
144 * Not really sure why this is; setting the "byte count programming"
145 * register to 1 does not fix this problem.
146 */
147 for (i = 0; i < NUM_MIRRORED_REGS; i++) {
148 temp = i2c_smbus_read_word_data(client, regs_to_copy[i]);
149 data->regs[regs_to_copy[i]] = temp >> 8;
150 }
151
152 data->sensors_last_updated = local_jiffies;
153 data->sensors_valid = 1;
154
155out:
156 mutex_unlock(&data->lock);
157 return data;
158}
159
160static ssize_t show_spread_enabled(struct device *dev,
161 struct device_attribute *devattr,
162 char *buf)
163{
164 struct ics932s401_data *data = ics932s401_update_device(dev);
165
166 if (data->regs[ICS932S401_REG_CFG2] & ICS932S401_CFG1_SPREAD)
167 return sprintf(buf, "1\n");
168
169 return sprintf(buf, "0\n");
170}
171
172/* bit to cpu khz map */
173static const int fs_speeds[] = {
174 266666,
175 133333,
176 200000,
177 166666,
178 333333,
179 100000,
180 400000,
181 0,
182};
183
184/* clock divisor map */
185static const int divisors[] = {2, 3, 5, 15, 4, 6, 10, 30, 8, 12, 20, 60, 16,
186 24, 40, 120};
187
188/* Calculate CPU frequency from the M/N registers. */
189static int calculate_cpu_freq(struct ics932s401_data *data)
190{
191 int m, n, freq;
192
193 m = data->regs[ICS932S401_REG_CPU_M_CTRL] & ICS932S401_M_MASK;
194 n = data->regs[ICS932S401_REG_CPU_N_CTRL];
195
196 /* Pull in bits 8 & 9 from the M register */
197 n |= ((int)data->regs[ICS932S401_REG_CPU_M_CTRL] & 0x80) << 1;
198 n |= ((int)data->regs[ICS932S401_REG_CPU_M_CTRL] & 0x40) << 3;
199
200 freq = BASE_CLOCK * (n + 8) / (m + 2);
201 freq /= divisors[data->regs[ICS932S401_REG_CPU_DIVISOR] >>
202 ICS932S401_CPU_DIVISOR_SHIFT];
203
204 return freq;
205}
206
207static ssize_t show_cpu_clock(struct device *dev,
208 struct device_attribute *devattr,
209 char *buf)
210{
211 struct ics932s401_data *data = ics932s401_update_device(dev);
212
213 return sprintf(buf, "%d\n", calculate_cpu_freq(data));
214}
215
216static ssize_t show_cpu_clock_sel(struct device *dev,
217 struct device_attribute *devattr,
218 char *buf)
219{
220 struct ics932s401_data *data = ics932s401_update_device(dev);
221 int freq;
222
223 if (data->regs[ICS932S401_REG_CTRL] & ICS932S401_MN_ENABLED)
224 freq = calculate_cpu_freq(data);
225 else {
226 /* Freq is neatly wrapped up for us */
227 int fid = data->regs[ICS932S401_REG_CFG7] & ICS932S401_FS_MASK;
228 freq = fs_speeds[fid];
229 if (data->regs[ICS932S401_REG_CTRL] & ICS932S401_CPU_ALT) {
230 switch (freq) {
231 case 166666:
232 freq = 160000;
233 break;
234 case 333333:
235 freq = 320000;
236 break;
237 }
238 }
239 }
240
241 return sprintf(buf, "%d\n", freq);
242}
243
244/* Calculate SRC frequency from the M/N registers. */
245static int calculate_src_freq(struct ics932s401_data *data)
246{
247 int m, n, freq;
248
249 m = data->regs[ICS932S401_REG_SRC_M_CTRL] & ICS932S401_M_MASK;
250 n = data->regs[ICS932S401_REG_SRC_N_CTRL];
251
252 /* Pull in bits 8 & 9 from the M register */
253 n |= ((int)data->regs[ICS932S401_REG_SRC_M_CTRL] & 0x80) << 1;
254 n |= ((int)data->regs[ICS932S401_REG_SRC_M_CTRL] & 0x40) << 3;
255
256 freq = BASE_CLOCK * (n + 8) / (m + 2);
257 freq /= divisors[data->regs[ICS932S401_REG_PCISRC_DIVISOR] &
258 ICS932S401_SRC_DIVISOR_MASK];
259
260 return freq;
261}
262
263static ssize_t show_src_clock(struct device *dev,
264 struct device_attribute *devattr,
265 char *buf)
266{
267 struct ics932s401_data *data = ics932s401_update_device(dev);
268
269 return sprintf(buf, "%d\n", calculate_src_freq(data));
270}
271
272static ssize_t show_src_clock_sel(struct device *dev,
273 struct device_attribute *devattr,
274 char *buf)
275{
276 struct ics932s401_data *data = ics932s401_update_device(dev);
277 int freq;
278
279 if (data->regs[ICS932S401_REG_CTRL] & ICS932S401_MN_ENABLED)
280 freq = calculate_src_freq(data);
281 else
282 /* Freq is neatly wrapped up for us */
283 if (data->regs[ICS932S401_REG_CTRL] & ICS932S401_CPU_ALT &&
284 data->regs[ICS932S401_REG_CTRL] & ICS932S401_SRC_ALT)
285 freq = 96000;
286 else
287 freq = 100000;
288
289 return sprintf(buf, "%d\n", freq);
290}
291
292/* Calculate PCI frequency from the SRC M/N registers. */
293static int calculate_pci_freq(struct ics932s401_data *data)
294{
295 int m, n, freq;
296
297 m = data->regs[ICS932S401_REG_SRC_M_CTRL] & ICS932S401_M_MASK;
298 n = data->regs[ICS932S401_REG_SRC_N_CTRL];
299
300 /* Pull in bits 8 & 9 from the M register */
301 n |= ((int)data->regs[ICS932S401_REG_SRC_M_CTRL] & 0x80) << 1;
302 n |= ((int)data->regs[ICS932S401_REG_SRC_M_CTRL] & 0x40) << 3;
303
304 freq = BASE_CLOCK * (n + 8) / (m + 2);
305 freq /= divisors[data->regs[ICS932S401_REG_PCISRC_DIVISOR] >>
306 ICS932S401_PCI_DIVISOR_SHIFT];
307
308 return freq;
309}
310
311static ssize_t show_pci_clock(struct device *dev,
312 struct device_attribute *devattr,
313 char *buf)
314{
315 struct ics932s401_data *data = ics932s401_update_device(dev);
316
317 return sprintf(buf, "%d\n", calculate_pci_freq(data));
318}
319
320static ssize_t show_pci_clock_sel(struct device *dev,
321 struct device_attribute *devattr,
322 char *buf)
323{
324 struct ics932s401_data *data = ics932s401_update_device(dev);
325 int freq;
326
327 if (data->regs[ICS932S401_REG_CTRL] & ICS932S401_MN_ENABLED)
328 freq = calculate_pci_freq(data);
329 else
330 freq = 33333;
331
332 return sprintf(buf, "%d\n", freq);
333}
334
335static ssize_t show_value(struct device *dev,
336 struct device_attribute *devattr,
337 char *buf);
338
339static ssize_t show_spread(struct device *dev,
340 struct device_attribute *devattr,
341 char *buf);
342
343static DEVICE_ATTR(spread_enabled, S_IRUGO, show_spread_enabled, NULL);
344static DEVICE_ATTR(cpu_clock_selection, S_IRUGO, show_cpu_clock_sel, NULL);
345static DEVICE_ATTR(cpu_clock, S_IRUGO, show_cpu_clock, NULL);
346static DEVICE_ATTR(src_clock_selection, S_IRUGO, show_src_clock_sel, NULL);
347static DEVICE_ATTR(src_clock, S_IRUGO, show_src_clock, NULL);
348static DEVICE_ATTR(pci_clock_selection, S_IRUGO, show_pci_clock_sel, NULL);
349static DEVICE_ATTR(pci_clock, S_IRUGO, show_pci_clock, NULL);
350static DEVICE_ATTR(usb_clock, S_IRUGO, show_value, NULL);
351static DEVICE_ATTR(ref_clock, S_IRUGO, show_value, NULL);
352static DEVICE_ATTR(cpu_spread, S_IRUGO, show_spread, NULL);
353static DEVICE_ATTR(src_spread, S_IRUGO, show_spread, NULL);
354
355static struct attribute *ics932s401_attr[] =
356{
357 &dev_attr_spread_enabled.attr,
358 &dev_attr_cpu_clock_selection.attr,
359 &dev_attr_cpu_clock.attr,
360 &dev_attr_src_clock_selection.attr,
361 &dev_attr_src_clock.attr,
362 &dev_attr_pci_clock_selection.attr,
363 &dev_attr_pci_clock.attr,
364 &dev_attr_usb_clock.attr,
365 &dev_attr_ref_clock.attr,
366 &dev_attr_cpu_spread.attr,
367 &dev_attr_src_spread.attr,
368 NULL
369};
370
371static ssize_t show_value(struct device *dev,
372 struct device_attribute *devattr,
373 char *buf)
374{
375 int x;
376
377 if (devattr == &dev_attr_usb_clock)
378 x = 48000;
379 else if (devattr == &dev_attr_ref_clock)
380 x = BASE_CLOCK;
381 else
382 BUG();
383
384 return sprintf(buf, "%d\n", x);
385}
386
387static ssize_t show_spread(struct device *dev,
388 struct device_attribute *devattr,
389 char *buf)
390{
391 struct ics932s401_data *data = ics932s401_update_device(dev);
392 int reg;
393 unsigned long val;
394
395 if (!(data->regs[ICS932S401_REG_CFG2] & ICS932S401_CFG1_SPREAD))
396 return sprintf(buf, "0%%\n");
397
398 if (devattr == &dev_attr_src_spread)
399 reg = ICS932S401_REG_SRC_SPREAD1;
400 else if (devattr == &dev_attr_cpu_spread)
401 reg = ICS932S401_REG_CPU_SPREAD1;
402 else
403 BUG();
404
405 val = data->regs[reg] | (data->regs[reg + 1] << 8);
406 val &= ICS932S401_SPREAD_MASK;
407
408 /* Scale 0..2^14 to -0.5. */
409 val = 500000 * val / 16384;
410 return sprintf(buf, "-0.%lu%%\n", val);
411}
412
413/* Return 0 if detection is successful, -ENODEV otherwise */
414static int ics932s401_detect(struct i2c_client *client,
415 struct i2c_board_info *info)
416{
417 struct i2c_adapter *adapter = client->adapter;
418 int vendor, device, revision;
419
420 if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA))
421 return -ENODEV;
422
423 vendor = i2c_smbus_read_word_data(client, ICS932S401_REG_VENDOR_REV);
424 vendor >>= 8;
425 revision = vendor >> ICS932S401_REV_SHIFT;
426 vendor &= ICS932S401_VENDOR_MASK;
427 if (vendor != ICS932S401_VENDOR)
428 return -ENODEV;
429
430 device = i2c_smbus_read_word_data(client, ICS932S401_REG_DEVICE);
431 device >>= 8;
432 if (device != ICS932S401_DEVICE)
433 return -ENODEV;
434
435 if (revision != ICS932S401_REV)
436 dev_info(&adapter->dev, "Unknown revision %d\n", revision);
437
438 strlcpy(info->type, "ics932s401", I2C_NAME_SIZE);
439
440 return 0;
441}
442
443static int ics932s401_probe(struct i2c_client *client,
444 const struct i2c_device_id *id)
445{
446 struct ics932s401_data *data;
447 int err;
448
449 data = kzalloc(sizeof(struct ics932s401_data), GFP_KERNEL);
450 if (!data) {
451 err = -ENOMEM;
452 goto exit;
453 }
454
455 i2c_set_clientdata(client, data);
456 mutex_init(&data->lock);
457
458 dev_info(&client->dev, "%s chip found\n", client->name);
459
460 /* Register sysfs hooks */
461 data->attrs.attrs = ics932s401_attr;
462 err = sysfs_create_group(&client->dev.kobj, &data->attrs);
463 if (err)
464 goto exit_free;
465
466 return 0;
467
468exit_free:
469 kfree(data);
470exit:
471 return err;
472}
473
474static int ics932s401_remove(struct i2c_client *client)
475{
476 struct ics932s401_data *data = i2c_get_clientdata(client);
477
478 sysfs_remove_group(&client->dev.kobj, &data->attrs);
479 kfree(data);
480 return 0;
481}
482
483static int __init ics932s401_init(void)
484{
485 return i2c_add_driver(&ics932s401_driver);
486}
487
488static void __exit ics932s401_exit(void)
489{
490 i2c_del_driver(&ics932s401_driver);
491}
492
493MODULE_AUTHOR("Darrick J. Wong <djwong@us.ibm.com>");
494MODULE_DESCRIPTION("ICS932S401 driver");
495MODULE_LICENSE("GPL");
496
497module_init(ics932s401_init);
498module_exit(ics932s401_exit);
499
500/* IBM IntelliStation Z30 */
501MODULE_ALIAS("dmi:bvnIBM:*:rn9228:*");
502MODULE_ALIAS("dmi:bvnIBM:*:rn9232:*");
503
504/* IBM x3650/x3550 */
505MODULE_ALIAS("dmi:bvnIBM:*:pnIBMSystemx3650*");
506MODULE_ALIAS("dmi:bvnIBM:*:pnIBMSystemx3550*");
1// SPDX-License-Identifier: GPL-2.0-or-later
2/*
3 * A driver for the Integrated Circuits ICS932S401
4 * Copyright (C) 2008 IBM
5 *
6 * Author: Darrick J. Wong <darrick.wong@oracle.com>
7 */
8
9#include <linux/module.h>
10#include <linux/jiffies.h>
11#include <linux/i2c.h>
12#include <linux/err.h>
13#include <linux/mutex.h>
14#include <linux/delay.h>
15#include <linux/log2.h>
16#include <linux/slab.h>
17
18/* Addresses to scan */
19static const unsigned short normal_i2c[] = { 0x69, I2C_CLIENT_END };
20
21/* ICS932S401 registers */
22#define ICS932S401_REG_CFG2 0x01
23#define ICS932S401_CFG1_SPREAD 0x01
24#define ICS932S401_REG_CFG7 0x06
25#define ICS932S401_FS_MASK 0x07
26#define ICS932S401_REG_VENDOR_REV 0x07
27#define ICS932S401_VENDOR 1
28#define ICS932S401_VENDOR_MASK 0x0F
29#define ICS932S401_REV 4
30#define ICS932S401_REV_SHIFT 4
31#define ICS932S401_REG_DEVICE 0x09
32#define ICS932S401_DEVICE 11
33#define ICS932S401_REG_CTRL 0x0A
34#define ICS932S401_MN_ENABLED 0x80
35#define ICS932S401_CPU_ALT 0x04
36#define ICS932S401_SRC_ALT 0x08
37#define ICS932S401_REG_CPU_M_CTRL 0x0B
38#define ICS932S401_M_MASK 0x3F
39#define ICS932S401_REG_CPU_N_CTRL 0x0C
40#define ICS932S401_REG_CPU_SPREAD1 0x0D
41#define ICS932S401_REG_CPU_SPREAD2 0x0E
42#define ICS932S401_SPREAD_MASK 0x7FFF
43#define ICS932S401_REG_SRC_M_CTRL 0x0F
44#define ICS932S401_REG_SRC_N_CTRL 0x10
45#define ICS932S401_REG_SRC_SPREAD1 0x11
46#define ICS932S401_REG_SRC_SPREAD2 0x12
47#define ICS932S401_REG_CPU_DIVISOR 0x13
48#define ICS932S401_CPU_DIVISOR_SHIFT 4
49#define ICS932S401_REG_PCISRC_DIVISOR 0x14
50#define ICS932S401_SRC_DIVISOR_MASK 0x0F
51#define ICS932S401_PCI_DIVISOR_SHIFT 4
52
53/* Base clock is 14.318MHz */
54#define BASE_CLOCK 14318
55
56#define NUM_REGS 21
57#define NUM_MIRRORED_REGS 15
58
59static int regs_to_copy[NUM_MIRRORED_REGS] = {
60 ICS932S401_REG_CFG2,
61 ICS932S401_REG_CFG7,
62 ICS932S401_REG_VENDOR_REV,
63 ICS932S401_REG_DEVICE,
64 ICS932S401_REG_CTRL,
65 ICS932S401_REG_CPU_M_CTRL,
66 ICS932S401_REG_CPU_N_CTRL,
67 ICS932S401_REG_CPU_SPREAD1,
68 ICS932S401_REG_CPU_SPREAD2,
69 ICS932S401_REG_SRC_M_CTRL,
70 ICS932S401_REG_SRC_N_CTRL,
71 ICS932S401_REG_SRC_SPREAD1,
72 ICS932S401_REG_SRC_SPREAD2,
73 ICS932S401_REG_CPU_DIVISOR,
74 ICS932S401_REG_PCISRC_DIVISOR,
75};
76
77/* How often do we reread sensors values? (In jiffies) */
78#define SENSOR_REFRESH_INTERVAL (2 * HZ)
79
80/* How often do we reread sensor limit values? (In jiffies) */
81#define LIMIT_REFRESH_INTERVAL (60 * HZ)
82
83struct ics932s401_data {
84 struct attribute_group attrs;
85 struct mutex lock;
86 char sensors_valid;
87 unsigned long sensors_last_updated; /* In jiffies */
88
89 u8 regs[NUM_REGS];
90};
91
92static int ics932s401_probe(struct i2c_client *client);
93static int ics932s401_detect(struct i2c_client *client,
94 struct i2c_board_info *info);
95static void ics932s401_remove(struct i2c_client *client);
96
97static const struct i2c_device_id ics932s401_id[] = {
98 { "ics932s401", 0 },
99 { }
100};
101MODULE_DEVICE_TABLE(i2c, ics932s401_id);
102
103static struct i2c_driver ics932s401_driver = {
104 .class = I2C_CLASS_HWMON,
105 .driver = {
106 .name = "ics932s401",
107 },
108 .probe_new = ics932s401_probe,
109 .remove = ics932s401_remove,
110 .id_table = ics932s401_id,
111 .detect = ics932s401_detect,
112 .address_list = normal_i2c,
113};
114
115static struct ics932s401_data *ics932s401_update_device(struct device *dev)
116{
117 struct i2c_client *client = to_i2c_client(dev);
118 struct ics932s401_data *data = i2c_get_clientdata(client);
119 unsigned long local_jiffies = jiffies;
120 int i, temp;
121
122 mutex_lock(&data->lock);
123 if (time_before(local_jiffies, data->sensors_last_updated +
124 SENSOR_REFRESH_INTERVAL)
125 && data->sensors_valid)
126 goto out;
127
128 /*
129 * Each register must be read as a word and then right shifted 8 bits.
130 * Not really sure why this is; setting the "byte count programming"
131 * register to 1 does not fix this problem.
132 */
133 for (i = 0; i < NUM_MIRRORED_REGS; i++) {
134 temp = i2c_smbus_read_word_data(client, regs_to_copy[i]);
135 if (temp < 0)
136 temp = 0;
137 data->regs[regs_to_copy[i]] = temp >> 8;
138 }
139
140 data->sensors_last_updated = local_jiffies;
141 data->sensors_valid = 1;
142
143out:
144 mutex_unlock(&data->lock);
145 return data;
146}
147
148static ssize_t show_spread_enabled(struct device *dev,
149 struct device_attribute *devattr,
150 char *buf)
151{
152 struct ics932s401_data *data = ics932s401_update_device(dev);
153
154 if (data->regs[ICS932S401_REG_CFG2] & ICS932S401_CFG1_SPREAD)
155 return sprintf(buf, "1\n");
156
157 return sprintf(buf, "0\n");
158}
159
160/* bit to cpu khz map */
161static const int fs_speeds[] = {
162 266666,
163 133333,
164 200000,
165 166666,
166 333333,
167 100000,
168 400000,
169 0,
170};
171
172/* clock divisor map */
173static const int divisors[] = {2, 3, 5, 15, 4, 6, 10, 30, 8, 12, 20, 60, 16,
174 24, 40, 120};
175
176/* Calculate CPU frequency from the M/N registers. */
177static int calculate_cpu_freq(struct ics932s401_data *data)
178{
179 int m, n, freq;
180
181 m = data->regs[ICS932S401_REG_CPU_M_CTRL] & ICS932S401_M_MASK;
182 n = data->regs[ICS932S401_REG_CPU_N_CTRL];
183
184 /* Pull in bits 8 & 9 from the M register */
185 n |= ((int)data->regs[ICS932S401_REG_CPU_M_CTRL] & 0x80) << 1;
186 n |= ((int)data->regs[ICS932S401_REG_CPU_M_CTRL] & 0x40) << 3;
187
188 freq = BASE_CLOCK * (n + 8) / (m + 2);
189 freq /= divisors[data->regs[ICS932S401_REG_CPU_DIVISOR] >>
190 ICS932S401_CPU_DIVISOR_SHIFT];
191
192 return freq;
193}
194
195static ssize_t show_cpu_clock(struct device *dev,
196 struct device_attribute *devattr,
197 char *buf)
198{
199 struct ics932s401_data *data = ics932s401_update_device(dev);
200
201 return sprintf(buf, "%d\n", calculate_cpu_freq(data));
202}
203
204static ssize_t show_cpu_clock_sel(struct device *dev,
205 struct device_attribute *devattr,
206 char *buf)
207{
208 struct ics932s401_data *data = ics932s401_update_device(dev);
209 int freq;
210
211 if (data->regs[ICS932S401_REG_CTRL] & ICS932S401_MN_ENABLED)
212 freq = calculate_cpu_freq(data);
213 else {
214 /* Freq is neatly wrapped up for us */
215 int fid = data->regs[ICS932S401_REG_CFG7] & ICS932S401_FS_MASK;
216
217 freq = fs_speeds[fid];
218 if (data->regs[ICS932S401_REG_CTRL] & ICS932S401_CPU_ALT) {
219 switch (freq) {
220 case 166666:
221 freq = 160000;
222 break;
223 case 333333:
224 freq = 320000;
225 break;
226 }
227 }
228 }
229
230 return sprintf(buf, "%d\n", freq);
231}
232
233/* Calculate SRC frequency from the M/N registers. */
234static int calculate_src_freq(struct ics932s401_data *data)
235{
236 int m, n, freq;
237
238 m = data->regs[ICS932S401_REG_SRC_M_CTRL] & ICS932S401_M_MASK;
239 n = data->regs[ICS932S401_REG_SRC_N_CTRL];
240
241 /* Pull in bits 8 & 9 from the M register */
242 n |= ((int)data->regs[ICS932S401_REG_SRC_M_CTRL] & 0x80) << 1;
243 n |= ((int)data->regs[ICS932S401_REG_SRC_M_CTRL] & 0x40) << 3;
244
245 freq = BASE_CLOCK * (n + 8) / (m + 2);
246 freq /= divisors[data->regs[ICS932S401_REG_PCISRC_DIVISOR] &
247 ICS932S401_SRC_DIVISOR_MASK];
248
249 return freq;
250}
251
252static ssize_t show_src_clock(struct device *dev,
253 struct device_attribute *devattr,
254 char *buf)
255{
256 struct ics932s401_data *data = ics932s401_update_device(dev);
257
258 return sprintf(buf, "%d\n", calculate_src_freq(data));
259}
260
261static ssize_t show_src_clock_sel(struct device *dev,
262 struct device_attribute *devattr,
263 char *buf)
264{
265 struct ics932s401_data *data = ics932s401_update_device(dev);
266 int freq;
267
268 if (data->regs[ICS932S401_REG_CTRL] & ICS932S401_MN_ENABLED)
269 freq = calculate_src_freq(data);
270 else
271 /* Freq is neatly wrapped up for us */
272 if (data->regs[ICS932S401_REG_CTRL] & ICS932S401_CPU_ALT &&
273 data->regs[ICS932S401_REG_CTRL] & ICS932S401_SRC_ALT)
274 freq = 96000;
275 else
276 freq = 100000;
277
278 return sprintf(buf, "%d\n", freq);
279}
280
281/* Calculate PCI frequency from the SRC M/N registers. */
282static int calculate_pci_freq(struct ics932s401_data *data)
283{
284 int m, n, freq;
285
286 m = data->regs[ICS932S401_REG_SRC_M_CTRL] & ICS932S401_M_MASK;
287 n = data->regs[ICS932S401_REG_SRC_N_CTRL];
288
289 /* Pull in bits 8 & 9 from the M register */
290 n |= ((int)data->regs[ICS932S401_REG_SRC_M_CTRL] & 0x80) << 1;
291 n |= ((int)data->regs[ICS932S401_REG_SRC_M_CTRL] & 0x40) << 3;
292
293 freq = BASE_CLOCK * (n + 8) / (m + 2);
294 freq /= divisors[data->regs[ICS932S401_REG_PCISRC_DIVISOR] >>
295 ICS932S401_PCI_DIVISOR_SHIFT];
296
297 return freq;
298}
299
300static ssize_t show_pci_clock(struct device *dev,
301 struct device_attribute *devattr,
302 char *buf)
303{
304 struct ics932s401_data *data = ics932s401_update_device(dev);
305
306 return sprintf(buf, "%d\n", calculate_pci_freq(data));
307}
308
309static ssize_t show_pci_clock_sel(struct device *dev,
310 struct device_attribute *devattr,
311 char *buf)
312{
313 struct ics932s401_data *data = ics932s401_update_device(dev);
314 int freq;
315
316 if (data->regs[ICS932S401_REG_CTRL] & ICS932S401_MN_ENABLED)
317 freq = calculate_pci_freq(data);
318 else
319 freq = 33333;
320
321 return sprintf(buf, "%d\n", freq);
322}
323
324static ssize_t show_value(struct device *dev,
325 struct device_attribute *devattr,
326 char *buf);
327
328static ssize_t show_spread(struct device *dev,
329 struct device_attribute *devattr,
330 char *buf);
331
332static DEVICE_ATTR(spread_enabled, S_IRUGO, show_spread_enabled, NULL);
333static DEVICE_ATTR(cpu_clock_selection, S_IRUGO, show_cpu_clock_sel, NULL);
334static DEVICE_ATTR(cpu_clock, S_IRUGO, show_cpu_clock, NULL);
335static DEVICE_ATTR(src_clock_selection, S_IRUGO, show_src_clock_sel, NULL);
336static DEVICE_ATTR(src_clock, S_IRUGO, show_src_clock, NULL);
337static DEVICE_ATTR(pci_clock_selection, S_IRUGO, show_pci_clock_sel, NULL);
338static DEVICE_ATTR(pci_clock, S_IRUGO, show_pci_clock, NULL);
339static DEVICE_ATTR(usb_clock, S_IRUGO, show_value, NULL);
340static DEVICE_ATTR(ref_clock, S_IRUGO, show_value, NULL);
341static DEVICE_ATTR(cpu_spread, S_IRUGO, show_spread, NULL);
342static DEVICE_ATTR(src_spread, S_IRUGO, show_spread, NULL);
343
344static struct attribute *ics932s401_attr[] = {
345 &dev_attr_spread_enabled.attr,
346 &dev_attr_cpu_clock_selection.attr,
347 &dev_attr_cpu_clock.attr,
348 &dev_attr_src_clock_selection.attr,
349 &dev_attr_src_clock.attr,
350 &dev_attr_pci_clock_selection.attr,
351 &dev_attr_pci_clock.attr,
352 &dev_attr_usb_clock.attr,
353 &dev_attr_ref_clock.attr,
354 &dev_attr_cpu_spread.attr,
355 &dev_attr_src_spread.attr,
356 NULL
357};
358
359static ssize_t show_value(struct device *dev,
360 struct device_attribute *devattr,
361 char *buf)
362{
363 int x;
364
365 if (devattr == &dev_attr_usb_clock)
366 x = 48000;
367 else if (devattr == &dev_attr_ref_clock)
368 x = BASE_CLOCK;
369 else
370 BUG();
371
372 return sprintf(buf, "%d\n", x);
373}
374
375static ssize_t show_spread(struct device *dev,
376 struct device_attribute *devattr,
377 char *buf)
378{
379 struct ics932s401_data *data = ics932s401_update_device(dev);
380 int reg;
381 unsigned long val;
382
383 if (!(data->regs[ICS932S401_REG_CFG2] & ICS932S401_CFG1_SPREAD))
384 return sprintf(buf, "0%%\n");
385
386 if (devattr == &dev_attr_src_spread)
387 reg = ICS932S401_REG_SRC_SPREAD1;
388 else if (devattr == &dev_attr_cpu_spread)
389 reg = ICS932S401_REG_CPU_SPREAD1;
390 else
391 BUG();
392
393 val = data->regs[reg] | (data->regs[reg + 1] << 8);
394 val &= ICS932S401_SPREAD_MASK;
395
396 /* Scale 0..2^14 to -0.5. */
397 val = 500000 * val / 16384;
398 return sprintf(buf, "-0.%lu%%\n", val);
399}
400
401/* Return 0 if detection is successful, -ENODEV otherwise */
402static int ics932s401_detect(struct i2c_client *client,
403 struct i2c_board_info *info)
404{
405 struct i2c_adapter *adapter = client->adapter;
406 int vendor, device, revision;
407
408 if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA))
409 return -ENODEV;
410
411 vendor = i2c_smbus_read_word_data(client, ICS932S401_REG_VENDOR_REV);
412 vendor >>= 8;
413 revision = vendor >> ICS932S401_REV_SHIFT;
414 vendor &= ICS932S401_VENDOR_MASK;
415 if (vendor != ICS932S401_VENDOR)
416 return -ENODEV;
417
418 device = i2c_smbus_read_word_data(client, ICS932S401_REG_DEVICE);
419 device >>= 8;
420 if (device != ICS932S401_DEVICE)
421 return -ENODEV;
422
423 if (revision != ICS932S401_REV)
424 dev_info(&adapter->dev, "Unknown revision %d\n", revision);
425
426 strscpy(info->type, "ics932s401", I2C_NAME_SIZE);
427
428 return 0;
429}
430
431static int ics932s401_probe(struct i2c_client *client)
432{
433 struct ics932s401_data *data;
434 int err;
435
436 data = kzalloc(sizeof(struct ics932s401_data), GFP_KERNEL);
437 if (!data) {
438 err = -ENOMEM;
439 goto exit;
440 }
441
442 i2c_set_clientdata(client, data);
443 mutex_init(&data->lock);
444
445 dev_info(&client->dev, "%s chip found\n", client->name);
446
447 /* Register sysfs hooks */
448 data->attrs.attrs = ics932s401_attr;
449 err = sysfs_create_group(&client->dev.kobj, &data->attrs);
450 if (err)
451 goto exit_free;
452
453 return 0;
454
455exit_free:
456 kfree(data);
457exit:
458 return err;
459}
460
461static void ics932s401_remove(struct i2c_client *client)
462{
463 struct ics932s401_data *data = i2c_get_clientdata(client);
464
465 sysfs_remove_group(&client->dev.kobj, &data->attrs);
466 kfree(data);
467}
468
469module_i2c_driver(ics932s401_driver);
470
471MODULE_AUTHOR("Darrick J. Wong <darrick.wong@oracle.com>");
472MODULE_DESCRIPTION("ICS932S401 driver");
473MODULE_LICENSE("GPL");
474
475/* IBM IntelliStation Z30 */
476MODULE_ALIAS("dmi:bvnIBM:*:rn9228:*");
477MODULE_ALIAS("dmi:bvnIBM:*:rn9232:*");
478
479/* IBM x3650/x3550 */
480MODULE_ALIAS("dmi:bvnIBM:*:pnIBMSystemx3650*");
481MODULE_ALIAS("dmi:bvnIBM:*:pnIBMSystemx3550*");